board.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582
  1. /*
  2. * Copyright (c) 2021-2023 HPMicro
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. *
  6. */
  7. #ifndef _HPM_BOARD_H
  8. #define _HPM_BOARD_H
  9. #include <stdio.h>
  10. #include "hpm_common.h"
  11. #include "hpm_clock_drv.h"
  12. #include "hpm_soc.h"
  13. #include "hpm_soc_feature.h"
  14. #include "pinmux.h"
  15. #include "hpm_lcdc_drv.h"
  16. #define BOARD_NAME "hpm6750evk"
  17. #define BOARD_UF2_SIGNATURE (0x0A4D5048UL)
  18. /* uart section */
  19. #ifndef BOARD_RUNNING_CORE
  20. #define BOARD_RUNNING_CORE HPM_CORE0
  21. #endif
  22. #ifndef BOARD_APP_UART_BASE
  23. #define BOARD_APP_UART_BASE HPM_UART0
  24. #define BOARD_APP_UART_IRQ IRQn_UART0
  25. #else
  26. #ifndef BOARD_APP_UART_IRQ
  27. #warning no IRQ specified for applicaiton uart
  28. #endif
  29. #endif
  30. /* uart rx idle demo section */
  31. #define BOARD_UART_IDLE HPM_UART13
  32. #define BOARD_UART_IDLE_DMA_SRC HPM_DMA_SRC_UART13_RX
  33. #define BOARD_UART_IDLE_TRGM HPM_TRGM2
  34. #define BOARD_UART_IDLE_TRGM_PIN IOC_PAD_PD19
  35. #define BOARD_UART_IDLE_TRGM_INPUT_SRC HPM_TRGM2_INPUT_SRC_TRGM2_P9
  36. #define BOARD_UART_IDLE_TRGM_OUTPUT_GPTMR_IN HPM_TRGM2_OUTPUT_SRC_GPTMR4_IN2
  37. #define BOARD_UART_IDLE_TRGM_OUTPUT_GPTMR_SYNCI HPM_TRGM2_OUTPUT_SRC_GPTMR4_SYNCI
  38. #define BOARD_UART_IDLE_GPTMR HPM_GPTMR4
  39. #define BOARD_UART_IDLE_GPTMR_CLK_NAME clock_gptmr4
  40. #define BOARD_UART_IDLE_GPTMR_IRQ IRQn_GPTMR4
  41. #define BOARD_UART_IDLE_GPTMR_CMP_CH 0
  42. #define BOARD_UART_IDLE_GPTMR_CAP_CH 2
  43. #define BOARD_APP_UART_BAUDRATE (115200UL)
  44. #define BOARD_APP_UART_CLK_NAME clock_uart0
  45. #ifndef BOARD_CONSOLE_TYPE
  46. #define BOARD_CONSOLE_TYPE CONSOLE_TYPE_UART
  47. #endif
  48. #if BOARD_CONSOLE_TYPE == CONSOLE_TYPE_UART
  49. #ifndef BOARD_CONSOLE_BASE
  50. #if BOARD_RUNNING_CORE == HPM_CORE0
  51. #define BOARD_CONSOLE_BASE HPM_UART0
  52. #define BOARD_CONSOLE_CLK_NAME clock_uart0
  53. #else
  54. #define BOARD_CONSOLE_BASE HPM_UART13
  55. #define BOARD_CONSOLE_CLK_NAME clock_uart13
  56. #endif
  57. #endif
  58. #define BOARD_CONSOLE_BAUDRATE (115200UL)
  59. #endif
  60. #define BOARD_FREEMASTER_UART_BASE HPM_UART0
  61. #define BOARD_FREEMASTER_UART_IRQ IRQn_UART0
  62. #define BOARD_FREEMASTER_UART_CLK_NAME clock_uart0
  63. /* sdram section */
  64. #define BOARD_SDRAM_ADDRESS (0x40000000UL)
  65. #define BOARD_SDRAM_SIZE (32*SIZE_1MB)
  66. #define BOARD_SDRAM_CS FEMC_SDRAM_CS0
  67. #define BOARD_SDRAM_PORT_SIZE FEMC_SDRAM_PORT_SIZE_32_BITS
  68. #define BOARD_SDRAM_REFRESH_COUNT (8192UL)
  69. #define BOARD_SDRAM_REFRESH_IN_MS (64UL)
  70. #define BOARD_SDRAM_DATA_WIDTH_IN_BYTE (4UL)
  71. #define BOARD_FLASH_BASE_ADDRESS (0x80000000UL)
  72. #define BOARD_FLASH_SIZE (16 << 20)
  73. /* lcd section */
  74. #define BOARD_LCD_BASE HPM_LCDC
  75. #define BOARD_LCD_IRQ IRQn_LCDC_D0
  76. #define BOARD_LCD_POWER_GPIO_BASE HPM_GPIO0
  77. #define BOARD_LCD_POWER_GPIO_INDEX GPIO_DO_GPIOB
  78. #define BOARD_LCD_POWER_GPIO_PIN 16
  79. #define BOARD_LCD_BACKLIGHT_GPIO_BASE HPM_GPIO0
  80. #define BOARD_LCD_BACKLIGHT_GPIO_INDEX GPIO_DO_GPIOB
  81. #define BOARD_LCD_BACKLIGHT_GPIO_PIN 10
  82. /* i2c section */
  83. #define BOARD_APP_I2C_BASE HPM_I2C0
  84. #define BOARD_APP_I2C_CLK_NAME clock_i2c0
  85. #define BOARD_APP_I2C_DMA HPM_HDMA
  86. #define BOARD_APP_I2C_DMAMUX HPM_DMAMUX
  87. #define BOARD_APP_I2C_DMA_SRC HPM_DMA_SRC_I2C0
  88. #define BOARD_APP_I2C_DMAMUX_CH DMAMUX_MUXCFG_HDMA_MUX0
  89. #define BOARD_CAM_I2C_BASE HPM_I2C0
  90. #define BOARD_CAM_I2C_CLK_NAME clock_i2c0
  91. #define BOARD_SUPPORT_CAM_RESET
  92. #define BOARD_CAM_RST_GPIO_CTRL HPM_GPIO0
  93. #define BOARD_CAM_RST_GPIO_INDEX GPIO_DI_GPIOY
  94. #define BOARD_CAM_RST_GPIO_PIN 5
  95. #define BOARD_CAP_I2C_BASE (HPM_I2C0)
  96. #define BOARD_CAP_I2C_CLK_NAME clock_i2c0
  97. #define BOARD_CAP_RST_GPIO (HPM_GPIO0)
  98. #define BOARD_CAP_RST_GPIO_INDEX (GPIO_DI_GPIOB)
  99. #define BOARD_CAP_RST_GPIO_PIN (9)
  100. #define BOARD_CAP_RST_GPIO_IRQ (IRQn_GPIO0_B)
  101. #define BOARD_CAP_INTR_GPIO (HPM_GPIO0)
  102. #define BOARD_CAP_INTR_GPIO_INDEX (GPIO_DI_GPIOB)
  103. #define BOARD_CAP_INTR_GPIO_PIN (8)
  104. #define BOARD_CAP_INTR_GPIO_IRQ (IRQn_GPIO0_B)
  105. #define BOARD_CAP_I2C_SDA_GPIO_INDEX (GPIO_DI_GPIOZ)
  106. #define BOARD_CAP_I2C_SDA_GPIO_PIN (10)
  107. #define BOARD_CAP_I2C_CLK_GPIO_INDEX (GPIO_DI_GPIOZ)
  108. #define BOARD_CAP_I2C_CLK_GPIO_PIN (11)
  109. /* ACMP desction */
  110. #define BOARD_ACMP HPM_ACMP
  111. #define BOARD_ACMP_CHANNEL ACMP_CHANNEL_CHN1
  112. #define BOARD_ACMP_IRQ IRQn_ACMP_1
  113. #define BOARD_ACMP_PLUS_INPUT ACMP_INPUT_DAC_OUT /* use internal DAC */
  114. #define BOARD_ACMP_MINUS_INPUT ACMP_INPUT_ANALOG_6 /* align with used pin */
  115. /* dma section */
  116. #define BOARD_APP_XDMA HPM_XDMA
  117. #define BOARD_APP_HDMA HPM_HDMA
  118. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  119. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  120. #define BOARD_APP_DMAMUX HPM_DMAMUX
  121. /* gptmr section */
  122. #define BOARD_GPTMR HPM_GPTMR4
  123. #define BOARD_GPTMR_IRQ IRQn_GPTMR4
  124. #define BOARD_GPTMR_CHANNEL 1
  125. #define BOARD_GPTMR_PWM HPM_GPTMR3
  126. #define BOARD_GPTMR_PWM_CHANNEL 1
  127. /* gpio section */
  128. #define BOARD_R_GPIO_CTRL HPM_GPIO0
  129. #define BOARD_R_GPIO_INDEX GPIO_DI_GPIOB
  130. #define BOARD_R_GPIO_PIN 11
  131. #define BOARD_G_GPIO_CTRL HPM_GPIO0
  132. #define BOARD_G_GPIO_INDEX GPIO_DI_GPIOB
  133. #define BOARD_G_GPIO_PIN 12
  134. #define BOARD_B_GPIO_CTRL HPM_GPIO0
  135. #define BOARD_B_GPIO_INDEX GPIO_DI_GPIOB
  136. #define BOARD_B_GPIO_PIN 13
  137. #define BOARD_LED_GPIO_CTRL HPM_GPIO0
  138. #define BOARD_LED_GPIO_INDEX GPIO_DI_GPIOB
  139. #define BOARD_LED_GPIO_PIN 12
  140. #define BOARD_LED_OFF_LEVEL 1
  141. #define BOARD_LED_ON_LEVEL 0
  142. #define BOARD_LED_TOGGLE_RGB 1
  143. #define BOARD_APP_GPIO_INDEX GPIO_DI_GPIOZ
  144. #define BOARD_APP_GPIO_PIN 2
  145. /* pinmux section */
  146. #define USING_GPIO0_FOR_GPIOZ
  147. #ifndef USING_GPIO0_FOR_GPIOZ
  148. #define BOARD_APP_GPIO_CTRL HPM_BGPIO
  149. #define BOARD_APP_GPIO_IRQ IRQn_BGPIO
  150. #else
  151. #define BOARD_APP_GPIO_CTRL HPM_GPIO0
  152. #define BOARD_APP_GPIO_IRQ IRQn_GPIO0_Z
  153. #endif
  154. /* gpiom section */
  155. #define BOARD_APP_GPIOM_BASE HPM_GPIOM
  156. #define BOARD_APP_GPIOM_USING_CTRL HPM_FGPIO
  157. #define BOARD_APP_GPIOM_USING_CTRL_NAME gpiom_core0_fast
  158. /* spi section */
  159. #define BOARD_APP_SPI_BASE HPM_SPI2
  160. #define BOARD_APP_SPI_CLK_SRC_FREQ (24000000UL)
  161. #define BOARD_APP_SPI_SCLK_FREQ (1562500UL)
  162. #define BOARD_APP_SPI_ADDR_LEN_IN_BYTES (1U)
  163. #define BOARD_APP_SPI_DATA_LEN_IN_BITS (8U)
  164. #define BOARD_APP_SPI_RX_DMA HPM_DMA_SRC_SPI2_RX
  165. #define BOARD_APP_SPI_RX_DMAMUX_CH DMAMUX_MUXCFG_HDMA_MUX0
  166. #define BOARD_APP_SPI_TX_DMA HPM_DMA_SRC_SPI2_TX
  167. #define BOARD_APP_SPI_TX_DMAMUX_CH DMAMUX_MUXCFG_HDMA_MUX1
  168. /* Flash section */
  169. #define BOARD_APP_XPI_NOR_XPI_BASE (HPM_XPI0)
  170. #define BOARD_APP_XPI_NOR_CFG_OPT_HDR (0xfcf90001U)
  171. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT0 (0x00000005U)
  172. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT1 (0x00001000U)
  173. /* lcd section */
  174. /*
  175. * BOARD_PANEL_TIMING_PARA {HSPW, HBP, HFP, VSPW, VBP, VFP, HSSP, VSSP, DESP, PDSP, PCSP}
  176. *
  177. * HSPW: Horizontal Synchronization Pulse width
  178. * HBP: Horizontal Back Porch
  179. * HFP: Horizontal Front Porch
  180. * VSPW: Vertical Synchronization Pulse width
  181. * VBP: Vertical Back Porch
  182. * VFP: Vertical Front Porch
  183. * HSSP: Horizontal Synchronization Signal Polarity, 0: High Active, 1: Low Active
  184. * VSSP: Vertical Synchronization Signal Polarity, 0: High Active, 1: Low Active
  185. * DESP: Data Enable Signal Polarity, 0: High Active, 1: Low Active
  186. * PDSP: Pixel Data Signal Polarity, 0: High Active, 1: Low Active
  187. * PCSP: Pixel Clock Signal Polarity, 0: High Active, 1: Low Active
  188. */
  189. #define BOARD_PANEL_TIMEING_PARA_HSPW_INDEX 0
  190. #define BOARD_PANEL_TIMEING_PARA_HBP_INDEX 1
  191. #define BOARD_PANEL_TIMEING_PARA_HFP_INDEX 2
  192. #define BOARD_PANEL_TIMEING_PARA_VSPW_INDEX 3
  193. #define BOARD_PANEL_TIMEING_PARA_VBP_INDEX 4
  194. #define BOARD_PANEL_TIMEING_PARA_VFP_INDEX 5
  195. #define BOARD_PANEL_TIMEING_PARA_HSSP_INDEX 6
  196. #define BOARD_PANEL_TIMEING_PARA_VSSP_INDEX 7
  197. #define BOARD_PANEL_TIMEING_PARA_DESP_INDEX 8
  198. #define BOARD_PANEL_TIMEING_PARA_PDSP_INDEX 9
  199. #define BOARD_PANEL_TIMEING_PARA_PCSP_INDEX 10
  200. #if defined(PANEL_TM070RDH13)
  201. #ifndef BOARD_LCD_WIDTH
  202. #define BOARD_LCD_WIDTH 800
  203. #endif
  204. #ifndef BOARD_LCD_HEIGHT
  205. #define BOARD_LCD_HEIGHT 480
  206. #endif
  207. #ifndef BOARD_PANEL_TIMING_PARA
  208. #define BOARD_PANEL_TIMING_PARA {10, 46, 50, 3, 23, 10, 0, 0, 0, 0, 0}
  209. #endif
  210. #else
  211. #ifndef BOARD_LCD_WIDTH
  212. #define BOARD_LCD_WIDTH 800
  213. #endif
  214. #ifndef BOARD_LCD_HEIGHT
  215. #define BOARD_LCD_HEIGHT 480
  216. #endif
  217. #ifndef BOARD_PANEL_TIMING_PARA
  218. #define BOARD_PANEL_TIMING_PARA {10, 46, 50, 3, 23, 10, 0, 0, 0, 0, 0}
  219. #endif
  220. #endif
  221. /* pdma section */
  222. #define BOARD_PDMA_BASE HPM_PDMA
  223. /* i2s section */
  224. #define BOARD_APP_I2S_BASE HPM_I2S0
  225. #define BOARD_APP_I2S_DATA_LINE (2U)
  226. #define BOARD_APP_I2S_CLK_NAME clock_i2s0
  227. #define BOARD_APP_AUDIO_CLK_SRC clock_source_pll3_clk0
  228. #define BOARD_APP_AUDIO_CLK_SRC_NAME clk_pll3clk0
  229. /* enet section */
  230. #define BOARD_ENET0_RST_GPIO HPM_GPIO0
  231. #define BOARD_ENET0_RST_GPIO_INDEX GPIO_DO_GPIOF
  232. #define BOARD_ENET0_RST_GPIO_PIN (0U)
  233. #define BOARD_ENET0_INF (1U) /* 0: RMII, 1: RGMII */
  234. #define BOARD_ENET0_INT_REF_CLK (0U)
  235. #define BOARD_ENET0_PHY_RST_TIME (30)
  236. #if BOARD_ENET0_INF
  237. #define BOARD_ENET0_TX_DLY (0U)
  238. #define BOARD_ENET0_RX_DLY (21U)
  239. #endif
  240. #if __USE_ENET_PTP
  241. #define BOARD_ENET0_PTP_CLOCK (clock_ptp0)
  242. #endif
  243. #define BOARD_ENET1_RST_GPIO HPM_GPIO0
  244. #define BOARD_ENET1_RST_GPIO_INDEX GPIO_DO_GPIOE
  245. #define BOARD_ENET1_RST_GPIO_PIN (26U)
  246. #define BOARD_ENET1_INF (0U) /* 0: RMII, 1: RGMII */
  247. #define BOARD_ENET1_INT_REF_CLK (1U)
  248. #define BOARD_ENET1_PHY_RST_TIME (30)
  249. #if BOARD_ENET1_INF
  250. #define BOARD_ENET1_TX_DLY (0U)
  251. #define BOARD_ENET1_RX_DLY (0U)
  252. #endif
  253. #if __USE_ENET_PTP
  254. #define BOARD_ENET1_PTP_CLOCK (clock_ptp1)
  255. #endif
  256. /* ADC section */
  257. #define BOARD_APP_ADC12_NAME "ADC0"
  258. #define BOARD_APP_ADC12_BASE HPM_ADC0
  259. #define BOARD_APP_ADC12_IRQn IRQn_ADC0
  260. #define BOARD_APP_ADC12_CH (11U)
  261. #define BOARD_APP_ADC16_NAME "ADC3"
  262. #define BOARD_APP_ADC16_BASE HPM_ADC3
  263. #define BOARD_APP_ADC16_IRQn IRQn_ADC3
  264. #define BOARD_APP_ADC16_CH (2U)
  265. #define BOARD_APP_ADC_SEQ_DMA_SIZE_IN_4BYTES (1024U)
  266. #define BOARD_APP_ADC_PMT_DMA_SIZE_IN_4BYTES (192U)
  267. #define BOARD_APP_ADC_PREEMPT_TRIG_LEN (1U)
  268. #define BOARD_APP_ADC_SINGLE_CONV_CNT (6)
  269. #define BOARD_APP_ADC_TRIG_PWMT0 HPM_PWM0
  270. #define BOARD_APP_ADC_TRIG_PWMT1 HPM_PWM1
  271. #define BOARD_APP_ADC_TRIG_TRGM0 HPM_TRGM0
  272. #define BOARD_APP_ADC_TRIG_TRGM1 HPM_TRGM1
  273. #define BOARD_APP_ADC_TRIG_PWM_SYNC HPM_SYNT
  274. /* CAN section */
  275. #define BOARD_APP_CAN_BASE HPM_CAN0
  276. #define BOARD_APP_CAN_IRQn IRQn_CAN0
  277. /*
  278. * timer for board delay
  279. */
  280. #define BOARD_DELAY_TIMER (HPM_GPTMR7)
  281. #define BOARD_DELAY_TIMER_CH 0
  282. #define BOARD_DELAY_TIMER_CLK_NAME (clock_gptmr7)
  283. #define BOARD_CALLBACK_TIMER (HPM_GPTMR7)
  284. #define BOARD_CALLBACK_TIMER_CH 1
  285. #define BOARD_CALLBACK_TIMER_IRQ IRQn_GPTMR7
  286. #define BOARD_CALLBACK_TIMER_CLK_NAME (clock_gptmr7)
  287. /* SDXC section */
  288. #define BOARD_APP_SDCARD_SDXC_BASE (HPM_SDXC1)
  289. #define BOARD_APP_SDCARD_CDN_GPIO_CTRL (HPM_GPIO0)
  290. #define BOARD_APP_SDCARD_CDN_GPIO_PIN (15UL)
  291. #define BOARD_APP_SDCARD_SUPPORT_1V8 (0)
  292. /* USB section */
  293. #define BOARD_USB0_ID_PORT (HPM_GPIO0)
  294. #define BOARD_USB0_ID_GPIO_INDEX (GPIO_DO_GPIOF)
  295. #define BOARD_USB0_ID_GPIO_PIN (10)
  296. #define BOARD_USB0_OC_PORT (HPM_GPIO0)
  297. #define BOARD_USB0_OC_GPIO_INDEX (GPIO_DI_GPIOF)
  298. #define BOARD_USB0_OC_GPIO_PIN (8)
  299. #define BOARD_USB1_ID_PORT (HPM_GPIO0)
  300. #define BOARD_USB1_ID_GPIO_INDEX (GPIO_DO_GPIOF)
  301. #define BOARD_USB1_ID_GPIO_PIN (7)
  302. #define BOARD_USB1_OC_PORT (HPM_GPIO0)
  303. #define BOARD_USB1_OC_GPIO_INDEX (GPIO_DI_GPIOF)
  304. #define BOARD_USB1_OC_GPIO_PIN (5)
  305. /*BLDC pwm*/
  306. /*PWM define*/
  307. #define BOARD_BLDCPWM HPM_PWM2
  308. #define BOARD_BLDC_UH_PWM_OUTPIN (0U)
  309. #define BOARD_BLDC_UL_PWM_OUTPIN (1U)
  310. #define BOARD_BLDC_VH_PWM_OUTPIN (2U)
  311. #define BOARD_BLDC_VL_PWM_OUTPIN (3U)
  312. #define BOARD_BLDC_WH_PWM_OUTPIN (4U)
  313. #define BOARD_BLDC_WL_PWM_OUTPIN (5U)
  314. #define BOARD_BLDCPWM_TRGM HPM_TRGM2
  315. #define BOARD_BLDCAPP_PWM_IRQ IRQn_PWM2
  316. #define BOARD_BLDCPWM_CMP_INDEX_0 (0U)
  317. #define BOARD_BLDCPWM_CMP_INDEX_1 (1U)
  318. #define BOARD_BLDCPWM_CMP_INDEX_2 (2U)
  319. #define BOARD_BLDCPWM_CMP_INDEX_3 (3U)
  320. #define BOARD_BLDCPWM_CMP_INDEX_4 (4U)
  321. #define BOARD_BLDCPWM_CMP_INDEX_5 (5U)
  322. /*HALL define*/
  323. #define BOARD_BLDC_HALL_BASE HPM_HALL2
  324. #define BOARD_BLDC_HALL_TRGM HPM_TRGM2
  325. #define BOARD_BLDC_HALL_IRQ IRQn_HALL2
  326. #define BOARD_BLDC_HALL_TRGM_HALL_U_SRC HPM_TRGM2_INPUT_SRC_TRGM2_P6
  327. #define BOARD_BLDC_HALL_TRGM_HALL_V_SRC HPM_TRGM2_INPUT_SRC_TRGM2_P7
  328. #define BOARD_BLDC_HALL_TRGM_HALL_W_SRC HPM_TRGM2_INPUT_SRC_TRGM2_P8
  329. #define BOARD_BLDC_HALL_MOTOR_PHASE_COUNT_PER_REV (1000U)
  330. /*QEI*/
  331. #define BOARD_BLDC_QEI_BASE HPM_QEI2
  332. #define BOARD_BLDC_QEI_IRQ IRQn_QEI2
  333. #define BOARD_BLDC_QEI_TRGM HPM_TRGM2
  334. #define BOARD_BLDC_QEI_TRGM_QEI_A_SRC HPM_TRGM2_INPUT_SRC_TRGM2_P9
  335. #define BOARD_BLDC_QEI_TRGM_QEI_B_SRC HPM_TRGM2_INPUT_SRC_TRGM2_P10
  336. #define BOARD_BLDC_QEI_MOTOR_PHASE_COUNT_PER_REV (16U)
  337. #define BOARD_BLDC_QEI_CLOCK_SOURCE clock_mot2
  338. #define BOARD_BLDC_QEI_FOC_PHASE_COUNT_PER_REV (4000U)
  339. /*Timer define*/
  340. #define BOARD_TMR_1MS HPM_GPTMR2
  341. #define BOARD_TMR_1MS_CH 0
  342. #define BOARD_TMR_1MS_CMP 0
  343. #define BOARD_TMR_1MS_IRQ IRQn_GPTMR2
  344. #define BOARD_TMR_1MS_RELOAD (100000U)
  345. #define BOARD_BLDC_TMR_1MS BOARD_TMR_1MS
  346. #define BOARD_BLDC_TMR_CH BOARD_TMR_1MS_CH
  347. #define BOARD_BLDC_TMR_CMP BOARD_TMR_1MS_CMP
  348. #define BOARD_BLDC_TMR_IRQ BOARD_TMR_1MS_IRQ
  349. #define BOARD_BLDC_TMR_RELOAD BOARD_TMR_1MS_RELOAD
  350. #define BOARD_BLDC_ADC_TRG ADC12_CONFIG_TRG2A
  351. /*adc*/
  352. #define BOARD_BLDC_ADC_MODULE ADCX_MODULE_ADC12
  353. #define BOARD_BLDC_ADC_U_BASE HPM_ADC0
  354. #define BOARD_BLDC_ADC_V_BASE HPM_ADC1
  355. #define BOARD_BLDC_ADC_W_BASE HPM_ADC2
  356. #define BOARD_BLDC_ADC_TRIG_FLAG adc12_event_trig_complete
  357. #define BOARD_BLDC_ADC_CH_U (7U)
  358. #define BOARD_BLDC_ADC_CH_V (10U)
  359. #define BOARD_BLDC_ADC_CH_W (11U)
  360. #define BOARD_BLDC_ADC_IRQn IRQn_ADC0
  361. #define BOARD_BLDC_ADC_SEQ_DMA_SIZE_IN_4BYTES (40U)
  362. #define BOARD_BLDC_ADC_TRG ADC12_CONFIG_TRG2A
  363. #define BOARD_BLDC_ADC_PREEMPT_TRIG_LEN (1U)
  364. #define BOARD_BLDC_PWM_TRIG_CMP_INDEX (8U)
  365. #define BOARD_BLDC_TRIGMUX_IN_NUM HPM_TRGM2_INPUT_SRC_PWM2_CH8REF
  366. #define BOARD_BLDC_TRG_NUM TRGM_TRGOCFG_ADCX_PTRGI0A
  367. #define BOARD_BLDC_ADC_IRQn IRQn_ADC0
  368. /* APP PWM */
  369. #define BOARD_APP_PWM HPM_PWM2
  370. #define BOARD_APP_PWM_CLOCK_NAME clock_mot2
  371. #define BOARD_APP_PWM_OUT1 0
  372. #define BOARD_APP_PWM_OUT2 1
  373. #define BOARD_APP_TRGM HPM_TRGM2
  374. /* RGB LED Section */
  375. #define BOARD_RED_PWM_IRQ IRQn_PWM1
  376. #define BOARD_RED_PWM HPM_PWM1
  377. #define BOARD_RED_PWM_OUT 8
  378. #define BOARD_RED_PWM_CMP 8
  379. #define BOARD_RED_PWM_CMP_INITIAL_ZERO true
  380. #define BOARD_RED_PWM_CLOCK_NAME clock_mot1
  381. #define BOARD_GREEN_PWM_IRQ IRQn_PWM0
  382. #define BOARD_GREEN_PWM HPM_PWM0
  383. #define BOARD_GREEN_PWM_OUT 8
  384. #define BOARD_GREEN_PWM_CMP 8
  385. #define BOARD_GREEN_PWM_CMP_INITIAL_ZERO true
  386. #define BOARD_GREEN_PWM_CLOCK_NAME clock_mot0
  387. #define BOARD_BLUE_PWM_IRQ IRQn_PWM1
  388. #define BOARD_BLUE_PWM HPM_PWM1
  389. #define BOARD_BLUE_PWM_OUT 9
  390. #define BOARD_BLUE_PWM_CMP 9
  391. #define BOARD_BLUE_PWM_CMP_INITIAL_ZERO true
  392. #define BOARD_BLUE_PWM_CLOCK_NAME clock_mot1
  393. #define BOARD_RGB_RED 0
  394. #define BOARD_RGB_GREEN (BOARD_RGB_RED + 1)
  395. #define BOARD_RGB_BLUE (BOARD_RGB_RED + 2)
  396. #define BOARD_CPU_FREQ (816000000UL)
  397. #define BOARD_APP_DISPLAY_CLOCK clock_display
  398. #ifndef BOARD_SHOW_CLOCK
  399. #define BOARD_SHOW_CLOCK 1
  400. #endif
  401. #ifndef BOARD_SHOW_BANNER
  402. #define BOARD_SHOW_BANNER 1
  403. #endif
  404. #if defined(__cplusplus)
  405. extern "C" {
  406. #endif /* __cplusplus */
  407. typedef void (*board_timer_cb)(void);
  408. void board_init(void);
  409. void board_init_console(void);
  410. void board_init_uart(UART_Type *ptr);
  411. void board_init_i2c(I2C_Type *ptr);
  412. void board_init_lcd(void);
  413. void board_panel_para_to_lcdc(lcdc_config_t *config);
  414. void board_init_can(CAN_Type *ptr);
  415. uint32_t board_init_femc_clock(void);
  416. void board_init_sdram_pins(void);
  417. void board_init_gpio_pins(void);
  418. void board_init_spi_pins(SPI_Type *ptr);
  419. void board_init_led_pins(void);
  420. /* cap touch */
  421. void board_init_cap_touch(void);
  422. void board_led_write(uint8_t state);
  423. void board_led_toggle(void);
  424. void board_fpga_power_enable(void);
  425. void board_init_cam_pins(void);
  426. void board_write_cam_rst(uint8_t state);
  427. /* Initialize SoC overall clocks */
  428. void board_init_clock(void);
  429. /* Initialize the UART clock */
  430. uint32_t board_init_uart_clock(UART_Type *ptr);
  431. /* Initialize the CAM(camera) dot clock */
  432. uint32_t board_init_cam_clock(CAM_Type *ptr);
  433. /* Initialize the LCD pixel clock */
  434. uint32_t board_init_lcd_clock(void);
  435. uint32_t board_init_spi_clock(SPI_Type *ptr);
  436. uint32_t board_init_adc12_clock(ADC12_Type *ptr);
  437. uint32_t board_init_adc16_clock(ADC16_Type *ptr);
  438. uint32_t board_init_can_clock(CAN_Type *ptr);
  439. uint32_t board_init_gptmr_clock(GPTMR_Type *ptr);
  440. uint32_t board_init_i2s_clock(I2S_Type *ptr);
  441. uint32_t board_init_pdm_clock(void);
  442. uint32_t board_init_dao_clock(void);
  443. void board_init_sd_pins(SDXC_Type *ptr);
  444. uint32_t board_sd_configure_clock(SDXC_Type *ptr, uint32_t freq);
  445. void board_sd_switch_pins_to_1v8(SDXC_Type *ptr);
  446. bool board_sd_detect_card(SDXC_Type *ptr);
  447. void board_sd_power_switch(SDXC_Type *ptr, bool on_off);
  448. void board_init_adc12_pins(void);
  449. void board_init_adc16_pins(void);
  450. void board_init_usb_pins(void);
  451. void board_usb_vbus_ctrl(uint8_t usb_index, uint8_t level);
  452. uint8_t board_enet_get_dma_pbl(ENET_Type *ptr);
  453. hpm_stat_t board_init_enet_pins(ENET_Type *ptr);
  454. hpm_stat_t board_reset_enet_phy(ENET_Type *ptr);
  455. hpm_stat_t board_init_enet_pins(ENET_Type *ptr);
  456. hpm_stat_t board_init_enet_rmii_reference_clock(ENET_Type *ptr, bool internal);
  457. hpm_stat_t board_init_enet_ptp_clock(ENET_Type *ptr);
  458. /*
  459. * @brief Initialize PMP and PMA for but not limited to the following purposes:
  460. * -- non-cacheable memory initialization
  461. */
  462. void board_init_pmp(void);
  463. void board_delay_ms(uint32_t ms);
  464. void board_timer_create(uint32_t ms, board_timer_cb cb);
  465. void board_init_rgb_pwm_pins(void);
  466. void board_enable_output_rgb_led(uint8_t color);
  467. void board_disable_output_rgb_led(uint8_t color);
  468. /*
  469. * Keep mchtmr clock on low power mode
  470. */
  471. void board_ungate_mchtmr_at_lp_mode(void);
  472. #if defined(__cplusplus)
  473. }
  474. #endif /* __cplusplus */
  475. #endif /* _HPM_BOARD_H */