hpm_soc_feature.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright (c) 2021-2023 HPMicro
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. *
  6. */
  7. #ifndef HPM_SOC_FEATURE_H
  8. #define HPM_SOC_FEATURE_H
  9. #include "hpm_soc.h"
  10. /*
  11. * I2C Section
  12. */
  13. #define I2C_SOC_FIFO_SIZE (4U)
  14. #define I2C_SOC_TRANSFER_COUNT_MAX (256U)
  15. /*
  16. * PMIC Section
  17. */
  18. #define PCFG_SOC_LDO1P1_MIN_VOLTAGE_IN_MV (700U)
  19. #define PCFG_SOC_LDO1P1_MAX_VOLTAGE_IN_MV (1320U)
  20. #define PCFG_SOC_LDO2P5_MIN_VOLTAGE_IN_MV (2125)
  21. #define PCFG_SOC_LDO2P5_MAX_VOLTAGE_IN_MV (2900U)
  22. #define PCFG_SOC_DCDC_MIN_VOLTAGE_IN_MV (600U)
  23. #define PCFG_SOC_DCDC_MAX_VOLTAGE_IN_MV (1375U)
  24. /*
  25. * I2S Section
  26. */
  27. #define I2S_SOC_MAX_CHANNEL_NUM (16U)
  28. #define I2S_SOC_MAX_TX_CHANNEL_NUM (8U)
  29. #define I2S_SOC_MAX_TX_FIFO_DEPTH (8U)
  30. #define PDM_I2S HPM_I2S0
  31. #define DAO_I2S HPM_I2S1
  32. #define PDM_SOC_SAMPLE_RATE_IN_HZ (16000U)
  33. #define VAD_SOC_SAMPLE_RATE_IN_HZ (16000U)
  34. #define DAO_SOC_SAMPLE_RATE_IN_HZ (48000U)
  35. #define DAO_SOC_PDM_SAMPLE_RATE_RATIO (3U)
  36. #define DAO_SOC_VAD_SAMPLE_RATE_RATIO (3U)
  37. /*
  38. * PLLCTL Section
  39. */
  40. #define PLLCTL_SOC_PLL_MAX_COUNT (5U)
  41. /* PLL reference clock in hz */
  42. #define PLLCTL_SOC_PLL_REFCLK_FREQ (24U * 1000000UL)
  43. /* only PLL1 and PLL2 have DIV0, DIV1 */
  44. #define PLLCTL_SOC_PLL_HAS_DIV0(x) ((((x) == 1) || ((x) == 2)) ? 1 : 0)
  45. #define PLLCTL_SOC_PLL_HAS_DIV1(x) ((((x) == 1) || ((x) == 2)) ? 1 : 0)
  46. /*
  47. * PWM Section
  48. */
  49. #define PWM_SOC_PWM_MAX_COUNT (8U)
  50. #define PWM_SOC_CMP_MAX_COUNT (24U)
  51. #define PWM_SOC_OUTPUT_TO_PWM_MAX_COUNT (8U)
  52. /*
  53. * DMA Section
  54. */
  55. #define DMA_SOC_TRANSFER_WIDTH_MAX(x) (((x) == HPM_XDMA) ? DMA_TRANSFER_WIDTH_DOUBLE_WORD : DMA_TRANSFER_WIDTH_WORD)
  56. #define DMA_SOC_TRANSFER_PER_BURST_MAX(x) (((x) == HPM_XDMA) ? DMA_NUM_TRANSFER_PER_BURST_1024T : DMA_NUM_TRANSFER_PER_BURST_128T)
  57. #define DMA_SOC_BUS_NUM (1U)
  58. #define DMA_SOC_CHANNEL_NUM (8U)
  59. #define DMA_SOC_MAX_COUNT (2U)
  60. #define DMA_SOC_CHN_TO_DMAMUX_CHN(x, n) (((x) == HPM_XDMA) ? (DMAMUX_MUXCFG_XDMA_MUX0 + n) : (DMAMUX_MUXCFG_HDMA_MUX0 + n))
  61. /*
  62. * PDMA Section
  63. */
  64. #define PDMA_SOC_PS_MAX_COUNT (2U)
  65. /*
  66. * LCDC Section
  67. */
  68. #define LCDC_SOC_MAX_LAYER_COUNT (8U)
  69. #define LCDC_SOC_MAX_CSC_LAYER_COUNT (2U)
  70. #define LCDC_SOC_LAYER_SUPPORTS_CSC(x) ((x) < 2)
  71. #define LCDC_SOC_LAYER_SUPPORTS_YUV(x) ((x) < 2)
  72. /*
  73. * USB Section
  74. */
  75. #define USB_SOC_MAX_COUNT (2U)
  76. #define USB_SOC_DCD_QTD_NEXT_INVALID (1U)
  77. #define USB_SOC_DCD_QHD_BUFFER_COUNT (5U)
  78. #define USB_SOC_DCD_QTD_ALIGNMENT (32U)
  79. #define USB_SOC_DCD_QHD_ALIGNMENT (64U)
  80. #define USB_SOC_DCD_MAX_ENDPOINT_COUNT (8U)
  81. #define USB_SOC_DCD_MAX_QTD_COUNT (USB_SOC_DCD_MAX_ENDPOINT_COUNT * 2U)
  82. #define USB_SOS_DCD_MAX_QHD_COUNT (USB_SOC_DCD_MAX_ENDPOINT_COUNT * 2U)
  83. #define USB_SOC_DCD_DATA_RAM_ADDRESS_ALIGNMENT (2048U)
  84. #define USB_SOC_HCD_QTD_BUFFER_COUNT (5U)
  85. #define USB_SOC_HCD_QTD_ALIGNMENT (32U)
  86. #define USB_SOC_HCD_QHD_ALIGNMENT (32U)
  87. #define USB_SOC_HCD_FRAMELIST_MAX_ELEMENTS (1024U)
  88. #define USB_SOC_HCD_DATA_RAM_ADDRESS_ALIGNMENT (4096U)
  89. /*
  90. * ENET Section
  91. */
  92. #define ENET_SOC_RGMII_EN (1U)
  93. #define ENET_SOC_DESC_ADDR_ALIGNMENT (32U)
  94. #define ENET_SOC_BUFF_ADDR_ALIGNMENT (4U)
  95. #define ENET_SOC_ADDR_MAX_COUNT (5U)
  96. #define ENET_SOC_ALT_EHD_DES_MIN_LEN (4U)
  97. #define ENET_SOC_ALT_EHD_DES_MAX_LEN (8U)
  98. #define ENET_SOC_ALT_EHD_DES_LEN (8U)
  99. #define ENET_SOC_PPS_MAX_COUNT (4L)
  100. #define ENET_SOC_PPS1_EN (0U)
  101. /*
  102. * ACMP Section
  103. */
  104. #define ACMP_SOC_BANDGAP (1U)
  105. /*
  106. * ADC Section
  107. */
  108. #define ADC_SOC_SEQ_MAX_LEN (16U)
  109. #define ADC_SOC_MAX_TRIG_CH_LEN (4U)
  110. #define ADC_SOC_MAX_TRIG_CH_NUM (11U)
  111. #define ADC_SOC_DMA_ADDR_ALIGNMENT (4U)
  112. #define ADC_SOC_CONFIG_INTEN_CHAN_BIT_SIZE (8U)
  113. #define ADC_SOC_PREEMPT_ENABLE_CTRL_SUPPORT (0U)
  114. #define ADC_SOC_SEQ_MAX_DMA_BUFF_LEN_IN_4BYTES (4096U)
  115. #define ADC_SOC_PMT_MAX_DMA_BUFF_LEN_IN_4BYTES (48U)
  116. #define ADC_SOC_OTP_TSNS_REF25_MASK (0xffffUL)
  117. #define ADC_SOC_OTP_TSNS_REF25_SHIFT (21U)
  118. #define ADC_SOC_REF_TEMP (25U)
  119. #define ADC_SOC_REF_SLOPE (1.0f/6)
  120. #define ADC_SOC_TEMPSENS_REF25_VOL (3300U)
  121. #define ADC_SOC_VOUT25C_MAX_SAMPLE_VALUE (65535U)
  122. #define ADC12_SOC_CLOCK_CLK_DIV (2U)
  123. #define ADC12_SOC_CALIBRATION_WAITING_LOOP_CNT (10)
  124. #define ADC12_SOC_MAX_CH_NUM (17U)
  125. #define ADC12_SOC_MAX_SAMPLE_VALUE (4095U)
  126. #define ADC16_SOC_PARAMS_LEN (34U)
  127. #define ADC16_SOC_MAX_CH_NUM (7U)
  128. #define ADC16_SOC_TEMP_CH_NUM (14U)
  129. #define ADC16_SOC_TEMP_CH_EN (1U)
  130. #define ADC16_SOC_MAX_SAMPLE_VALUE (65535U)
  131. #define ADC16_SOC_MAX_CONV_CLK_NUM (21U)
  132. /*
  133. * SYSCTL Section
  134. */
  135. #define SYSCTL_SOC_CPU_GPR_COUNT (14U)
  136. #define SYSCTL_SOC_MONITOR_SLICE_COUNT (4U)
  137. /*
  138. * PTPC Section
  139. */
  140. #define PTPC_SOC_TIMER_MAX_COUNT (2U)
  141. /*
  142. * CAN Section
  143. */
  144. #define CAN_SOC_MAX_COUNT (4U)
  145. #define CAN_SOC_CANFD_TDC_REQUIRE_STUFF_EXCEPTION_WORKAROUND (1) /* Refer to E00016 in HPM6700/6400 Errata */
  146. /*
  147. * UART Section
  148. */
  149. #define UART_SOC_FIFO_SIZE (16U)
  150. /*
  151. * SPI Section
  152. */
  153. #define SPI_SOC_TRANSFER_COUNT_MAX (512U)
  154. #define SPI_SOC_FIFO_DEPTH (4U)
  155. /*
  156. * SDXC Section
  157. */
  158. #define SDXC_SOC_MAX_COUNT (2)
  159. /*
  160. * ROM API section
  161. */
  162. #define ROMAPI_HAS_SW_SM3 (1)
  163. #define ROMAPI_HAS_SW_SM4 (1)
  164. /*
  165. * OTP Section
  166. */
  167. #define OTP_SOC_UUID_IDX (88U)
  168. #define OTP_SOC_UUID_LEN (16U) /* in bytes */
  169. /**
  170. * PWM Section
  171. *
  172. */
  173. #define PWM_SOC_HRPWM_SUPPORT (0U)
  174. #define PWM_SOC_SHADOW_TRIG_SUPPORT (0U)
  175. #define PWM_SOC_TIMER_RESET_SUPPORT (0U)
  176. /**
  177. * IOC Section
  178. *
  179. */
  180. #define IOC_SOC_PAD_MAX (491)
  181. #endif /* HPM_SOC_FEATURE_H */