MCIMX6Y2.h 3.3 MB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352183531835418355183561835718358183591836018361183621836318364183651836618367183681836918370183711837218373183741837518376183771837818379183801838118382183831838418385183861838718388183891839018391183921839318394183951839618397183981839918400184011840218403184041840518406184071840818409184101841118412184131841418415184161841718418184191842018421184221842318424184251842618427184281842918430184311843218433184341843518436184371843818439184401844118442184431844418445184461844718448184491845018451184521845318454184551845618457184581845918460184611846218463184641846518466184671846818469184701847118472184731847418475184761847718478184791848018481184821848318484184851848618487184881848918490184911849218493184941849518496184971849818499185001850118502185031850418505185061850718508185091851018511185121851318514185151851618517185181851918520185211852218523185241852518526185271852818529185301853118532185331853418535185361853718538185391854018541185421854318544185451854618547185481854918550185511855218553185541855518556185571855818559185601856118562185631856418565185661856718568185691857018571185721857318574185751857618577185781857918580185811858218583185841858518586185871858818589185901859118592185931859418595185961859718598185991860018601186021860318604186051860618607186081860918610186111861218613186141861518616186171861818619186201862118622186231862418625186261862718628186291863018631186321863318634186351863618637186381863918640186411864218643186441864518646186471864818649186501865118652186531865418655186561865718658186591866018661186621866318664186651866618667186681866918670186711867218673186741867518676186771867818679186801868118682186831868418685186861868718688186891869018691186921869318694186951869618697186981869918700187011870218703187041870518706187071870818709187101871118712187131871418715187161871718718187191872018721187221872318724187251872618727187281872918730187311873218733187341873518736187371873818739187401874118742187431874418745187461874718748187491875018751187521875318754187551875618757187581875918760187611876218763187641876518766187671876818769187701877118772187731877418775187761877718778187791878018781187821878318784187851878618787187881878918790187911879218793187941879518796187971879818799188001880118802188031880418805188061880718808188091881018811188121881318814188151881618817188181881918820188211882218823188241882518826188271882818829188301883118832188331883418835188361883718838188391884018841188421884318844188451884618847188481884918850188511885218853188541885518856188571885818859188601886118862188631886418865188661886718868188691887018871188721887318874188751887618877188781887918880188811888218883188841888518886188871888818889188901889118892188931889418895188961889718898188991890018901189021890318904189051890618907189081890918910189111891218913189141891518916189171891818919189201892118922189231892418925189261892718928189291893018931189321893318934189351893618937189381893918940189411894218943189441894518946189471894818949189501895118952189531895418955189561895718958189591896018961189621896318964189651896618967189681896918970189711897218973189741897518976189771897818979189801898118982189831898418985189861898718988189891899018991189921899318994189951899618997189981899919000190011900219003190041900519006190071900819009190101901119012190131901419015190161901719018190191902019021190221902319024190251902619027190281902919030190311903219033190341903519036190371903819039190401904119042190431904419045190461904719048190491905019051190521905319054190551905619057190581905919060190611906219063190641906519066190671906819069190701907119072190731907419075190761907719078190791908019081190821908319084190851908619087190881908919090190911909219093190941909519096190971909819099191001910119102191031910419105191061910719108191091911019111191121911319114191151911619117191181911919120191211912219123191241912519126191271912819129191301913119132191331913419135191361913719138191391914019141191421914319144191451914619147191481914919150191511915219153191541915519156191571915819159191601916119162191631916419165191661916719168191691917019171191721917319174191751917619177191781917919180191811918219183191841918519186191871918819189191901919119192191931919419195191961919719198191991920019201192021920319204192051920619207192081920919210192111921219213192141921519216192171921819219192201922119222192231922419225192261922719228192291923019231192321923319234192351923619237192381923919240192411924219243192441924519246192471924819249192501925119252192531925419255192561925719258192591926019261192621926319264192651926619267192681926919270192711927219273192741927519276192771927819279192801928119282192831928419285192861928719288192891929019291192921929319294192951929619297192981929919300193011930219303193041930519306193071930819309193101931119312193131931419315193161931719318193191932019321193221932319324193251932619327193281932919330193311933219333193341933519336193371933819339193401934119342193431934419345193461934719348193491935019351193521935319354193551935619357193581935919360193611936219363193641936519366193671936819369193701937119372193731937419375193761937719378193791938019381193821938319384193851938619387193881938919390193911939219393193941939519396193971939819399194001940119402194031940419405194061940719408194091941019411194121941319414194151941619417194181941919420194211942219423194241942519426194271942819429194301943119432194331943419435194361943719438194391944019441194421944319444194451944619447194481944919450194511945219453194541945519456194571945819459194601946119462194631946419465194661946719468194691947019471194721947319474194751947619477194781947919480194811948219483194841948519486194871948819489194901949119492194931949419495194961949719498194991950019501195021950319504195051950619507195081950919510195111951219513195141951519516195171951819519195201952119522195231952419525195261952719528195291953019531195321953319534195351953619537195381953919540195411954219543195441954519546195471954819549195501955119552195531955419555195561955719558195591956019561195621956319564195651956619567195681956919570195711957219573195741957519576195771957819579195801958119582195831958419585195861958719588195891959019591195921959319594195951959619597195981959919600196011960219603196041960519606196071960819609196101961119612196131961419615196161961719618196191962019621196221962319624196251962619627196281962919630196311963219633196341963519636196371963819639196401964119642196431964419645196461964719648196491965019651196521965319654196551965619657196581965919660196611966219663196641966519666196671966819669196701967119672196731967419675196761967719678196791968019681196821968319684196851968619687196881968919690196911969219693196941969519696196971969819699197001970119702197031970419705197061970719708197091971019711197121971319714197151971619717197181971919720197211972219723197241972519726197271972819729197301973119732197331973419735197361973719738197391974019741197421974319744197451974619747197481974919750197511975219753197541975519756197571975819759197601976119762197631976419765197661976719768197691977019771197721977319774197751977619777197781977919780197811978219783197841978519786197871978819789197901979119792197931979419795197961979719798197991980019801198021980319804198051980619807198081980919810198111981219813198141981519816198171981819819198201982119822198231982419825198261982719828198291983019831198321983319834198351983619837198381983919840198411984219843198441984519846198471984819849198501985119852198531985419855198561985719858198591986019861198621986319864198651986619867198681986919870198711987219873198741987519876198771987819879198801988119882198831988419885198861988719888198891989019891198921989319894198951989619897198981989919900199011990219903199041990519906199071990819909199101991119912199131991419915199161991719918199191992019921199221992319924199251992619927199281992919930199311993219933199341993519936199371993819939199401994119942199431994419945199461994719948199491995019951199521995319954199551995619957199581995919960199611996219963199641996519966199671996819969199701997119972199731997419975199761997719978199791998019981199821998319984199851998619987199881998919990199911999219993199941999519996199971999819999200002000120002200032000420005200062000720008200092001020011200122001320014200152001620017200182001920020200212002220023200242002520026200272002820029200302003120032200332003420035200362003720038200392004020041200422004320044200452004620047200482004920050200512005220053200542005520056200572005820059200602006120062200632006420065200662006720068200692007020071200722007320074200752007620077200782007920080200812008220083200842008520086200872008820089200902009120092200932009420095200962009720098200992010020101201022010320104201052010620107201082010920110201112011220113201142011520116201172011820119201202012120122201232012420125201262012720128201292013020131201322013320134201352013620137201382013920140201412014220143201442014520146201472014820149201502015120152201532015420155201562015720158201592016020161201622016320164201652016620167201682016920170201712017220173201742017520176201772017820179201802018120182201832018420185201862018720188201892019020191201922019320194201952019620197201982019920200202012020220203202042020520206202072020820209202102021120212202132021420215202162021720218202192022020221202222022320224202252022620227202282022920230202312023220233202342023520236202372023820239202402024120242202432024420245202462024720248202492025020251202522025320254202552025620257202582025920260202612026220263202642026520266202672026820269202702027120272202732027420275202762027720278202792028020281202822028320284202852028620287202882028920290202912029220293202942029520296202972029820299203002030120302203032030420305203062030720308203092031020311203122031320314203152031620317203182031920320203212032220323203242032520326203272032820329203302033120332203332033420335203362033720338203392034020341203422034320344203452034620347203482034920350203512035220353203542035520356203572035820359203602036120362203632036420365203662036720368203692037020371203722037320374203752037620377203782037920380203812038220383203842038520386203872038820389203902039120392203932039420395203962039720398203992040020401204022040320404204052040620407204082040920410204112041220413204142041520416204172041820419204202042120422204232042420425204262042720428204292043020431204322043320434204352043620437204382043920440204412044220443204442044520446204472044820449204502045120452204532045420455204562045720458204592046020461204622046320464204652046620467204682046920470204712047220473204742047520476204772047820479204802048120482204832048420485204862048720488204892049020491204922049320494204952049620497204982049920500205012050220503205042050520506205072050820509205102051120512205132051420515205162051720518205192052020521205222052320524205252052620527205282052920530205312053220533205342053520536205372053820539205402054120542205432054420545205462054720548205492055020551205522055320554205552055620557205582055920560205612056220563205642056520566205672056820569205702057120572205732057420575205762057720578205792058020581205822058320584205852058620587205882058920590205912059220593205942059520596205972059820599206002060120602206032060420605206062060720608206092061020611206122061320614206152061620617206182061920620206212062220623206242062520626206272062820629206302063120632206332063420635206362063720638206392064020641206422064320644206452064620647206482064920650206512065220653206542065520656206572065820659206602066120662206632066420665206662066720668206692067020671206722067320674206752067620677206782067920680206812068220683206842068520686206872068820689206902069120692206932069420695206962069720698206992070020701207022070320704207052070620707207082070920710207112071220713207142071520716207172071820719207202072120722207232072420725207262072720728207292073020731207322073320734207352073620737207382073920740207412074220743207442074520746207472074820749207502075120752207532075420755207562075720758207592076020761207622076320764207652076620767207682076920770207712077220773207742077520776207772077820779207802078120782207832078420785207862078720788207892079020791207922079320794207952079620797207982079920800208012080220803208042080520806208072080820809208102081120812208132081420815208162081720818208192082020821208222082320824208252082620827208282082920830208312083220833208342083520836208372083820839208402084120842208432084420845208462084720848208492085020851208522085320854208552085620857208582085920860208612086220863208642086520866208672086820869208702087120872208732087420875208762087720878208792088020881208822088320884208852088620887208882088920890208912089220893208942089520896208972089820899209002090120902209032090420905209062090720908209092091020911209122091320914209152091620917209182091920920209212092220923209242092520926209272092820929209302093120932209332093420935209362093720938209392094020941209422094320944209452094620947209482094920950209512095220953209542095520956209572095820959209602096120962209632096420965209662096720968209692097020971209722097320974209752097620977209782097920980209812098220983209842098520986209872098820989209902099120992209932099420995209962099720998209992100021001210022100321004210052100621007210082100921010210112101221013210142101521016210172101821019210202102121022210232102421025210262102721028210292103021031210322103321034210352103621037210382103921040210412104221043210442104521046210472104821049210502105121052210532105421055210562105721058210592106021061210622106321064210652106621067210682106921070210712107221073210742107521076210772107821079210802108121082210832108421085210862108721088210892109021091210922109321094210952109621097210982109921100211012110221103211042110521106211072110821109211102111121112211132111421115211162111721118211192112021121211222112321124211252112621127211282112921130211312113221133211342113521136211372113821139211402114121142211432114421145211462114721148211492115021151211522115321154211552115621157211582115921160211612116221163211642116521166211672116821169211702117121172211732117421175211762117721178211792118021181211822118321184211852118621187211882118921190211912119221193211942119521196211972119821199212002120121202212032120421205212062120721208212092121021211212122121321214212152121621217212182121921220212212122221223212242122521226212272122821229212302123121232212332123421235212362123721238212392124021241212422124321244212452124621247212482124921250212512125221253212542125521256212572125821259212602126121262212632126421265212662126721268212692127021271212722127321274212752127621277212782127921280212812128221283212842128521286212872128821289212902129121292212932129421295212962129721298212992130021301213022130321304213052130621307213082130921310213112131221313213142131521316213172131821319213202132121322213232132421325213262132721328213292133021331213322133321334213352133621337213382133921340213412134221343213442134521346213472134821349213502135121352213532135421355213562135721358213592136021361213622136321364213652136621367213682136921370213712137221373213742137521376213772137821379213802138121382213832138421385213862138721388213892139021391213922139321394213952139621397213982139921400214012140221403214042140521406214072140821409214102141121412214132141421415214162141721418214192142021421214222142321424214252142621427214282142921430214312143221433214342143521436214372143821439214402144121442214432144421445214462144721448214492145021451214522145321454214552145621457214582145921460214612146221463214642146521466214672146821469214702147121472214732147421475214762147721478214792148021481214822148321484214852148621487214882148921490214912149221493214942149521496214972149821499215002150121502215032150421505215062150721508215092151021511215122151321514215152151621517215182151921520215212152221523215242152521526215272152821529215302153121532215332153421535215362153721538215392154021541215422154321544215452154621547215482154921550215512155221553215542155521556215572155821559215602156121562215632156421565215662156721568215692157021571215722157321574215752157621577215782157921580215812158221583215842158521586215872158821589215902159121592215932159421595215962159721598215992160021601216022160321604216052160621607216082160921610216112161221613216142161521616216172161821619216202162121622216232162421625216262162721628216292163021631216322163321634216352163621637216382163921640216412164221643216442164521646216472164821649216502165121652216532165421655216562165721658216592166021661216622166321664216652166621667216682166921670216712167221673216742167521676216772167821679216802168121682216832168421685216862168721688216892169021691216922169321694216952169621697216982169921700217012170221703217042170521706217072170821709217102171121712217132171421715217162171721718217192172021721217222172321724217252172621727217282172921730217312173221733217342173521736217372173821739217402174121742217432174421745217462174721748217492175021751217522175321754217552175621757217582175921760217612176221763217642176521766217672176821769217702177121772217732177421775217762177721778217792178021781217822178321784217852178621787217882178921790217912179221793217942179521796217972179821799218002180121802218032180421805218062180721808218092181021811218122181321814218152181621817218182181921820218212182221823218242182521826218272182821829218302183121832218332183421835218362183721838218392184021841218422184321844218452184621847218482184921850218512185221853218542185521856218572185821859218602186121862218632186421865218662186721868218692187021871218722187321874218752187621877218782187921880218812188221883218842188521886218872188821889218902189121892218932189421895218962189721898218992190021901219022190321904219052190621907219082190921910219112191221913219142191521916219172191821919219202192121922219232192421925219262192721928219292193021931219322193321934219352193621937219382193921940219412194221943219442194521946219472194821949219502195121952219532195421955219562195721958219592196021961219622196321964219652196621967219682196921970219712197221973219742197521976219772197821979219802198121982219832198421985219862198721988219892199021991219922199321994219952199621997219982199922000220012200222003220042200522006220072200822009220102201122012220132201422015220162201722018220192202022021220222202322024220252202622027220282202922030220312203222033220342203522036220372203822039220402204122042220432204422045220462204722048220492205022051220522205322054220552205622057220582205922060220612206222063220642206522066220672206822069220702207122072220732207422075220762207722078220792208022081220822208322084220852208622087220882208922090220912209222093220942209522096220972209822099221002210122102221032210422105221062210722108221092211022111221122211322114221152211622117221182211922120221212212222123221242212522126221272212822129221302213122132221332213422135221362213722138221392214022141221422214322144221452214622147221482214922150221512215222153221542215522156221572215822159221602216122162221632216422165221662216722168221692217022171221722217322174221752217622177221782217922180221812218222183221842218522186221872218822189221902219122192221932219422195221962219722198221992220022201222022220322204222052220622207222082220922210222112221222213222142221522216222172221822219222202222122222222232222422225222262222722228222292223022231222322223322234222352223622237222382223922240222412224222243222442224522246222472224822249222502225122252222532225422255222562225722258222592226022261222622226322264222652226622267222682226922270222712227222273222742227522276222772227822279222802228122282222832228422285222862228722288222892229022291222922229322294222952229622297222982229922300223012230222303223042230522306223072230822309223102231122312223132231422315223162231722318223192232022321223222232322324223252232622327223282232922330223312233222333223342233522336223372233822339223402234122342223432234422345223462234722348223492235022351223522235322354223552235622357223582235922360223612236222363223642236522366223672236822369223702237122372223732237422375223762237722378223792238022381223822238322384223852238622387223882238922390223912239222393223942239522396223972239822399224002240122402224032240422405224062240722408224092241022411224122241322414224152241622417224182241922420224212242222423224242242522426224272242822429224302243122432224332243422435224362243722438224392244022441224422244322444224452244622447224482244922450224512245222453224542245522456224572245822459224602246122462224632246422465224662246722468224692247022471224722247322474224752247622477224782247922480224812248222483224842248522486224872248822489224902249122492224932249422495224962249722498224992250022501225022250322504225052250622507225082250922510225112251222513225142251522516225172251822519225202252122522225232252422525225262252722528225292253022531225322253322534225352253622537225382253922540225412254222543225442254522546225472254822549225502255122552225532255422555225562255722558225592256022561225622256322564225652256622567225682256922570225712257222573225742257522576225772257822579225802258122582225832258422585225862258722588225892259022591225922259322594225952259622597225982259922600226012260222603226042260522606226072260822609226102261122612226132261422615226162261722618226192262022621226222262322624226252262622627226282262922630226312263222633226342263522636226372263822639226402264122642226432264422645226462264722648226492265022651226522265322654226552265622657226582265922660226612266222663226642266522666226672266822669226702267122672226732267422675226762267722678226792268022681226822268322684226852268622687226882268922690226912269222693226942269522696226972269822699227002270122702227032270422705227062270722708227092271022711227122271322714227152271622717227182271922720227212272222723227242272522726227272272822729227302273122732227332273422735227362273722738227392274022741227422274322744227452274622747227482274922750227512275222753227542275522756227572275822759227602276122762227632276422765227662276722768227692277022771227722277322774227752277622777227782277922780227812278222783227842278522786227872278822789227902279122792227932279422795227962279722798227992280022801228022280322804228052280622807228082280922810228112281222813228142281522816228172281822819228202282122822228232282422825228262282722828228292283022831228322283322834228352283622837228382283922840228412284222843228442284522846228472284822849228502285122852228532285422855228562285722858228592286022861228622286322864228652286622867228682286922870228712287222873228742287522876228772287822879228802288122882228832288422885228862288722888228892289022891228922289322894228952289622897228982289922900229012290222903229042290522906229072290822909229102291122912229132291422915229162291722918229192292022921229222292322924229252292622927229282292922930229312293222933229342293522936229372293822939229402294122942229432294422945229462294722948229492295022951229522295322954229552295622957229582295922960229612296222963229642296522966229672296822969229702297122972229732297422975229762297722978229792298022981229822298322984229852298622987229882298922990229912299222993229942299522996229972299822999230002300123002230032300423005230062300723008230092301023011230122301323014230152301623017230182301923020230212302223023230242302523026230272302823029230302303123032230332303423035230362303723038230392304023041230422304323044230452304623047230482304923050230512305223053230542305523056230572305823059230602306123062230632306423065230662306723068230692307023071230722307323074230752307623077230782307923080230812308223083230842308523086230872308823089230902309123092230932309423095230962309723098230992310023101231022310323104231052310623107231082310923110231112311223113231142311523116231172311823119231202312123122231232312423125231262312723128231292313023131231322313323134231352313623137231382313923140231412314223143231442314523146231472314823149231502315123152231532315423155231562315723158231592316023161231622316323164231652316623167231682316923170231712317223173231742317523176231772317823179231802318123182231832318423185231862318723188231892319023191231922319323194231952319623197231982319923200232012320223203232042320523206232072320823209232102321123212232132321423215232162321723218232192322023221232222322323224232252322623227232282322923230232312323223233232342323523236232372323823239232402324123242232432324423245232462324723248232492325023251232522325323254232552325623257232582325923260232612326223263232642326523266232672326823269232702327123272232732327423275232762327723278232792328023281232822328323284232852328623287232882328923290232912329223293232942329523296232972329823299233002330123302233032330423305233062330723308233092331023311233122331323314233152331623317233182331923320233212332223323233242332523326233272332823329233302333123332233332333423335233362333723338233392334023341233422334323344233452334623347233482334923350233512335223353233542335523356233572335823359233602336123362233632336423365233662336723368233692337023371233722337323374233752337623377233782337923380233812338223383233842338523386233872338823389233902339123392233932339423395233962339723398233992340023401234022340323404234052340623407234082340923410234112341223413234142341523416234172341823419234202342123422234232342423425234262342723428234292343023431234322343323434234352343623437234382343923440234412344223443234442344523446234472344823449234502345123452234532345423455234562345723458234592346023461234622346323464234652346623467234682346923470234712347223473234742347523476234772347823479234802348123482234832348423485234862348723488234892349023491234922349323494234952349623497234982349923500235012350223503235042350523506235072350823509235102351123512235132351423515235162351723518235192352023521235222352323524235252352623527235282352923530235312353223533235342353523536235372353823539235402354123542235432354423545235462354723548235492355023551235522355323554235552355623557235582355923560235612356223563235642356523566235672356823569235702357123572235732357423575235762357723578235792358023581235822358323584235852358623587235882358923590235912359223593235942359523596235972359823599236002360123602236032360423605236062360723608236092361023611236122361323614236152361623617236182361923620236212362223623236242362523626236272362823629236302363123632236332363423635236362363723638236392364023641236422364323644236452364623647236482364923650236512365223653236542365523656236572365823659236602366123662236632366423665236662366723668236692367023671236722367323674236752367623677236782367923680236812368223683236842368523686236872368823689236902369123692236932369423695236962369723698236992370023701237022370323704237052370623707237082370923710237112371223713237142371523716237172371823719237202372123722237232372423725237262372723728237292373023731237322373323734237352373623737237382373923740237412374223743237442374523746237472374823749237502375123752237532375423755237562375723758237592376023761237622376323764237652376623767237682376923770237712377223773237742377523776237772377823779237802378123782237832378423785237862378723788237892379023791237922379323794237952379623797237982379923800238012380223803238042380523806238072380823809238102381123812238132381423815238162381723818238192382023821238222382323824238252382623827238282382923830238312383223833238342383523836238372383823839238402384123842238432384423845238462384723848238492385023851238522385323854238552385623857238582385923860238612386223863238642386523866238672386823869238702387123872238732387423875238762387723878238792388023881238822388323884238852388623887238882388923890238912389223893238942389523896238972389823899239002390123902239032390423905239062390723908239092391023911239122391323914239152391623917239182391923920239212392223923239242392523926239272392823929239302393123932239332393423935239362393723938239392394023941239422394323944239452394623947239482394923950239512395223953239542395523956239572395823959239602396123962239632396423965239662396723968239692397023971239722397323974239752397623977239782397923980239812398223983239842398523986239872398823989239902399123992239932399423995239962399723998239992400024001240022400324004240052400624007240082400924010240112401224013240142401524016240172401824019240202402124022240232402424025240262402724028240292403024031240322403324034240352403624037240382403924040240412404224043240442404524046240472404824049240502405124052240532405424055240562405724058240592406024061240622406324064240652406624067240682406924070240712407224073240742407524076240772407824079240802408124082240832408424085240862408724088240892409024091240922409324094240952409624097240982409924100241012410224103241042410524106241072410824109241102411124112241132411424115241162411724118241192412024121241222412324124241252412624127241282412924130241312413224133241342413524136241372413824139241402414124142241432414424145241462414724148241492415024151241522415324154241552415624157241582415924160241612416224163241642416524166241672416824169241702417124172241732417424175241762417724178241792418024181241822418324184241852418624187241882418924190241912419224193241942419524196241972419824199242002420124202242032420424205242062420724208242092421024211242122421324214242152421624217242182421924220242212422224223242242422524226242272422824229242302423124232242332423424235242362423724238242392424024241242422424324244242452424624247242482424924250242512425224253242542425524256242572425824259242602426124262242632426424265242662426724268242692427024271242722427324274242752427624277242782427924280242812428224283242842428524286242872428824289242902429124292242932429424295242962429724298242992430024301243022430324304243052430624307243082430924310243112431224313243142431524316243172431824319243202432124322243232432424325243262432724328243292433024331243322433324334243352433624337243382433924340243412434224343243442434524346243472434824349243502435124352243532435424355243562435724358243592436024361243622436324364243652436624367243682436924370243712437224373243742437524376243772437824379243802438124382243832438424385243862438724388243892439024391243922439324394243952439624397243982439924400244012440224403244042440524406244072440824409244102441124412244132441424415244162441724418244192442024421244222442324424244252442624427244282442924430244312443224433244342443524436244372443824439244402444124442244432444424445244462444724448244492445024451244522445324454244552445624457244582445924460244612446224463244642446524466244672446824469244702447124472244732447424475244762447724478244792448024481244822448324484244852448624487244882448924490244912449224493244942449524496244972449824499245002450124502245032450424505245062450724508245092451024511245122451324514245152451624517245182451924520245212452224523245242452524526245272452824529245302453124532245332453424535245362453724538245392454024541245422454324544245452454624547245482454924550245512455224553245542455524556245572455824559245602456124562245632456424565245662456724568245692457024571245722457324574245752457624577245782457924580245812458224583245842458524586245872458824589245902459124592245932459424595245962459724598245992460024601246022460324604246052460624607246082460924610246112461224613246142461524616246172461824619246202462124622246232462424625246262462724628246292463024631246322463324634246352463624637246382463924640246412464224643246442464524646246472464824649246502465124652246532465424655246562465724658246592466024661246622466324664246652466624667246682466924670246712467224673246742467524676246772467824679246802468124682246832468424685246862468724688246892469024691246922469324694246952469624697246982469924700247012470224703247042470524706247072470824709247102471124712247132471424715247162471724718247192472024721247222472324724247252472624727247282472924730247312473224733247342473524736247372473824739247402474124742247432474424745247462474724748247492475024751247522475324754247552475624757247582475924760247612476224763247642476524766247672476824769247702477124772247732477424775247762477724778247792478024781247822478324784247852478624787247882478924790247912479224793247942479524796247972479824799248002480124802248032480424805248062480724808248092481024811248122481324814248152481624817248182481924820248212482224823248242482524826248272482824829248302483124832248332483424835248362483724838248392484024841248422484324844248452484624847248482484924850248512485224853248542485524856248572485824859248602486124862248632486424865248662486724868248692487024871248722487324874248752487624877248782487924880248812488224883248842488524886248872488824889248902489124892248932489424895248962489724898248992490024901249022490324904249052490624907249082490924910249112491224913249142491524916249172491824919249202492124922249232492424925249262492724928249292493024931249322493324934249352493624937249382493924940249412494224943249442494524946249472494824949249502495124952249532495424955249562495724958249592496024961249622496324964249652496624967249682496924970249712497224973249742497524976249772497824979249802498124982249832498424985249862498724988249892499024991249922499324994249952499624997249982499925000250012500225003250042500525006250072500825009250102501125012250132501425015250162501725018250192502025021250222502325024250252502625027250282502925030250312503225033250342503525036250372503825039250402504125042250432504425045250462504725048250492505025051250522505325054250552505625057250582505925060250612506225063250642506525066250672506825069250702507125072250732507425075250762507725078250792508025081250822508325084250852508625087250882508925090250912509225093250942509525096250972509825099251002510125102251032510425105251062510725108251092511025111251122511325114251152511625117251182511925120251212512225123251242512525126251272512825129251302513125132251332513425135251362513725138251392514025141251422514325144251452514625147251482514925150251512515225153251542515525156251572515825159251602516125162251632516425165251662516725168251692517025171251722517325174251752517625177251782517925180251812518225183251842518525186251872518825189251902519125192251932519425195251962519725198251992520025201252022520325204252052520625207252082520925210252112521225213252142521525216252172521825219252202522125222252232522425225252262522725228252292523025231252322523325234252352523625237252382523925240252412524225243252442524525246252472524825249252502525125252252532525425255252562525725258252592526025261252622526325264252652526625267252682526925270252712527225273252742527525276252772527825279252802528125282252832528425285252862528725288252892529025291252922529325294252952529625297252982529925300253012530225303253042530525306253072530825309253102531125312253132531425315253162531725318253192532025321253222532325324253252532625327253282532925330253312533225333253342533525336253372533825339253402534125342253432534425345253462534725348253492535025351253522535325354253552535625357253582535925360253612536225363253642536525366253672536825369253702537125372253732537425375253762537725378253792538025381253822538325384253852538625387253882538925390253912539225393253942539525396253972539825399254002540125402254032540425405254062540725408254092541025411254122541325414254152541625417254182541925420254212542225423254242542525426254272542825429254302543125432254332543425435254362543725438254392544025441254422544325444254452544625447254482544925450254512545225453254542545525456254572545825459254602546125462254632546425465254662546725468254692547025471254722547325474254752547625477254782547925480254812548225483254842548525486254872548825489254902549125492254932549425495254962549725498254992550025501255022550325504255052550625507255082550925510255112551225513255142551525516255172551825519255202552125522255232552425525255262552725528255292553025531255322553325534255352553625537255382553925540255412554225543255442554525546255472554825549255502555125552255532555425555255562555725558255592556025561255622556325564255652556625567255682556925570255712557225573255742557525576255772557825579255802558125582255832558425585255862558725588255892559025591255922559325594255952559625597255982559925600256012560225603256042560525606256072560825609256102561125612256132561425615256162561725618256192562025621256222562325624256252562625627256282562925630256312563225633256342563525636256372563825639256402564125642256432564425645256462564725648256492565025651256522565325654256552565625657256582565925660256612566225663256642566525666256672566825669256702567125672256732567425675256762567725678256792568025681256822568325684256852568625687256882568925690256912569225693256942569525696256972569825699257002570125702257032570425705257062570725708257092571025711257122571325714257152571625717257182571925720257212572225723257242572525726257272572825729257302573125732257332573425735257362573725738257392574025741257422574325744257452574625747257482574925750257512575225753257542575525756257572575825759257602576125762257632576425765257662576725768257692577025771257722577325774257752577625777257782577925780257812578225783257842578525786257872578825789257902579125792257932579425795257962579725798257992580025801258022580325804258052580625807258082580925810258112581225813258142581525816258172581825819258202582125822258232582425825258262582725828258292583025831258322583325834258352583625837258382583925840258412584225843258442584525846258472584825849258502585125852258532585425855258562585725858258592586025861258622586325864258652586625867258682586925870258712587225873258742587525876258772587825879258802588125882258832588425885258862588725888258892589025891258922589325894258952589625897258982589925900259012590225903259042590525906259072590825909259102591125912259132591425915259162591725918259192592025921259222592325924259252592625927259282592925930259312593225933259342593525936259372593825939259402594125942259432594425945259462594725948259492595025951259522595325954259552595625957259582595925960259612596225963259642596525966259672596825969259702597125972259732597425975259762597725978259792598025981259822598325984259852598625987259882598925990259912599225993259942599525996259972599825999260002600126002260032600426005260062600726008260092601026011260122601326014260152601626017260182601926020260212602226023260242602526026260272602826029260302603126032260332603426035260362603726038260392604026041260422604326044260452604626047260482604926050260512605226053260542605526056260572605826059260602606126062260632606426065260662606726068260692607026071260722607326074260752607626077260782607926080260812608226083260842608526086260872608826089260902609126092260932609426095260962609726098260992610026101261022610326104261052610626107261082610926110261112611226113261142611526116261172611826119261202612126122261232612426125261262612726128261292613026131261322613326134261352613626137261382613926140261412614226143261442614526146261472614826149261502615126152261532615426155261562615726158261592616026161261622616326164261652616626167261682616926170261712617226173261742617526176261772617826179261802618126182261832618426185261862618726188261892619026191261922619326194261952619626197261982619926200262012620226203262042620526206262072620826209262102621126212262132621426215262162621726218262192622026221262222622326224262252622626227262282622926230262312623226233262342623526236262372623826239262402624126242262432624426245262462624726248262492625026251262522625326254262552625626257262582625926260262612626226263262642626526266262672626826269262702627126272262732627426275262762627726278262792628026281262822628326284262852628626287262882628926290262912629226293262942629526296262972629826299263002630126302263032630426305263062630726308263092631026311263122631326314263152631626317263182631926320263212632226323263242632526326263272632826329263302633126332263332633426335263362633726338263392634026341263422634326344263452634626347263482634926350263512635226353263542635526356263572635826359263602636126362263632636426365263662636726368263692637026371263722637326374263752637626377263782637926380263812638226383263842638526386263872638826389263902639126392263932639426395263962639726398263992640026401264022640326404264052640626407264082640926410264112641226413264142641526416264172641826419264202642126422264232642426425264262642726428264292643026431264322643326434264352643626437264382643926440264412644226443264442644526446264472644826449264502645126452264532645426455264562645726458264592646026461264622646326464264652646626467264682646926470264712647226473264742647526476264772647826479264802648126482264832648426485264862648726488264892649026491264922649326494264952649626497264982649926500265012650226503265042650526506265072650826509265102651126512265132651426515265162651726518265192652026521265222652326524265252652626527265282652926530265312653226533265342653526536265372653826539265402654126542265432654426545265462654726548265492655026551265522655326554265552655626557265582655926560265612656226563265642656526566265672656826569265702657126572265732657426575265762657726578265792658026581265822658326584265852658626587265882658926590265912659226593265942659526596265972659826599266002660126602266032660426605266062660726608266092661026611266122661326614266152661626617266182661926620266212662226623266242662526626266272662826629266302663126632266332663426635266362663726638266392664026641266422664326644266452664626647266482664926650266512665226653266542665526656266572665826659266602666126662266632666426665266662666726668266692667026671266722667326674266752667626677266782667926680266812668226683266842668526686266872668826689266902669126692266932669426695266962669726698266992670026701267022670326704267052670626707267082670926710267112671226713267142671526716267172671826719267202672126722267232672426725267262672726728267292673026731267322673326734267352673626737267382673926740267412674226743267442674526746267472674826749267502675126752267532675426755267562675726758267592676026761267622676326764267652676626767267682676926770267712677226773267742677526776267772677826779267802678126782267832678426785267862678726788267892679026791267922679326794267952679626797267982679926800268012680226803268042680526806268072680826809268102681126812268132681426815268162681726818268192682026821268222682326824268252682626827268282682926830268312683226833268342683526836268372683826839268402684126842268432684426845268462684726848268492685026851268522685326854268552685626857268582685926860268612686226863268642686526866268672686826869268702687126872268732687426875268762687726878268792688026881268822688326884268852688626887268882688926890268912689226893268942689526896268972689826899269002690126902269032690426905269062690726908269092691026911269122691326914269152691626917269182691926920269212692226923269242692526926269272692826929269302693126932269332693426935269362693726938269392694026941269422694326944269452694626947269482694926950269512695226953269542695526956269572695826959269602696126962269632696426965269662696726968269692697026971269722697326974269752697626977269782697926980269812698226983269842698526986269872698826989269902699126992269932699426995269962699726998269992700027001270022700327004270052700627007270082700927010270112701227013270142701527016270172701827019270202702127022270232702427025270262702727028270292703027031270322703327034270352703627037270382703927040270412704227043270442704527046270472704827049270502705127052270532705427055270562705727058270592706027061270622706327064270652706627067270682706927070270712707227073270742707527076270772707827079270802708127082270832708427085270862708727088270892709027091270922709327094270952709627097270982709927100271012710227103271042710527106271072710827109271102711127112271132711427115271162711727118271192712027121271222712327124271252712627127271282712927130271312713227133271342713527136271372713827139271402714127142271432714427145271462714727148271492715027151271522715327154271552715627157271582715927160271612716227163271642716527166271672716827169271702717127172271732717427175271762717727178271792718027181271822718327184271852718627187271882718927190271912719227193271942719527196271972719827199272002720127202272032720427205272062720727208272092721027211272122721327214272152721627217272182721927220272212722227223272242722527226272272722827229272302723127232272332723427235272362723727238272392724027241272422724327244272452724627247272482724927250272512725227253272542725527256272572725827259272602726127262272632726427265272662726727268272692727027271272722727327274272752727627277272782727927280272812728227283272842728527286272872728827289272902729127292272932729427295272962729727298272992730027301273022730327304273052730627307273082730927310273112731227313273142731527316273172731827319273202732127322273232732427325273262732727328273292733027331273322733327334273352733627337273382733927340273412734227343273442734527346273472734827349273502735127352273532735427355273562735727358273592736027361273622736327364273652736627367273682736927370273712737227373273742737527376273772737827379273802738127382273832738427385273862738727388273892739027391273922739327394273952739627397273982739927400274012740227403274042740527406274072740827409274102741127412274132741427415274162741727418274192742027421274222742327424274252742627427274282742927430274312743227433274342743527436274372743827439274402744127442274432744427445274462744727448274492745027451274522745327454274552745627457274582745927460274612746227463274642746527466274672746827469274702747127472274732747427475274762747727478274792748027481274822748327484274852748627487274882748927490274912749227493274942749527496274972749827499275002750127502275032750427505275062750727508275092751027511275122751327514275152751627517275182751927520275212752227523275242752527526275272752827529275302753127532275332753427535275362753727538275392754027541275422754327544275452754627547275482754927550275512755227553275542755527556275572755827559275602756127562275632756427565275662756727568275692757027571275722757327574275752757627577275782757927580275812758227583275842758527586275872758827589275902759127592275932759427595275962759727598275992760027601276022760327604276052760627607276082760927610276112761227613276142761527616276172761827619276202762127622276232762427625276262762727628276292763027631276322763327634276352763627637276382763927640276412764227643276442764527646276472764827649276502765127652276532765427655276562765727658276592766027661276622766327664276652766627667276682766927670276712767227673276742767527676276772767827679276802768127682276832768427685276862768727688276892769027691276922769327694276952769627697276982769927700277012770227703277042770527706277072770827709277102771127712277132771427715277162771727718277192772027721277222772327724277252772627727277282772927730277312773227733277342773527736277372773827739277402774127742277432774427745277462774727748277492775027751277522775327754277552775627757277582775927760277612776227763277642776527766277672776827769277702777127772277732777427775277762777727778277792778027781277822778327784277852778627787277882778927790277912779227793277942779527796277972779827799278002780127802278032780427805278062780727808278092781027811278122781327814278152781627817278182781927820278212782227823278242782527826278272782827829278302783127832278332783427835278362783727838278392784027841278422784327844278452784627847278482784927850278512785227853278542785527856278572785827859278602786127862278632786427865278662786727868278692787027871278722787327874278752787627877278782787927880278812788227883278842788527886278872788827889278902789127892278932789427895278962789727898278992790027901279022790327904279052790627907279082790927910279112791227913279142791527916279172791827919279202792127922279232792427925279262792727928279292793027931279322793327934279352793627937279382793927940279412794227943279442794527946279472794827949279502795127952279532795427955279562795727958279592796027961279622796327964279652796627967279682796927970279712797227973279742797527976279772797827979279802798127982279832798427985279862798727988279892799027991279922799327994279952799627997279982799928000280012800228003280042800528006280072800828009280102801128012280132801428015280162801728018280192802028021280222802328024280252802628027280282802928030280312803228033280342803528036280372803828039280402804128042280432804428045280462804728048280492805028051280522805328054280552805628057280582805928060280612806228063280642806528066280672806828069280702807128072280732807428075280762807728078280792808028081280822808328084280852808628087280882808928090280912809228093280942809528096280972809828099281002810128102281032810428105281062810728108281092811028111281122811328114281152811628117281182811928120281212812228123281242812528126281272812828129281302813128132281332813428135281362813728138281392814028141281422814328144281452814628147281482814928150281512815228153281542815528156281572815828159281602816128162281632816428165281662816728168281692817028171281722817328174281752817628177281782817928180281812818228183281842818528186281872818828189281902819128192281932819428195281962819728198281992820028201282022820328204282052820628207282082820928210282112821228213282142821528216282172821828219282202822128222282232822428225282262822728228282292823028231282322823328234282352823628237282382823928240282412824228243282442824528246282472824828249282502825128252282532825428255282562825728258282592826028261282622826328264282652826628267282682826928270282712827228273282742827528276282772827828279282802828128282282832828428285282862828728288282892829028291282922829328294282952829628297282982829928300283012830228303283042830528306283072830828309283102831128312283132831428315283162831728318283192832028321283222832328324283252832628327283282832928330283312833228333283342833528336283372833828339283402834128342283432834428345283462834728348283492835028351283522835328354283552835628357283582835928360283612836228363283642836528366283672836828369283702837128372283732837428375283762837728378283792838028381283822838328384283852838628387283882838928390283912839228393283942839528396283972839828399284002840128402284032840428405284062840728408284092841028411284122841328414284152841628417284182841928420284212842228423284242842528426284272842828429284302843128432284332843428435284362843728438284392844028441284422844328444284452844628447284482844928450284512845228453284542845528456284572845828459284602846128462284632846428465284662846728468284692847028471284722847328474284752847628477284782847928480284812848228483284842848528486284872848828489284902849128492284932849428495284962849728498284992850028501285022850328504285052850628507285082850928510285112851228513285142851528516285172851828519285202852128522285232852428525285262852728528285292853028531285322853328534285352853628537285382853928540285412854228543285442854528546285472854828549285502855128552285532855428555285562855728558285592856028561285622856328564285652856628567285682856928570285712857228573285742857528576285772857828579285802858128582285832858428585285862858728588285892859028591285922859328594285952859628597285982859928600286012860228603286042860528606286072860828609286102861128612286132861428615286162861728618286192862028621286222862328624286252862628627286282862928630286312863228633286342863528636286372863828639286402864128642286432864428645286462864728648286492865028651286522865328654286552865628657286582865928660286612866228663286642866528666286672866828669286702867128672286732867428675286762867728678286792868028681286822868328684286852868628687286882868928690286912869228693286942869528696286972869828699287002870128702287032870428705287062870728708287092871028711287122871328714287152871628717287182871928720287212872228723287242872528726287272872828729287302873128732287332873428735287362873728738287392874028741287422874328744287452874628747287482874928750287512875228753287542875528756287572875828759287602876128762287632876428765287662876728768287692877028771287722877328774287752877628777287782877928780287812878228783287842878528786287872878828789287902879128792287932879428795287962879728798287992880028801288022880328804288052880628807288082880928810288112881228813288142881528816288172881828819288202882128822288232882428825288262882728828288292883028831288322883328834288352883628837288382883928840288412884228843288442884528846288472884828849288502885128852288532885428855288562885728858288592886028861288622886328864288652886628867288682886928870288712887228873288742887528876288772887828879288802888128882288832888428885288862888728888288892889028891288922889328894288952889628897288982889928900289012890228903289042890528906289072890828909289102891128912289132891428915289162891728918289192892028921289222892328924289252892628927289282892928930289312893228933289342893528936289372893828939289402894128942289432894428945289462894728948289492895028951289522895328954289552895628957289582895928960289612896228963289642896528966289672896828969289702897128972289732897428975289762897728978289792898028981289822898328984289852898628987289882898928990289912899228993289942899528996289972899828999290002900129002290032900429005290062900729008290092901029011290122901329014290152901629017290182901929020290212902229023290242902529026290272902829029290302903129032290332903429035290362903729038290392904029041290422904329044290452904629047290482904929050290512905229053290542905529056290572905829059290602906129062290632906429065290662906729068290692907029071290722907329074290752907629077290782907929080290812908229083290842908529086290872908829089290902909129092290932909429095290962909729098290992910029101291022910329104291052910629107291082910929110291112911229113291142911529116291172911829119291202912129122291232912429125291262912729128291292913029131291322913329134291352913629137291382913929140291412914229143291442914529146291472914829149291502915129152291532915429155291562915729158291592916029161291622916329164291652916629167291682916929170291712917229173291742917529176291772917829179291802918129182291832918429185291862918729188291892919029191291922919329194291952919629197291982919929200292012920229203292042920529206292072920829209292102921129212292132921429215292162921729218292192922029221292222922329224292252922629227292282922929230292312923229233292342923529236292372923829239292402924129242292432924429245292462924729248292492925029251292522925329254292552925629257292582925929260292612926229263292642926529266292672926829269292702927129272292732927429275292762927729278292792928029281292822928329284292852928629287292882928929290292912929229293292942929529296292972929829299293002930129302293032930429305293062930729308293092931029311293122931329314293152931629317293182931929320293212932229323293242932529326293272932829329293302933129332293332933429335293362933729338293392934029341293422934329344293452934629347293482934929350293512935229353293542935529356293572935829359293602936129362293632936429365293662936729368293692937029371293722937329374293752937629377293782937929380293812938229383293842938529386293872938829389293902939129392293932939429395293962939729398293992940029401294022940329404294052940629407294082940929410294112941229413294142941529416294172941829419294202942129422294232942429425294262942729428294292943029431294322943329434294352943629437294382943929440294412944229443294442944529446294472944829449294502945129452294532945429455294562945729458294592946029461294622946329464294652946629467294682946929470294712947229473294742947529476294772947829479294802948129482294832948429485294862948729488294892949029491294922949329494294952949629497294982949929500295012950229503295042950529506295072950829509295102951129512295132951429515295162951729518295192952029521295222952329524295252952629527295282952929530295312953229533295342953529536295372953829539295402954129542295432954429545295462954729548295492955029551295522955329554295552955629557295582955929560295612956229563295642956529566295672956829569295702957129572295732957429575295762957729578295792958029581295822958329584295852958629587295882958929590295912959229593295942959529596295972959829599296002960129602296032960429605296062960729608296092961029611296122961329614296152961629617296182961929620296212962229623296242962529626296272962829629296302963129632296332963429635296362963729638296392964029641296422964329644296452964629647296482964929650296512965229653296542965529656296572965829659296602966129662296632966429665296662966729668296692967029671296722967329674296752967629677296782967929680296812968229683296842968529686296872968829689296902969129692296932969429695296962969729698296992970029701297022970329704297052970629707297082970929710297112971229713297142971529716297172971829719297202972129722297232972429725297262972729728297292973029731297322973329734297352973629737297382973929740297412974229743297442974529746297472974829749297502975129752297532975429755297562975729758297592976029761297622976329764297652976629767297682976929770297712977229773297742977529776297772977829779297802978129782297832978429785297862978729788297892979029791297922979329794297952979629797297982979929800298012980229803298042980529806298072980829809298102981129812298132981429815298162981729818298192982029821298222982329824298252982629827298282982929830298312983229833298342983529836298372983829839298402984129842298432984429845298462984729848298492985029851298522985329854298552985629857298582985929860298612986229863298642986529866298672986829869298702987129872298732987429875298762987729878298792988029881298822988329884298852988629887298882988929890298912989229893298942989529896298972989829899299002990129902299032990429905299062990729908299092991029911299122991329914299152991629917299182991929920299212992229923299242992529926299272992829929299302993129932299332993429935299362993729938299392994029941299422994329944299452994629947299482994929950299512995229953299542995529956299572995829959299602996129962299632996429965299662996729968299692997029971299722997329974299752997629977299782997929980299812998229983299842998529986299872998829989299902999129992299932999429995299962999729998299993000030001300023000330004300053000630007300083000930010300113001230013300143001530016300173001830019300203002130022300233002430025300263002730028300293003030031300323003330034300353003630037300383003930040300413004230043300443004530046300473004830049300503005130052300533005430055300563005730058300593006030061300623006330064300653006630067300683006930070300713007230073300743007530076300773007830079300803008130082300833008430085300863008730088300893009030091300923009330094300953009630097300983009930100301013010230103301043010530106301073010830109301103011130112301133011430115301163011730118301193012030121301223012330124301253012630127301283012930130301313013230133301343013530136301373013830139301403014130142301433014430145301463014730148301493015030151301523015330154301553015630157301583015930160301613016230163301643016530166301673016830169301703017130172301733017430175301763017730178301793018030181301823018330184301853018630187301883018930190301913019230193301943019530196301973019830199302003020130202302033020430205302063020730208302093021030211302123021330214302153021630217302183021930220302213022230223302243022530226302273022830229302303023130232302333023430235302363023730238302393024030241302423024330244302453024630247302483024930250302513025230253302543025530256302573025830259302603026130262302633026430265302663026730268302693027030271302723027330274302753027630277302783027930280302813028230283302843028530286302873028830289302903029130292302933029430295302963029730298302993030030301303023030330304303053030630307303083030930310303113031230313303143031530316303173031830319303203032130322303233032430325303263032730328303293033030331303323033330334303353033630337303383033930340303413034230343303443034530346303473034830349303503035130352303533035430355303563035730358303593036030361303623036330364303653036630367303683036930370303713037230373303743037530376303773037830379303803038130382303833038430385303863038730388303893039030391303923039330394303953039630397303983039930400304013040230403304043040530406304073040830409304103041130412304133041430415304163041730418304193042030421304223042330424304253042630427304283042930430304313043230433304343043530436304373043830439304403044130442304433044430445304463044730448304493045030451304523045330454304553045630457304583045930460304613046230463304643046530466304673046830469304703047130472304733047430475304763047730478304793048030481304823048330484304853048630487304883048930490304913049230493304943049530496304973049830499305003050130502305033050430505305063050730508305093051030511305123051330514305153051630517305183051930520305213052230523305243052530526305273052830529305303053130532305333053430535305363053730538305393054030541305423054330544305453054630547305483054930550305513055230553305543055530556305573055830559305603056130562305633056430565305663056730568305693057030571305723057330574305753057630577305783057930580305813058230583305843058530586305873058830589305903059130592305933059430595305963059730598305993060030601306023060330604306053060630607306083060930610306113061230613306143061530616306173061830619306203062130622306233062430625306263062730628306293063030631306323063330634306353063630637306383063930640306413064230643306443064530646306473064830649306503065130652306533065430655306563065730658306593066030661306623066330664306653066630667306683066930670306713067230673306743067530676306773067830679306803068130682306833068430685306863068730688306893069030691306923069330694306953069630697306983069930700307013070230703307043070530706307073070830709307103071130712307133071430715307163071730718307193072030721307223072330724307253072630727307283072930730307313073230733307343073530736307373073830739307403074130742307433074430745307463074730748307493075030751307523075330754307553075630757307583075930760307613076230763307643076530766307673076830769307703077130772307733077430775307763077730778307793078030781307823078330784307853078630787307883078930790307913079230793307943079530796307973079830799308003080130802308033080430805308063080730808308093081030811308123081330814308153081630817308183081930820308213082230823308243082530826308273082830829308303083130832308333083430835308363083730838308393084030841308423084330844308453084630847308483084930850308513085230853308543085530856308573085830859308603086130862308633086430865308663086730868308693087030871308723087330874308753087630877308783087930880308813088230883308843088530886308873088830889308903089130892308933089430895308963089730898308993090030901309023090330904309053090630907309083090930910309113091230913309143091530916309173091830919309203092130922309233092430925309263092730928309293093030931309323093330934309353093630937309383093930940309413094230943309443094530946309473094830949309503095130952309533095430955309563095730958309593096030961309623096330964309653096630967309683096930970309713097230973309743097530976309773097830979309803098130982309833098430985309863098730988309893099030991309923099330994309953099630997309983099931000310013100231003310043100531006310073100831009310103101131012310133101431015310163101731018310193102031021310223102331024310253102631027310283102931030310313103231033310343103531036310373103831039310403104131042310433104431045310463104731048310493105031051310523105331054310553105631057310583105931060310613106231063310643106531066310673106831069310703107131072310733107431075310763107731078310793108031081310823108331084310853108631087310883108931090310913109231093310943109531096310973109831099311003110131102311033110431105311063110731108311093111031111311123111331114311153111631117311183111931120311213112231123311243112531126311273112831129311303113131132311333113431135311363113731138311393114031141311423114331144311453114631147311483114931150311513115231153311543115531156311573115831159311603116131162311633116431165311663116731168311693117031171311723117331174311753117631177311783117931180311813118231183311843118531186311873118831189311903119131192311933119431195311963119731198311993120031201312023120331204312053120631207312083120931210312113121231213312143121531216312173121831219312203122131222312233122431225312263122731228312293123031231312323123331234312353123631237312383123931240312413124231243312443124531246312473124831249312503125131252312533125431255312563125731258312593126031261312623126331264312653126631267312683126931270312713127231273312743127531276312773127831279312803128131282312833128431285312863128731288312893129031291312923129331294312953129631297312983129931300313013130231303313043130531306313073130831309313103131131312313133131431315313163131731318313193132031321313223132331324313253132631327313283132931330313313133231333313343133531336313373133831339313403134131342313433134431345313463134731348313493135031351313523135331354313553135631357313583135931360313613136231363313643136531366313673136831369313703137131372313733137431375313763137731378313793138031381313823138331384313853138631387313883138931390313913139231393313943139531396313973139831399314003140131402314033140431405314063140731408314093141031411314123141331414314153141631417314183141931420314213142231423314243142531426314273142831429314303143131432314333143431435314363143731438314393144031441314423144331444314453144631447314483144931450314513145231453314543145531456314573145831459314603146131462314633146431465314663146731468314693147031471314723147331474314753147631477314783147931480314813148231483314843148531486314873148831489314903149131492314933149431495314963149731498314993150031501315023150331504315053150631507315083150931510315113151231513315143151531516315173151831519315203152131522315233152431525315263152731528315293153031531315323153331534315353153631537315383153931540315413154231543315443154531546315473154831549315503155131552315533155431555315563155731558315593156031561315623156331564315653156631567315683156931570315713157231573315743157531576315773157831579315803158131582315833158431585315863158731588315893159031591315923159331594315953159631597315983159931600316013160231603316043160531606316073160831609316103161131612316133161431615316163161731618316193162031621316223162331624316253162631627316283162931630316313163231633316343163531636316373163831639316403164131642316433164431645316463164731648316493165031651316523165331654316553165631657316583165931660316613166231663316643166531666316673166831669316703167131672316733167431675316763167731678316793168031681316823168331684316853168631687316883168931690316913169231693316943169531696316973169831699317003170131702317033170431705317063170731708317093171031711317123171331714317153171631717317183171931720317213172231723317243172531726317273172831729317303173131732317333173431735317363173731738317393174031741317423174331744317453174631747317483174931750317513175231753317543175531756317573175831759317603176131762317633176431765317663176731768317693177031771317723177331774317753177631777317783177931780317813178231783317843178531786317873178831789317903179131792317933179431795317963179731798317993180031801318023180331804318053180631807318083180931810318113181231813318143181531816318173181831819318203182131822318233182431825318263182731828318293183031831318323183331834318353183631837318383183931840318413184231843318443184531846318473184831849318503185131852318533185431855318563185731858318593186031861318623186331864318653186631867318683186931870318713187231873318743187531876318773187831879318803188131882318833188431885318863188731888318893189031891318923189331894318953189631897318983189931900319013190231903319043190531906319073190831909319103191131912319133191431915319163191731918319193192031921319223192331924319253192631927319283192931930319313193231933319343193531936319373193831939319403194131942319433194431945319463194731948319493195031951319523195331954319553195631957319583195931960319613196231963319643196531966319673196831969319703197131972319733197431975319763197731978319793198031981319823198331984319853198631987319883198931990319913199231993319943199531996319973199831999320003200132002320033200432005320063200732008320093201032011320123201332014320153201632017320183201932020320213202232023320243202532026320273202832029320303203132032320333203432035320363203732038320393204032041320423204332044320453204632047320483204932050320513205232053320543205532056320573205832059320603206132062320633206432065320663206732068320693207032071320723207332074320753207632077320783207932080320813208232083320843208532086320873208832089320903209132092320933209432095320963209732098320993210032101321023210332104321053210632107321083210932110321113211232113321143211532116321173211832119321203212132122321233212432125321263212732128321293213032131321323213332134321353213632137321383213932140321413214232143321443214532146321473214832149321503215132152321533215432155321563215732158321593216032161321623216332164321653216632167321683216932170321713217232173321743217532176321773217832179321803218132182321833218432185321863218732188321893219032191321923219332194321953219632197321983219932200322013220232203322043220532206322073220832209322103221132212322133221432215322163221732218322193222032221322223222332224322253222632227322283222932230322313223232233322343223532236322373223832239322403224132242322433224432245322463224732248322493225032251322523225332254322553225632257322583225932260322613226232263322643226532266322673226832269322703227132272322733227432275322763227732278322793228032281322823228332284322853228632287322883228932290322913229232293322943229532296322973229832299323003230132302323033230432305323063230732308323093231032311323123231332314323153231632317323183231932320323213232232323323243232532326323273232832329323303233132332323333233432335323363233732338323393234032341323423234332344323453234632347323483234932350323513235232353323543235532356323573235832359323603236132362323633236432365323663236732368323693237032371323723237332374323753237632377323783237932380323813238232383323843238532386323873238832389323903239132392323933239432395323963239732398323993240032401324023240332404324053240632407324083240932410324113241232413324143241532416324173241832419324203242132422324233242432425324263242732428324293243032431324323243332434324353243632437324383243932440324413244232443324443244532446324473244832449324503245132452324533245432455324563245732458324593246032461324623246332464324653246632467324683246932470324713247232473324743247532476324773247832479324803248132482324833248432485324863248732488324893249032491324923249332494324953249632497324983249932500325013250232503325043250532506325073250832509325103251132512325133251432515325163251732518325193252032521325223252332524325253252632527325283252932530325313253232533325343253532536325373253832539325403254132542325433254432545325463254732548325493255032551325523255332554325553255632557325583255932560325613256232563325643256532566325673256832569325703257132572325733257432575325763257732578325793258032581325823258332584325853258632587325883258932590325913259232593325943259532596325973259832599326003260132602326033260432605326063260732608326093261032611326123261332614326153261632617326183261932620326213262232623326243262532626326273262832629326303263132632326333263432635326363263732638326393264032641326423264332644326453264632647326483264932650326513265232653326543265532656326573265832659326603266132662326633266432665326663266732668326693267032671326723267332674326753267632677326783267932680326813268232683326843268532686326873268832689326903269132692326933269432695326963269732698326993270032701327023270332704327053270632707327083270932710327113271232713327143271532716327173271832719327203272132722327233272432725327263272732728327293273032731327323273332734327353273632737327383273932740327413274232743327443274532746327473274832749327503275132752327533275432755327563275732758327593276032761327623276332764327653276632767327683276932770327713277232773327743277532776327773277832779327803278132782327833278432785327863278732788327893279032791327923279332794327953279632797327983279932800328013280232803328043280532806328073280832809328103281132812328133281432815328163281732818328193282032821328223282332824328253282632827328283282932830328313283232833328343283532836328373283832839328403284132842328433284432845328463284732848328493285032851328523285332854328553285632857328583285932860328613286232863328643286532866328673286832869328703287132872328733287432875328763287732878328793288032881328823288332884328853288632887328883288932890328913289232893328943289532896328973289832899329003290132902329033290432905329063290732908329093291032911329123291332914329153291632917329183291932920329213292232923329243292532926329273292832929329303293132932329333293432935329363293732938329393294032941329423294332944329453294632947329483294932950329513295232953329543295532956329573295832959329603296132962329633296432965329663296732968329693297032971329723297332974329753297632977329783297932980329813298232983329843298532986329873298832989329903299132992329933299432995329963299732998329993300033001330023300333004330053300633007330083300933010330113301233013330143301533016330173301833019330203302133022330233302433025330263302733028330293303033031330323303333034330353303633037330383303933040330413304233043330443304533046330473304833049330503305133052330533305433055330563305733058330593306033061330623306333064330653306633067330683306933070330713307233073330743307533076330773307833079330803308133082330833308433085330863308733088330893309033091330923309333094330953309633097330983309933100331013310233103331043310533106331073310833109331103311133112331133311433115331163311733118331193312033121331223312333124331253312633127331283312933130331313313233133331343313533136331373313833139331403314133142331433314433145331463314733148331493315033151331523315333154331553315633157331583315933160331613316233163331643316533166331673316833169331703317133172331733317433175331763317733178331793318033181331823318333184331853318633187331883318933190331913319233193331943319533196331973319833199332003320133202332033320433205332063320733208332093321033211332123321333214332153321633217332183321933220332213322233223332243322533226332273322833229332303323133232332333323433235332363323733238332393324033241332423324333244332453324633247332483324933250332513325233253332543325533256332573325833259332603326133262332633326433265332663326733268332693327033271332723327333274332753327633277332783327933280332813328233283332843328533286332873328833289332903329133292332933329433295332963329733298332993330033301333023330333304333053330633307333083330933310333113331233313333143331533316333173331833319333203332133322333233332433325333263332733328333293333033331333323333333334333353333633337333383333933340333413334233343333443334533346333473334833349333503335133352333533335433355333563335733358333593336033361333623336333364333653336633367333683336933370333713337233373333743337533376333773337833379333803338133382333833338433385333863338733388333893339033391333923339333394333953339633397333983339933400334013340233403334043340533406334073340833409334103341133412334133341433415334163341733418334193342033421334223342333424334253342633427334283342933430334313343233433334343343533436334373343833439334403344133442334433344433445334463344733448334493345033451334523345333454334553345633457334583345933460334613346233463334643346533466334673346833469334703347133472334733347433475334763347733478334793348033481334823348333484334853348633487334883348933490334913349233493334943349533496334973349833499335003350133502335033350433505335063350733508335093351033511335123351333514335153351633517335183351933520335213352233523335243352533526335273352833529335303353133532335333353433535335363353733538335393354033541335423354333544335453354633547335483354933550335513355233553335543355533556335573355833559335603356133562335633356433565335663356733568335693357033571335723357333574335753357633577335783357933580335813358233583335843358533586335873358833589335903359133592335933359433595335963359733598335993360033601336023360333604336053360633607336083360933610336113361233613336143361533616336173361833619336203362133622336233362433625336263362733628336293363033631336323363333634336353363633637336383363933640336413364233643336443364533646336473364833649336503365133652336533365433655336563365733658336593366033661336623366333664336653366633667336683366933670336713367233673336743367533676336773367833679336803368133682336833368433685336863368733688336893369033691336923369333694336953369633697336983369933700337013370233703337043370533706337073370833709337103371133712337133371433715337163371733718337193372033721337223372333724337253372633727337283372933730337313373233733337343373533736337373373833739337403374133742337433374433745337463374733748337493375033751337523375333754337553375633757337583375933760337613376233763337643376533766337673376833769337703377133772337733377433775337763377733778337793378033781337823378333784337853378633787337883378933790337913379233793337943379533796337973379833799338003380133802338033380433805338063380733808338093381033811338123381333814338153381633817338183381933820338213382233823338243382533826338273382833829338303383133832338333383433835338363383733838338393384033841338423384333844338453384633847338483384933850338513385233853338543385533856338573385833859338603386133862338633386433865338663386733868338693387033871338723387333874338753387633877338783387933880338813388233883338843388533886338873388833889338903389133892338933389433895338963389733898338993390033901339023390333904339053390633907339083390933910339113391233913339143391533916339173391833919339203392133922339233392433925339263392733928339293393033931339323393333934339353393633937339383393933940339413394233943339443394533946339473394833949339503395133952339533395433955339563395733958339593396033961339623396333964339653396633967339683396933970339713397233973339743397533976339773397833979339803398133982339833398433985339863398733988339893399033991339923399333994339953399633997339983399934000340013400234003340043400534006340073400834009340103401134012340133401434015340163401734018340193402034021340223402334024340253402634027340283402934030340313403234033340343403534036340373403834039340403404134042340433404434045340463404734048340493405034051340523405334054340553405634057340583405934060340613406234063340643406534066340673406834069340703407134072340733407434075340763407734078340793408034081340823408334084340853408634087340883408934090340913409234093340943409534096340973409834099341003410134102341033410434105341063410734108341093411034111341123411334114341153411634117341183411934120341213412234123341243412534126341273412834129341303413134132341333413434135341363413734138341393414034141341423414334144341453414634147341483414934150341513415234153341543415534156341573415834159341603416134162341633416434165341663416734168341693417034171341723417334174341753417634177341783417934180341813418234183341843418534186341873418834189341903419134192341933419434195341963419734198341993420034201342023420334204342053420634207342083420934210342113421234213342143421534216342173421834219342203422134222342233422434225342263422734228342293423034231342323423334234342353423634237342383423934240342413424234243342443424534246342473424834249342503425134252342533425434255342563425734258342593426034261342623426334264342653426634267342683426934270342713427234273342743427534276342773427834279342803428134282342833428434285342863428734288342893429034291342923429334294342953429634297342983429934300343013430234303343043430534306343073430834309343103431134312343133431434315343163431734318343193432034321343223432334324343253432634327343283432934330343313433234333343343433534336343373433834339343403434134342343433434434345343463434734348343493435034351343523435334354343553435634357343583435934360343613436234363343643436534366343673436834369343703437134372343733437434375343763437734378343793438034381343823438334384343853438634387343883438934390343913439234393343943439534396343973439834399344003440134402344033440434405344063440734408344093441034411344123441334414344153441634417344183441934420344213442234423344243442534426344273442834429344303443134432344333443434435344363443734438344393444034441344423444334444344453444634447344483444934450344513445234453344543445534456344573445834459344603446134462344633446434465344663446734468344693447034471344723447334474344753447634477344783447934480344813448234483344843448534486344873448834489344903449134492344933449434495344963449734498344993450034501345023450334504345053450634507345083450934510345113451234513345143451534516345173451834519345203452134522345233452434525345263452734528345293453034531345323453334534345353453634537345383453934540345413454234543345443454534546345473454834549345503455134552345533455434555345563455734558345593456034561345623456334564345653456634567345683456934570345713457234573345743457534576345773457834579345803458134582345833458434585345863458734588345893459034591345923459334594345953459634597345983459934600346013460234603346043460534606346073460834609346103461134612346133461434615346163461734618346193462034621346223462334624346253462634627346283462934630346313463234633346343463534636346373463834639346403464134642346433464434645346463464734648346493465034651346523465334654346553465634657346583465934660346613466234663346643466534666346673466834669346703467134672346733467434675346763467734678346793468034681346823468334684346853468634687346883468934690346913469234693346943469534696346973469834699347003470134702347033470434705347063470734708347093471034711347123471334714347153471634717347183471934720347213472234723347243472534726347273472834729347303473134732347333473434735347363473734738347393474034741347423474334744347453474634747347483474934750347513475234753347543475534756347573475834759347603476134762347633476434765347663476734768347693477034771347723477334774347753477634777347783477934780347813478234783347843478534786347873478834789347903479134792347933479434795347963479734798347993480034801348023480334804348053480634807348083480934810348113481234813348143481534816348173481834819348203482134822348233482434825348263482734828348293483034831348323483334834348353483634837348383483934840348413484234843348443484534846348473484834849348503485134852348533485434855348563485734858348593486034861348623486334864348653486634867348683486934870348713487234873348743487534876348773487834879348803488134882348833488434885348863488734888348893489034891348923489334894348953489634897348983489934900349013490234903349043490534906349073490834909349103491134912349133491434915349163491734918349193492034921349223492334924349253492634927349283492934930349313493234933349343493534936349373493834939349403494134942349433494434945349463494734948349493495034951349523495334954349553495634957349583495934960349613496234963349643496534966349673496834969349703497134972349733497434975349763497734978349793498034981349823498334984349853498634987349883498934990349913499234993349943499534996349973499834999350003500135002350033500435005350063500735008350093501035011350123501335014350153501635017350183501935020350213502235023350243502535026350273502835029350303503135032350333503435035350363503735038350393504035041350423504335044350453504635047350483504935050350513505235053350543505535056350573505835059350603506135062350633506435065350663506735068350693507035071350723507335074350753507635077350783507935080350813508235083350843508535086350873508835089350903509135092350933509435095350963509735098350993510035101351023510335104351053510635107351083510935110351113511235113351143511535116351173511835119351203512135122351233512435125351263512735128351293513035131351323513335134351353513635137351383513935140351413514235143351443514535146351473514835149351503515135152351533515435155351563515735158351593516035161351623516335164351653516635167351683516935170351713517235173351743517535176351773517835179351803518135182351833518435185351863518735188351893519035191351923519335194351953519635197351983519935200352013520235203352043520535206352073520835209352103521135212352133521435215352163521735218352193522035221352223522335224352253522635227352283522935230352313523235233352343523535236352373523835239352403524135242352433524435245352463524735248352493525035251352523525335254352553525635257352583525935260352613526235263352643526535266352673526835269352703527135272352733527435275352763527735278352793528035281352823528335284352853528635287352883528935290352913529235293352943529535296352973529835299353003530135302353033530435305353063530735308353093531035311353123531335314353153531635317353183531935320353213532235323353243532535326353273532835329353303533135332353333533435335353363533735338353393534035341353423534335344353453534635347353483534935350353513535235353353543535535356353573535835359353603536135362353633536435365353663536735368353693537035371353723537335374353753537635377353783537935380353813538235383353843538535386353873538835389353903539135392353933539435395353963539735398353993540035401354023540335404354053540635407354083540935410354113541235413354143541535416354173541835419354203542135422354233542435425354263542735428354293543035431354323543335434354353543635437354383543935440354413544235443354443544535446354473544835449354503545135452354533545435455354563545735458354593546035461354623546335464354653546635467354683546935470354713547235473354743547535476354773547835479354803548135482354833548435485354863548735488354893549035491354923549335494354953549635497354983549935500355013550235503355043550535506355073550835509355103551135512355133551435515355163551735518355193552035521355223552335524355253552635527355283552935530355313553235533355343553535536355373553835539355403554135542355433554435545355463554735548355493555035551355523555335554355553555635557355583555935560355613556235563355643556535566355673556835569355703557135572355733557435575355763557735578355793558035581355823558335584355853558635587355883558935590355913559235593355943559535596355973559835599356003560135602356033560435605356063560735608356093561035611356123561335614356153561635617356183561935620356213562235623356243562535626356273562835629356303563135632356333563435635356363563735638356393564035641356423564335644356453564635647356483564935650356513565235653356543565535656356573565835659356603566135662356633566435665356663566735668356693567035671356723567335674356753567635677356783567935680356813568235683356843568535686356873568835689356903569135692356933569435695356963569735698356993570035701357023570335704357053570635707357083570935710357113571235713357143571535716357173571835719357203572135722357233572435725357263572735728357293573035731357323573335734357353573635737357383573935740357413574235743357443574535746357473574835749357503575135752357533575435755357563575735758357593576035761357623576335764357653576635767357683576935770357713577235773357743577535776357773577835779357803578135782357833578435785357863578735788357893579035791357923579335794357953579635797357983579935800358013580235803358043580535806358073580835809358103581135812358133581435815358163581735818358193582035821358223582335824358253582635827358283582935830358313583235833358343583535836358373583835839358403584135842358433584435845358463584735848358493585035851358523585335854358553585635857358583585935860358613586235863358643586535866358673586835869358703587135872358733587435875358763587735878358793588035881358823588335884358853588635887358883588935890358913589235893358943589535896358973589835899359003590135902359033590435905359063590735908359093591035911359123591335914359153591635917359183591935920359213592235923359243592535926359273592835929359303593135932359333593435935359363593735938359393594035941359423594335944359453594635947359483594935950359513595235953359543595535956359573595835959359603596135962359633596435965359663596735968359693597035971359723597335974359753597635977359783597935980359813598235983359843598535986359873598835989359903599135992359933599435995359963599735998359993600036001360023600336004360053600636007360083600936010360113601236013360143601536016360173601836019360203602136022360233602436025360263602736028360293603036031360323603336034360353603636037360383603936040360413604236043360443604536046360473604836049360503605136052360533605436055360563605736058360593606036061360623606336064360653606636067360683606936070360713607236073360743607536076360773607836079360803608136082360833608436085360863608736088360893609036091360923609336094360953609636097360983609936100361013610236103361043610536106361073610836109361103611136112361133611436115361163611736118361193612036121361223612336124361253612636127361283612936130361313613236133361343613536136361373613836139361403614136142361433614436145361463614736148361493615036151361523615336154361553615636157361583615936160361613616236163361643616536166361673616836169361703617136172361733617436175361763617736178361793618036181361823618336184361853618636187361883618936190361913619236193361943619536196361973619836199362003620136202362033620436205362063620736208362093621036211362123621336214362153621636217362183621936220362213622236223362243622536226362273622836229362303623136232362333623436235362363623736238362393624036241362423624336244362453624636247362483624936250362513625236253362543625536256362573625836259362603626136262362633626436265362663626736268362693627036271362723627336274362753627636277362783627936280362813628236283362843628536286362873628836289362903629136292362933629436295362963629736298362993630036301363023630336304363053630636307363083630936310363113631236313363143631536316363173631836319363203632136322363233632436325363263632736328363293633036331363323633336334363353633636337363383633936340363413634236343363443634536346363473634836349363503635136352363533635436355363563635736358363593636036361363623636336364363653636636367363683636936370363713637236373363743637536376363773637836379363803638136382363833638436385363863638736388363893639036391363923639336394363953639636397363983639936400364013640236403364043640536406364073640836409364103641136412364133641436415364163641736418364193642036421364223642336424364253642636427364283642936430364313643236433364343643536436364373643836439364403644136442364433644436445364463644736448364493645036451364523645336454364553645636457364583645936460364613646236463364643646536466364673646836469364703647136472364733647436475364763647736478364793648036481364823648336484364853648636487364883648936490364913649236493364943649536496364973649836499365003650136502365033650436505365063650736508365093651036511365123651336514365153651636517365183651936520365213652236523365243652536526365273652836529365303653136532365333653436535365363653736538365393654036541365423654336544365453654636547365483654936550365513655236553365543655536556365573655836559365603656136562365633656436565365663656736568365693657036571365723657336574365753657636577365783657936580365813658236583365843658536586365873658836589365903659136592365933659436595365963659736598365993660036601366023660336604366053660636607366083660936610366113661236613366143661536616366173661836619366203662136622366233662436625366263662736628366293663036631366323663336634366353663636637366383663936640366413664236643366443664536646366473664836649366503665136652366533665436655366563665736658366593666036661366623666336664366653666636667366683666936670366713667236673366743667536676366773667836679366803668136682366833668436685366863668736688366893669036691366923669336694366953669636697366983669936700367013670236703367043670536706367073670836709367103671136712367133671436715367163671736718367193672036721367223672336724367253672636727367283672936730367313673236733367343673536736367373673836739367403674136742367433674436745367463674736748367493675036751367523675336754367553675636757367583675936760367613676236763367643676536766367673676836769367703677136772367733677436775367763677736778367793678036781367823678336784367853678636787367883678936790367913679236793367943679536796367973679836799368003680136802368033680436805368063680736808368093681036811368123681336814368153681636817368183681936820368213682236823368243682536826368273682836829368303683136832368333683436835368363683736838368393684036841368423684336844368453684636847368483684936850368513685236853368543685536856368573685836859368603686136862368633686436865368663686736868368693687036871368723687336874368753687636877368783687936880368813688236883368843688536886368873688836889368903689136892368933689436895368963689736898368993690036901369023690336904369053690636907369083690936910369113691236913369143691536916369173691836919369203692136922369233692436925369263692736928369293693036931369323693336934369353693636937369383693936940369413694236943369443694536946369473694836949369503695136952369533695436955369563695736958369593696036961369623696336964369653696636967369683696936970369713697236973369743697536976369773697836979369803698136982369833698436985369863698736988369893699036991369923699336994369953699636997369983699937000370013700237003370043700537006370073700837009370103701137012370133701437015370163701737018370193702037021370223702337024370253702637027370283702937030370313703237033370343703537036370373703837039370403704137042370433704437045370463704737048370493705037051370523705337054370553705637057370583705937060370613706237063370643706537066370673706837069370703707137072370733707437075370763707737078370793708037081370823708337084370853708637087370883708937090370913709237093370943709537096370973709837099371003710137102371033710437105371063710737108371093711037111371123711337114371153711637117371183711937120371213712237123371243712537126371273712837129371303713137132371333713437135371363713737138371393714037141371423714337144371453714637147371483714937150371513715237153371543715537156371573715837159371603716137162371633716437165371663716737168371693717037171371723717337174371753717637177371783717937180371813718237183371843718537186371873718837189371903719137192371933719437195371963719737198371993720037201372023720337204372053720637207372083720937210372113721237213372143721537216372173721837219372203722137222372233722437225372263722737228372293723037231372323723337234372353723637237372383723937240372413724237243372443724537246372473724837249372503725137252372533725437255372563725737258372593726037261372623726337264372653726637267372683726937270372713727237273372743727537276372773727837279372803728137282372833728437285372863728737288372893729037291372923729337294372953729637297372983729937300373013730237303373043730537306373073730837309373103731137312373133731437315373163731737318373193732037321373223732337324373253732637327373283732937330373313733237333373343733537336373373733837339373403734137342373433734437345373463734737348373493735037351373523735337354373553735637357373583735937360373613736237363373643736537366373673736837369373703737137372373733737437375373763737737378373793738037381373823738337384373853738637387373883738937390373913739237393373943739537396373973739837399374003740137402374033740437405374063740737408374093741037411374123741337414374153741637417374183741937420374213742237423374243742537426374273742837429374303743137432374333743437435374363743737438374393744037441374423744337444374453744637447374483744937450374513745237453374543745537456374573745837459374603746137462374633746437465374663746737468374693747037471374723747337474374753747637477374783747937480374813748237483374843748537486374873748837489374903749137492374933749437495374963749737498374993750037501375023750337504375053750637507375083750937510375113751237513375143751537516375173751837519375203752137522375233752437525375263752737528375293753037531375323753337534375353753637537375383753937540375413754237543375443754537546375473754837549375503755137552375533755437555375563755737558375593756037561375623756337564375653756637567375683756937570375713757237573375743757537576375773757837579375803758137582375833758437585375863758737588375893759037591375923759337594375953759637597375983759937600376013760237603376043760537606376073760837609376103761137612376133761437615376163761737618376193762037621376223762337624376253762637627376283762937630376313763237633376343763537636376373763837639376403764137642376433764437645376463764737648376493765037651376523765337654376553765637657376583765937660376613766237663376643766537666376673766837669376703767137672376733767437675376763767737678376793768037681376823768337684376853768637687376883768937690376913769237693376943769537696376973769837699377003770137702377033770437705377063770737708377093771037711377123771337714377153771637717377183771937720377213772237723377243772537726377273772837729377303773137732377333773437735377363773737738377393774037741377423774337744377453774637747377483774937750377513775237753377543775537756377573775837759377603776137762377633776437765377663776737768377693777037771377723777337774377753777637777377783777937780377813778237783377843778537786377873778837789377903779137792377933779437795377963779737798377993780037801378023780337804378053780637807378083780937810378113781237813378143781537816378173781837819378203782137822378233782437825378263782737828378293783037831378323783337834378353783637837378383783937840378413784237843378443784537846378473784837849378503785137852378533785437855378563785737858378593786037861378623786337864378653786637867378683786937870378713787237873378743787537876378773787837879378803788137882378833788437885378863788737888378893789037891378923789337894378953789637897378983789937900379013790237903379043790537906379073790837909379103791137912379133791437915379163791737918379193792037921379223792337924379253792637927379283792937930379313793237933379343793537936379373793837939379403794137942379433794437945379463794737948379493795037951379523795337954379553795637957379583795937960379613796237963379643796537966379673796837969379703797137972379733797437975379763797737978379793798037981379823798337984379853798637987379883798937990379913799237993379943799537996379973799837999380003800138002380033800438005380063800738008380093801038011380123801338014380153801638017380183801938020380213802238023380243802538026380273802838029380303803138032380333803438035380363803738038380393804038041380423804338044380453804638047380483804938050380513805238053380543805538056380573805838059380603806138062380633806438065380663806738068380693807038071380723807338074380753807638077380783807938080380813808238083380843808538086380873808838089380903809138092380933809438095380963809738098380993810038101381023810338104381053810638107381083810938110381113811238113381143811538116381173811838119381203812138122381233812438125381263812738128381293813038131381323813338134381353813638137381383813938140381413814238143381443814538146381473814838149381503815138152381533815438155381563815738158381593816038161381623816338164381653816638167381683816938170381713817238173381743817538176381773817838179381803818138182381833818438185381863818738188381893819038191381923819338194381953819638197381983819938200382013820238203382043820538206382073820838209382103821138212382133821438215382163821738218382193822038221382223822338224382253822638227382283822938230382313823238233382343823538236382373823838239382403824138242382433824438245382463824738248382493825038251382523825338254382553825638257382583825938260382613826238263382643826538266382673826838269382703827138272382733827438275382763827738278382793828038281382823828338284382853828638287382883828938290382913829238293382943829538296382973829838299383003830138302383033830438305383063830738308383093831038311383123831338314383153831638317383183831938320383213832238323383243832538326383273832838329383303833138332383333833438335383363833738338383393834038341383423834338344383453834638347383483834938350383513835238353383543835538356383573835838359383603836138362383633836438365383663836738368383693837038371383723837338374383753837638377383783837938380383813838238383383843838538386383873838838389383903839138392383933839438395383963839738398383993840038401384023840338404384053840638407384083840938410384113841238413384143841538416384173841838419384203842138422384233842438425384263842738428384293843038431384323843338434384353843638437384383843938440384413844238443384443844538446384473844838449384503845138452384533845438455384563845738458384593846038461384623846338464384653846638467384683846938470384713847238473384743847538476384773847838479384803848138482384833848438485384863848738488384893849038491384923849338494384953849638497384983849938500385013850238503385043850538506385073850838509385103851138512385133851438515385163851738518385193852038521385223852338524385253852638527385283852938530385313853238533385343853538536385373853838539385403854138542385433854438545385463854738548385493855038551385523855338554385553855638557385583855938560385613856238563385643856538566385673856838569385703857138572385733857438575385763857738578385793858038581385823858338584385853858638587385883858938590385913859238593385943859538596385973859838599386003860138602386033860438605386063860738608386093861038611386123861338614386153861638617386183861938620386213862238623386243862538626386273862838629386303863138632386333863438635386363863738638386393864038641386423864338644386453864638647386483864938650386513865238653386543865538656386573865838659386603866138662386633866438665386663866738668386693867038671386723867338674386753867638677386783867938680386813868238683386843868538686386873868838689386903869138692386933869438695386963869738698386993870038701387023870338704387053870638707387083870938710387113871238713387143871538716387173871838719387203872138722387233872438725387263872738728387293873038731387323873338734387353873638737387383873938740387413874238743387443874538746387473874838749387503875138752387533875438755387563875738758387593876038761387623876338764387653876638767387683876938770387713877238773387743877538776387773877838779387803878138782387833878438785387863878738788387893879038791387923879338794387953879638797387983879938800388013880238803388043880538806388073880838809388103881138812388133881438815388163881738818388193882038821388223882338824388253882638827388283882938830388313883238833388343883538836388373883838839388403884138842388433884438845388463884738848388493885038851388523885338854388553885638857388583885938860388613886238863388643886538866388673886838869388703887138872388733887438875388763887738878388793888038881388823888338884388853888638887388883888938890388913889238893388943889538896388973889838899389003890138902389033890438905389063890738908389093891038911389123891338914389153891638917389183891938920389213892238923389243892538926389273892838929389303893138932389333893438935389363893738938389393894038941389423894338944389453894638947389483894938950389513895238953389543895538956389573895838959389603896138962389633896438965389663896738968389693897038971389723897338974389753897638977389783897938980389813898238983389843898538986389873898838989389903899138992389933899438995389963899738998389993900039001390023900339004390053900639007390083900939010390113901239013390143901539016390173901839019390203902139022390233902439025390263902739028390293903039031390323903339034390353903639037390383903939040390413904239043390443904539046390473904839049390503905139052390533905439055390563905739058390593906039061390623906339064390653906639067390683906939070390713907239073390743907539076390773907839079390803908139082390833908439085390863908739088390893909039091390923909339094390953909639097390983909939100391013910239103391043910539106391073910839109391103911139112391133911439115391163911739118391193912039121391223912339124391253912639127391283912939130391313913239133391343913539136391373913839139391403914139142391433914439145391463914739148391493915039151391523915339154391553915639157391583915939160391613916239163391643916539166391673916839169391703917139172391733917439175391763917739178391793918039181391823918339184391853918639187391883918939190391913919239193391943919539196391973919839199392003920139202392033920439205392063920739208392093921039211392123921339214392153921639217392183921939220392213922239223392243922539226392273922839229392303923139232392333923439235392363923739238392393924039241392423924339244392453924639247392483924939250392513925239253392543925539256392573925839259392603926139262392633926439265392663926739268392693927039271392723927339274392753927639277392783927939280392813928239283392843928539286392873928839289392903929139292392933929439295392963929739298392993930039301393023930339304393053930639307393083930939310393113931239313393143931539316393173931839319393203932139322393233932439325393263932739328393293933039331393323933339334393353933639337393383933939340393413934239343393443934539346393473934839349393503935139352393533935439355393563935739358393593936039361393623936339364393653936639367393683936939370393713937239373393743937539376393773937839379393803938139382393833938439385393863938739388393893939039391393923939339394393953939639397393983939939400394013940239403394043940539406394073940839409394103941139412394133941439415394163941739418394193942039421394223942339424394253942639427394283942939430394313943239433394343943539436394373943839439394403944139442394433944439445394463944739448394493945039451394523945339454394553945639457394583945939460394613946239463394643946539466394673946839469394703947139472394733947439475394763947739478394793948039481394823948339484394853948639487394883948939490394913949239493394943949539496394973949839499395003950139502395033950439505395063950739508395093951039511395123951339514395153951639517395183951939520395213952239523395243952539526395273952839529395303953139532395333953439535395363953739538395393954039541395423954339544395453954639547395483954939550395513955239553395543955539556395573955839559395603956139562395633956439565395663956739568395693957039571395723957339574395753957639577395783957939580395813958239583395843958539586395873958839589395903959139592395933959439595395963959739598395993960039601396023960339604396053960639607396083960939610396113961239613396143961539616396173961839619396203962139622396233962439625396263962739628396293963039631396323963339634396353963639637396383963939640396413964239643396443964539646396473964839649396503965139652396533965439655396563965739658396593966039661396623966339664396653966639667396683966939670396713967239673396743967539676396773967839679396803968139682396833968439685396863968739688396893969039691396923969339694396953969639697396983969939700397013970239703397043970539706397073970839709397103971139712397133971439715397163971739718397193972039721397223972339724397253972639727397283972939730397313973239733397343973539736397373973839739397403974139742397433974439745397463974739748397493975039751397523975339754397553975639757397583975939760397613976239763397643976539766397673976839769397703977139772397733977439775397763977739778397793978039781397823978339784397853978639787397883978939790397913979239793397943979539796397973979839799398003980139802398033980439805398063980739808398093981039811398123981339814398153981639817398183981939820398213982239823398243982539826398273982839829398303983139832398333983439835398363983739838398393984039841398423984339844398453984639847398483984939850398513985239853398543985539856398573985839859398603986139862398633986439865398663986739868398693987039871398723987339874398753987639877398783987939880398813988239883398843988539886398873988839889398903989139892398933989439895398963989739898398993990039901399023990339904399053990639907399083990939910399113991239913399143991539916399173991839919399203992139922399233992439925399263992739928399293993039931399323993339934399353993639937399383993939940399413994239943399443994539946399473994839949399503995139952399533995439955399563995739958399593996039961399623996339964399653996639967399683996939970399713997239973399743997539976399773997839979399803998139982399833998439985399863998739988399893999039991399923999339994399953999639997399983999940000400014000240003400044000540006400074000840009400104001140012400134001440015400164001740018400194002040021400224002340024400254002640027400284002940030400314003240033400344003540036400374003840039400404004140042400434004440045400464004740048400494005040051400524005340054400554005640057400584005940060400614006240063400644006540066400674006840069400704007140072400734007440075400764007740078400794008040081400824008340084400854008640087400884008940090400914009240093400944009540096400974009840099401004010140102401034010440105401064010740108401094011040111401124011340114401154011640117401184011940120401214012240123401244012540126401274012840129401304013140132401334013440135401364013740138401394014040141401424014340144401454014640147401484014940150401514015240153401544015540156401574015840159401604016140162401634016440165401664016740168401694017040171401724017340174401754017640177401784017940180401814018240183401844018540186401874018840189401904019140192401934019440195401964019740198401994020040201402024020340204402054020640207402084020940210402114021240213402144021540216402174021840219402204022140222402234022440225402264022740228402294023040231402324023340234402354023640237402384023940240402414024240243402444024540246402474024840249402504025140252402534025440255402564025740258402594026040261402624026340264402654026640267402684026940270402714027240273402744027540276402774027840279402804028140282402834028440285402864028740288402894029040291402924029340294402954029640297402984029940300403014030240303403044030540306403074030840309403104031140312403134031440315403164031740318403194032040321403224032340324403254032640327403284032940330403314033240333403344033540336403374033840339403404034140342403434034440345403464034740348403494035040351403524035340354403554035640357403584035940360403614036240363403644036540366403674036840369403704037140372403734037440375403764037740378403794038040381403824038340384403854038640387403884038940390403914039240393403944039540396403974039840399404004040140402404034040440405404064040740408404094041040411404124041340414404154041640417404184041940420404214042240423404244042540426404274042840429404304043140432404334043440435404364043740438404394044040441404424044340444404454044640447404484044940450404514045240453404544045540456404574045840459404604046140462404634046440465404664046740468404694047040471404724047340474404754047640477404784047940480404814048240483404844048540486404874048840489404904049140492404934049440495404964049740498404994050040501405024050340504405054050640507405084050940510405114051240513405144051540516405174051840519405204052140522405234052440525405264052740528405294053040531405324053340534405354053640537405384053940540405414054240543405444054540546405474054840549405504055140552405534055440555405564055740558405594056040561405624056340564405654056640567405684056940570405714057240573405744057540576405774057840579405804058140582405834058440585405864058740588405894059040591405924059340594405954059640597405984059940600406014060240603406044060540606406074060840609406104061140612406134061440615406164061740618406194062040621406224062340624406254062640627406284062940630406314063240633406344063540636406374063840639406404064140642406434064440645406464064740648406494065040651406524065340654406554065640657406584065940660406614066240663406644066540666406674066840669406704067140672406734067440675406764067740678406794068040681406824068340684406854068640687406884068940690406914069240693406944069540696406974069840699407004070140702407034070440705407064070740708407094071040711407124071340714407154071640717407184071940720407214072240723407244072540726407274072840729407304073140732407334073440735407364073740738407394074040741407424074340744407454074640747407484074940750407514075240753407544075540756407574075840759407604076140762407634076440765407664076740768407694077040771407724077340774407754077640777407784077940780407814078240783407844078540786407874078840789407904079140792407934079440795407964079740798407994080040801408024080340804408054080640807408084080940810408114081240813408144081540816408174081840819408204082140822408234082440825408264082740828408294083040831408324083340834408354083640837408384083940840408414084240843408444084540846408474084840849408504085140852408534085440855408564085740858408594086040861408624086340864408654086640867408684086940870408714087240873408744087540876408774087840879408804088140882408834088440885408864088740888408894089040891408924089340894408954089640897408984089940900409014090240903409044090540906409074090840909409104091140912409134091440915409164091740918409194092040921409224092340924409254092640927409284092940930409314093240933409344093540936409374093840939409404094140942409434094440945409464094740948409494095040951409524095340954409554095640957409584095940960409614096240963409644096540966409674096840969409704097140972409734097440975409764097740978409794098040981409824098340984409854098640987409884098940990409914099240993409944099540996409974099840999410004100141002410034100441005410064100741008410094101041011410124101341014410154101641017410184101941020410214102241023410244102541026410274102841029410304103141032410334103441035410364103741038410394104041041410424104341044410454104641047410484104941050410514105241053410544105541056410574105841059410604106141062410634106441065410664106741068410694107041071410724107341074410754107641077410784107941080410814108241083410844108541086410874108841089410904109141092410934109441095410964109741098410994110041101411024110341104411054110641107411084110941110411114111241113411144111541116411174111841119411204112141122411234112441125411264112741128411294113041131411324113341134411354113641137411384113941140411414114241143411444114541146411474114841149411504115141152411534115441155411564115741158411594116041161411624116341164411654116641167411684116941170411714117241173411744117541176411774117841179411804118141182411834118441185411864118741188411894119041191411924119341194411954119641197411984119941200412014120241203412044120541206412074120841209412104121141212412134121441215412164121741218412194122041221412224122341224412254122641227412284122941230412314123241233412344123541236412374123841239412404124141242412434124441245412464124741248412494125041251412524125341254412554125641257412584125941260412614126241263412644126541266412674126841269412704127141272412734127441275412764127741278412794128041281412824128341284412854128641287412884128941290412914129241293412944129541296412974129841299413004130141302413034130441305413064130741308413094131041311413124131341314413154131641317413184131941320413214132241323413244132541326413274132841329413304133141332413334133441335413364133741338413394134041341413424134341344413454134641347413484134941350413514135241353413544135541356413574135841359413604136141362413634136441365413664136741368413694137041371413724137341374413754137641377413784137941380413814138241383413844138541386413874138841389413904139141392413934139441395413964139741398413994140041401414024140341404414054140641407414084140941410414114141241413414144141541416414174141841419414204142141422414234142441425414264142741428414294143041431414324143341434414354143641437414384143941440414414144241443414444144541446414474144841449414504145141452414534145441455414564145741458414594146041461414624146341464414654146641467414684146941470414714147241473414744147541476414774147841479414804148141482414834148441485414864148741488414894149041491414924149341494414954149641497414984149941500415014150241503415044150541506415074150841509415104151141512415134151441515415164151741518415194152041521415224152341524415254152641527415284152941530415314153241533415344153541536415374153841539415404154141542415434154441545415464154741548415494155041551415524155341554415554155641557415584155941560415614156241563415644156541566415674156841569415704157141572415734157441575415764157741578415794158041581415824158341584415854158641587415884158941590415914159241593415944159541596415974159841599416004160141602416034160441605416064160741608416094161041611416124161341614416154161641617416184161941620416214162241623416244162541626416274162841629416304163141632416334163441635416364163741638416394164041641416424164341644416454164641647416484164941650416514165241653416544165541656416574165841659416604166141662416634166441665416664166741668416694167041671416724167341674416754167641677416784167941680416814168241683416844168541686416874168841689416904169141692416934169441695416964169741698416994170041701417024170341704417054170641707417084170941710417114171241713417144171541716417174171841719417204172141722417234172441725417264172741728417294173041731417324173341734417354173641737417384173941740417414174241743417444174541746417474174841749417504175141752417534175441755417564175741758417594176041761417624176341764417654176641767417684176941770417714177241773417744177541776417774177841779417804178141782417834178441785417864178741788417894179041791417924179341794417954179641797417984179941800418014180241803418044180541806418074180841809418104181141812418134181441815418164181741818418194182041821418224182341824418254182641827418284182941830418314183241833418344183541836418374183841839418404184141842418434184441845418464184741848418494185041851418524185341854418554185641857418584185941860418614186241863418644186541866418674186841869418704187141872418734187441875418764187741878418794188041881418824188341884418854188641887418884188941890418914189241893418944189541896418974189841899419004190141902419034190441905419064190741908419094191041911419124191341914419154191641917419184191941920419214192241923419244192541926419274192841929419304193141932419334193441935419364193741938419394194041941419424194341944419454194641947419484194941950419514195241953419544195541956419574195841959419604196141962419634196441965419664196741968419694197041971419724197341974419754197641977419784197941980419814198241983419844198541986419874198841989419904199141992419934199441995419964199741998419994200042001420024200342004420054200642007420084200942010420114201242013420144201542016420174201842019420204202142022420234202442025420264202742028420294203042031420324203342034420354203642037420384203942040420414204242043420444204542046420474204842049420504205142052420534205442055420564205742058420594206042061420624206342064420654206642067420684206942070420714207242073420744207542076420774207842079420804208142082420834208442085420864208742088420894209042091420924209342094420954209642097420984209942100421014210242103421044210542106421074210842109421104211142112421134211442115421164211742118421194212042121421224212342124421254212642127421284212942130421314213242133421344213542136421374213842139421404214142142421434214442145421464214742148421494215042151421524215342154421554215642157421584215942160421614216242163
  1. /*
  2. ** ###################################################################
  3. ** Processors: MCIMX6Y2CVM05
  4. ** MCIMX6Y2CVM08
  5. ** MCIMX6Y2DVM05
  6. ** MCIMX6Y2DVM09
  7. **
  8. ** Compilers: Keil ARM C/C++ Compiler
  9. ** GNU C Compiler
  10. ** IAR ANSI C/C++ Compiler for ARM
  11. **
  12. ** Reference manual: IMX6ULLRM, Rev. 1, Feb. 2017
  13. ** Version: rev. 3.0, 2017-02-28
  14. ** Build: b170422
  15. **
  16. ** Abstract:
  17. ** CMSIS Peripheral Access Layer for MCIMX6Y2
  18. **
  19. ** Copyright 1997-2016 Freescale Semiconductor, Inc.
  20. ** Copyright 2016-2017 NXP
  21. ** Redistribution and use in source and binary forms, with or without modification,
  22. ** are permitted provided that the following conditions are met:
  23. **
  24. ** o Redistributions of source code must retain the above copyright notice, this list
  25. ** of conditions and the following disclaimer.
  26. **
  27. ** o Redistributions in binary form must reproduce the above copyright notice, this
  28. ** list of conditions and the following disclaimer in the documentation and/or
  29. ** other materials provided with the distribution.
  30. **
  31. ** o Neither the name of the copyright holder nor the names of its
  32. ** contributors may be used to endorse or promote products derived from this
  33. ** software without specific prior written permission.
  34. **
  35. ** THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  36. ** ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  37. ** WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  38. ** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  39. ** ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  40. ** (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  41. ** LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  42. ** ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  43. ** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  44. ** SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  45. **
  46. ** http: www.nxp.com
  47. ** mail: support@nxp.com
  48. **
  49. ** Revisions:
  50. ** - rev. 1.0 (2015-12-18)
  51. ** Initial version.
  52. ** - rev. 2.0 (2016-08-02)
  53. ** Rev.B Header GA
  54. ** - rev. 3.0 (2017-02-28)
  55. ** Rev.1 Header GA
  56. **
  57. ** ###################################################################
  58. */
  59. /*!
  60. * @file MCIMX6Y2.h
  61. * @version 3.0
  62. * @date 2017-02-28
  63. * @brief CMSIS Peripheral Access Layer for MCIMX6Y2
  64. *
  65. * CMSIS Peripheral Access Layer for MCIMX6Y2
  66. */
  67. #ifndef _MCIMX6Y2_H_
  68. #define _MCIMX6Y2_H_ /**< Symbol preventing repeated inclusion */
  69. extern uint32_t *g_ccm_vbase;
  70. extern uint32_t *g_ccm_analog_vbase;
  71. extern uint32_t *g_pmu_vbase;
  72. extern uint32_t g_usbphy1_base;
  73. extern uint32_t g_usbphy2_base;
  74. extern uint32_t g_usb1_base;
  75. extern uint32_t g_usb2_base;
  76. extern uint32_t g_usb_analog_base;
  77. /** Memory map major version (memory maps with equal major version number are
  78. * compatible) */
  79. #define MCU_MEM_MAP_VERSION 0x0300U
  80. /** Memory map minor version */
  81. #define MCU_MEM_MAP_VERSION_MINOR 0x0000U
  82. /* ----------------------------------------------------------------------------
  83. -- Interrupt vector numbers
  84. ---------------------------------------------------------------------------- */
  85. /*!
  86. * @addtogroup Interrupt_vector_numbers Interrupt vector numbers
  87. * @{
  88. */
  89. /** Interrupt Number Definitions */
  90. #define NUMBER_OF_INT_VECTORS 160 /**< Number of interrupts in the Vector table */
  91. typedef enum IRQn {
  92. /* Auxiliary constants */
  93. NotAvail_IRQn = -128, /**< Not available device specific interrupt */
  94. /* Core interrupts */
  95. Software0_IRQn = 0, /**< Cortex-A7 Software Generated Interrupt 0 */
  96. Software1_IRQn = 1, /**< Cortex-A7 Software Generated Interrupt 1 */
  97. Software2_IRQn = 2, /**< Cortex-A7 Software Generated Interrupt 2 */
  98. Software3_IRQn = 3, /**< Cortex-A7 Software Generated Interrupt 3 */
  99. Software4_IRQn = 4, /**< Cortex-A7 Software Generated Interrupt 4 */
  100. Software5_IRQn = 5, /**< Cortex-A7 Software Generated Interrupt 5 */
  101. Software6_IRQn = 6, /**< Cortex-A7 Software Generated Interrupt 6 */
  102. Software7_IRQn = 7, /**< Cortex-A7 Software Generated Interrupt 7 */
  103. Software8_IRQn = 8, /**< Cortex-A7 Software Generated Interrupt 8 */
  104. Software9_IRQn = 9, /**< Cortex-A7 Software Generated Interrupt 9 */
  105. Software10_IRQn = 10, /**< Cortex-A7 Software Generated Interrupt 10 */
  106. Software11_IRQn = 11, /**< Cortex-A7 Software Generated Interrupt 11 */
  107. Software12_IRQn = 12, /**< Cortex-A7 Software Generated Interrupt 12 */
  108. Software13_IRQn = 13, /**< Cortex-A7 Software Generated Interrupt 13 */
  109. Software14_IRQn = 14, /**< Cortex-A7 Software Generated Interrupt 14 */
  110. Software15_IRQn = 15, /**< Cortex-A7 Software Generated Interrupt 15 */
  111. VirtualMaintenance_IRQn = 25, /**< Cortex-A7 Virtual Maintenance Interrupt */
  112. HypervisorTimer_IRQn = 26, /**< Cortex-A7 Hypervisor Timer Interrupt */
  113. VirtualTimer_IRQn = 27, /**< Cortex-A7 Virtual Timer Interrupt */
  114. LegacyFastInt_IRQn = 28, /**< Cortex-A7 Legacy nFIQ signal Interrupt */
  115. SecurePhyTimer_IRQn = 29, /**< Cortex-A7 Secure Physical Timer Interrupt */
  116. NonSecurePhyTimer_IRQn = 30, /**< Cortex-A7 Non-secure Physical Timer Interrupt */
  117. LegacyIRQ_IRQn = 31, /**< Cortex-A7 Legacy nIRQ Interrupt */
  118. /* Device specific interrupts */
  119. IOMUXC_IRQn = 32, /**< General Purpose Register 1 from IOMUXC. Used to notify cores on exception condition while boot. */
  120. DAP_IRQn = 33, /**< Debug Access Port interrupt request. */
  121. SDMA_IRQn = 34, /**< SDMA interrupt request from all channels. */
  122. TSC_IRQn = 35, /**< TSC interrupt. */
  123. SNVS_IRQn = 36, /**< Logic OR of SNVS_LP and SNVS_HP interrupts. */
  124. LCDIF_IRQn = 37, /**< LCDIF sync interrupt. */
  125. RNGB_IRQn = 38, /**< RNGB interrupt. */
  126. CSI_IRQn = 39, /**< CMOS Sensor Interface interrupt request. */
  127. PXP_IRQ0_IRQn = 40, /**< PXP interrupt pxp_irq_0. */
  128. SCTR_IRQ0_IRQn = 41, /**< SCTR compare interrupt ipi_int[0]. */
  129. SCTR_IRQ1_IRQn = 42, /**< SCTR compare interrupt ipi_int[1]. */
  130. WDOG3_IRQn = 43, /**< WDOG3 timer reset interrupt request. */
  131. Reserved44_IRQn = 44, /**< Reserved */
  132. APBH_IRQn = 45, /**< DMA Logical OR of APBH DMA channels 0-3 completion and error interrupts. */
  133. WEIM_IRQn = 46, /**< WEIM interrupt request. */
  134. RAWNAND_BCH_IRQn = 47, /**< BCH operation complete interrupt. */
  135. RAWNAND_GPMI_IRQn = 48, /**< GPMI operation timeout error interrupt. */
  136. UART6_IRQn = 49, /**< UART6 interrupt request. */
  137. PXP_IRQ1_IRQn = 50, /**< PXP interrupt pxp_irq_1. */
  138. SNVS_Consolidated_IRQn = 51, /**< SNVS consolidated interrupt. */
  139. SNVS_Security_IRQn = 52, /**< SNVS security interrupt. */
  140. CSU_IRQn = 53, /**< CSU interrupt request 1. Indicates to the processor that one or more alarm inputs were asserted. */
  141. USDHC1_IRQn = 54, /**< USDHC1 (Enhanced SDHC) interrupt request. */
  142. USDHC2_IRQn = 55, /**< USDHC2 (Enhanced SDHC) interrupt request. */
  143. SAI3_RX_IRQn = 56, /**< SAI3 interrupt ipi_int_sai_rx. */
  144. SAI3_TX_IRQn = 57, /**< SAI3 interrupt ipi_int_sai_tx. */
  145. UART1_IRQn = 58, /**< UART1 interrupt request. */
  146. UART2_IRQn = 59, /**< UART2 interrupt request. */
  147. UART3_IRQn = 60, /**< UART3 interrupt request. */
  148. UART4_IRQn = 61, /**< UART4 interrupt request. */
  149. UART5_IRQn = 62, /**< UART5 interrupt request. */
  150. eCSPI1_IRQn = 63, /**< eCSPI1 interrupt request. */
  151. eCSPI2_IRQn = 64, /**< eCSPI2 interrupt request. */
  152. eCSPI3_IRQn = 65, /**< eCSPI3 interrupt request. */
  153. eCSPI4_IRQn = 66, /**< eCSPI4 interrupt request. */
  154. I2C4_IRQn = 67, /**< I2C4 interrupt request. */
  155. I2C1_IRQn = 68, /**< I2C1 interrupt request. */
  156. I2C2_IRQn = 69, /**< I2C2 interrupt request. */
  157. I2C3_IRQn = 70, /**< I2C3 interrupt request. */
  158. UART7_IRQn = 71, /**< UART-7 ORed interrupt. */
  159. UART8_IRQn = 72, /**< UART-8 ORed interrupt. */
  160. Reserved73_IRQn = 73, /**< Reserved */
  161. USB_OTG2_IRQn = 74, /**< USBO2 USB OTG2 */
  162. USB_OTG1_IRQn = 75, /**< USBO2 USB OTG1 */
  163. USB_PHY1_IRQn = 76, /**< UTMI0 interrupt request. */
  164. USB_PHY2_IRQn = 77, /**< UTMI1 interrupt request. */
  165. DCP_IRQ_IRQn = 78, /**< DCP interrupt request dcp_irq. */
  166. DCP_VMI_IRQ_IRQn = 79, /**< DCP interrupt request dcp_vmi_irq. */
  167. DCP_SEC_IRQ_IRQn = 80, /**< DCP interrupt request secure_irq. */
  168. TEMPMON_IRQn = 81, /**< Temperature Monitor Temperature Sensor (temperature greater than threshold) interrupt request. */
  169. ASRC_IRQn = 82, /**< ASRC interrupt request. */
  170. ESAI_IRQn = 83, /**< ESAI interrupt request. */
  171. SPDIF_IRQn = 84, /**< SPDIF interrupt. */
  172. Reserved85_IRQn = 85, /**< Reserved */
  173. PMU_IRQ1_IRQn = 86, /**< Brown-out event on either the 1.1, 2.5 or 3.0 regulators. */
  174. GPT1_IRQn = 87, /**< Logical OR of GPT1 rollover interrupt line, input capture 1 and 2 lines, output compare 1, 2, and 3 interrupt lines. */
  175. EPIT1_IRQn = 88, /**< EPIT1 output compare interrupt. */
  176. EPIT2_IRQn = 89, /**< EPIT2 output compare interrupt. */
  177. GPIO1_INT7_IRQn = 90, /**< INT7 interrupt request. */
  178. GPIO1_INT6_IRQn = 91, /**< INT6 interrupt request. */
  179. GPIO1_INT5_IRQn = 92, /**< INT5 interrupt request. */
  180. GPIO1_INT4_IRQn = 93, /**< INT4 interrupt request. */
  181. GPIO1_INT3_IRQn = 94, /**< INT3 interrupt request. */
  182. GPIO1_INT2_IRQn = 95, /**< INT2 interrupt request. */
  183. GPIO1_INT1_IRQn = 96, /**< INT1 interrupt request. */
  184. GPIO1_INT0_IRQn = 97, /**< INT0 interrupt request. */
  185. GPIO1_Combined_0_15_IRQn = 98, /**< Combined interrupt indication for GPIO1 signals 0 - 15. */
  186. GPIO1_Combined_16_31_IRQn = 99, /**< Combined interrupt indication for GPIO1 signals 16 - 31. */
  187. GPIO2_Combined_0_15_IRQn = 100, /**< Combined interrupt indication for GPIO2 signals 0 - 15. */
  188. GPIO2_Combined_16_31_IRQn = 101, /**< Combined interrupt indication for GPIO2 signals 16 - 31. */
  189. GPIO3_Combined_0_15_IRQn = 102, /**< Combined interrupt indication for GPIO3 signals 0 - 15. */
  190. GPIO3_Combined_16_31_IRQn = 103, /**< Combined interrupt indication for GPIO3 signals 16 - 31. */
  191. GPIO4_Combined_0_15_IRQn = 104, /**< Combined interrupt indication for GPIO4 signals 0 - 15. */
  192. GPIO4_Combined_16_31_IRQn = 105, /**< Combined interrupt indication for GPIO4 signals 16 - 31. */
  193. GPIO5_Combined_0_15_IRQn = 106, /**< Combined interrupt indication for GPIO5 signals 0 - 15. */
  194. GPIO5_Combined_16_31_IRQn = 107, /**< Combined interrupt indication for GPIO5 signals 16 - 31. */
  195. Reserved108_IRQn = 108, /**< Reserved */
  196. Reserved109_IRQn = 109, /**< Reserved */
  197. Reserved110_IRQn = 110, /**< Reserved */
  198. Reserved111_IRQn = 111, /**< Reserved */
  199. WDOG1_IRQn = 112, /**< WDOG1 timer reset interrupt request. */
  200. WDOG2_IRQn = 113, /**< WDOG2 timer reset interrupt request. */
  201. KPP_IRQn = 114, /**< Key Pad interrupt request. */
  202. PWM1_IRQn = 115, /**< hasRegInstance(`PWM1`)?`Cumulative interrupt line for PWM1. Logical OR of rollover, compare, and FIFO waterlevel crossing interrupts.`:`Reserved`) */
  203. PWM2_IRQn = 116, /**< hasRegInstance(`PWM2`)?`Cumulative interrupt line for PWM2. Logical OR of rollover, compare, and FIFO waterlevel crossing interrupts.`:`Reserved`) */
  204. PWM3_IRQn = 117, /**< hasRegInstance(`PWM3`)?`Cumulative interrupt line for PWM3. Logical OR of rollover, compare, and FIFO waterlevel crossing interrupts.`:`Reserved`) */
  205. PWM4_IRQn = 118, /**< hasRegInstance(`PWM4`)?`Cumulative interrupt line for PWM4. Logical OR of rollover, compare, and FIFO waterlevel crossing interrupts.`:`Reserved`) */
  206. CCM_IRQ1_IRQn = 119, /**< CCM interrupt request ipi_int_1. */
  207. CCM_IRQ2_IRQn = 120, /**< CCM interrupt request ipi_int_2. */
  208. GPC_IRQn = 121, /**< GPC interrupt request 1. */
  209. Reserved122_IRQn = 122, /**< Reserved */
  210. SRC_IRQn = 123, /**< SRC interrupt request src_ipi_int_1. */
  211. Reserved124_IRQn = 124, /**< Reserved */
  212. Reserved125_IRQn = 125, /**< Reserved */
  213. CPU_PerformanceUnit_IRQn = 126, /**< Performance Unit interrupt ~ipi_pmu_irq_b. */
  214. CPU_CTI_Trigger_IRQn = 127, /**< CTI trigger outputs interrupt ~ipi_cti_irq_b. */
  215. SRC_Combined_IRQn = 128, /**< Combined CPU wdog interrupts (4x) out of SRC. */
  216. SAI1_IRQn = 129, /**< SAI1 interrupt request. */
  217. SAI2_IRQn = 130, /**< SAI2 interrupt request. */
  218. Reserved131_IRQn = 131, /**< Reserved */
  219. ADC1_IRQn = 132, /**< ADC1 interrupt request. */
  220. ADC_5HC_IRQn = 133, /**< ADC_5HC interrupt request. */
  221. Reserved134_IRQn = 134, /**< Reserved */
  222. Reserved135_IRQn = 135, /**< Reserved */
  223. SJC_IRQn = 136, /**< SJC interrupt from General Purpose register. */
  224. CAAM_Job_Ring0_IRQn = 137, /**< CAAM job ring 0 interrupt ipi_caam_irq0. */
  225. CAAM_Job_Ring1_IRQn = 138, /**< CAAM job ring 1 interrupt ipi_caam_irq1. */
  226. QSPI_IRQn = 139, /**< QSPI1 interrupt request ipi_int_ored. */
  227. TZASC_IRQn = 140, /**< TZASC (PL380) interrupt request. */
  228. GPT2_IRQn = 141, /**< Logical OR of GPT2 rollover interrupt line, input capture 1 and 2 lines, output compare 1, 2 and 3 interrupt lines. */
  229. CAN1_IRQn = 142, /**< Combined interrupt of ini_int_busoff,ini_int_error,ipi_int_mbor,ipi_int_txwarning and ipi_int_waken */
  230. CAN2_IRQn = 143, /**< Combined interrupt of ini_int_busoff,ini_int_error,ipi_int_mbor,ipi_int_txwarning and ipi_int_waken */
  231. Reserved144_IRQn = 144, /**< Reserved */
  232. Reserved145_IRQn = 145, /**< Reserved */
  233. PWM5_IRQn = 146, /**< Cumulative interrupt line. OR of Rollover Interrupt line, Compare Interrupt line and FIFO Waterlevel crossing interrupt line */
  234. PWM6_IRQn = 147, /**< Cumulative interrupt line. OR of Rollover Interrupt line, Compare Interrupt line and FIFO Waterlevel crossing interrupt line */
  235. PWM7_IRQn = 148, /**< Cumulative interrupt line. OR of Rollover Interrupt line, Compare Interrupt line and FIFO Waterlevel crossing interrupt line */
  236. PWM8_IRQn = 149, /**< Cumulative interrupt line. OR of Rollover Interrupt line, Compare Interrupt line and FIFO Waterlevel crossing interrupt line */
  237. ENET1_IRQn = 150, /**< ENET1 interrupt */
  238. ENET1_1588_IRQn = 151, /**< ENET1 1588 Timer interrupt [synchronous] request. */
  239. ENET2_IRQn = 152, /**< ENET2 interrupt */
  240. ENET2_1588_IRQn = 153, /**< MAC 0 1588 Timer interrupt [synchronous] request. */
  241. Reserved154_IRQn = 154, /**< Reserved */
  242. Reserved155_IRQn = 155, /**< Reserved */
  243. Reserved156_IRQn = 156, /**< Reserved */
  244. Reserved157_IRQn = 157, /**< Reserved */
  245. Reserved158_IRQn = 158, /**< Reserved */
  246. PMU_IRQ2_IRQn = 159 /**< Brown-out event on either core, gpu or soc regulators. */
  247. } IRQn_Type;
  248. /*!
  249. * @}
  250. */ /* end of group Interrupt_vector_numbers */
  251. /* ----------------------------------------------------------------------------
  252. -- Configuration of the Cortex-A7 Processor and Core Peripherals
  253. ---------------------------------------------------------------------------- */
  254. /*!
  255. * @addtogroup Cortex_Core_Configuration Configuration of the Cortex-A7 Processor and Core Peripherals
  256. * @{
  257. */
  258. #define __CA7_REV 0x0005 /**< Core revision r0p5 */
  259. #define __GIC_PRIO_BITS 5 /**< Number of Bits used for Priority Levels */
  260. #define __FPU_PRESENT 1 /**< FPU present or not */
  261. #include "core_ca7.h" /* Core Peripheral Access Layer */
  262. #include "system_MCIMX6Y2.h" /* Device specific configuration file */
  263. /*!
  264. * @}
  265. */ /* end of group Cortex_Core_Configuration */
  266. /* ----------------------------------------------------------------------------
  267. -- Mapping Information
  268. ---------------------------------------------------------------------------- */
  269. /*!
  270. * @addtogroup Mapping_Information Mapping Information
  271. * @{
  272. */
  273. /** Mapping Information */
  274. /*!
  275. * @addtogroup iomuxc_pads
  276. * @{ */
  277. /*******************************************************************************
  278. * Definitions
  279. *******************************************************************************/
  280. /*!
  281. * @brief Enumeration for the IOMUXC SW_MUX_CTL_PAD
  282. *
  283. * Defines the enumeration for the IOMUXC SW_MUX_CTL_PAD collections.
  284. */
  285. typedef enum _iomuxc_sw_mux_ctl_pad
  286. {
  287. kIOMUXC_SW_MUX_CTL_PAD_JTAG_MOD = 0U, /**< IOMUXC SW_MUX_CTL_PAD index */
  288. kIOMUXC_SW_MUX_CTL_PAD_JTAG_TMS = 1U, /**< IOMUXC SW_MUX_CTL_PAD index */
  289. kIOMUXC_SW_MUX_CTL_PAD_JTAG_TDO = 2U, /**< IOMUXC SW_MUX_CTL_PAD index */
  290. kIOMUXC_SW_MUX_CTL_PAD_JTAG_TDI = 3U, /**< IOMUXC SW_MUX_CTL_PAD index */
  291. kIOMUXC_SW_MUX_CTL_PAD_JTAG_TCK = 4U, /**< IOMUXC SW_MUX_CTL_PAD index */
  292. kIOMUXC_SW_MUX_CTL_PAD_JTAG_TRST_B = 5U, /**< IOMUXC SW_MUX_CTL_PAD index */
  293. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO00 = 6U, /**< IOMUXC SW_MUX_CTL_PAD index */
  294. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO01 = 7U, /**< IOMUXC SW_MUX_CTL_PAD index */
  295. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO02 = 8U, /**< IOMUXC SW_MUX_CTL_PAD index */
  296. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO03 = 9U, /**< IOMUXC SW_MUX_CTL_PAD index */
  297. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO04 = 10U, /**< IOMUXC SW_MUX_CTL_PAD index */
  298. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO05 = 11U, /**< IOMUXC SW_MUX_CTL_PAD index */
  299. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO06 = 12U, /**< IOMUXC SW_MUX_CTL_PAD index */
  300. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO07 = 13U, /**< IOMUXC SW_MUX_CTL_PAD index */
  301. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO08 = 14U, /**< IOMUXC SW_MUX_CTL_PAD index */
  302. kIOMUXC_SW_MUX_CTL_PAD_GPIO1_IO09 = 15U, /**< IOMUXC SW_MUX_CTL_PAD index */
  303. kIOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA = 16U, /**< IOMUXC SW_MUX_CTL_PAD index */
  304. kIOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA = 17U, /**< IOMUXC SW_MUX_CTL_PAD index */
  305. kIOMUXC_SW_MUX_CTL_PAD_UART1_CTS_B = 18U, /**< IOMUXC SW_MUX_CTL_PAD index */
  306. kIOMUXC_SW_MUX_CTL_PAD_UART1_RTS_B = 19U, /**< IOMUXC SW_MUX_CTL_PAD index */
  307. kIOMUXC_SW_MUX_CTL_PAD_UART2_TX_DATA = 20U, /**< IOMUXC SW_MUX_CTL_PAD index */
  308. kIOMUXC_SW_MUX_CTL_PAD_UART2_RX_DATA = 21U, /**< IOMUXC SW_MUX_CTL_PAD index */
  309. kIOMUXC_SW_MUX_CTL_PAD_UART2_CTS_B = 22U, /**< IOMUXC SW_MUX_CTL_PAD index */
  310. kIOMUXC_SW_MUX_CTL_PAD_UART2_RTS_B = 23U, /**< IOMUXC SW_MUX_CTL_PAD index */
  311. kIOMUXC_SW_MUX_CTL_PAD_UART3_TX_DATA = 24U, /**< IOMUXC SW_MUX_CTL_PAD index */
  312. kIOMUXC_SW_MUX_CTL_PAD_UART3_RX_DATA = 25U, /**< IOMUXC SW_MUX_CTL_PAD index */
  313. kIOMUXC_SW_MUX_CTL_PAD_UART3_CTS_B = 26U, /**< IOMUXC SW_MUX_CTL_PAD index */
  314. kIOMUXC_SW_MUX_CTL_PAD_UART3_RTS_B = 27U, /**< IOMUXC SW_MUX_CTL_PAD index */
  315. kIOMUXC_SW_MUX_CTL_PAD_UART4_TX_DATA = 28U, /**< IOMUXC SW_MUX_CTL_PAD index */
  316. kIOMUXC_SW_MUX_CTL_PAD_UART4_RX_DATA = 29U, /**< IOMUXC SW_MUX_CTL_PAD index */
  317. kIOMUXC_SW_MUX_CTL_PAD_UART5_TX_DATA = 30U, /**< IOMUXC SW_MUX_CTL_PAD index */
  318. kIOMUXC_SW_MUX_CTL_PAD_UART5_RX_DATA = 31U, /**< IOMUXC SW_MUX_CTL_PAD index */
  319. kIOMUXC_SW_MUX_CTL_PAD_ENET1_RX_DATA0 = 32U, /**< IOMUXC SW_MUX_CTL_PAD index */
  320. kIOMUXC_SW_MUX_CTL_PAD_ENET1_RX_DATA1 = 33U, /**< IOMUXC SW_MUX_CTL_PAD index */
  321. kIOMUXC_SW_MUX_CTL_PAD_ENET1_RX_EN = 34U, /**< IOMUXC SW_MUX_CTL_PAD index */
  322. kIOMUXC_SW_MUX_CTL_PAD_ENET1_TX_DATA0 = 35U, /**< IOMUXC SW_MUX_CTL_PAD index */
  323. kIOMUXC_SW_MUX_CTL_PAD_ENET1_TX_DATA1 = 36U, /**< IOMUXC SW_MUX_CTL_PAD index */
  324. kIOMUXC_SW_MUX_CTL_PAD_ENET1_TX_EN = 37U, /**< IOMUXC SW_MUX_CTL_PAD index */
  325. kIOMUXC_SW_MUX_CTL_PAD_ENET1_TX_CLK = 38U, /**< IOMUXC SW_MUX_CTL_PAD index */
  326. kIOMUXC_SW_MUX_CTL_PAD_ENET1_RX_ER = 39U, /**< IOMUXC SW_MUX_CTL_PAD index */
  327. kIOMUXC_SW_MUX_CTL_PAD_ENET2_RX_DATA0 = 40U, /**< IOMUXC SW_MUX_CTL_PAD index */
  328. kIOMUXC_SW_MUX_CTL_PAD_ENET2_RX_DATA1 = 41U, /**< IOMUXC SW_MUX_CTL_PAD index */
  329. kIOMUXC_SW_MUX_CTL_PAD_ENET2_RX_EN = 42U, /**< IOMUXC SW_MUX_CTL_PAD index */
  330. kIOMUXC_SW_MUX_CTL_PAD_ENET2_TX_DATA0 = 43U, /**< IOMUXC SW_MUX_CTL_PAD index */
  331. kIOMUXC_SW_MUX_CTL_PAD_ENET2_TX_DATA1 = 44U, /**< IOMUXC SW_MUX_CTL_PAD index */
  332. kIOMUXC_SW_MUX_CTL_PAD_ENET2_TX_EN = 45U, /**< IOMUXC SW_MUX_CTL_PAD index */
  333. kIOMUXC_SW_MUX_CTL_PAD_ENET2_TX_CLK = 46U, /**< IOMUXC SW_MUX_CTL_PAD index */
  334. kIOMUXC_SW_MUX_CTL_PAD_ENET2_RX_ER = 47U, /**< IOMUXC SW_MUX_CTL_PAD index */
  335. kIOMUXC_SW_MUX_CTL_PAD_LCD_CLK = 48U, /**< IOMUXC SW_MUX_CTL_PAD index */
  336. kIOMUXC_SW_MUX_CTL_PAD_LCD_ENABLE = 49U, /**< IOMUXC SW_MUX_CTL_PAD index */
  337. kIOMUXC_SW_MUX_CTL_PAD_LCD_HSYNC = 50U, /**< IOMUXC SW_MUX_CTL_PAD index */
  338. kIOMUXC_SW_MUX_CTL_PAD_LCD_VSYNC = 51U, /**< IOMUXC SW_MUX_CTL_PAD index */
  339. kIOMUXC_SW_MUX_CTL_PAD_LCD_RESET = 52U, /**< IOMUXC SW_MUX_CTL_PAD index */
  340. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA00 = 53U, /**< IOMUXC SW_MUX_CTL_PAD index */
  341. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA01 = 54U, /**< IOMUXC SW_MUX_CTL_PAD index */
  342. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA02 = 55U, /**< IOMUXC SW_MUX_CTL_PAD index */
  343. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA03 = 56U, /**< IOMUXC SW_MUX_CTL_PAD index */
  344. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA04 = 57U, /**< IOMUXC SW_MUX_CTL_PAD index */
  345. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA05 = 58U, /**< IOMUXC SW_MUX_CTL_PAD index */
  346. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA06 = 59U, /**< IOMUXC SW_MUX_CTL_PAD index */
  347. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA07 = 60U, /**< IOMUXC SW_MUX_CTL_PAD index */
  348. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA08 = 61U, /**< IOMUXC SW_MUX_CTL_PAD index */
  349. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA09 = 62U, /**< IOMUXC SW_MUX_CTL_PAD index */
  350. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA10 = 63U, /**< IOMUXC SW_MUX_CTL_PAD index */
  351. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA11 = 64U, /**< IOMUXC SW_MUX_CTL_PAD index */
  352. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA12 = 65U, /**< IOMUXC SW_MUX_CTL_PAD index */
  353. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA13 = 66U, /**< IOMUXC SW_MUX_CTL_PAD index */
  354. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA14 = 67U, /**< IOMUXC SW_MUX_CTL_PAD index */
  355. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA15 = 68U, /**< IOMUXC SW_MUX_CTL_PAD index */
  356. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA16 = 69U, /**< IOMUXC SW_MUX_CTL_PAD index */
  357. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA17 = 70U, /**< IOMUXC SW_MUX_CTL_PAD index */
  358. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA18 = 71U, /**< IOMUXC SW_MUX_CTL_PAD index */
  359. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA19 = 72U, /**< IOMUXC SW_MUX_CTL_PAD index */
  360. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA20 = 73U, /**< IOMUXC SW_MUX_CTL_PAD index */
  361. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA21 = 74U, /**< IOMUXC SW_MUX_CTL_PAD index */
  362. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA22 = 75U, /**< IOMUXC SW_MUX_CTL_PAD index */
  363. kIOMUXC_SW_MUX_CTL_PAD_LCD_DATA23 = 76U, /**< IOMUXC SW_MUX_CTL_PAD index */
  364. kIOMUXC_SW_MUX_CTL_PAD_NAND_RE_B = 77U, /**< IOMUXC SW_MUX_CTL_PAD index */
  365. kIOMUXC_SW_MUX_CTL_PAD_NAND_WE_B = 78U, /**< IOMUXC SW_MUX_CTL_PAD index */
  366. kIOMUXC_SW_MUX_CTL_PAD_NAND_DATA00 = 79U, /**< IOMUXC SW_MUX_CTL_PAD index */
  367. kIOMUXC_SW_MUX_CTL_PAD_NAND_DATA01 = 80U, /**< IOMUXC SW_MUX_CTL_PAD index */
  368. kIOMUXC_SW_MUX_CTL_PAD_NAND_DATA02 = 81U, /**< IOMUXC SW_MUX_CTL_PAD index */
  369. kIOMUXC_SW_MUX_CTL_PAD_NAND_DATA03 = 82U, /**< IOMUXC SW_MUX_CTL_PAD index */
  370. kIOMUXC_SW_MUX_CTL_PAD_NAND_DATA04 = 83U, /**< IOMUXC SW_MUX_CTL_PAD index */
  371. kIOMUXC_SW_MUX_CTL_PAD_NAND_DATA05 = 84U, /**< IOMUXC SW_MUX_CTL_PAD index */
  372. kIOMUXC_SW_MUX_CTL_PAD_NAND_DATA06 = 85U, /**< IOMUXC SW_MUX_CTL_PAD index */
  373. kIOMUXC_SW_MUX_CTL_PAD_NAND_DATA07 = 86U, /**< IOMUXC SW_MUX_CTL_PAD index */
  374. kIOMUXC_SW_MUX_CTL_PAD_NAND_ALE = 87U, /**< IOMUXC SW_MUX_CTL_PAD index */
  375. kIOMUXC_SW_MUX_CTL_PAD_NAND_WP_B = 88U, /**< IOMUXC SW_MUX_CTL_PAD index */
  376. kIOMUXC_SW_MUX_CTL_PAD_NAND_READY_B = 89U, /**< IOMUXC SW_MUX_CTL_PAD index */
  377. kIOMUXC_SW_MUX_CTL_PAD_NAND_CE0_B = 90U, /**< IOMUXC SW_MUX_CTL_PAD index */
  378. kIOMUXC_SW_MUX_CTL_PAD_NAND_CE1_B = 91U, /**< IOMUXC SW_MUX_CTL_PAD index */
  379. kIOMUXC_SW_MUX_CTL_PAD_NAND_CLE = 92U, /**< IOMUXC SW_MUX_CTL_PAD index */
  380. kIOMUXC_SW_MUX_CTL_PAD_NAND_DQS = 93U, /**< IOMUXC SW_MUX_CTL_PAD index */
  381. kIOMUXC_SW_MUX_CTL_PAD_SD1_CMD = 94U, /**< IOMUXC SW_MUX_CTL_PAD index */
  382. kIOMUXC_SW_MUX_CTL_PAD_SD1_CLK = 95U, /**< IOMUXC SW_MUX_CTL_PAD index */
  383. kIOMUXC_SW_MUX_CTL_PAD_SD1_DATA0 = 96U, /**< IOMUXC SW_MUX_CTL_PAD index */
  384. kIOMUXC_SW_MUX_CTL_PAD_SD1_DATA1 = 97U, /**< IOMUXC SW_MUX_CTL_PAD index */
  385. kIOMUXC_SW_MUX_CTL_PAD_SD1_DATA2 = 98U, /**< IOMUXC SW_MUX_CTL_PAD index */
  386. kIOMUXC_SW_MUX_CTL_PAD_SD1_DATA3 = 99U, /**< IOMUXC SW_MUX_CTL_PAD index */
  387. kIOMUXC_SW_MUX_CTL_PAD_CSI_MCLK = 100U, /**< IOMUXC SW_MUX_CTL_PAD index */
  388. kIOMUXC_SW_MUX_CTL_PAD_CSI_PIXCLK = 101U, /**< IOMUXC SW_MUX_CTL_PAD index */
  389. kIOMUXC_SW_MUX_CTL_PAD_CSI_VSYNC = 102U, /**< IOMUXC SW_MUX_CTL_PAD index */
  390. kIOMUXC_SW_MUX_CTL_PAD_CSI_HSYNC = 103U, /**< IOMUXC SW_MUX_CTL_PAD index */
  391. kIOMUXC_SW_MUX_CTL_PAD_CSI_DATA00 = 104U, /**< IOMUXC SW_MUX_CTL_PAD index */
  392. kIOMUXC_SW_MUX_CTL_PAD_CSI_DATA01 = 105U, /**< IOMUXC SW_MUX_CTL_PAD index */
  393. kIOMUXC_SW_MUX_CTL_PAD_CSI_DATA02 = 106U, /**< IOMUXC SW_MUX_CTL_PAD index */
  394. kIOMUXC_SW_MUX_CTL_PAD_CSI_DATA03 = 107U, /**< IOMUXC SW_MUX_CTL_PAD index */
  395. kIOMUXC_SW_MUX_CTL_PAD_CSI_DATA04 = 108U, /**< IOMUXC SW_MUX_CTL_PAD index */
  396. kIOMUXC_SW_MUX_CTL_PAD_CSI_DATA05 = 109U, /**< IOMUXC SW_MUX_CTL_PAD index */
  397. kIOMUXC_SW_MUX_CTL_PAD_CSI_DATA06 = 110U, /**< IOMUXC SW_MUX_CTL_PAD index */
  398. kIOMUXC_SW_MUX_CTL_PAD_CSI_DATA07 = 111U, /**< IOMUXC SW_MUX_CTL_PAD index */
  399. } iomuxc_sw_mux_ctl_pad_t;
  400. /*!
  401. * @addtogroup iomuxc_pads
  402. * @{ */
  403. /*******************************************************************************
  404. * Definitions
  405. *******************************************************************************/
  406. /*!
  407. * @brief Enumeration for the IOMUXC SW_PAD_CTL_PAD_DDR
  408. *
  409. * Defines the enumeration for the IOMUXC SW_PAD_CTL_PAD_DDR collections.
  410. */
  411. typedef enum _iomuxc_sw_pad_ctl_pad_ddr
  412. {
  413. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00 = 0U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  414. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01 = 1U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  415. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02 = 2U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  416. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03 = 3U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  417. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04 = 4U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  418. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05 = 5U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  419. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06 = 6U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  420. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07 = 7U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  421. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08 = 8U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  422. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09 = 9U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  423. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10 = 10U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  424. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11 = 11U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  425. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12 = 12U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  426. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13 = 13U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  427. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14 = 14U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  428. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15 = 15U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  429. kIOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0 = 16U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  430. kIOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1 = 17U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  431. kIOMUXC_SW_PAD_CTL_PAD_DRAM_RAS_B = 18U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  432. kIOMUXC_SW_PAD_CTL_PAD_DRAM_CAS_B = 19U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  433. kIOMUXC_SW_PAD_CTL_PAD_DRAM_CS0_B = 20U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  434. kIOMUXC_SW_PAD_CTL_PAD_DRAM_CS1_B = 21U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  435. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDWE_B = 22U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  436. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0 = 23U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  437. kIOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1 = 24U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  438. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0 = 25U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  439. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1 = 26U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  440. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2 = 27U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  441. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0 = 28U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  442. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1 = 29U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  443. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P = 30U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  444. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P = 31U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  445. kIOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P = 32U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  446. kIOMUXC_SW_PAD_CTL_PAD_DRAM_RESET = 33U, /**< IOMUXC SW_PAD_CTL_PAD_DDR index */
  447. } iomuxc_sw_pad_ctl_pad_ddr_t;
  448. /*!
  449. * @addtogroup iomuxc_pads
  450. * @{ */
  451. /*******************************************************************************
  452. * Definitions
  453. *******************************************************************************/
  454. /*!
  455. * @brief Enumeration for the IOMUXC SW_PAD_CTL_PAD
  456. *
  457. * Defines the enumeration for the IOMUXC SW_PAD_CTL_PAD collections.
  458. */
  459. typedef enum _iomuxc_sw_pad_ctl_pad
  460. {
  461. kIOMUXC_SW_PAD_CTL_PAD_JTAG_MOD = 0U, /**< IOMUXC SW_PAD_CTL_PAD index */
  462. kIOMUXC_SW_PAD_CTL_PAD_JTAG_TMS = 1U, /**< IOMUXC SW_PAD_CTL_PAD index */
  463. kIOMUXC_SW_PAD_CTL_PAD_JTAG_TDO = 2U, /**< IOMUXC SW_PAD_CTL_PAD index */
  464. kIOMUXC_SW_PAD_CTL_PAD_JTAG_TDI = 3U, /**< IOMUXC SW_PAD_CTL_PAD index */
  465. kIOMUXC_SW_PAD_CTL_PAD_JTAG_TCK = 4U, /**< IOMUXC SW_PAD_CTL_PAD index */
  466. kIOMUXC_SW_PAD_CTL_PAD_JTAG_TRST_B = 5U, /**< IOMUXC SW_PAD_CTL_PAD index */
  467. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO00 = 6U, /**< IOMUXC SW_PAD_CTL_PAD index */
  468. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO01 = 7U, /**< IOMUXC SW_PAD_CTL_PAD index */
  469. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO02 = 8U, /**< IOMUXC SW_PAD_CTL_PAD index */
  470. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO03 = 9U, /**< IOMUXC SW_PAD_CTL_PAD index */
  471. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO04 = 10U, /**< IOMUXC SW_PAD_CTL_PAD index */
  472. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO05 = 11U, /**< IOMUXC SW_PAD_CTL_PAD index */
  473. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO06 = 12U, /**< IOMUXC SW_PAD_CTL_PAD index */
  474. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO07 = 13U, /**< IOMUXC SW_PAD_CTL_PAD index */
  475. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO08 = 14U, /**< IOMUXC SW_PAD_CTL_PAD index */
  476. kIOMUXC_SW_PAD_CTL_PAD_GPIO1_IO09 = 15U, /**< IOMUXC SW_PAD_CTL_PAD index */
  477. kIOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA = 16U, /**< IOMUXC SW_PAD_CTL_PAD index */
  478. kIOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA = 17U, /**< IOMUXC SW_PAD_CTL_PAD index */
  479. kIOMUXC_SW_PAD_CTL_PAD_UART1_CTS_B = 18U, /**< IOMUXC SW_PAD_CTL_PAD index */
  480. kIOMUXC_SW_PAD_CTL_PAD_UART1_RTS_B = 19U, /**< IOMUXC SW_PAD_CTL_PAD index */
  481. kIOMUXC_SW_PAD_CTL_PAD_UART2_TX_DATA = 20U, /**< IOMUXC SW_PAD_CTL_PAD index */
  482. kIOMUXC_SW_PAD_CTL_PAD_UART2_RX_DATA = 21U, /**< IOMUXC SW_PAD_CTL_PAD index */
  483. kIOMUXC_SW_PAD_CTL_PAD_UART2_CTS_B = 22U, /**< IOMUXC SW_PAD_CTL_PAD index */
  484. kIOMUXC_SW_PAD_CTL_PAD_UART2_RTS_B = 23U, /**< IOMUXC SW_PAD_CTL_PAD index */
  485. kIOMUXC_SW_PAD_CTL_PAD_UART3_TX_DATA = 24U, /**< IOMUXC SW_PAD_CTL_PAD index */
  486. kIOMUXC_SW_PAD_CTL_PAD_UART3_RX_DATA = 25U, /**< IOMUXC SW_PAD_CTL_PAD index */
  487. kIOMUXC_SW_PAD_CTL_PAD_UART3_CTS_B = 26U, /**< IOMUXC SW_PAD_CTL_PAD index */
  488. kIOMUXC_SW_PAD_CTL_PAD_UART3_RTS_B = 27U, /**< IOMUXC SW_PAD_CTL_PAD index */
  489. kIOMUXC_SW_PAD_CTL_PAD_UART4_TX_DATA = 28U, /**< IOMUXC SW_PAD_CTL_PAD index */
  490. kIOMUXC_SW_PAD_CTL_PAD_UART4_RX_DATA = 29U, /**< IOMUXC SW_PAD_CTL_PAD index */
  491. kIOMUXC_SW_PAD_CTL_PAD_UART5_TX_DATA = 30U, /**< IOMUXC SW_PAD_CTL_PAD index */
  492. kIOMUXC_SW_PAD_CTL_PAD_UART5_RX_DATA = 31U, /**< IOMUXC SW_PAD_CTL_PAD index */
  493. kIOMUXC_SW_PAD_CTL_PAD_ENET1_RX_DATA0 = 32U, /**< IOMUXC SW_PAD_CTL_PAD index */
  494. kIOMUXC_SW_PAD_CTL_PAD_ENET1_RX_DATA1 = 33U, /**< IOMUXC SW_PAD_CTL_PAD index */
  495. kIOMUXC_SW_PAD_CTL_PAD_ENET1_RX_EN = 34U, /**< IOMUXC SW_PAD_CTL_PAD index */
  496. kIOMUXC_SW_PAD_CTL_PAD_ENET1_TX_DATA0 = 35U, /**< IOMUXC SW_PAD_CTL_PAD index */
  497. kIOMUXC_SW_PAD_CTL_PAD_ENET1_TX_DATA1 = 36U, /**< IOMUXC SW_PAD_CTL_PAD index */
  498. kIOMUXC_SW_PAD_CTL_PAD_ENET1_TX_EN = 37U, /**< IOMUXC SW_PAD_CTL_PAD index */
  499. kIOMUXC_SW_PAD_CTL_PAD_ENET1_TX_CLK = 38U, /**< IOMUXC SW_PAD_CTL_PAD index */
  500. kIOMUXC_SW_PAD_CTL_PAD_ENET1_RX_ER = 39U, /**< IOMUXC SW_PAD_CTL_PAD index */
  501. kIOMUXC_SW_PAD_CTL_PAD_ENET2_RX_DATA0 = 40U, /**< IOMUXC SW_PAD_CTL_PAD index */
  502. kIOMUXC_SW_PAD_CTL_PAD_ENET2_RX_DATA1 = 41U, /**< IOMUXC SW_PAD_CTL_PAD index */
  503. kIOMUXC_SW_PAD_CTL_PAD_ENET2_RX_EN = 42U, /**< IOMUXC SW_PAD_CTL_PAD index */
  504. kIOMUXC_SW_PAD_CTL_PAD_ENET2_TX_DATA0 = 43U, /**< IOMUXC SW_PAD_CTL_PAD index */
  505. kIOMUXC_SW_PAD_CTL_PAD_ENET2_TX_DATA1 = 44U, /**< IOMUXC SW_PAD_CTL_PAD index */
  506. kIOMUXC_SW_PAD_CTL_PAD_ENET2_TX_EN = 45U, /**< IOMUXC SW_PAD_CTL_PAD index */
  507. kIOMUXC_SW_PAD_CTL_PAD_ENET2_TX_CLK = 46U, /**< IOMUXC SW_PAD_CTL_PAD index */
  508. kIOMUXC_SW_PAD_CTL_PAD_ENET2_RX_ER = 47U, /**< IOMUXC SW_PAD_CTL_PAD index */
  509. kIOMUXC_SW_PAD_CTL_PAD_LCD_CLK = 48U, /**< IOMUXC SW_PAD_CTL_PAD index */
  510. kIOMUXC_SW_PAD_CTL_PAD_LCD_ENABLE = 49U, /**< IOMUXC SW_PAD_CTL_PAD index */
  511. kIOMUXC_SW_PAD_CTL_PAD_LCD_HSYNC = 50U, /**< IOMUXC SW_PAD_CTL_PAD index */
  512. kIOMUXC_SW_PAD_CTL_PAD_LCD_VSYNC = 51U, /**< IOMUXC SW_PAD_CTL_PAD index */
  513. kIOMUXC_SW_PAD_CTL_PAD_LCD_RESET = 52U, /**< IOMUXC SW_PAD_CTL_PAD index */
  514. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA00 = 53U, /**< IOMUXC SW_PAD_CTL_PAD index */
  515. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA01 = 54U, /**< IOMUXC SW_PAD_CTL_PAD index */
  516. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA02 = 55U, /**< IOMUXC SW_PAD_CTL_PAD index */
  517. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA03 = 56U, /**< IOMUXC SW_PAD_CTL_PAD index */
  518. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA04 = 57U, /**< IOMUXC SW_PAD_CTL_PAD index */
  519. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA05 = 58U, /**< IOMUXC SW_PAD_CTL_PAD index */
  520. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA06 = 59U, /**< IOMUXC SW_PAD_CTL_PAD index */
  521. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA07 = 60U, /**< IOMUXC SW_PAD_CTL_PAD index */
  522. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA08 = 61U, /**< IOMUXC SW_PAD_CTL_PAD index */
  523. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA09 = 62U, /**< IOMUXC SW_PAD_CTL_PAD index */
  524. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA10 = 63U, /**< IOMUXC SW_PAD_CTL_PAD index */
  525. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA11 = 64U, /**< IOMUXC SW_PAD_CTL_PAD index */
  526. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA12 = 65U, /**< IOMUXC SW_PAD_CTL_PAD index */
  527. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA13 = 66U, /**< IOMUXC SW_PAD_CTL_PAD index */
  528. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA14 = 67U, /**< IOMUXC SW_PAD_CTL_PAD index */
  529. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA15 = 68U, /**< IOMUXC SW_PAD_CTL_PAD index */
  530. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA16 = 69U, /**< IOMUXC SW_PAD_CTL_PAD index */
  531. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA17 = 70U, /**< IOMUXC SW_PAD_CTL_PAD index */
  532. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA18 = 71U, /**< IOMUXC SW_PAD_CTL_PAD index */
  533. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA19 = 72U, /**< IOMUXC SW_PAD_CTL_PAD index */
  534. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA20 = 73U, /**< IOMUXC SW_PAD_CTL_PAD index */
  535. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA21 = 74U, /**< IOMUXC SW_PAD_CTL_PAD index */
  536. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA22 = 75U, /**< IOMUXC SW_PAD_CTL_PAD index */
  537. kIOMUXC_SW_PAD_CTL_PAD_LCD_DATA23 = 76U, /**< IOMUXC SW_PAD_CTL_PAD index */
  538. kIOMUXC_SW_PAD_CTL_PAD_NAND_RE_B = 77U, /**< IOMUXC SW_PAD_CTL_PAD index */
  539. kIOMUXC_SW_PAD_CTL_PAD_NAND_WE_B = 78U, /**< IOMUXC SW_PAD_CTL_PAD index */
  540. kIOMUXC_SW_PAD_CTL_PAD_NAND_DATA00 = 79U, /**< IOMUXC SW_PAD_CTL_PAD index */
  541. kIOMUXC_SW_PAD_CTL_PAD_NAND_DATA01 = 80U, /**< IOMUXC SW_PAD_CTL_PAD index */
  542. kIOMUXC_SW_PAD_CTL_PAD_NAND_DATA02 = 81U, /**< IOMUXC SW_PAD_CTL_PAD index */
  543. kIOMUXC_SW_PAD_CTL_PAD_NAND_DATA03 = 82U, /**< IOMUXC SW_PAD_CTL_PAD index */
  544. kIOMUXC_SW_PAD_CTL_PAD_NAND_DATA04 = 83U, /**< IOMUXC SW_PAD_CTL_PAD index */
  545. kIOMUXC_SW_PAD_CTL_PAD_NAND_DATA05 = 84U, /**< IOMUXC SW_PAD_CTL_PAD index */
  546. kIOMUXC_SW_PAD_CTL_PAD_NAND_DATA06 = 85U, /**< IOMUXC SW_PAD_CTL_PAD index */
  547. kIOMUXC_SW_PAD_CTL_PAD_NAND_DATA07 = 86U, /**< IOMUXC SW_PAD_CTL_PAD index */
  548. kIOMUXC_SW_PAD_CTL_PAD_NAND_ALE = 87U, /**< IOMUXC SW_PAD_CTL_PAD index */
  549. kIOMUXC_SW_PAD_CTL_PAD_NAND_WP_B = 88U, /**< IOMUXC SW_PAD_CTL_PAD index */
  550. kIOMUXC_SW_PAD_CTL_PAD_NAND_READY_B = 89U, /**< IOMUXC SW_PAD_CTL_PAD index */
  551. kIOMUXC_SW_PAD_CTL_PAD_NAND_CE0_B = 90U, /**< IOMUXC SW_PAD_CTL_PAD index */
  552. kIOMUXC_SW_PAD_CTL_PAD_NAND_CE1_B = 91U, /**< IOMUXC SW_PAD_CTL_PAD index */
  553. kIOMUXC_SW_PAD_CTL_PAD_NAND_CLE = 92U, /**< IOMUXC SW_PAD_CTL_PAD index */
  554. kIOMUXC_SW_PAD_CTL_PAD_NAND_DQS = 93U, /**< IOMUXC SW_PAD_CTL_PAD index */
  555. kIOMUXC_SW_PAD_CTL_PAD_SD1_CMD = 94U, /**< IOMUXC SW_PAD_CTL_PAD index */
  556. kIOMUXC_SW_PAD_CTL_PAD_SD1_CLK = 95U, /**< IOMUXC SW_PAD_CTL_PAD index */
  557. kIOMUXC_SW_PAD_CTL_PAD_SD1_DATA0 = 96U, /**< IOMUXC SW_PAD_CTL_PAD index */
  558. kIOMUXC_SW_PAD_CTL_PAD_SD1_DATA1 = 97U, /**< IOMUXC SW_PAD_CTL_PAD index */
  559. kIOMUXC_SW_PAD_CTL_PAD_SD1_DATA2 = 98U, /**< IOMUXC SW_PAD_CTL_PAD index */
  560. kIOMUXC_SW_PAD_CTL_PAD_SD1_DATA3 = 99U, /**< IOMUXC SW_PAD_CTL_PAD index */
  561. kIOMUXC_SW_PAD_CTL_PAD_CSI_MCLK = 100U, /**< IOMUXC SW_PAD_CTL_PAD index */
  562. kIOMUXC_SW_PAD_CTL_PAD_CSI_PIXCLK = 101U, /**< IOMUXC SW_PAD_CTL_PAD index */
  563. kIOMUXC_SW_PAD_CTL_PAD_CSI_VSYNC = 102U, /**< IOMUXC SW_PAD_CTL_PAD index */
  564. kIOMUXC_SW_PAD_CTL_PAD_CSI_HSYNC = 103U, /**< IOMUXC SW_PAD_CTL_PAD index */
  565. kIOMUXC_SW_PAD_CTL_PAD_CSI_DATA00 = 104U, /**< IOMUXC SW_PAD_CTL_PAD index */
  566. kIOMUXC_SW_PAD_CTL_PAD_CSI_DATA01 = 105U, /**< IOMUXC SW_PAD_CTL_PAD index */
  567. kIOMUXC_SW_PAD_CTL_PAD_CSI_DATA02 = 106U, /**< IOMUXC SW_PAD_CTL_PAD index */
  568. kIOMUXC_SW_PAD_CTL_PAD_CSI_DATA03 = 107U, /**< IOMUXC SW_PAD_CTL_PAD index */
  569. kIOMUXC_SW_PAD_CTL_PAD_CSI_DATA04 = 108U, /**< IOMUXC SW_PAD_CTL_PAD index */
  570. kIOMUXC_SW_PAD_CTL_PAD_CSI_DATA05 = 109U, /**< IOMUXC SW_PAD_CTL_PAD index */
  571. kIOMUXC_SW_PAD_CTL_PAD_CSI_DATA06 = 110U, /**< IOMUXC SW_PAD_CTL_PAD index */
  572. kIOMUXC_SW_PAD_CTL_PAD_CSI_DATA07 = 111U, /**< IOMUXC SW_PAD_CTL_PAD index */
  573. } iomuxc_sw_pad_ctl_pad_t;
  574. /*!
  575. * @brief Enumeration for the IOMUXC select input
  576. *
  577. * Defines the enumeration for the IOMUXC select input collections.
  578. */
  579. typedef enum _iomuxc_select_input
  580. {
  581. kIOMUXC_ANATOP_USB_OTG_ID_SELECT_INPUT = 0U, /**< IOMUXC select input index */
  582. kIOMUXC_USB_OTG2_ID_SELECT_INPUT = 1U, /**< IOMUXC select input index */
  583. kIOMUXC_CCM_PMIC_READY_SELECT_INPUT = 2U, /**< IOMUXC select input index */
  584. kIOMUXC_CSI_DATA02_SELECT_INPUT = 3U, /**< IOMUXC select input index */
  585. kIOMUXC_CSI_DATA03_SELECT_INPUT = 4U, /**< IOMUXC select input index */
  586. kIOMUXC_CSI_DATA05_SELECT_INPUT = 5U, /**< IOMUXC select input index */
  587. kIOMUXC_CSI_DATA00_SELECT_INPUT = 6U, /**< IOMUXC select input index */
  588. kIOMUXC_CSI_DATA01_SELECT_INPUT = 7U, /**< IOMUXC select input index */
  589. kIOMUXC_CSI_DATA04_SELECT_INPUT = 8U, /**< IOMUXC select input index */
  590. kIOMUXC_CSI_DATA06_SELECT_INPUT = 9U, /**< IOMUXC select input index */
  591. kIOMUXC_CSI_DATA07_SELECT_INPUT = 10U, /**< IOMUXC select input index */
  592. kIOMUXC_CSI_DATA08_SELECT_INPUT = 11U, /**< IOMUXC select input index */
  593. kIOMUXC_CSI_DATA09_SELECT_INPUT = 12U, /**< IOMUXC select input index */
  594. kIOMUXC_CSI_DATA10_SELECT_INPUT = 13U, /**< IOMUXC select input index */
  595. kIOMUXC_CSI_DATA11_SELECT_INPUT = 14U, /**< IOMUXC select input index */
  596. kIOMUXC_CSI_DATA12_SELECT_INPUT = 15U, /**< IOMUXC select input index */
  597. kIOMUXC_CSI_DATA13_SELECT_INPUT = 16U, /**< IOMUXC select input index */
  598. kIOMUXC_CSI_DATA14_SELECT_INPUT = 17U, /**< IOMUXC select input index */
  599. kIOMUXC_CSI_DATA15_SELECT_INPUT = 18U, /**< IOMUXC select input index */
  600. kIOMUXC_CSI_DATA16_SELECT_INPUT = 19U, /**< IOMUXC select input index */
  601. kIOMUXC_CSI_DATA17_SELECT_INPUT = 20U, /**< IOMUXC select input index */
  602. kIOMUXC_CSI_DATA18_SELECT_INPUT = 21U, /**< IOMUXC select input index */
  603. kIOMUXC_CSI_DATA19_SELECT_INPUT = 22U, /**< IOMUXC select input index */
  604. kIOMUXC_CSI_DATA20_SELECT_INPUT = 23U, /**< IOMUXC select input index */
  605. kIOMUXC_CSI_DATA21_SELECT_INPUT = 24U, /**< IOMUXC select input index */
  606. kIOMUXC_CSI_DATA22_SELECT_INPUT = 25U, /**< IOMUXC select input index */
  607. kIOMUXC_CSI_DATA23_SELECT_INPUT = 26U, /**< IOMUXC select input index */
  608. kIOMUXC_CSI_HSYNC_SELECT_INPUT = 27U, /**< IOMUXC select input index */
  609. kIOMUXC_CSI_PIXCLK_SELECT_INPUT = 28U, /**< IOMUXC select input index */
  610. kIOMUXC_CSI_VSYNC_SELECT_INPUT = 29U, /**< IOMUXC select input index */
  611. kIOMUXC_CSI_FIELD_SELECT_INPUT = 30U, /**< IOMUXC select input index */
  612. kIOMUXC_ECSPI1_SCLK_SELECT_INPUT = 31U, /**< IOMUXC select input index */
  613. kIOMUXC_ECSPI1_MISO_SELECT_INPUT = 32U, /**< IOMUXC select input index */
  614. kIOMUXC_ECSPI1_MOSI_SELECT_INPUT = 33U, /**< IOMUXC select input index */
  615. kIOMUXC_ECSPI1_SS0_B_SELECT_INPUT = 34U, /**< IOMUXC select input index */
  616. kIOMUXC_ECSPI2_SCLK_SELECT_INPUT = 35U, /**< IOMUXC select input index */
  617. kIOMUXC_ECSPI2_MISO_SELECT_INPUT = 36U, /**< IOMUXC select input index */
  618. kIOMUXC_ECSPI2_MOSI_SELECT_INPUT = 37U, /**< IOMUXC select input index */
  619. kIOMUXC_ECSPI2_SS0_B_SELECT_INPUT = 38U, /**< IOMUXC select input index */
  620. kIOMUXC_ECSPI3_SCLK_SELECT_INPUT = 39U, /**< IOMUXC select input index */
  621. kIOMUXC_ECSPI3_MISO_SELECT_INPUT = 40U, /**< IOMUXC select input index */
  622. kIOMUXC_ECSPI3_MOSI_SELECT_INPUT = 41U, /**< IOMUXC select input index */
  623. kIOMUXC_ECSPI3_SS0_B_SELECT_INPUT = 42U, /**< IOMUXC select input index */
  624. kIOMUXC_ECSPI4_SCLK_SELECT_INPUT = 43U, /**< IOMUXC select input index */
  625. kIOMUXC_ECSPI4_MISO_SELECT_INPUT = 44U, /**< IOMUXC select input index */
  626. kIOMUXC_ECSPI4_MOSI_SELECT_INPUT = 45U, /**< IOMUXC select input index */
  627. kIOMUXC_ECSPI4_SS0_B_SELECT_INPUT = 46U, /**< IOMUXC select input index */
  628. kIOMUXC_ENET1_REF_CLK1_SELECT_INPUT = 47U, /**< IOMUXC select input index */
  629. kIOMUXC_ENET1_MAC0_MDIO_SELECT_INPUT = 48U, /**< IOMUXC select input index */
  630. kIOMUXC_ENET2_REF_CLK2_SELECT_INPUT = 49U, /**< IOMUXC select input index */
  631. kIOMUXC_ENET2_MAC0_MDIO_SELECT_INPUT = 50U, /**< IOMUXC select input index */
  632. kIOMUXC_FLEXCAN1_RX_SELECT_INPUT = 51U, /**< IOMUXC select input index */
  633. kIOMUXC_FLEXCAN2_RX_SELECT_INPUT = 52U, /**< IOMUXC select input index */
  634. kIOMUXC_GPT1_CAPTURE1_SELECT_INPUT = 53U, /**< IOMUXC select input index */
  635. kIOMUXC_GPT1_CAPTURE2_SELECT_INPUT = 54U, /**< IOMUXC select input index */
  636. kIOMUXC_GPT1_CLK_SELECT_INPUT = 55U, /**< IOMUXC select input index */
  637. kIOMUXC_GPT2_CAPTURE1_SELECT_INPUT = 56U, /**< IOMUXC select input index */
  638. kIOMUXC_GPT2_CAPTURE2_SELECT_INPUT = 57U, /**< IOMUXC select input index */
  639. kIOMUXC_GPT2_CLK_SELECT_INPUT = 58U, /**< IOMUXC select input index */
  640. kIOMUXC_I2C1_SCL_SELECT_INPUT = 59U, /**< IOMUXC select input index */
  641. kIOMUXC_I2C1_SDA_SELECT_INPUT = 60U, /**< IOMUXC select input index */
  642. kIOMUXC_I2C2_SCL_SELECT_INPUT = 61U, /**< IOMUXC select input index */
  643. kIOMUXC_I2C2_SDA_SELECT_INPUT = 62U, /**< IOMUXC select input index */
  644. kIOMUXC_I2C3_SCL_SELECT_INPUT = 63U, /**< IOMUXC select input index */
  645. kIOMUXC_I2C3_SDA_SELECT_INPUT = 64U, /**< IOMUXC select input index */
  646. kIOMUXC_I2C4_SCL_SELECT_INPUT = 65U, /**< IOMUXC select input index */
  647. kIOMUXC_I2C4_SDA_SELECT_INPUT = 66U, /**< IOMUXC select input index */
  648. kIOMUXC_KPP_COL0_SELECT_INPUT = 67U, /**< IOMUXC select input index */
  649. kIOMUXC_KPP_COL1_SELECT_INPUT = 68U, /**< IOMUXC select input index */
  650. kIOMUXC_KPP_COL2_SELECT_INPUT = 69U, /**< IOMUXC select input index */
  651. kIOMUXC_KPP_ROW0_SELECT_INPUT = 70U, /**< IOMUXC select input index */
  652. kIOMUXC_KPP_ROW1_SELECT_INPUT = 71U, /**< IOMUXC select input index */
  653. kIOMUXC_KPP_ROW2_SELECT_INPUT = 72U, /**< IOMUXC select input index */
  654. kIOMUXC_LCD_BUSY_SELECT_INPUT = 73U, /**< IOMUXC select input index */
  655. kIOMUXC_SAI1_MCLK_SELECT_INPUT = 74U, /**< IOMUXC select input index */
  656. kIOMUXC_SAI1_RX_DATA_SELECT_INPUT = 75U, /**< IOMUXC select input index */
  657. kIOMUXC_SAI1_TX_BCLK_SELECT_INPUT = 76U, /**< IOMUXC select input index */
  658. kIOMUXC_SAI1_TX_SYNC_SELECT_INPUT = 77U, /**< IOMUXC select input index */
  659. kIOMUXC_SAI2_MCLK_SELECT_INPUT = 78U, /**< IOMUXC select input index */
  660. kIOMUXC_SAI2_RX_DATA_SELECT_INPUT = 79U, /**< IOMUXC select input index */
  661. kIOMUXC_SAI2_TX_BCLK_SELECT_INPUT = 80U, /**< IOMUXC select input index */
  662. kIOMUXC_SAI2_TX_SYNC_SELECT_INPUT = 81U, /**< IOMUXC select input index */
  663. kIOMUXC_SAI3_MCLK_SELECT_INPUT = 82U, /**< IOMUXC select input index */
  664. kIOMUXC_SAI3_RX_DATA_SELECT_INPUT = 83U, /**< IOMUXC select input index */
  665. kIOMUXC_SAI3_TX_BCLK_SELECT_INPUT = 84U, /**< IOMUXC select input index */
  666. kIOMUXC_SAI3_TX_SYNC_SELECT_INPUT = 85U, /**< IOMUXC select input index */
  667. kIOMUXC_SDMA_EVENTS0_SELECT_INPUT = 86U, /**< IOMUXC select input index */
  668. kIOMUXC_SDMA_EVENTS1_SELECT_INPUT = 87U, /**< IOMUXC select input index */
  669. kIOMUXC_SPDIF_IN_SELECT_INPUT = 88U, /**< IOMUXC select input index */
  670. kIOMUXC_SPDIF_EXT_CLK_SELECT_INPUT = 89U, /**< IOMUXC select input index */
  671. kIOMUXC_UART1_RTS_B_SELECT_INPUT = 90U, /**< IOMUXC select input index */
  672. kIOMUXC_UART1_RX_DATA_SELECT_INPUT = 91U, /**< IOMUXC select input index */
  673. kIOMUXC_UART2_RTS_B_SELECT_INPUT = 92U, /**< IOMUXC select input index */
  674. kIOMUXC_UART2_RX_DATA_SELECT_INPUT = 93U, /**< IOMUXC select input index */
  675. kIOMUXC_UART3_RTS_B_SELECT_INPUT = 94U, /**< IOMUXC select input index */
  676. kIOMUXC_UART3_RX_DATA_SELECT_INPUT = 95U, /**< IOMUXC select input index */
  677. kIOMUXC_UART4_RTS_B_SELECT_INPUT = 96U, /**< IOMUXC select input index */
  678. kIOMUXC_UART4_RX_DATA_SELECT_INPUT = 97U, /**< IOMUXC select input index */
  679. kIOMUXC_UART5_RTS_B_SELECT_INPUT = 98U, /**< IOMUXC select input index */
  680. kIOMUXC_UART5_RX_DATA_SELECT_INPUT = 99U, /**< IOMUXC select input index */
  681. kIOMUXC_UART6_RTS_B_SELECT_INPUT = 100U, /**< IOMUXC select input index */
  682. kIOMUXC_UART6_RX_DATA_SELECT_INPUT = 101U, /**< IOMUXC select input index */
  683. kIOMUXC_UART7_RTS_B_SELECT_INPUT = 102U, /**< IOMUXC select input index */
  684. kIOMUXC_UART7_RX_DATA_SELECT_INPUT = 103U, /**< IOMUXC select input index */
  685. kIOMUXC_UART8_RTS_B_SELECT_INPUT = 104U, /**< IOMUXC select input index */
  686. kIOMUXC_UART8_RX_DATA_SELECT_INPUT = 105U, /**< IOMUXC select input index */
  687. kIOMUXC_USB_OTG2_OC_SELECT_INPUT = 106U, /**< IOMUXC select input index */
  688. kIOMUXC_USB_OTG_OC_SELECT_INPUT = 107U, /**< IOMUXC select input index */
  689. kIOMUXC_USDHC1_CD_B_SELECT_INPUT = 108U, /**< IOMUXC select input index */
  690. kIOMUXC_USDHC1_WP_SELECT_INPUT = 109U, /**< IOMUXC select input index */
  691. kIOMUXC_USDHC2_CLK_SELECT_INPUT = 110U, /**< IOMUXC select input index */
  692. kIOMUXC_USDHC2_CD_B_SELECT_INPUT = 111U, /**< IOMUXC select input index */
  693. kIOMUXC_USDHC2_CMD_SELECT_INPUT = 112U, /**< IOMUXC select input index */
  694. kIOMUXC_USDHC2_DATA0_SELECT_INPUT = 113U, /**< IOMUXC select input index */
  695. kIOMUXC_USDHC2_DATA1_SELECT_INPUT = 114U, /**< IOMUXC select input index */
  696. kIOMUXC_USDHC2_DATA2_SELECT_INPUT = 115U, /**< IOMUXC select input index */
  697. kIOMUXC_USDHC2_DATA3_SELECT_INPUT = 116U, /**< IOMUXC select input index */
  698. kIOMUXC_USDHC2_DATA4_SELECT_INPUT = 117U, /**< IOMUXC select input index */
  699. kIOMUXC_USDHC2_DATA5_SELECT_INPUT = 118U, /**< IOMUXC select input index */
  700. kIOMUXC_USDHC2_DATA6_SELECT_INPUT = 119U, /**< IOMUXC select input index */
  701. kIOMUXC_USDHC2_DATA7_SELECT_INPUT = 120U, /**< IOMUXC select input index */
  702. kIOMUXC_USDHC2_WP_SELECT_INPUT = 121U, /**< IOMUXC select input index */
  703. } iomuxc_select_input_t;
  704. /* @} */
  705. /*!
  706. * @brief Enumeration for the IOMUXC group
  707. *
  708. * Defines the enumeration for the IOMUXC group collections.
  709. */
  710. typedef enum _iomuxc_grp
  711. {
  712. kIOMUXC_SW_PAD_CTL_GRP_ADDDS = 0U, /**< IOMUXC group index */
  713. kIOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL = 1U, /**< IOMUXC group index */
  714. kIOMUXC_SW_PAD_CTL_GRP_B0DS = 2U, /**< IOMUXC group index */
  715. kIOMUXC_SW_PAD_CTL_GRP_DDRPK = 3U, /**< IOMUXC group index */
  716. kIOMUXC_SW_PAD_CTL_GRP_CTLDS = 4U, /**< IOMUXC group index */
  717. kIOMUXC_SW_PAD_CTL_GRP_B1DS = 5U, /**< IOMUXC group index */
  718. kIOMUXC_SW_PAD_CTL_GRP_DDRHYS = 6U, /**< IOMUXC group index */
  719. kIOMUXC_SW_PAD_CTL_GRP_DDRPKE = 7U, /**< IOMUXC group index */
  720. kIOMUXC_SW_PAD_CTL_GRP_DDRMODE = 8U, /**< IOMUXC group index */
  721. kIOMUXC_SW_PAD_CTL_GRP_DDR_TYPE = 9U, /**< IOMUXC group index */
  722. } iomuxc_grp_t;
  723. /* @} */
  724. /*!
  725. * @addtogroup iomuxc_snvs_pads
  726. * @{ */
  727. /*******************************************************************************
  728. * Definitions
  729. *******************************************************************************/
  730. /*!
  731. * @brief Enumeration for the IOMUXC_SNVS SW_MUX_CTL_PAD
  732. *
  733. * Defines the enumeration for the IOMUXC_SNVS SW_MUX_CTL_PAD collections.
  734. */
  735. typedef enum _iomuxc_snvs_sw_mux_ctl_pad
  736. {
  737. kIOMUXC_SNVS_SW_MUX_CTL_PAD_BOOT_MODE0 = 0U, /**< IOMUXC SW_MUX_CTL_PAD index */
  738. kIOMUXC_SNVS_SW_MUX_CTL_PAD_BOOT_MODE1 = 1U, /**< IOMUXC SW_MUX_CTL_PAD index */
  739. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER0 = 2U, /**< IOMUXC SW_MUX_CTL_PAD index */
  740. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER1 = 3U, /**< IOMUXC SW_MUX_CTL_PAD index */
  741. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER2 = 4U, /**< IOMUXC SW_MUX_CTL_PAD index */
  742. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER3 = 5U, /**< IOMUXC SW_MUX_CTL_PAD index */
  743. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER4 = 6U, /**< IOMUXC SW_MUX_CTL_PAD index */
  744. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER5 = 7U, /**< IOMUXC SW_MUX_CTL_PAD index */
  745. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER6 = 8U, /**< IOMUXC SW_MUX_CTL_PAD index */
  746. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER7 = 9U, /**< IOMUXC SW_MUX_CTL_PAD index */
  747. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER8 = 10U, /**< IOMUXC SW_MUX_CTL_PAD index */
  748. kIOMUXC_SNVS_SW_MUX_CTL_PAD_SNVS_TAMPER9 = 11U, /**< IOMUXC SW_MUX_CTL_PAD index */
  749. } iomuxc_snvs_sw_mux_ctl_pad_t;
  750. /*!
  751. * @addtogroup iomuxc_snvs_pads
  752. * @{ */
  753. /*******************************************************************************
  754. * Definitions
  755. *******************************************************************************/
  756. /*!
  757. * @brief Enumeration for the IOMUXC_SNVS SW_PAD_CTL_PAD
  758. *
  759. * Defines the enumeration for the IOMUXC_SNVS SW_PAD_CTL_PAD collections.
  760. */
  761. typedef enum _iomuxc_snvs_sw_pad_ctl_pad
  762. {
  763. kIOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE = 0U, /**< IOMUXC SW_PAD_CTL_PAD index */
  764. kIOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B = 1U, /**< IOMUXC SW_PAD_CTL_PAD index */
  765. kIOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF = 2U, /**< IOMUXC SW_PAD_CTL_PAD index */
  766. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_PMIC_ON_REQ = 3U, /**< IOMUXC SW_PAD_CTL_PAD index */
  767. kIOMUXC_SNVS_SW_PAD_CTL_PAD_CCM_PMIC_STBY_REQ = 4U, /**< IOMUXC SW_PAD_CTL_PAD index */
  768. kIOMUXC_SNVS_SW_PAD_CTL_PAD_BOOT_MODE0 = 5U, /**< IOMUXC SW_PAD_CTL_PAD index */
  769. kIOMUXC_SNVS_SW_PAD_CTL_PAD_BOOT_MODE1 = 6U, /**< IOMUXC SW_PAD_CTL_PAD index */
  770. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER0 = 7U, /**< IOMUXC SW_PAD_CTL_PAD index */
  771. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER1 = 8U, /**< IOMUXC SW_PAD_CTL_PAD index */
  772. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER2 = 9U, /**< IOMUXC SW_PAD_CTL_PAD index */
  773. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER3 = 10U, /**< IOMUXC SW_PAD_CTL_PAD index */
  774. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER4 = 11U, /**< IOMUXC SW_PAD_CTL_PAD index */
  775. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER5 = 12U, /**< IOMUXC SW_PAD_CTL_PAD index */
  776. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER6 = 13U, /**< IOMUXC SW_PAD_CTL_PAD index */
  777. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER7 = 14U, /**< IOMUXC SW_PAD_CTL_PAD index */
  778. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER8 = 15U, /**< IOMUXC SW_PAD_CTL_PAD index */
  779. kIOMUXC_SNVS_SW_PAD_CTL_PAD_SNVS_TAMPER9 = 16U, /**< IOMUXC SW_PAD_CTL_PAD index */
  780. } iomuxc_snvs_sw_pad_ctl_pad_t;
  781. /*!
  782. * @}
  783. */ /* end of group Mapping_Information */
  784. /* ----------------------------------------------------------------------------
  785. -- Device Peripheral Access Layer
  786. ---------------------------------------------------------------------------- */
  787. /*!
  788. * @addtogroup Peripheral_access_layer Device Peripheral Access Layer
  789. * @{
  790. */
  791. /*
  792. ** Start of section using anonymous unions
  793. */
  794. #if defined(__ARMCC_VERSION)
  795. #pragma push
  796. #pragma anon_unions
  797. #elif defined(__GNUC__)
  798. /* anonymous unions are enabled by default */
  799. #elif defined(__IAR_SYSTEMS_ICC__)
  800. #pragma language=extended
  801. #else
  802. #error Not supported compiler type
  803. #endif
  804. /* ----------------------------------------------------------------------------
  805. -- ADC Peripheral Access Layer
  806. ---------------------------------------------------------------------------- */
  807. /*!
  808. * @addtogroup ADC_Peripheral_Access_Layer ADC Peripheral Access Layer
  809. * @{
  810. */
  811. /** ADC - Register Layout Typedef */
  812. typedef struct {
  813. __IO uint32_t HC[1]; /**< Control register, array offset: 0x0, array step: 0x4 */
  814. uint8_t RESERVED_0[4];
  815. __I uint32_t HS; /**< Status register, offset: 0x8 */
  816. __I uint32_t R[1]; /**< Data result register, array offset: 0xC, array step: 0x4 */
  817. uint8_t RESERVED_1[4];
  818. __IO uint32_t CFG; /**< Configuration register, offset: 0x14 */
  819. __IO uint32_t GC; /**< General control register, offset: 0x18 */
  820. __IO uint32_t GS; /**< General status register, offset: 0x1C */
  821. __IO uint32_t CV; /**< Compare value register, offset: 0x20 */
  822. __IO uint32_t OFS; /**< Offset correction value register, offset: 0x24 */
  823. __IO uint32_t CAL; /**< Calibration value register, offset: 0x28 */
  824. } ADC_Type;
  825. /* ----------------------------------------------------------------------------
  826. -- ADC Register Masks
  827. ---------------------------------------------------------------------------- */
  828. /*!
  829. * @addtogroup ADC_Register_Masks ADC Register Masks
  830. * @{
  831. */
  832. /*! @name HC - Control register */
  833. #define ADC_HC_ADCH_MASK (0x1FU)
  834. #define ADC_HC_ADCH_SHIFT (0U)
  835. #define ADC_HC_ADCH(x) (((uint32_t)(((uint32_t)(x)) << ADC_HC_ADCH_SHIFT)) & ADC_HC_ADCH_MASK)
  836. #define ADC_HC_AIEN_MASK (0x80U)
  837. #define ADC_HC_AIEN_SHIFT (7U)
  838. #define ADC_HC_AIEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_HC_AIEN_SHIFT)) & ADC_HC_AIEN_MASK)
  839. /* The count of ADC_HC */
  840. #define ADC_HC_COUNT (1U)
  841. /*! @name HS - Status register */
  842. #define ADC_HS_COCO0_MASK (0x1U)
  843. #define ADC_HS_COCO0_SHIFT (0U)
  844. #define ADC_HS_COCO0(x) (((uint32_t)(((uint32_t)(x)) << ADC_HS_COCO0_SHIFT)) & ADC_HS_COCO0_MASK)
  845. /*! @name R - Data result register */
  846. #define ADC_R_CDATA_MASK (0xFFFU)
  847. #define ADC_R_CDATA_SHIFT (0U)
  848. #define ADC_R_CDATA(x) (((uint32_t)(((uint32_t)(x)) << ADC_R_CDATA_SHIFT)) & ADC_R_CDATA_MASK)
  849. /* The count of ADC_R */
  850. #define ADC_R_COUNT (1U)
  851. /*! @name CFG - Configuration register */
  852. #define ADC_CFG_ADICLK_MASK (0x3U)
  853. #define ADC_CFG_ADICLK_SHIFT (0U)
  854. #define ADC_CFG_ADICLK(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADICLK_SHIFT)) & ADC_CFG_ADICLK_MASK)
  855. #define ADC_CFG_MODE_MASK (0xCU)
  856. #define ADC_CFG_MODE_SHIFT (2U)
  857. #define ADC_CFG_MODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_MODE_SHIFT)) & ADC_CFG_MODE_MASK)
  858. #define ADC_CFG_ADLSMP_MASK (0x10U)
  859. #define ADC_CFG_ADLSMP_SHIFT (4U)
  860. #define ADC_CFG_ADLSMP(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADLSMP_SHIFT)) & ADC_CFG_ADLSMP_MASK)
  861. #define ADC_CFG_ADIV_MASK (0x60U)
  862. #define ADC_CFG_ADIV_SHIFT (5U)
  863. #define ADC_CFG_ADIV(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADIV_SHIFT)) & ADC_CFG_ADIV_MASK)
  864. #define ADC_CFG_ADLPC_MASK (0x80U)
  865. #define ADC_CFG_ADLPC_SHIFT (7U)
  866. #define ADC_CFG_ADLPC(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADLPC_SHIFT)) & ADC_CFG_ADLPC_MASK)
  867. #define ADC_CFG_ADSTS_MASK (0x300U)
  868. #define ADC_CFG_ADSTS_SHIFT (8U)
  869. #define ADC_CFG_ADSTS(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADSTS_SHIFT)) & ADC_CFG_ADSTS_MASK)
  870. #define ADC_CFG_ADHSC_MASK (0x400U)
  871. #define ADC_CFG_ADHSC_SHIFT (10U)
  872. #define ADC_CFG_ADHSC(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADHSC_SHIFT)) & ADC_CFG_ADHSC_MASK)
  873. #define ADC_CFG_REFSEL_MASK (0x1800U)
  874. #define ADC_CFG_REFSEL_SHIFT (11U)
  875. #define ADC_CFG_REFSEL(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_REFSEL_SHIFT)) & ADC_CFG_REFSEL_MASK)
  876. #define ADC_CFG_ADTRG_MASK (0x2000U)
  877. #define ADC_CFG_ADTRG_SHIFT (13U)
  878. #define ADC_CFG_ADTRG(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADTRG_SHIFT)) & ADC_CFG_ADTRG_MASK)
  879. #define ADC_CFG_AVGS_MASK (0xC000U)
  880. #define ADC_CFG_AVGS_SHIFT (14U)
  881. #define ADC_CFG_AVGS(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_AVGS_SHIFT)) & ADC_CFG_AVGS_MASK)
  882. #define ADC_CFG_OVWREN_MASK (0x10000U)
  883. #define ADC_CFG_OVWREN_SHIFT (16U)
  884. #define ADC_CFG_OVWREN(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_OVWREN_SHIFT)) & ADC_CFG_OVWREN_MASK)
  885. /*! @name GC - General control register */
  886. #define ADC_GC_ADACKEN_MASK (0x1U)
  887. #define ADC_GC_ADACKEN_SHIFT (0U)
  888. #define ADC_GC_ADACKEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ADACKEN_SHIFT)) & ADC_GC_ADACKEN_MASK)
  889. #define ADC_GC_DMAEN_MASK (0x2U)
  890. #define ADC_GC_DMAEN_SHIFT (1U)
  891. #define ADC_GC_DMAEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_DMAEN_SHIFT)) & ADC_GC_DMAEN_MASK)
  892. #define ADC_GC_ACREN_MASK (0x4U)
  893. #define ADC_GC_ACREN_SHIFT (2U)
  894. #define ADC_GC_ACREN(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ACREN_SHIFT)) & ADC_GC_ACREN_MASK)
  895. #define ADC_GC_ACFGT_MASK (0x8U)
  896. #define ADC_GC_ACFGT_SHIFT (3U)
  897. #define ADC_GC_ACFGT(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ACFGT_SHIFT)) & ADC_GC_ACFGT_MASK)
  898. #define ADC_GC_ACFE_MASK (0x10U)
  899. #define ADC_GC_ACFE_SHIFT (4U)
  900. #define ADC_GC_ACFE(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ACFE_SHIFT)) & ADC_GC_ACFE_MASK)
  901. #define ADC_GC_AVGE_MASK (0x20U)
  902. #define ADC_GC_AVGE_SHIFT (5U)
  903. #define ADC_GC_AVGE(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_AVGE_SHIFT)) & ADC_GC_AVGE_MASK)
  904. #define ADC_GC_ADCO_MASK (0x40U)
  905. #define ADC_GC_ADCO_SHIFT (6U)
  906. #define ADC_GC_ADCO(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ADCO_SHIFT)) & ADC_GC_ADCO_MASK)
  907. #define ADC_GC_CAL_MASK (0x80U)
  908. #define ADC_GC_CAL_SHIFT (7U)
  909. #define ADC_GC_CAL(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_CAL_SHIFT)) & ADC_GC_CAL_MASK)
  910. /*! @name GS - General status register */
  911. #define ADC_GS_ADACT_MASK (0x1U)
  912. #define ADC_GS_ADACT_SHIFT (0U)
  913. #define ADC_GS_ADACT(x) (((uint32_t)(((uint32_t)(x)) << ADC_GS_ADACT_SHIFT)) & ADC_GS_ADACT_MASK)
  914. #define ADC_GS_CALF_MASK (0x2U)
  915. #define ADC_GS_CALF_SHIFT (1U)
  916. #define ADC_GS_CALF(x) (((uint32_t)(((uint32_t)(x)) << ADC_GS_CALF_SHIFT)) & ADC_GS_CALF_MASK)
  917. #define ADC_GS_AWKST_MASK (0x4U)
  918. #define ADC_GS_AWKST_SHIFT (2U)
  919. #define ADC_GS_AWKST(x) (((uint32_t)(((uint32_t)(x)) << ADC_GS_AWKST_SHIFT)) & ADC_GS_AWKST_MASK)
  920. /*! @name CV - Compare value register */
  921. #define ADC_CV_CV1_MASK (0xFFFU)
  922. #define ADC_CV_CV1_SHIFT (0U)
  923. #define ADC_CV_CV1(x) (((uint32_t)(((uint32_t)(x)) << ADC_CV_CV1_SHIFT)) & ADC_CV_CV1_MASK)
  924. #define ADC_CV_CV2_MASK (0xFFF0000U)
  925. #define ADC_CV_CV2_SHIFT (16U)
  926. #define ADC_CV_CV2(x) (((uint32_t)(((uint32_t)(x)) << ADC_CV_CV2_SHIFT)) & ADC_CV_CV2_MASK)
  927. /*! @name OFS - Offset correction value register */
  928. #define ADC_OFS_OFS_MASK (0xFFFU)
  929. #define ADC_OFS_OFS_SHIFT (0U)
  930. #define ADC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x)) << ADC_OFS_OFS_SHIFT)) & ADC_OFS_OFS_MASK)
  931. #define ADC_OFS_SIGN_MASK (0x1000U)
  932. #define ADC_OFS_SIGN_SHIFT (12U)
  933. #define ADC_OFS_SIGN(x) (((uint32_t)(((uint32_t)(x)) << ADC_OFS_SIGN_SHIFT)) & ADC_OFS_SIGN_MASK)
  934. /*! @name CAL - Calibration value register */
  935. #define ADC_CAL_CAL_CODE_MASK (0xFU)
  936. #define ADC_CAL_CAL_CODE_SHIFT (0U)
  937. #define ADC_CAL_CAL_CODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_CAL_CAL_CODE_SHIFT)) & ADC_CAL_CAL_CODE_MASK)
  938. /*!
  939. * @}
  940. */ /* end of group ADC_Register_Masks */
  941. /* ADC - Peripheral instance base addresses */
  942. /** Peripheral ADC1 base address */
  943. #define ADC1_BASE (0x2198000u)
  944. /** Peripheral ADC1 base pointer */
  945. #define ADC1 ((ADC_Type *)ADC1_BASE)
  946. /** Array initializer of ADC peripheral base addresses */
  947. #define ADC_BASE_ADDRS { 0u, ADC1_BASE }
  948. /** Array initializer of ADC peripheral base pointers */
  949. #define ADC_BASE_PTRS { (ADC_Type *)0u, ADC1 }
  950. /** Interrupt vectors for the ADC peripheral type */
  951. #define ADC_IRQS { NotAvail_IRQn, ADC1_IRQn }
  952. /*!
  953. * @}
  954. */ /* end of group ADC_Peripheral_Access_Layer */
  955. /* ----------------------------------------------------------------------------
  956. -- ADC_5HC Peripheral Access Layer
  957. ---------------------------------------------------------------------------- */
  958. /*!
  959. * @addtogroup ADC_5HC_Peripheral_Access_Layer ADC_5HC Peripheral Access Layer
  960. * @{
  961. */
  962. /** ADC_5HC - Register Layout Typedef */
  963. typedef struct {
  964. __IO uint32_t HC[5]; /**< Control register for hardware triggers, array offset: 0x0, array step: 0x4 */
  965. __I uint32_t HS; /**< Status register for HW triggers, offset: 0x14 */
  966. __I uint32_t R[5]; /**< Data result register for HW triggers, array offset: 0x18, array step: 0x4 */
  967. __IO uint32_t CFG; /**< Configuration register, offset: 0x2C */
  968. __IO uint32_t GC; /**< General control register, offset: 0x30 */
  969. __IO uint32_t GS; /**< General status register, offset: 0x34 */
  970. __IO uint32_t CV; /**< Compare value register, offset: 0x38 */
  971. __IO uint32_t OFS; /**< Offset correction value register, offset: 0x3C */
  972. __IO uint32_t CAL; /**< Calibration value register, offset: 0x40 */
  973. } ADC_5HC_Type;
  974. /* ----------------------------------------------------------------------------
  975. -- ADC_5HC Register Masks
  976. ---------------------------------------------------------------------------- */
  977. /*!
  978. * @addtogroup ADC_5HC_Register_Masks ADC_5HC Register Masks
  979. * @{
  980. */
  981. /*! @name HC - Control register for hardware triggers */
  982. #define ADC_5HC_HC_ADCH_MASK (0x1FU)
  983. #define ADC_5HC_HC_ADCH_SHIFT (0U)
  984. #define ADC_5HC_HC_ADCH(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_HC_ADCH_SHIFT)) & ADC_5HC_HC_ADCH_MASK)
  985. #define ADC_5HC_HC_AIEN_MASK (0x80U)
  986. #define ADC_5HC_HC_AIEN_SHIFT (7U)
  987. #define ADC_5HC_HC_AIEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_HC_AIEN_SHIFT)) & ADC_5HC_HC_AIEN_MASK)
  988. /* The count of ADC_5HC_HC */
  989. #define ADC_5HC_HC_COUNT (5U)
  990. /*! @name HS - Status register for HW triggers */
  991. #define ADC_5HC_HS_COCO0_MASK (0x1U)
  992. #define ADC_5HC_HS_COCO0_SHIFT (0U)
  993. #define ADC_5HC_HS_COCO0(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_HS_COCO0_SHIFT)) & ADC_5HC_HS_COCO0_MASK)
  994. #define ADC_5HC_HS_COCO1_MASK (0x2U)
  995. #define ADC_5HC_HS_COCO1_SHIFT (1U)
  996. #define ADC_5HC_HS_COCO1(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_HS_COCO1_SHIFT)) & ADC_5HC_HS_COCO1_MASK)
  997. #define ADC_5HC_HS_COCO2_MASK (0x4U)
  998. #define ADC_5HC_HS_COCO2_SHIFT (2U)
  999. #define ADC_5HC_HS_COCO2(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_HS_COCO2_SHIFT)) & ADC_5HC_HS_COCO2_MASK)
  1000. #define ADC_5HC_HS_COCO3_MASK (0x8U)
  1001. #define ADC_5HC_HS_COCO3_SHIFT (3U)
  1002. #define ADC_5HC_HS_COCO3(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_HS_COCO3_SHIFT)) & ADC_5HC_HS_COCO3_MASK)
  1003. #define ADC_5HC_HS_COCO4_MASK (0x10U)
  1004. #define ADC_5HC_HS_COCO4_SHIFT (4U)
  1005. #define ADC_5HC_HS_COCO4(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_HS_COCO4_SHIFT)) & ADC_5HC_HS_COCO4_MASK)
  1006. /*! @name R - Data result register for HW triggers */
  1007. #define ADC_5HC_R_CDATA_MASK (0xFFFU)
  1008. #define ADC_5HC_R_CDATA_SHIFT (0U)
  1009. #define ADC_5HC_R_CDATA(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_R_CDATA_SHIFT)) & ADC_5HC_R_CDATA_MASK)
  1010. /* The count of ADC_5HC_R */
  1011. #define ADC_5HC_R_COUNT (5U)
  1012. /*! @name CFG - Configuration register */
  1013. #define ADC_5HC_CFG_ADICLK_MASK (0x3U)
  1014. #define ADC_5HC_CFG_ADICLK_SHIFT (0U)
  1015. #define ADC_5HC_CFG_ADICLK(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_ADICLK_SHIFT)) & ADC_5HC_CFG_ADICLK_MASK)
  1016. #define ADC_5HC_CFG_MODE_MASK (0xCU)
  1017. #define ADC_5HC_CFG_MODE_SHIFT (2U)
  1018. #define ADC_5HC_CFG_MODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_MODE_SHIFT)) & ADC_5HC_CFG_MODE_MASK)
  1019. #define ADC_5HC_CFG_ADLSMP_MASK (0x10U)
  1020. #define ADC_5HC_CFG_ADLSMP_SHIFT (4U)
  1021. #define ADC_5HC_CFG_ADLSMP(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_ADLSMP_SHIFT)) & ADC_5HC_CFG_ADLSMP_MASK)
  1022. #define ADC_5HC_CFG_ADIV_MASK (0x60U)
  1023. #define ADC_5HC_CFG_ADIV_SHIFT (5U)
  1024. #define ADC_5HC_CFG_ADIV(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_ADIV_SHIFT)) & ADC_5HC_CFG_ADIV_MASK)
  1025. #define ADC_5HC_CFG_ADLPC_MASK (0x80U)
  1026. #define ADC_5HC_CFG_ADLPC_SHIFT (7U)
  1027. #define ADC_5HC_CFG_ADLPC(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_ADLPC_SHIFT)) & ADC_5HC_CFG_ADLPC_MASK)
  1028. #define ADC_5HC_CFG_ADSTS_MASK (0x300U)
  1029. #define ADC_5HC_CFG_ADSTS_SHIFT (8U)
  1030. #define ADC_5HC_CFG_ADSTS(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_ADSTS_SHIFT)) & ADC_5HC_CFG_ADSTS_MASK)
  1031. #define ADC_5HC_CFG_ADHSC_MASK (0x400U)
  1032. #define ADC_5HC_CFG_ADHSC_SHIFT (10U)
  1033. #define ADC_5HC_CFG_ADHSC(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_ADHSC_SHIFT)) & ADC_5HC_CFG_ADHSC_MASK)
  1034. #define ADC_5HC_CFG_REFSEL_MASK (0x1800U)
  1035. #define ADC_5HC_CFG_REFSEL_SHIFT (11U)
  1036. #define ADC_5HC_CFG_REFSEL(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_REFSEL_SHIFT)) & ADC_5HC_CFG_REFSEL_MASK)
  1037. #define ADC_5HC_CFG_ADTRG_MASK (0x2000U)
  1038. #define ADC_5HC_CFG_ADTRG_SHIFT (13U)
  1039. #define ADC_5HC_CFG_ADTRG(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_ADTRG_SHIFT)) & ADC_5HC_CFG_ADTRG_MASK)
  1040. #define ADC_5HC_CFG_AVGS_MASK (0xC000U)
  1041. #define ADC_5HC_CFG_AVGS_SHIFT (14U)
  1042. #define ADC_5HC_CFG_AVGS(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_AVGS_SHIFT)) & ADC_5HC_CFG_AVGS_MASK)
  1043. #define ADC_5HC_CFG_OVWREN_MASK (0x10000U)
  1044. #define ADC_5HC_CFG_OVWREN_SHIFT (16U)
  1045. #define ADC_5HC_CFG_OVWREN(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CFG_OVWREN_SHIFT)) & ADC_5HC_CFG_OVWREN_MASK)
  1046. /*! @name GC - General control register */
  1047. #define ADC_5HC_GC_ADACKEN_MASK (0x1U)
  1048. #define ADC_5HC_GC_ADACKEN_SHIFT (0U)
  1049. #define ADC_5HC_GC_ADACKEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GC_ADACKEN_SHIFT)) & ADC_5HC_GC_ADACKEN_MASK)
  1050. #define ADC_5HC_GC_DMAEN_MASK (0x2U)
  1051. #define ADC_5HC_GC_DMAEN_SHIFT (1U)
  1052. #define ADC_5HC_GC_DMAEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GC_DMAEN_SHIFT)) & ADC_5HC_GC_DMAEN_MASK)
  1053. #define ADC_5HC_GC_ACREN_MASK (0x4U)
  1054. #define ADC_5HC_GC_ACREN_SHIFT (2U)
  1055. #define ADC_5HC_GC_ACREN(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GC_ACREN_SHIFT)) & ADC_5HC_GC_ACREN_MASK)
  1056. #define ADC_5HC_GC_ACFGT_MASK (0x8U)
  1057. #define ADC_5HC_GC_ACFGT_SHIFT (3U)
  1058. #define ADC_5HC_GC_ACFGT(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GC_ACFGT_SHIFT)) & ADC_5HC_GC_ACFGT_MASK)
  1059. #define ADC_5HC_GC_ACFE_MASK (0x10U)
  1060. #define ADC_5HC_GC_ACFE_SHIFT (4U)
  1061. #define ADC_5HC_GC_ACFE(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GC_ACFE_SHIFT)) & ADC_5HC_GC_ACFE_MASK)
  1062. #define ADC_5HC_GC_AVGE_MASK (0x20U)
  1063. #define ADC_5HC_GC_AVGE_SHIFT (5U)
  1064. #define ADC_5HC_GC_AVGE(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GC_AVGE_SHIFT)) & ADC_5HC_GC_AVGE_MASK)
  1065. #define ADC_5HC_GC_ADCO_MASK (0x40U)
  1066. #define ADC_5HC_GC_ADCO_SHIFT (6U)
  1067. #define ADC_5HC_GC_ADCO(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GC_ADCO_SHIFT)) & ADC_5HC_GC_ADCO_MASK)
  1068. #define ADC_5HC_GC_CAL_MASK (0x80U)
  1069. #define ADC_5HC_GC_CAL_SHIFT (7U)
  1070. #define ADC_5HC_GC_CAL(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GC_CAL_SHIFT)) & ADC_5HC_GC_CAL_MASK)
  1071. /*! @name GS - General status register */
  1072. #define ADC_5HC_GS_ADACT_MASK (0x1U)
  1073. #define ADC_5HC_GS_ADACT_SHIFT (0U)
  1074. #define ADC_5HC_GS_ADACT(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GS_ADACT_SHIFT)) & ADC_5HC_GS_ADACT_MASK)
  1075. #define ADC_5HC_GS_CALF_MASK (0x2U)
  1076. #define ADC_5HC_GS_CALF_SHIFT (1U)
  1077. #define ADC_5HC_GS_CALF(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GS_CALF_SHIFT)) & ADC_5HC_GS_CALF_MASK)
  1078. #define ADC_5HC_GS_AWKST_MASK (0x4U)
  1079. #define ADC_5HC_GS_AWKST_SHIFT (2U)
  1080. #define ADC_5HC_GS_AWKST(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_GS_AWKST_SHIFT)) & ADC_5HC_GS_AWKST_MASK)
  1081. /*! @name CV - Compare value register */
  1082. #define ADC_5HC_CV_CV1_MASK (0xFFFU)
  1083. #define ADC_5HC_CV_CV1_SHIFT (0U)
  1084. #define ADC_5HC_CV_CV1(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CV_CV1_SHIFT)) & ADC_5HC_CV_CV1_MASK)
  1085. #define ADC_5HC_CV_CV2_MASK (0xFFF0000U)
  1086. #define ADC_5HC_CV_CV2_SHIFT (16U)
  1087. #define ADC_5HC_CV_CV2(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CV_CV2_SHIFT)) & ADC_5HC_CV_CV2_MASK)
  1088. /*! @name OFS - Offset correction value register */
  1089. #define ADC_5HC_OFS_OFS_MASK (0xFFFU)
  1090. #define ADC_5HC_OFS_OFS_SHIFT (0U)
  1091. #define ADC_5HC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_OFS_OFS_SHIFT)) & ADC_5HC_OFS_OFS_MASK)
  1092. #define ADC_5HC_OFS_SIGN_MASK (0x1000U)
  1093. #define ADC_5HC_OFS_SIGN_SHIFT (12U)
  1094. #define ADC_5HC_OFS_SIGN(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_OFS_SIGN_SHIFT)) & ADC_5HC_OFS_SIGN_MASK)
  1095. /*! @name CAL - Calibration value register */
  1096. #define ADC_5HC_CAL_CAL_CODE_MASK (0xFU)
  1097. #define ADC_5HC_CAL_CAL_CODE_SHIFT (0U)
  1098. #define ADC_5HC_CAL_CAL_CODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_5HC_CAL_CAL_CODE_SHIFT)) & ADC_5HC_CAL_CAL_CODE_MASK)
  1099. /*!
  1100. * @}
  1101. */ /* end of group ADC_5HC_Register_Masks */
  1102. /* ADC_5HC - Peripheral instance base addresses */
  1103. /** Peripheral ADC_5HC base address */
  1104. #define ADC_5HC_BASE (0x219C000u)
  1105. /** Peripheral ADC_5HC base pointer */
  1106. #define ADC_5HC ((ADC_5HC_Type *)ADC_5HC_BASE)
  1107. /** Array initializer of ADC_5HC peripheral base addresses */
  1108. #define ADC_5HC_BASE_ADDRS { ADC_5HC_BASE }
  1109. /** Array initializer of ADC_5HC peripheral base pointers */
  1110. #define ADC_5HC_BASE_PTRS { ADC_5HC }
  1111. /** Interrupt vectors for the ADC_5HC peripheral type */
  1112. #define ADC_5HC_IRQS { ADC_5HC_IRQn }
  1113. /*!
  1114. * @}
  1115. */ /* end of group ADC_5HC_Peripheral_Access_Layer */
  1116. /* ----------------------------------------------------------------------------
  1117. -- AIPSTZ Peripheral Access Layer
  1118. ---------------------------------------------------------------------------- */
  1119. /*!
  1120. * @addtogroup AIPSTZ_Peripheral_Access_Layer AIPSTZ Peripheral Access Layer
  1121. * @{
  1122. */
  1123. /** AIPSTZ - Register Layout Typedef */
  1124. typedef struct {
  1125. __IO uint32_t MPR; /**< Master Priviledge Registers, offset: 0x0 */
  1126. uint8_t RESERVED_0[60];
  1127. __IO uint32_t OPACR; /**< Off-Platform Peripheral Access Control Registers, offset: 0x40 */
  1128. __IO uint32_t OPACR1; /**< Off-Platform Peripheral Access Control Registers, offset: 0x44 */
  1129. __IO uint32_t OPACR2; /**< Off-Platform Peripheral Access Control Registers, offset: 0x48 */
  1130. __IO uint32_t OPACR3; /**< Off-Platform Peripheral Access Control Registers, offset: 0x4C */
  1131. __IO uint32_t OPACR4; /**< Off-Platform Peripheral Access Control Registers, offset: 0x50 */
  1132. } AIPSTZ_Type;
  1133. /* ----------------------------------------------------------------------------
  1134. -- AIPSTZ Register Masks
  1135. ---------------------------------------------------------------------------- */
  1136. /*!
  1137. * @addtogroup AIPSTZ_Register_Masks AIPSTZ Register Masks
  1138. * @{
  1139. */
  1140. /*! @name MPR - Master Priviledge Registers */
  1141. #define AIPSTZ_MPR_MPROT5_MASK (0xF00U)
  1142. #define AIPSTZ_MPR_MPROT5_SHIFT (8U)
  1143. #define AIPSTZ_MPR_MPROT5(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT5_SHIFT)) & AIPSTZ_MPR_MPROT5_MASK)
  1144. #define AIPSTZ_MPR_MPROT3_MASK (0xF0000U)
  1145. #define AIPSTZ_MPR_MPROT3_SHIFT (16U)
  1146. #define AIPSTZ_MPR_MPROT3(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT3_SHIFT)) & AIPSTZ_MPR_MPROT3_MASK)
  1147. #define AIPSTZ_MPR_MPROT2_MASK (0xF00000U)
  1148. #define AIPSTZ_MPR_MPROT2_SHIFT (20U)
  1149. #define AIPSTZ_MPR_MPROT2(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT2_SHIFT)) & AIPSTZ_MPR_MPROT2_MASK)
  1150. #define AIPSTZ_MPR_MPROT1_MASK (0xF000000U)
  1151. #define AIPSTZ_MPR_MPROT1_SHIFT (24U)
  1152. #define AIPSTZ_MPR_MPROT1(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT1_SHIFT)) & AIPSTZ_MPR_MPROT1_MASK)
  1153. #define AIPSTZ_MPR_MPROT0_MASK (0xF0000000U)
  1154. #define AIPSTZ_MPR_MPROT0_SHIFT (28U)
  1155. #define AIPSTZ_MPR_MPROT0(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT0_SHIFT)) & AIPSTZ_MPR_MPROT0_MASK)
  1156. /*! @name OPACR - Off-Platform Peripheral Access Control Registers */
  1157. #define AIPSTZ_OPACR_OPAC7_MASK (0xFU)
  1158. #define AIPSTZ_OPACR_OPAC7_SHIFT (0U)
  1159. #define AIPSTZ_OPACR_OPAC7(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC7_SHIFT)) & AIPSTZ_OPACR_OPAC7_MASK)
  1160. #define AIPSTZ_OPACR_OPAC6_MASK (0xF0U)
  1161. #define AIPSTZ_OPACR_OPAC6_SHIFT (4U)
  1162. #define AIPSTZ_OPACR_OPAC6(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC6_SHIFT)) & AIPSTZ_OPACR_OPAC6_MASK)
  1163. #define AIPSTZ_OPACR_OPAC5_MASK (0xF00U)
  1164. #define AIPSTZ_OPACR_OPAC5_SHIFT (8U)
  1165. #define AIPSTZ_OPACR_OPAC5(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC5_SHIFT)) & AIPSTZ_OPACR_OPAC5_MASK)
  1166. #define AIPSTZ_OPACR_OPAC4_MASK (0xF000U)
  1167. #define AIPSTZ_OPACR_OPAC4_SHIFT (12U)
  1168. #define AIPSTZ_OPACR_OPAC4(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC4_SHIFT)) & AIPSTZ_OPACR_OPAC4_MASK)
  1169. #define AIPSTZ_OPACR_OPAC3_MASK (0xF0000U)
  1170. #define AIPSTZ_OPACR_OPAC3_SHIFT (16U)
  1171. #define AIPSTZ_OPACR_OPAC3(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC3_SHIFT)) & AIPSTZ_OPACR_OPAC3_MASK)
  1172. #define AIPSTZ_OPACR_OPAC2_MASK (0xF00000U)
  1173. #define AIPSTZ_OPACR_OPAC2_SHIFT (20U)
  1174. #define AIPSTZ_OPACR_OPAC2(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC2_SHIFT)) & AIPSTZ_OPACR_OPAC2_MASK)
  1175. #define AIPSTZ_OPACR_OPAC1_MASK (0xF000000U)
  1176. #define AIPSTZ_OPACR_OPAC1_SHIFT (24U)
  1177. #define AIPSTZ_OPACR_OPAC1(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC1_SHIFT)) & AIPSTZ_OPACR_OPAC1_MASK)
  1178. #define AIPSTZ_OPACR_OPAC0_MASK (0xF0000000U)
  1179. #define AIPSTZ_OPACR_OPAC0_SHIFT (28U)
  1180. #define AIPSTZ_OPACR_OPAC0(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC0_SHIFT)) & AIPSTZ_OPACR_OPAC0_MASK)
  1181. /*! @name OPACR1 - Off-Platform Peripheral Access Control Registers */
  1182. #define AIPSTZ_OPACR1_OPAC15_MASK (0xFU)
  1183. #define AIPSTZ_OPACR1_OPAC15_SHIFT (0U)
  1184. #define AIPSTZ_OPACR1_OPAC15(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC15_SHIFT)) & AIPSTZ_OPACR1_OPAC15_MASK)
  1185. #define AIPSTZ_OPACR1_OPAC14_MASK (0xF0U)
  1186. #define AIPSTZ_OPACR1_OPAC14_SHIFT (4U)
  1187. #define AIPSTZ_OPACR1_OPAC14(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC14_SHIFT)) & AIPSTZ_OPACR1_OPAC14_MASK)
  1188. #define AIPSTZ_OPACR1_OPAC13_MASK (0xF00U)
  1189. #define AIPSTZ_OPACR1_OPAC13_SHIFT (8U)
  1190. #define AIPSTZ_OPACR1_OPAC13(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC13_SHIFT)) & AIPSTZ_OPACR1_OPAC13_MASK)
  1191. #define AIPSTZ_OPACR1_OPAC12_MASK (0xF000U)
  1192. #define AIPSTZ_OPACR1_OPAC12_SHIFT (12U)
  1193. #define AIPSTZ_OPACR1_OPAC12(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC12_SHIFT)) & AIPSTZ_OPACR1_OPAC12_MASK)
  1194. #define AIPSTZ_OPACR1_OPAC11_MASK (0xF0000U)
  1195. #define AIPSTZ_OPACR1_OPAC11_SHIFT (16U)
  1196. #define AIPSTZ_OPACR1_OPAC11(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC11_SHIFT)) & AIPSTZ_OPACR1_OPAC11_MASK)
  1197. #define AIPSTZ_OPACR1_OPAC10_MASK (0xF00000U)
  1198. #define AIPSTZ_OPACR1_OPAC10_SHIFT (20U)
  1199. #define AIPSTZ_OPACR1_OPAC10(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC10_SHIFT)) & AIPSTZ_OPACR1_OPAC10_MASK)
  1200. #define AIPSTZ_OPACR1_OPAC9_MASK (0xF000000U)
  1201. #define AIPSTZ_OPACR1_OPAC9_SHIFT (24U)
  1202. #define AIPSTZ_OPACR1_OPAC9(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC9_SHIFT)) & AIPSTZ_OPACR1_OPAC9_MASK)
  1203. #define AIPSTZ_OPACR1_OPAC8_MASK (0xF0000000U)
  1204. #define AIPSTZ_OPACR1_OPAC8_SHIFT (28U)
  1205. #define AIPSTZ_OPACR1_OPAC8(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC8_SHIFT)) & AIPSTZ_OPACR1_OPAC8_MASK)
  1206. /*! @name OPACR2 - Off-Platform Peripheral Access Control Registers */
  1207. #define AIPSTZ_OPACR2_OPAC23_MASK (0xFU)
  1208. #define AIPSTZ_OPACR2_OPAC23_SHIFT (0U)
  1209. #define AIPSTZ_OPACR2_OPAC23(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC23_SHIFT)) & AIPSTZ_OPACR2_OPAC23_MASK)
  1210. #define AIPSTZ_OPACR2_OPAC22_MASK (0xF0U)
  1211. #define AIPSTZ_OPACR2_OPAC22_SHIFT (4U)
  1212. #define AIPSTZ_OPACR2_OPAC22(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC22_SHIFT)) & AIPSTZ_OPACR2_OPAC22_MASK)
  1213. #define AIPSTZ_OPACR2_OPAC21_MASK (0xF00U)
  1214. #define AIPSTZ_OPACR2_OPAC21_SHIFT (8U)
  1215. #define AIPSTZ_OPACR2_OPAC21(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC21_SHIFT)) & AIPSTZ_OPACR2_OPAC21_MASK)
  1216. #define AIPSTZ_OPACR2_OPAC20_MASK (0xF000U)
  1217. #define AIPSTZ_OPACR2_OPAC20_SHIFT (12U)
  1218. #define AIPSTZ_OPACR2_OPAC20(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC20_SHIFT)) & AIPSTZ_OPACR2_OPAC20_MASK)
  1219. #define AIPSTZ_OPACR2_OPAC19_MASK (0xF0000U)
  1220. #define AIPSTZ_OPACR2_OPAC19_SHIFT (16U)
  1221. #define AIPSTZ_OPACR2_OPAC19(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC19_SHIFT)) & AIPSTZ_OPACR2_OPAC19_MASK)
  1222. #define AIPSTZ_OPACR2_OPAC18_MASK (0xF00000U)
  1223. #define AIPSTZ_OPACR2_OPAC18_SHIFT (20U)
  1224. #define AIPSTZ_OPACR2_OPAC18(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC18_SHIFT)) & AIPSTZ_OPACR2_OPAC18_MASK)
  1225. #define AIPSTZ_OPACR2_OPAC17_MASK (0xF000000U)
  1226. #define AIPSTZ_OPACR2_OPAC17_SHIFT (24U)
  1227. #define AIPSTZ_OPACR2_OPAC17(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC17_SHIFT)) & AIPSTZ_OPACR2_OPAC17_MASK)
  1228. #define AIPSTZ_OPACR2_OPAC16_MASK (0xF0000000U)
  1229. #define AIPSTZ_OPACR2_OPAC16_SHIFT (28U)
  1230. #define AIPSTZ_OPACR2_OPAC16(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC16_SHIFT)) & AIPSTZ_OPACR2_OPAC16_MASK)
  1231. /*! @name OPACR3 - Off-Platform Peripheral Access Control Registers */
  1232. #define AIPSTZ_OPACR3_OPAC31_MASK (0xFU)
  1233. #define AIPSTZ_OPACR3_OPAC31_SHIFT (0U)
  1234. #define AIPSTZ_OPACR3_OPAC31(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC31_SHIFT)) & AIPSTZ_OPACR3_OPAC31_MASK)
  1235. #define AIPSTZ_OPACR3_OPAC30_MASK (0xF0U)
  1236. #define AIPSTZ_OPACR3_OPAC30_SHIFT (4U)
  1237. #define AIPSTZ_OPACR3_OPAC30(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC30_SHIFT)) & AIPSTZ_OPACR3_OPAC30_MASK)
  1238. #define AIPSTZ_OPACR3_OPAC29_MASK (0xF00U)
  1239. #define AIPSTZ_OPACR3_OPAC29_SHIFT (8U)
  1240. #define AIPSTZ_OPACR3_OPAC29(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC29_SHIFT)) & AIPSTZ_OPACR3_OPAC29_MASK)
  1241. #define AIPSTZ_OPACR3_OPAC28_MASK (0xF000U)
  1242. #define AIPSTZ_OPACR3_OPAC28_SHIFT (12U)
  1243. #define AIPSTZ_OPACR3_OPAC28(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC28_SHIFT)) & AIPSTZ_OPACR3_OPAC28_MASK)
  1244. #define AIPSTZ_OPACR3_OPAC27_MASK (0xF0000U)
  1245. #define AIPSTZ_OPACR3_OPAC27_SHIFT (16U)
  1246. #define AIPSTZ_OPACR3_OPAC27(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC27_SHIFT)) & AIPSTZ_OPACR3_OPAC27_MASK)
  1247. #define AIPSTZ_OPACR3_OPAC26_MASK (0xF00000U)
  1248. #define AIPSTZ_OPACR3_OPAC26_SHIFT (20U)
  1249. #define AIPSTZ_OPACR3_OPAC26(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC26_SHIFT)) & AIPSTZ_OPACR3_OPAC26_MASK)
  1250. #define AIPSTZ_OPACR3_OPAC25_MASK (0xF000000U)
  1251. #define AIPSTZ_OPACR3_OPAC25_SHIFT (24U)
  1252. #define AIPSTZ_OPACR3_OPAC25(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC25_SHIFT)) & AIPSTZ_OPACR3_OPAC25_MASK)
  1253. #define AIPSTZ_OPACR3_OPAC24_MASK (0xF0000000U)
  1254. #define AIPSTZ_OPACR3_OPAC24_SHIFT (28U)
  1255. #define AIPSTZ_OPACR3_OPAC24(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC24_SHIFT)) & AIPSTZ_OPACR3_OPAC24_MASK)
  1256. /*! @name OPACR4 - Off-Platform Peripheral Access Control Registers */
  1257. #define AIPSTZ_OPACR4_OPAC33_MASK (0xF000000U)
  1258. #define AIPSTZ_OPACR4_OPAC33_SHIFT (24U)
  1259. #define AIPSTZ_OPACR4_OPAC33(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR4_OPAC33_SHIFT)) & AIPSTZ_OPACR4_OPAC33_MASK)
  1260. #define AIPSTZ_OPACR4_OPAC32_MASK (0xF0000000U)
  1261. #define AIPSTZ_OPACR4_OPAC32_SHIFT (28U)
  1262. #define AIPSTZ_OPACR4_OPAC32(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR4_OPAC32_SHIFT)) & AIPSTZ_OPACR4_OPAC32_MASK)
  1263. /*!
  1264. * @}
  1265. */ /* end of group AIPSTZ_Register_Masks */
  1266. /* AIPSTZ - Peripheral instance base addresses */
  1267. /** Peripheral AIPSTZ1 base address */
  1268. #define AIPSTZ1_BASE (0x207C000u)
  1269. /** Peripheral AIPSTZ1 base pointer */
  1270. #define AIPSTZ1 ((AIPSTZ_Type *)AIPSTZ1_BASE)
  1271. /** Peripheral AIPSTZ2 base address */
  1272. #define AIPSTZ2_BASE (0x217C000u)
  1273. /** Peripheral AIPSTZ2 base pointer */
  1274. #define AIPSTZ2 ((AIPSTZ_Type *)AIPSTZ2_BASE)
  1275. /** Peripheral AIPSTZ3 base address */
  1276. #define AIPSTZ3_BASE (0x227C000u)
  1277. /** Peripheral AIPSTZ3 base pointer */
  1278. #define AIPSTZ3 ((AIPSTZ_Type *)AIPSTZ3_BASE)
  1279. /** Array initializer of AIPSTZ peripheral base addresses */
  1280. #define AIPSTZ_BASE_ADDRS { 0u, AIPSTZ1_BASE, AIPSTZ2_BASE, AIPSTZ3_BASE }
  1281. /** Array initializer of AIPSTZ peripheral base pointers */
  1282. #define AIPSTZ_BASE_PTRS { (AIPSTZ_Type *)0u, AIPSTZ1, AIPSTZ2, AIPSTZ3 }
  1283. /*!
  1284. * @}
  1285. */ /* end of group AIPSTZ_Peripheral_Access_Layer */
  1286. /* ----------------------------------------------------------------------------
  1287. -- APBH Peripheral Access Layer
  1288. ---------------------------------------------------------------------------- */
  1289. /*!
  1290. * @addtogroup APBH_Peripheral_Access_Layer APBH Peripheral Access Layer
  1291. * @{
  1292. */
  1293. /** APBH - Register Layout Typedef */
  1294. typedef struct {
  1295. __IO uint32_t CTRL0; /**< AHB to APBH Bridge Control and Status Register 0, offset: 0x0 */
  1296. __IO uint32_t CTRL0_SET; /**< AHB to APBH Bridge Control and Status Register 0, offset: 0x4 */
  1297. __IO uint32_t CTRL0_CLR; /**< AHB to APBH Bridge Control and Status Register 0, offset: 0x8 */
  1298. __IO uint32_t CTRL0_TOG; /**< AHB to APBH Bridge Control and Status Register 0, offset: 0xC */
  1299. __IO uint32_t CTRL1; /**< AHB to APBH Bridge Control and Status Register 1, offset: 0x10 */
  1300. __IO uint32_t CTRL1_SET; /**< AHB to APBH Bridge Control and Status Register 1, offset: 0x14 */
  1301. __IO uint32_t CTRL1_CLR; /**< AHB to APBH Bridge Control and Status Register 1, offset: 0x18 */
  1302. __IO uint32_t CTRL1_TOG; /**< AHB to APBH Bridge Control and Status Register 1, offset: 0x1C */
  1303. __IO uint32_t CTRL2; /**< AHB to APBH Bridge Control and Status Register 2, offset: 0x20 */
  1304. __IO uint32_t CTRL2_SET; /**< AHB to APBH Bridge Control and Status Register 2, offset: 0x24 */
  1305. __IO uint32_t CTRL2_CLR; /**< AHB to APBH Bridge Control and Status Register 2, offset: 0x28 */
  1306. __IO uint32_t CTRL2_TOG; /**< AHB to APBH Bridge Control and Status Register 2, offset: 0x2C */
  1307. __IO uint32_t CHANNEL_CTRL; /**< AHB to APBH Bridge Channel Register, offset: 0x30 */
  1308. __IO uint32_t CHANNEL_CTRL_SET; /**< AHB to APBH Bridge Channel Register, offset: 0x34 */
  1309. __IO uint32_t CHANNEL_CTRL_CLR; /**< AHB to APBH Bridge Channel Register, offset: 0x38 */
  1310. __IO uint32_t CHANNEL_CTRL_TOG; /**< AHB to APBH Bridge Channel Register, offset: 0x3C */
  1311. __I uint32_t DEVSEL; /**< AHB to APBH DMA Device Assignment Register, offset: 0x40 */
  1312. uint8_t RESERVED_0[12];
  1313. __IO uint32_t DMA_BURST_SIZE; /**< AHB to APBH DMA burst size, offset: 0x50 */
  1314. uint8_t RESERVED_1[12];
  1315. __IO uint32_t DEBUGr; /**< AHB to APBH DMA Debug Register, offset: 0x60 */
  1316. uint8_t RESERVED_2[156];
  1317. __I uint32_t CH0_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x100 */
  1318. uint8_t RESERVED_3[12];
  1319. __IO uint32_t CH0_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x110 */
  1320. uint8_t RESERVED_4[12];
  1321. __I uint32_t CH0_CMD; /**< APBH DMA Channel n Command Register, offset: 0x120 */
  1322. uint8_t RESERVED_5[12];
  1323. __I uint32_t CH0_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x130 */
  1324. uint8_t RESERVED_6[12];
  1325. __IO uint32_t CH0_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x140 */
  1326. uint8_t RESERVED_7[12];
  1327. __I uint32_t CH0_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x150 */
  1328. uint8_t RESERVED_8[12];
  1329. __I uint32_t CH0_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x160 */
  1330. uint8_t RESERVED_9[12];
  1331. __I uint32_t CH1_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x170 */
  1332. uint8_t RESERVED_10[12];
  1333. __IO uint32_t CH1_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x180 */
  1334. uint8_t RESERVED_11[12];
  1335. __I uint32_t CH1_CMD; /**< APBH DMA Channel n Command Register, offset: 0x190 */
  1336. uint8_t RESERVED_12[12];
  1337. __I uint32_t CH1_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x1A0 */
  1338. uint8_t RESERVED_13[12];
  1339. __IO uint32_t CH1_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x1B0 */
  1340. uint8_t RESERVED_14[12];
  1341. __I uint32_t CH1_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x1C0 */
  1342. uint8_t RESERVED_15[12];
  1343. __I uint32_t CH1_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x1D0 */
  1344. uint8_t RESERVED_16[12];
  1345. __I uint32_t CH2_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x1E0 */
  1346. uint8_t RESERVED_17[12];
  1347. __IO uint32_t CH2_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x1F0 */
  1348. uint8_t RESERVED_18[12];
  1349. __I uint32_t CH2_CMD; /**< APBH DMA Channel n Command Register, offset: 0x200 */
  1350. uint8_t RESERVED_19[12];
  1351. __I uint32_t CH2_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x210 */
  1352. uint8_t RESERVED_20[12];
  1353. __IO uint32_t CH2_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x220 */
  1354. uint8_t RESERVED_21[12];
  1355. __I uint32_t CH2_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x230 */
  1356. uint8_t RESERVED_22[12];
  1357. __I uint32_t CH2_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x240 */
  1358. uint8_t RESERVED_23[12];
  1359. __I uint32_t CH3_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x250 */
  1360. uint8_t RESERVED_24[12];
  1361. __IO uint32_t CH3_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x260 */
  1362. uint8_t RESERVED_25[12];
  1363. __I uint32_t CH3_CMD; /**< APBH DMA Channel n Command Register, offset: 0x270 */
  1364. uint8_t RESERVED_26[12];
  1365. __I uint32_t CH3_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x280 */
  1366. uint8_t RESERVED_27[12];
  1367. __IO uint32_t CH3_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x290 */
  1368. uint8_t RESERVED_28[12];
  1369. __I uint32_t CH3_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x2A0 */
  1370. uint8_t RESERVED_29[12];
  1371. __I uint32_t CH3_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x2B0 */
  1372. uint8_t RESERVED_30[12];
  1373. __I uint32_t CH4_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x2C0 */
  1374. uint8_t RESERVED_31[12];
  1375. __IO uint32_t CH4_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x2D0 */
  1376. uint8_t RESERVED_32[12];
  1377. __I uint32_t CH4_CMD; /**< APBH DMA Channel n Command Register, offset: 0x2E0 */
  1378. uint8_t RESERVED_33[12];
  1379. __I uint32_t CH4_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x2F0 */
  1380. uint8_t RESERVED_34[12];
  1381. __IO uint32_t CH4_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x300 */
  1382. uint8_t RESERVED_35[12];
  1383. __I uint32_t CH4_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x310 */
  1384. uint8_t RESERVED_36[12];
  1385. __I uint32_t CH4_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x320 */
  1386. uint8_t RESERVED_37[12];
  1387. __I uint32_t CH5_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x330 */
  1388. uint8_t RESERVED_38[12];
  1389. __IO uint32_t CH5_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x340 */
  1390. uint8_t RESERVED_39[12];
  1391. __I uint32_t CH5_CMD; /**< APBH DMA Channel n Command Register, offset: 0x350 */
  1392. uint8_t RESERVED_40[12];
  1393. __I uint32_t CH5_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x360 */
  1394. uint8_t RESERVED_41[12];
  1395. __IO uint32_t CH5_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x370 */
  1396. uint8_t RESERVED_42[12];
  1397. __I uint32_t CH5_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x380 */
  1398. uint8_t RESERVED_43[12];
  1399. __I uint32_t CH5_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x390 */
  1400. uint8_t RESERVED_44[12];
  1401. __I uint32_t CH6_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x3A0 */
  1402. uint8_t RESERVED_45[12];
  1403. __IO uint32_t CH6_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x3B0 */
  1404. uint8_t RESERVED_46[12];
  1405. __I uint32_t CH6_CMD; /**< APBH DMA Channel n Command Register, offset: 0x3C0 */
  1406. uint8_t RESERVED_47[12];
  1407. __I uint32_t CH6_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x3D0 */
  1408. uint8_t RESERVED_48[12];
  1409. __IO uint32_t CH6_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x3E0 */
  1410. uint8_t RESERVED_49[12];
  1411. __I uint32_t CH6_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x3F0 */
  1412. uint8_t RESERVED_50[12];
  1413. __I uint32_t CH6_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x400 */
  1414. uint8_t RESERVED_51[12];
  1415. __I uint32_t CH7_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x410 */
  1416. uint8_t RESERVED_52[12];
  1417. __IO uint32_t CH7_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x420 */
  1418. uint8_t RESERVED_53[12];
  1419. __I uint32_t CH7_CMD; /**< APBH DMA Channel n Command Register, offset: 0x430 */
  1420. uint8_t RESERVED_54[12];
  1421. __I uint32_t CH7_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x440 */
  1422. uint8_t RESERVED_55[12];
  1423. __IO uint32_t CH7_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x450 */
  1424. uint8_t RESERVED_56[12];
  1425. __I uint32_t CH7_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x460 */
  1426. uint8_t RESERVED_57[12];
  1427. __I uint32_t CH7_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x470 */
  1428. uint8_t RESERVED_58[12];
  1429. __I uint32_t CH8_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x480 */
  1430. uint8_t RESERVED_59[12];
  1431. __IO uint32_t CH8_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x490 */
  1432. uint8_t RESERVED_60[12];
  1433. __I uint32_t CH8_CMD; /**< APBH DMA Channel n Command Register, offset: 0x4A0 */
  1434. uint8_t RESERVED_61[12];
  1435. __I uint32_t CH8_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x4B0 */
  1436. uint8_t RESERVED_62[12];
  1437. __IO uint32_t CH8_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x4C0 */
  1438. uint8_t RESERVED_63[12];
  1439. __I uint32_t CH8_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x4D0 */
  1440. uint8_t RESERVED_64[12];
  1441. __I uint32_t CH8_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x4E0 */
  1442. uint8_t RESERVED_65[12];
  1443. __I uint32_t CH9_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x4F0 */
  1444. uint8_t RESERVED_66[12];
  1445. __IO uint32_t CH9_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x500 */
  1446. uint8_t RESERVED_67[12];
  1447. __I uint32_t CH9_CMD; /**< APBH DMA Channel n Command Register, offset: 0x510 */
  1448. uint8_t RESERVED_68[12];
  1449. __I uint32_t CH9_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x520 */
  1450. uint8_t RESERVED_69[12];
  1451. __IO uint32_t CH9_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x530 */
  1452. uint8_t RESERVED_70[12];
  1453. __I uint32_t CH9_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x540 */
  1454. uint8_t RESERVED_71[12];
  1455. __I uint32_t CH9_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x550 */
  1456. uint8_t RESERVED_72[12];
  1457. __I uint32_t CH10_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x560 */
  1458. uint8_t RESERVED_73[12];
  1459. __IO uint32_t CH10_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x570 */
  1460. uint8_t RESERVED_74[12];
  1461. __I uint32_t CH10_CMD; /**< APBH DMA Channel n Command Register, offset: 0x580 */
  1462. uint8_t RESERVED_75[12];
  1463. __I uint32_t CH10_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x590 */
  1464. uint8_t RESERVED_76[12];
  1465. __IO uint32_t CH10_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x5A0 */
  1466. uint8_t RESERVED_77[12];
  1467. __I uint32_t CH10_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x5B0 */
  1468. uint8_t RESERVED_78[12];
  1469. __I uint32_t CH10_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x5C0 */
  1470. uint8_t RESERVED_79[12];
  1471. __I uint32_t CH11_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x5D0 */
  1472. uint8_t RESERVED_80[12];
  1473. __IO uint32_t CH11_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x5E0 */
  1474. uint8_t RESERVED_81[12];
  1475. __I uint32_t CH11_CMD; /**< APBH DMA Channel n Command Register, offset: 0x5F0 */
  1476. uint8_t RESERVED_82[12];
  1477. __I uint32_t CH11_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x600 */
  1478. uint8_t RESERVED_83[12];
  1479. __IO uint32_t CH11_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x610 */
  1480. uint8_t RESERVED_84[12];
  1481. __I uint32_t CH11_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x620 */
  1482. uint8_t RESERVED_85[12];
  1483. __I uint32_t CH11_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x630 */
  1484. uint8_t RESERVED_86[12];
  1485. __I uint32_t CH12_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x640 */
  1486. uint8_t RESERVED_87[12];
  1487. __IO uint32_t CH12_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x650 */
  1488. uint8_t RESERVED_88[12];
  1489. __I uint32_t CH12_CMD; /**< APBH DMA Channel n Command Register, offset: 0x660 */
  1490. uint8_t RESERVED_89[12];
  1491. __I uint32_t CH12_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x670 */
  1492. uint8_t RESERVED_90[12];
  1493. __IO uint32_t CH12_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x680 */
  1494. uint8_t RESERVED_91[12];
  1495. __I uint32_t CH12_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x690 */
  1496. uint8_t RESERVED_92[12];
  1497. __I uint32_t CH12_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x6A0 */
  1498. uint8_t RESERVED_93[12];
  1499. __I uint32_t CH13_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x6B0 */
  1500. uint8_t RESERVED_94[12];
  1501. __IO uint32_t CH13_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x6C0 */
  1502. uint8_t RESERVED_95[12];
  1503. __I uint32_t CH13_CMD; /**< APBH DMA Channel n Command Register, offset: 0x6D0 */
  1504. uint8_t RESERVED_96[12];
  1505. __I uint32_t CH13_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x6E0 */
  1506. uint8_t RESERVED_97[12];
  1507. __IO uint32_t CH13_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x6F0 */
  1508. uint8_t RESERVED_98[12];
  1509. __I uint32_t CH13_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x700 */
  1510. uint8_t RESERVED_99[12];
  1511. __I uint32_t CH13_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x710 */
  1512. uint8_t RESERVED_100[12];
  1513. __I uint32_t CH14_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x720 */
  1514. uint8_t RESERVED_101[12];
  1515. __IO uint32_t CH14_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x730 */
  1516. uint8_t RESERVED_102[12];
  1517. __I uint32_t CH14_CMD; /**< APBH DMA Channel n Command Register, offset: 0x740 */
  1518. uint8_t RESERVED_103[12];
  1519. __I uint32_t CH14_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x750 */
  1520. uint8_t RESERVED_104[12];
  1521. __IO uint32_t CH14_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x760 */
  1522. uint8_t RESERVED_105[12];
  1523. __I uint32_t CH14_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x770 */
  1524. uint8_t RESERVED_106[12];
  1525. __I uint32_t CH14_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x780 */
  1526. uint8_t RESERVED_107[12];
  1527. __I uint32_t CH15_CURCMDAR; /**< APBH DMA Channel n Current Command Address Register, offset: 0x790 */
  1528. uint8_t RESERVED_108[12];
  1529. __IO uint32_t CH15_NXTCMDAR; /**< APBH DMA Channel n Next Command Address Register, offset: 0x7A0 */
  1530. uint8_t RESERVED_109[12];
  1531. __I uint32_t CH15_CMD; /**< APBH DMA Channel n Command Register, offset: 0x7B0 */
  1532. uint8_t RESERVED_110[12];
  1533. __I uint32_t CH15_BAR; /**< APBH DMA Channel n Buffer Address Register, offset: 0x7C0 */
  1534. uint8_t RESERVED_111[12];
  1535. __IO uint32_t CH15_SEMA; /**< APBH DMA Channel n Semaphore Register, offset: 0x7D0 */
  1536. uint8_t RESERVED_112[12];
  1537. __I uint32_t CH15_DEBUG1; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x7E0 */
  1538. uint8_t RESERVED_113[12];
  1539. __I uint32_t CH15_DEBUG2; /**< AHB to APBH DMA Channel n Debug Information, offset: 0x7F0 */
  1540. uint8_t RESERVED_114[12];
  1541. __I uint32_t VERSION; /**< APBH Bridge Version Register, offset: 0x800 */
  1542. } APBH_Type;
  1543. /* ----------------------------------------------------------------------------
  1544. -- APBH Register Masks
  1545. ---------------------------------------------------------------------------- */
  1546. /*!
  1547. * @addtogroup APBH_Register_Masks APBH Register Masks
  1548. * @{
  1549. */
  1550. /*! @name CTRL0 - AHB to APBH Bridge Control and Status Register 0 */
  1551. #define APBH_CTRL0_CLKGATE_CHANNEL_MASK (0xFFFFU)
  1552. #define APBH_CTRL0_CLKGATE_CHANNEL_SHIFT (0U)
  1553. #define APBH_CTRL0_CLKGATE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_CLKGATE_CHANNEL_SHIFT)) & APBH_CTRL0_CLKGATE_CHANNEL_MASK)
  1554. #define APBH_CTRL0_RSVD0_MASK (0xFFF0000U)
  1555. #define APBH_CTRL0_RSVD0_SHIFT (16U)
  1556. #define APBH_CTRL0_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_RSVD0_SHIFT)) & APBH_CTRL0_RSVD0_MASK)
  1557. #define APBH_CTRL0_APB_BURST_EN_MASK (0x10000000U)
  1558. #define APBH_CTRL0_APB_BURST_EN_SHIFT (28U)
  1559. #define APBH_CTRL0_APB_BURST_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_APB_BURST_EN_SHIFT)) & APBH_CTRL0_APB_BURST_EN_MASK)
  1560. #define APBH_CTRL0_AHB_BURST8_EN_MASK (0x20000000U)
  1561. #define APBH_CTRL0_AHB_BURST8_EN_SHIFT (29U)
  1562. #define APBH_CTRL0_AHB_BURST8_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_AHB_BURST8_EN_SHIFT)) & APBH_CTRL0_AHB_BURST8_EN_MASK)
  1563. #define APBH_CTRL0_CLKGATE_MASK (0x40000000U)
  1564. #define APBH_CTRL0_CLKGATE_SHIFT (30U)
  1565. #define APBH_CTRL0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_CLKGATE_SHIFT)) & APBH_CTRL0_CLKGATE_MASK)
  1566. #define APBH_CTRL0_SFTRST_MASK (0x80000000U)
  1567. #define APBH_CTRL0_SFTRST_SHIFT (31U)
  1568. #define APBH_CTRL0_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_SFTRST_SHIFT)) & APBH_CTRL0_SFTRST_MASK)
  1569. /*! @name CTRL0_SET - AHB to APBH Bridge Control and Status Register 0 */
  1570. #define APBH_CTRL0_SET_CLKGATE_CHANNEL_MASK (0xFFFFU)
  1571. #define APBH_CTRL0_SET_CLKGATE_CHANNEL_SHIFT (0U)
  1572. #define APBH_CTRL0_SET_CLKGATE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_SET_CLKGATE_CHANNEL_SHIFT)) & APBH_CTRL0_SET_CLKGATE_CHANNEL_MASK)
  1573. #define APBH_CTRL0_SET_RSVD0_MASK (0xFFF0000U)
  1574. #define APBH_CTRL0_SET_RSVD0_SHIFT (16U)
  1575. #define APBH_CTRL0_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_SET_RSVD0_SHIFT)) & APBH_CTRL0_SET_RSVD0_MASK)
  1576. #define APBH_CTRL0_SET_APB_BURST_EN_MASK (0x10000000U)
  1577. #define APBH_CTRL0_SET_APB_BURST_EN_SHIFT (28U)
  1578. #define APBH_CTRL0_SET_APB_BURST_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_SET_APB_BURST_EN_SHIFT)) & APBH_CTRL0_SET_APB_BURST_EN_MASK)
  1579. #define APBH_CTRL0_SET_AHB_BURST8_EN_MASK (0x20000000U)
  1580. #define APBH_CTRL0_SET_AHB_BURST8_EN_SHIFT (29U)
  1581. #define APBH_CTRL0_SET_AHB_BURST8_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_SET_AHB_BURST8_EN_SHIFT)) & APBH_CTRL0_SET_AHB_BURST8_EN_MASK)
  1582. #define APBH_CTRL0_SET_CLKGATE_MASK (0x40000000U)
  1583. #define APBH_CTRL0_SET_CLKGATE_SHIFT (30U)
  1584. #define APBH_CTRL0_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_SET_CLKGATE_SHIFT)) & APBH_CTRL0_SET_CLKGATE_MASK)
  1585. #define APBH_CTRL0_SET_SFTRST_MASK (0x80000000U)
  1586. #define APBH_CTRL0_SET_SFTRST_SHIFT (31U)
  1587. #define APBH_CTRL0_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_SET_SFTRST_SHIFT)) & APBH_CTRL0_SET_SFTRST_MASK)
  1588. /*! @name CTRL0_CLR - AHB to APBH Bridge Control and Status Register 0 */
  1589. #define APBH_CTRL0_CLR_CLKGATE_CHANNEL_MASK (0xFFFFU)
  1590. #define APBH_CTRL0_CLR_CLKGATE_CHANNEL_SHIFT (0U)
  1591. #define APBH_CTRL0_CLR_CLKGATE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_CLR_CLKGATE_CHANNEL_SHIFT)) & APBH_CTRL0_CLR_CLKGATE_CHANNEL_MASK)
  1592. #define APBH_CTRL0_CLR_RSVD0_MASK (0xFFF0000U)
  1593. #define APBH_CTRL0_CLR_RSVD0_SHIFT (16U)
  1594. #define APBH_CTRL0_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_CLR_RSVD0_SHIFT)) & APBH_CTRL0_CLR_RSVD0_MASK)
  1595. #define APBH_CTRL0_CLR_APB_BURST_EN_MASK (0x10000000U)
  1596. #define APBH_CTRL0_CLR_APB_BURST_EN_SHIFT (28U)
  1597. #define APBH_CTRL0_CLR_APB_BURST_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_CLR_APB_BURST_EN_SHIFT)) & APBH_CTRL0_CLR_APB_BURST_EN_MASK)
  1598. #define APBH_CTRL0_CLR_AHB_BURST8_EN_MASK (0x20000000U)
  1599. #define APBH_CTRL0_CLR_AHB_BURST8_EN_SHIFT (29U)
  1600. #define APBH_CTRL0_CLR_AHB_BURST8_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_CLR_AHB_BURST8_EN_SHIFT)) & APBH_CTRL0_CLR_AHB_BURST8_EN_MASK)
  1601. #define APBH_CTRL0_CLR_CLKGATE_MASK (0x40000000U)
  1602. #define APBH_CTRL0_CLR_CLKGATE_SHIFT (30U)
  1603. #define APBH_CTRL0_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_CLR_CLKGATE_SHIFT)) & APBH_CTRL0_CLR_CLKGATE_MASK)
  1604. #define APBH_CTRL0_CLR_SFTRST_MASK (0x80000000U)
  1605. #define APBH_CTRL0_CLR_SFTRST_SHIFT (31U)
  1606. #define APBH_CTRL0_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_CLR_SFTRST_SHIFT)) & APBH_CTRL0_CLR_SFTRST_MASK)
  1607. /*! @name CTRL0_TOG - AHB to APBH Bridge Control and Status Register 0 */
  1608. #define APBH_CTRL0_TOG_CLKGATE_CHANNEL_MASK (0xFFFFU)
  1609. #define APBH_CTRL0_TOG_CLKGATE_CHANNEL_SHIFT (0U)
  1610. #define APBH_CTRL0_TOG_CLKGATE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_TOG_CLKGATE_CHANNEL_SHIFT)) & APBH_CTRL0_TOG_CLKGATE_CHANNEL_MASK)
  1611. #define APBH_CTRL0_TOG_RSVD0_MASK (0xFFF0000U)
  1612. #define APBH_CTRL0_TOG_RSVD0_SHIFT (16U)
  1613. #define APBH_CTRL0_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_TOG_RSVD0_SHIFT)) & APBH_CTRL0_TOG_RSVD0_MASK)
  1614. #define APBH_CTRL0_TOG_APB_BURST_EN_MASK (0x10000000U)
  1615. #define APBH_CTRL0_TOG_APB_BURST_EN_SHIFT (28U)
  1616. #define APBH_CTRL0_TOG_APB_BURST_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_TOG_APB_BURST_EN_SHIFT)) & APBH_CTRL0_TOG_APB_BURST_EN_MASK)
  1617. #define APBH_CTRL0_TOG_AHB_BURST8_EN_MASK (0x20000000U)
  1618. #define APBH_CTRL0_TOG_AHB_BURST8_EN_SHIFT (29U)
  1619. #define APBH_CTRL0_TOG_AHB_BURST8_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_TOG_AHB_BURST8_EN_SHIFT)) & APBH_CTRL0_TOG_AHB_BURST8_EN_MASK)
  1620. #define APBH_CTRL0_TOG_CLKGATE_MASK (0x40000000U)
  1621. #define APBH_CTRL0_TOG_CLKGATE_SHIFT (30U)
  1622. #define APBH_CTRL0_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_TOG_CLKGATE_SHIFT)) & APBH_CTRL0_TOG_CLKGATE_MASK)
  1623. #define APBH_CTRL0_TOG_SFTRST_MASK (0x80000000U)
  1624. #define APBH_CTRL0_TOG_SFTRST_SHIFT (31U)
  1625. #define APBH_CTRL0_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL0_TOG_SFTRST_SHIFT)) & APBH_CTRL0_TOG_SFTRST_MASK)
  1626. /*! @name CTRL1 - AHB to APBH Bridge Control and Status Register 1 */
  1627. #define APBH_CTRL1_CH0_CMDCMPLT_IRQ_MASK (0x1U)
  1628. #define APBH_CTRL1_CH0_CMDCMPLT_IRQ_SHIFT (0U)
  1629. #define APBH_CTRL1_CH0_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH0_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH0_CMDCMPLT_IRQ_MASK)
  1630. #define APBH_CTRL1_CH1_CMDCMPLT_IRQ_MASK (0x2U)
  1631. #define APBH_CTRL1_CH1_CMDCMPLT_IRQ_SHIFT (1U)
  1632. #define APBH_CTRL1_CH1_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH1_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH1_CMDCMPLT_IRQ_MASK)
  1633. #define APBH_CTRL1_CH2_CMDCMPLT_IRQ_MASK (0x4U)
  1634. #define APBH_CTRL1_CH2_CMDCMPLT_IRQ_SHIFT (2U)
  1635. #define APBH_CTRL1_CH2_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH2_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH2_CMDCMPLT_IRQ_MASK)
  1636. #define APBH_CTRL1_CH3_CMDCMPLT_IRQ_MASK (0x8U)
  1637. #define APBH_CTRL1_CH3_CMDCMPLT_IRQ_SHIFT (3U)
  1638. #define APBH_CTRL1_CH3_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH3_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH3_CMDCMPLT_IRQ_MASK)
  1639. #define APBH_CTRL1_CH4_CMDCMPLT_IRQ_MASK (0x10U)
  1640. #define APBH_CTRL1_CH4_CMDCMPLT_IRQ_SHIFT (4U)
  1641. #define APBH_CTRL1_CH4_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH4_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH4_CMDCMPLT_IRQ_MASK)
  1642. #define APBH_CTRL1_CH5_CMDCMPLT_IRQ_MASK (0x20U)
  1643. #define APBH_CTRL1_CH5_CMDCMPLT_IRQ_SHIFT (5U)
  1644. #define APBH_CTRL1_CH5_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH5_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH5_CMDCMPLT_IRQ_MASK)
  1645. #define APBH_CTRL1_CH6_CMDCMPLT_IRQ_MASK (0x40U)
  1646. #define APBH_CTRL1_CH6_CMDCMPLT_IRQ_SHIFT (6U)
  1647. #define APBH_CTRL1_CH6_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH6_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH6_CMDCMPLT_IRQ_MASK)
  1648. #define APBH_CTRL1_CH7_CMDCMPLT_IRQ_MASK (0x80U)
  1649. #define APBH_CTRL1_CH7_CMDCMPLT_IRQ_SHIFT (7U)
  1650. #define APBH_CTRL1_CH7_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH7_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH7_CMDCMPLT_IRQ_MASK)
  1651. #define APBH_CTRL1_CH8_CMDCMPLT_IRQ_MASK (0x100U)
  1652. #define APBH_CTRL1_CH8_CMDCMPLT_IRQ_SHIFT (8U)
  1653. #define APBH_CTRL1_CH8_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH8_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH8_CMDCMPLT_IRQ_MASK)
  1654. #define APBH_CTRL1_CH9_CMDCMPLT_IRQ_MASK (0x200U)
  1655. #define APBH_CTRL1_CH9_CMDCMPLT_IRQ_SHIFT (9U)
  1656. #define APBH_CTRL1_CH9_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH9_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH9_CMDCMPLT_IRQ_MASK)
  1657. #define APBH_CTRL1_CH10_CMDCMPLT_IRQ_MASK (0x400U)
  1658. #define APBH_CTRL1_CH10_CMDCMPLT_IRQ_SHIFT (10U)
  1659. #define APBH_CTRL1_CH10_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH10_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH10_CMDCMPLT_IRQ_MASK)
  1660. #define APBH_CTRL1_CH11_CMDCMPLT_IRQ_MASK (0x800U)
  1661. #define APBH_CTRL1_CH11_CMDCMPLT_IRQ_SHIFT (11U)
  1662. #define APBH_CTRL1_CH11_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH11_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH11_CMDCMPLT_IRQ_MASK)
  1663. #define APBH_CTRL1_CH12_CMDCMPLT_IRQ_MASK (0x1000U)
  1664. #define APBH_CTRL1_CH12_CMDCMPLT_IRQ_SHIFT (12U)
  1665. #define APBH_CTRL1_CH12_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH12_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH12_CMDCMPLT_IRQ_MASK)
  1666. #define APBH_CTRL1_CH13_CMDCMPLT_IRQ_MASK (0x2000U)
  1667. #define APBH_CTRL1_CH13_CMDCMPLT_IRQ_SHIFT (13U)
  1668. #define APBH_CTRL1_CH13_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH13_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH13_CMDCMPLT_IRQ_MASK)
  1669. #define APBH_CTRL1_CH14_CMDCMPLT_IRQ_MASK (0x4000U)
  1670. #define APBH_CTRL1_CH14_CMDCMPLT_IRQ_SHIFT (14U)
  1671. #define APBH_CTRL1_CH14_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH14_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH14_CMDCMPLT_IRQ_MASK)
  1672. #define APBH_CTRL1_CH15_CMDCMPLT_IRQ_MASK (0x8000U)
  1673. #define APBH_CTRL1_CH15_CMDCMPLT_IRQ_SHIFT (15U)
  1674. #define APBH_CTRL1_CH15_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH15_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CH15_CMDCMPLT_IRQ_MASK)
  1675. #define APBH_CTRL1_CH0_CMDCMPLT_IRQ_EN_MASK (0x10000U)
  1676. #define APBH_CTRL1_CH0_CMDCMPLT_IRQ_EN_SHIFT (16U)
  1677. #define APBH_CTRL1_CH0_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH0_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH0_CMDCMPLT_IRQ_EN_MASK)
  1678. #define APBH_CTRL1_CH1_CMDCMPLT_IRQ_EN_MASK (0x20000U)
  1679. #define APBH_CTRL1_CH1_CMDCMPLT_IRQ_EN_SHIFT (17U)
  1680. #define APBH_CTRL1_CH1_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH1_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH1_CMDCMPLT_IRQ_EN_MASK)
  1681. #define APBH_CTRL1_CH2_CMDCMPLT_IRQ_EN_MASK (0x40000U)
  1682. #define APBH_CTRL1_CH2_CMDCMPLT_IRQ_EN_SHIFT (18U)
  1683. #define APBH_CTRL1_CH2_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH2_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH2_CMDCMPLT_IRQ_EN_MASK)
  1684. #define APBH_CTRL1_CH3_CMDCMPLT_IRQ_EN_MASK (0x80000U)
  1685. #define APBH_CTRL1_CH3_CMDCMPLT_IRQ_EN_SHIFT (19U)
  1686. #define APBH_CTRL1_CH3_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH3_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH3_CMDCMPLT_IRQ_EN_MASK)
  1687. #define APBH_CTRL1_CH4_CMDCMPLT_IRQ_EN_MASK (0x100000U)
  1688. #define APBH_CTRL1_CH4_CMDCMPLT_IRQ_EN_SHIFT (20U)
  1689. #define APBH_CTRL1_CH4_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH4_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH4_CMDCMPLT_IRQ_EN_MASK)
  1690. #define APBH_CTRL1_CH5_CMDCMPLT_IRQ_EN_MASK (0x200000U)
  1691. #define APBH_CTRL1_CH5_CMDCMPLT_IRQ_EN_SHIFT (21U)
  1692. #define APBH_CTRL1_CH5_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH5_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH5_CMDCMPLT_IRQ_EN_MASK)
  1693. #define APBH_CTRL1_CH6_CMDCMPLT_IRQ_EN_MASK (0x400000U)
  1694. #define APBH_CTRL1_CH6_CMDCMPLT_IRQ_EN_SHIFT (22U)
  1695. #define APBH_CTRL1_CH6_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH6_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH6_CMDCMPLT_IRQ_EN_MASK)
  1696. #define APBH_CTRL1_CH7_CMDCMPLT_IRQ_EN_MASK (0x800000U)
  1697. #define APBH_CTRL1_CH7_CMDCMPLT_IRQ_EN_SHIFT (23U)
  1698. #define APBH_CTRL1_CH7_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH7_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH7_CMDCMPLT_IRQ_EN_MASK)
  1699. #define APBH_CTRL1_CH8_CMDCMPLT_IRQ_EN_MASK (0x1000000U)
  1700. #define APBH_CTRL1_CH8_CMDCMPLT_IRQ_EN_SHIFT (24U)
  1701. #define APBH_CTRL1_CH8_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH8_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH8_CMDCMPLT_IRQ_EN_MASK)
  1702. #define APBH_CTRL1_CH9_CMDCMPLT_IRQ_EN_MASK (0x2000000U)
  1703. #define APBH_CTRL1_CH9_CMDCMPLT_IRQ_EN_SHIFT (25U)
  1704. #define APBH_CTRL1_CH9_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH9_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH9_CMDCMPLT_IRQ_EN_MASK)
  1705. #define APBH_CTRL1_CH10_CMDCMPLT_IRQ_EN_MASK (0x4000000U)
  1706. #define APBH_CTRL1_CH10_CMDCMPLT_IRQ_EN_SHIFT (26U)
  1707. #define APBH_CTRL1_CH10_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH10_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH10_CMDCMPLT_IRQ_EN_MASK)
  1708. #define APBH_CTRL1_CH11_CMDCMPLT_IRQ_EN_MASK (0x8000000U)
  1709. #define APBH_CTRL1_CH11_CMDCMPLT_IRQ_EN_SHIFT (27U)
  1710. #define APBH_CTRL1_CH11_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH11_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH11_CMDCMPLT_IRQ_EN_MASK)
  1711. #define APBH_CTRL1_CH12_CMDCMPLT_IRQ_EN_MASK (0x10000000U)
  1712. #define APBH_CTRL1_CH12_CMDCMPLT_IRQ_EN_SHIFT (28U)
  1713. #define APBH_CTRL1_CH12_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH12_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH12_CMDCMPLT_IRQ_EN_MASK)
  1714. #define APBH_CTRL1_CH13_CMDCMPLT_IRQ_EN_MASK (0x20000000U)
  1715. #define APBH_CTRL1_CH13_CMDCMPLT_IRQ_EN_SHIFT (29U)
  1716. #define APBH_CTRL1_CH13_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH13_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH13_CMDCMPLT_IRQ_EN_MASK)
  1717. #define APBH_CTRL1_CH14_CMDCMPLT_IRQ_EN_MASK (0x40000000U)
  1718. #define APBH_CTRL1_CH14_CMDCMPLT_IRQ_EN_SHIFT (30U)
  1719. #define APBH_CTRL1_CH14_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH14_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH14_CMDCMPLT_IRQ_EN_MASK)
  1720. #define APBH_CTRL1_CH15_CMDCMPLT_IRQ_EN_MASK (0x80000000U)
  1721. #define APBH_CTRL1_CH15_CMDCMPLT_IRQ_EN_SHIFT (31U)
  1722. #define APBH_CTRL1_CH15_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CH15_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CH15_CMDCMPLT_IRQ_EN_MASK)
  1723. /*! @name CTRL1_SET - AHB to APBH Bridge Control and Status Register 1 */
  1724. #define APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_MASK (0x1U)
  1725. #define APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_SHIFT (0U)
  1726. #define APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_MASK)
  1727. #define APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_MASK (0x2U)
  1728. #define APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_SHIFT (1U)
  1729. #define APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_MASK)
  1730. #define APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_MASK (0x4U)
  1731. #define APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_SHIFT (2U)
  1732. #define APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_MASK)
  1733. #define APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_MASK (0x8U)
  1734. #define APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_SHIFT (3U)
  1735. #define APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_MASK)
  1736. #define APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_MASK (0x10U)
  1737. #define APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_SHIFT (4U)
  1738. #define APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_MASK)
  1739. #define APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_MASK (0x20U)
  1740. #define APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_SHIFT (5U)
  1741. #define APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_MASK)
  1742. #define APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_MASK (0x40U)
  1743. #define APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_SHIFT (6U)
  1744. #define APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_MASK)
  1745. #define APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_MASK (0x80U)
  1746. #define APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_SHIFT (7U)
  1747. #define APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_MASK)
  1748. #define APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_MASK (0x100U)
  1749. #define APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_SHIFT (8U)
  1750. #define APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_MASK)
  1751. #define APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_MASK (0x200U)
  1752. #define APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_SHIFT (9U)
  1753. #define APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_MASK)
  1754. #define APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_MASK (0x400U)
  1755. #define APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_SHIFT (10U)
  1756. #define APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_MASK)
  1757. #define APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_MASK (0x800U)
  1758. #define APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_SHIFT (11U)
  1759. #define APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_MASK)
  1760. #define APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_MASK (0x1000U)
  1761. #define APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_SHIFT (12U)
  1762. #define APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_MASK)
  1763. #define APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_MASK (0x2000U)
  1764. #define APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_SHIFT (13U)
  1765. #define APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_MASK)
  1766. #define APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_MASK (0x4000U)
  1767. #define APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_SHIFT (14U)
  1768. #define APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_MASK)
  1769. #define APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_MASK (0x8000U)
  1770. #define APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_SHIFT (15U)
  1771. #define APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_MASK)
  1772. #define APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_EN_MASK (0x10000U)
  1773. #define APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_EN_SHIFT (16U)
  1774. #define APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH0_CMDCMPLT_IRQ_EN_MASK)
  1775. #define APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_EN_MASK (0x20000U)
  1776. #define APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_EN_SHIFT (17U)
  1777. #define APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH1_CMDCMPLT_IRQ_EN_MASK)
  1778. #define APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_EN_MASK (0x40000U)
  1779. #define APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_EN_SHIFT (18U)
  1780. #define APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH2_CMDCMPLT_IRQ_EN_MASK)
  1781. #define APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_EN_MASK (0x80000U)
  1782. #define APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_EN_SHIFT (19U)
  1783. #define APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH3_CMDCMPLT_IRQ_EN_MASK)
  1784. #define APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_EN_MASK (0x100000U)
  1785. #define APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_EN_SHIFT (20U)
  1786. #define APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH4_CMDCMPLT_IRQ_EN_MASK)
  1787. #define APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_EN_MASK (0x200000U)
  1788. #define APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_EN_SHIFT (21U)
  1789. #define APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH5_CMDCMPLT_IRQ_EN_MASK)
  1790. #define APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_EN_MASK (0x400000U)
  1791. #define APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_EN_SHIFT (22U)
  1792. #define APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH6_CMDCMPLT_IRQ_EN_MASK)
  1793. #define APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_EN_MASK (0x800000U)
  1794. #define APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_EN_SHIFT (23U)
  1795. #define APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH7_CMDCMPLT_IRQ_EN_MASK)
  1796. #define APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_EN_MASK (0x1000000U)
  1797. #define APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_EN_SHIFT (24U)
  1798. #define APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH8_CMDCMPLT_IRQ_EN_MASK)
  1799. #define APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_EN_MASK (0x2000000U)
  1800. #define APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_EN_SHIFT (25U)
  1801. #define APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH9_CMDCMPLT_IRQ_EN_MASK)
  1802. #define APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_EN_MASK (0x4000000U)
  1803. #define APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_EN_SHIFT (26U)
  1804. #define APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH10_CMDCMPLT_IRQ_EN_MASK)
  1805. #define APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_EN_MASK (0x8000000U)
  1806. #define APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_EN_SHIFT (27U)
  1807. #define APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH11_CMDCMPLT_IRQ_EN_MASK)
  1808. #define APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_EN_MASK (0x10000000U)
  1809. #define APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_EN_SHIFT (28U)
  1810. #define APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH12_CMDCMPLT_IRQ_EN_MASK)
  1811. #define APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_EN_MASK (0x20000000U)
  1812. #define APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_EN_SHIFT (29U)
  1813. #define APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH13_CMDCMPLT_IRQ_EN_MASK)
  1814. #define APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_EN_MASK (0x40000000U)
  1815. #define APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_EN_SHIFT (30U)
  1816. #define APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH14_CMDCMPLT_IRQ_EN_MASK)
  1817. #define APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_EN_MASK (0x80000000U)
  1818. #define APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_EN_SHIFT (31U)
  1819. #define APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_SET_CH15_CMDCMPLT_IRQ_EN_MASK)
  1820. /*! @name CTRL1_CLR - AHB to APBH Bridge Control and Status Register 1 */
  1821. #define APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_MASK (0x1U)
  1822. #define APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_SHIFT (0U)
  1823. #define APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_MASK)
  1824. #define APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_MASK (0x2U)
  1825. #define APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_SHIFT (1U)
  1826. #define APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_MASK)
  1827. #define APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_MASK (0x4U)
  1828. #define APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_SHIFT (2U)
  1829. #define APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_MASK)
  1830. #define APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_MASK (0x8U)
  1831. #define APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_SHIFT (3U)
  1832. #define APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_MASK)
  1833. #define APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_MASK (0x10U)
  1834. #define APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_SHIFT (4U)
  1835. #define APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_MASK)
  1836. #define APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_MASK (0x20U)
  1837. #define APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_SHIFT (5U)
  1838. #define APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_MASK)
  1839. #define APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_MASK (0x40U)
  1840. #define APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_SHIFT (6U)
  1841. #define APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_MASK)
  1842. #define APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_MASK (0x80U)
  1843. #define APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_SHIFT (7U)
  1844. #define APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_MASK)
  1845. #define APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_MASK (0x100U)
  1846. #define APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_SHIFT (8U)
  1847. #define APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_MASK)
  1848. #define APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_MASK (0x200U)
  1849. #define APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_SHIFT (9U)
  1850. #define APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_MASK)
  1851. #define APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_MASK (0x400U)
  1852. #define APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_SHIFT (10U)
  1853. #define APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_MASK)
  1854. #define APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_MASK (0x800U)
  1855. #define APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_SHIFT (11U)
  1856. #define APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_MASK)
  1857. #define APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_MASK (0x1000U)
  1858. #define APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_SHIFT (12U)
  1859. #define APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_MASK)
  1860. #define APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_MASK (0x2000U)
  1861. #define APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_SHIFT (13U)
  1862. #define APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_MASK)
  1863. #define APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_MASK (0x4000U)
  1864. #define APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_SHIFT (14U)
  1865. #define APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_MASK)
  1866. #define APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_MASK (0x8000U)
  1867. #define APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_SHIFT (15U)
  1868. #define APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_MASK)
  1869. #define APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_EN_MASK (0x10000U)
  1870. #define APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_EN_SHIFT (16U)
  1871. #define APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH0_CMDCMPLT_IRQ_EN_MASK)
  1872. #define APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_EN_MASK (0x20000U)
  1873. #define APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_EN_SHIFT (17U)
  1874. #define APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH1_CMDCMPLT_IRQ_EN_MASK)
  1875. #define APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_EN_MASK (0x40000U)
  1876. #define APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_EN_SHIFT (18U)
  1877. #define APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH2_CMDCMPLT_IRQ_EN_MASK)
  1878. #define APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_EN_MASK (0x80000U)
  1879. #define APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_EN_SHIFT (19U)
  1880. #define APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH3_CMDCMPLT_IRQ_EN_MASK)
  1881. #define APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_EN_MASK (0x100000U)
  1882. #define APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_EN_SHIFT (20U)
  1883. #define APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH4_CMDCMPLT_IRQ_EN_MASK)
  1884. #define APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_EN_MASK (0x200000U)
  1885. #define APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_EN_SHIFT (21U)
  1886. #define APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH5_CMDCMPLT_IRQ_EN_MASK)
  1887. #define APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_EN_MASK (0x400000U)
  1888. #define APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_EN_SHIFT (22U)
  1889. #define APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH6_CMDCMPLT_IRQ_EN_MASK)
  1890. #define APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_EN_MASK (0x800000U)
  1891. #define APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_EN_SHIFT (23U)
  1892. #define APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH7_CMDCMPLT_IRQ_EN_MASK)
  1893. #define APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_EN_MASK (0x1000000U)
  1894. #define APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_EN_SHIFT (24U)
  1895. #define APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH8_CMDCMPLT_IRQ_EN_MASK)
  1896. #define APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_EN_MASK (0x2000000U)
  1897. #define APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_EN_SHIFT (25U)
  1898. #define APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH9_CMDCMPLT_IRQ_EN_MASK)
  1899. #define APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_EN_MASK (0x4000000U)
  1900. #define APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_EN_SHIFT (26U)
  1901. #define APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH10_CMDCMPLT_IRQ_EN_MASK)
  1902. #define APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_EN_MASK (0x8000000U)
  1903. #define APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_EN_SHIFT (27U)
  1904. #define APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH11_CMDCMPLT_IRQ_EN_MASK)
  1905. #define APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_EN_MASK (0x10000000U)
  1906. #define APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_EN_SHIFT (28U)
  1907. #define APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH12_CMDCMPLT_IRQ_EN_MASK)
  1908. #define APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_EN_MASK (0x20000000U)
  1909. #define APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_EN_SHIFT (29U)
  1910. #define APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH13_CMDCMPLT_IRQ_EN_MASK)
  1911. #define APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_EN_MASK (0x40000000U)
  1912. #define APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_EN_SHIFT (30U)
  1913. #define APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH14_CMDCMPLT_IRQ_EN_MASK)
  1914. #define APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_EN_MASK (0x80000000U)
  1915. #define APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_EN_SHIFT (31U)
  1916. #define APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_CLR_CH15_CMDCMPLT_IRQ_EN_MASK)
  1917. /*! @name CTRL1_TOG - AHB to APBH Bridge Control and Status Register 1 */
  1918. #define APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_MASK (0x1U)
  1919. #define APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_SHIFT (0U)
  1920. #define APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_MASK)
  1921. #define APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_MASK (0x2U)
  1922. #define APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_SHIFT (1U)
  1923. #define APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_MASK)
  1924. #define APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_MASK (0x4U)
  1925. #define APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_SHIFT (2U)
  1926. #define APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_MASK)
  1927. #define APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_MASK (0x8U)
  1928. #define APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_SHIFT (3U)
  1929. #define APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_MASK)
  1930. #define APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_MASK (0x10U)
  1931. #define APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_SHIFT (4U)
  1932. #define APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_MASK)
  1933. #define APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_MASK (0x20U)
  1934. #define APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_SHIFT (5U)
  1935. #define APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_MASK)
  1936. #define APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_MASK (0x40U)
  1937. #define APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_SHIFT (6U)
  1938. #define APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_MASK)
  1939. #define APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_MASK (0x80U)
  1940. #define APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_SHIFT (7U)
  1941. #define APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_MASK)
  1942. #define APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_MASK (0x100U)
  1943. #define APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_SHIFT (8U)
  1944. #define APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_MASK)
  1945. #define APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_MASK (0x200U)
  1946. #define APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_SHIFT (9U)
  1947. #define APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_MASK)
  1948. #define APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_MASK (0x400U)
  1949. #define APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_SHIFT (10U)
  1950. #define APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_MASK)
  1951. #define APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_MASK (0x800U)
  1952. #define APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_SHIFT (11U)
  1953. #define APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_MASK)
  1954. #define APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_MASK (0x1000U)
  1955. #define APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_SHIFT (12U)
  1956. #define APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_MASK)
  1957. #define APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_MASK (0x2000U)
  1958. #define APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_SHIFT (13U)
  1959. #define APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_MASK)
  1960. #define APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_MASK (0x4000U)
  1961. #define APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_SHIFT (14U)
  1962. #define APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_MASK)
  1963. #define APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_MASK (0x8000U)
  1964. #define APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_SHIFT (15U)
  1965. #define APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_SHIFT)) & APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_MASK)
  1966. #define APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_EN_MASK (0x10000U)
  1967. #define APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_EN_SHIFT (16U)
  1968. #define APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH0_CMDCMPLT_IRQ_EN_MASK)
  1969. #define APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_EN_MASK (0x20000U)
  1970. #define APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_EN_SHIFT (17U)
  1971. #define APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH1_CMDCMPLT_IRQ_EN_MASK)
  1972. #define APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_EN_MASK (0x40000U)
  1973. #define APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_EN_SHIFT (18U)
  1974. #define APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH2_CMDCMPLT_IRQ_EN_MASK)
  1975. #define APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_EN_MASK (0x80000U)
  1976. #define APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_EN_SHIFT (19U)
  1977. #define APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH3_CMDCMPLT_IRQ_EN_MASK)
  1978. #define APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_EN_MASK (0x100000U)
  1979. #define APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_EN_SHIFT (20U)
  1980. #define APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH4_CMDCMPLT_IRQ_EN_MASK)
  1981. #define APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_EN_MASK (0x200000U)
  1982. #define APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_EN_SHIFT (21U)
  1983. #define APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH5_CMDCMPLT_IRQ_EN_MASK)
  1984. #define APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_EN_MASK (0x400000U)
  1985. #define APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_EN_SHIFT (22U)
  1986. #define APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH6_CMDCMPLT_IRQ_EN_MASK)
  1987. #define APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_EN_MASK (0x800000U)
  1988. #define APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_EN_SHIFT (23U)
  1989. #define APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH7_CMDCMPLT_IRQ_EN_MASK)
  1990. #define APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_EN_MASK (0x1000000U)
  1991. #define APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_EN_SHIFT (24U)
  1992. #define APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH8_CMDCMPLT_IRQ_EN_MASK)
  1993. #define APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_EN_MASK (0x2000000U)
  1994. #define APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_EN_SHIFT (25U)
  1995. #define APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH9_CMDCMPLT_IRQ_EN_MASK)
  1996. #define APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_EN_MASK (0x4000000U)
  1997. #define APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_EN_SHIFT (26U)
  1998. #define APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH10_CMDCMPLT_IRQ_EN_MASK)
  1999. #define APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_EN_MASK (0x8000000U)
  2000. #define APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_EN_SHIFT (27U)
  2001. #define APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH11_CMDCMPLT_IRQ_EN_MASK)
  2002. #define APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_EN_MASK (0x10000000U)
  2003. #define APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_EN_SHIFT (28U)
  2004. #define APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH12_CMDCMPLT_IRQ_EN_MASK)
  2005. #define APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_EN_MASK (0x20000000U)
  2006. #define APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_EN_SHIFT (29U)
  2007. #define APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH13_CMDCMPLT_IRQ_EN_MASK)
  2008. #define APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_EN_MASK (0x40000000U)
  2009. #define APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_EN_SHIFT (30U)
  2010. #define APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH14_CMDCMPLT_IRQ_EN_MASK)
  2011. #define APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_EN_MASK (0x80000000U)
  2012. #define APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_EN_SHIFT (31U)
  2013. #define APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_EN_SHIFT)) & APBH_CTRL1_TOG_CH15_CMDCMPLT_IRQ_EN_MASK)
  2014. /*! @name CTRL2 - AHB to APBH Bridge Control and Status Register 2 */
  2015. #define APBH_CTRL2_CH0_ERROR_IRQ_MASK (0x1U)
  2016. #define APBH_CTRL2_CH0_ERROR_IRQ_SHIFT (0U)
  2017. #define APBH_CTRL2_CH0_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH0_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH0_ERROR_IRQ_MASK)
  2018. #define APBH_CTRL2_CH1_ERROR_IRQ_MASK (0x2U)
  2019. #define APBH_CTRL2_CH1_ERROR_IRQ_SHIFT (1U)
  2020. #define APBH_CTRL2_CH1_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH1_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH1_ERROR_IRQ_MASK)
  2021. #define APBH_CTRL2_CH2_ERROR_IRQ_MASK (0x4U)
  2022. #define APBH_CTRL2_CH2_ERROR_IRQ_SHIFT (2U)
  2023. #define APBH_CTRL2_CH2_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH2_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH2_ERROR_IRQ_MASK)
  2024. #define APBH_CTRL2_CH3_ERROR_IRQ_MASK (0x8U)
  2025. #define APBH_CTRL2_CH3_ERROR_IRQ_SHIFT (3U)
  2026. #define APBH_CTRL2_CH3_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH3_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH3_ERROR_IRQ_MASK)
  2027. #define APBH_CTRL2_CH4_ERROR_IRQ_MASK (0x10U)
  2028. #define APBH_CTRL2_CH4_ERROR_IRQ_SHIFT (4U)
  2029. #define APBH_CTRL2_CH4_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH4_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH4_ERROR_IRQ_MASK)
  2030. #define APBH_CTRL2_CH5_ERROR_IRQ_MASK (0x20U)
  2031. #define APBH_CTRL2_CH5_ERROR_IRQ_SHIFT (5U)
  2032. #define APBH_CTRL2_CH5_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH5_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH5_ERROR_IRQ_MASK)
  2033. #define APBH_CTRL2_CH6_ERROR_IRQ_MASK (0x40U)
  2034. #define APBH_CTRL2_CH6_ERROR_IRQ_SHIFT (6U)
  2035. #define APBH_CTRL2_CH6_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH6_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH6_ERROR_IRQ_MASK)
  2036. #define APBH_CTRL2_CH7_ERROR_IRQ_MASK (0x80U)
  2037. #define APBH_CTRL2_CH7_ERROR_IRQ_SHIFT (7U)
  2038. #define APBH_CTRL2_CH7_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH7_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH7_ERROR_IRQ_MASK)
  2039. #define APBH_CTRL2_CH8_ERROR_IRQ_MASK (0x100U)
  2040. #define APBH_CTRL2_CH8_ERROR_IRQ_SHIFT (8U)
  2041. #define APBH_CTRL2_CH8_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH8_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH8_ERROR_IRQ_MASK)
  2042. #define APBH_CTRL2_CH9_ERROR_IRQ_MASK (0x200U)
  2043. #define APBH_CTRL2_CH9_ERROR_IRQ_SHIFT (9U)
  2044. #define APBH_CTRL2_CH9_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH9_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH9_ERROR_IRQ_MASK)
  2045. #define APBH_CTRL2_CH10_ERROR_IRQ_MASK (0x400U)
  2046. #define APBH_CTRL2_CH10_ERROR_IRQ_SHIFT (10U)
  2047. #define APBH_CTRL2_CH10_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH10_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH10_ERROR_IRQ_MASK)
  2048. #define APBH_CTRL2_CH11_ERROR_IRQ_MASK (0x800U)
  2049. #define APBH_CTRL2_CH11_ERROR_IRQ_SHIFT (11U)
  2050. #define APBH_CTRL2_CH11_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH11_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH11_ERROR_IRQ_MASK)
  2051. #define APBH_CTRL2_CH12_ERROR_IRQ_MASK (0x1000U)
  2052. #define APBH_CTRL2_CH12_ERROR_IRQ_SHIFT (12U)
  2053. #define APBH_CTRL2_CH12_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH12_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH12_ERROR_IRQ_MASK)
  2054. #define APBH_CTRL2_CH13_ERROR_IRQ_MASK (0x2000U)
  2055. #define APBH_CTRL2_CH13_ERROR_IRQ_SHIFT (13U)
  2056. #define APBH_CTRL2_CH13_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH13_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH13_ERROR_IRQ_MASK)
  2057. #define APBH_CTRL2_CH14_ERROR_IRQ_MASK (0x4000U)
  2058. #define APBH_CTRL2_CH14_ERROR_IRQ_SHIFT (14U)
  2059. #define APBH_CTRL2_CH14_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH14_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH14_ERROR_IRQ_MASK)
  2060. #define APBH_CTRL2_CH15_ERROR_IRQ_MASK (0x8000U)
  2061. #define APBH_CTRL2_CH15_ERROR_IRQ_SHIFT (15U)
  2062. #define APBH_CTRL2_CH15_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH15_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CH15_ERROR_IRQ_MASK)
  2063. #define APBH_CTRL2_CH0_ERROR_STATUS_MASK (0x10000U)
  2064. #define APBH_CTRL2_CH0_ERROR_STATUS_SHIFT (16U)
  2065. #define APBH_CTRL2_CH0_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH0_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH0_ERROR_STATUS_MASK)
  2066. #define APBH_CTRL2_CH1_ERROR_STATUS_MASK (0x20000U)
  2067. #define APBH_CTRL2_CH1_ERROR_STATUS_SHIFT (17U)
  2068. #define APBH_CTRL2_CH1_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH1_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH1_ERROR_STATUS_MASK)
  2069. #define APBH_CTRL2_CH2_ERROR_STATUS_MASK (0x40000U)
  2070. #define APBH_CTRL2_CH2_ERROR_STATUS_SHIFT (18U)
  2071. #define APBH_CTRL2_CH2_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH2_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH2_ERROR_STATUS_MASK)
  2072. #define APBH_CTRL2_CH3_ERROR_STATUS_MASK (0x80000U)
  2073. #define APBH_CTRL2_CH3_ERROR_STATUS_SHIFT (19U)
  2074. #define APBH_CTRL2_CH3_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH3_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH3_ERROR_STATUS_MASK)
  2075. #define APBH_CTRL2_CH4_ERROR_STATUS_MASK (0x100000U)
  2076. #define APBH_CTRL2_CH4_ERROR_STATUS_SHIFT (20U)
  2077. #define APBH_CTRL2_CH4_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH4_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH4_ERROR_STATUS_MASK)
  2078. #define APBH_CTRL2_CH5_ERROR_STATUS_MASK (0x200000U)
  2079. #define APBH_CTRL2_CH5_ERROR_STATUS_SHIFT (21U)
  2080. #define APBH_CTRL2_CH5_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH5_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH5_ERROR_STATUS_MASK)
  2081. #define APBH_CTRL2_CH6_ERROR_STATUS_MASK (0x400000U)
  2082. #define APBH_CTRL2_CH6_ERROR_STATUS_SHIFT (22U)
  2083. #define APBH_CTRL2_CH6_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH6_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH6_ERROR_STATUS_MASK)
  2084. #define APBH_CTRL2_CH7_ERROR_STATUS_MASK (0x800000U)
  2085. #define APBH_CTRL2_CH7_ERROR_STATUS_SHIFT (23U)
  2086. #define APBH_CTRL2_CH7_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH7_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH7_ERROR_STATUS_MASK)
  2087. #define APBH_CTRL2_CH8_ERROR_STATUS_MASK (0x1000000U)
  2088. #define APBH_CTRL2_CH8_ERROR_STATUS_SHIFT (24U)
  2089. #define APBH_CTRL2_CH8_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH8_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH8_ERROR_STATUS_MASK)
  2090. #define APBH_CTRL2_CH9_ERROR_STATUS_MASK (0x2000000U)
  2091. #define APBH_CTRL2_CH9_ERROR_STATUS_SHIFT (25U)
  2092. #define APBH_CTRL2_CH9_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH9_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH9_ERROR_STATUS_MASK)
  2093. #define APBH_CTRL2_CH10_ERROR_STATUS_MASK (0x4000000U)
  2094. #define APBH_CTRL2_CH10_ERROR_STATUS_SHIFT (26U)
  2095. #define APBH_CTRL2_CH10_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH10_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH10_ERROR_STATUS_MASK)
  2096. #define APBH_CTRL2_CH11_ERROR_STATUS_MASK (0x8000000U)
  2097. #define APBH_CTRL2_CH11_ERROR_STATUS_SHIFT (27U)
  2098. #define APBH_CTRL2_CH11_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH11_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH11_ERROR_STATUS_MASK)
  2099. #define APBH_CTRL2_CH12_ERROR_STATUS_MASK (0x10000000U)
  2100. #define APBH_CTRL2_CH12_ERROR_STATUS_SHIFT (28U)
  2101. #define APBH_CTRL2_CH12_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH12_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH12_ERROR_STATUS_MASK)
  2102. #define APBH_CTRL2_CH13_ERROR_STATUS_MASK (0x20000000U)
  2103. #define APBH_CTRL2_CH13_ERROR_STATUS_SHIFT (29U)
  2104. #define APBH_CTRL2_CH13_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH13_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH13_ERROR_STATUS_MASK)
  2105. #define APBH_CTRL2_CH14_ERROR_STATUS_MASK (0x40000000U)
  2106. #define APBH_CTRL2_CH14_ERROR_STATUS_SHIFT (30U)
  2107. #define APBH_CTRL2_CH14_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH14_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH14_ERROR_STATUS_MASK)
  2108. #define APBH_CTRL2_CH15_ERROR_STATUS_MASK (0x80000000U)
  2109. #define APBH_CTRL2_CH15_ERROR_STATUS_SHIFT (31U)
  2110. #define APBH_CTRL2_CH15_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CH15_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CH15_ERROR_STATUS_MASK)
  2111. /*! @name CTRL2_SET - AHB to APBH Bridge Control and Status Register 2 */
  2112. #define APBH_CTRL2_SET_CH0_ERROR_IRQ_MASK (0x1U)
  2113. #define APBH_CTRL2_SET_CH0_ERROR_IRQ_SHIFT (0U)
  2114. #define APBH_CTRL2_SET_CH0_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH0_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH0_ERROR_IRQ_MASK)
  2115. #define APBH_CTRL2_SET_CH1_ERROR_IRQ_MASK (0x2U)
  2116. #define APBH_CTRL2_SET_CH1_ERROR_IRQ_SHIFT (1U)
  2117. #define APBH_CTRL2_SET_CH1_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH1_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH1_ERROR_IRQ_MASK)
  2118. #define APBH_CTRL2_SET_CH2_ERROR_IRQ_MASK (0x4U)
  2119. #define APBH_CTRL2_SET_CH2_ERROR_IRQ_SHIFT (2U)
  2120. #define APBH_CTRL2_SET_CH2_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH2_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH2_ERROR_IRQ_MASK)
  2121. #define APBH_CTRL2_SET_CH3_ERROR_IRQ_MASK (0x8U)
  2122. #define APBH_CTRL2_SET_CH3_ERROR_IRQ_SHIFT (3U)
  2123. #define APBH_CTRL2_SET_CH3_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH3_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH3_ERROR_IRQ_MASK)
  2124. #define APBH_CTRL2_SET_CH4_ERROR_IRQ_MASK (0x10U)
  2125. #define APBH_CTRL2_SET_CH4_ERROR_IRQ_SHIFT (4U)
  2126. #define APBH_CTRL2_SET_CH4_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH4_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH4_ERROR_IRQ_MASK)
  2127. #define APBH_CTRL2_SET_CH5_ERROR_IRQ_MASK (0x20U)
  2128. #define APBH_CTRL2_SET_CH5_ERROR_IRQ_SHIFT (5U)
  2129. #define APBH_CTRL2_SET_CH5_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH5_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH5_ERROR_IRQ_MASK)
  2130. #define APBH_CTRL2_SET_CH6_ERROR_IRQ_MASK (0x40U)
  2131. #define APBH_CTRL2_SET_CH6_ERROR_IRQ_SHIFT (6U)
  2132. #define APBH_CTRL2_SET_CH6_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH6_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH6_ERROR_IRQ_MASK)
  2133. #define APBH_CTRL2_SET_CH7_ERROR_IRQ_MASK (0x80U)
  2134. #define APBH_CTRL2_SET_CH7_ERROR_IRQ_SHIFT (7U)
  2135. #define APBH_CTRL2_SET_CH7_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH7_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH7_ERROR_IRQ_MASK)
  2136. #define APBH_CTRL2_SET_CH8_ERROR_IRQ_MASK (0x100U)
  2137. #define APBH_CTRL2_SET_CH8_ERROR_IRQ_SHIFT (8U)
  2138. #define APBH_CTRL2_SET_CH8_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH8_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH8_ERROR_IRQ_MASK)
  2139. #define APBH_CTRL2_SET_CH9_ERROR_IRQ_MASK (0x200U)
  2140. #define APBH_CTRL2_SET_CH9_ERROR_IRQ_SHIFT (9U)
  2141. #define APBH_CTRL2_SET_CH9_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH9_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH9_ERROR_IRQ_MASK)
  2142. #define APBH_CTRL2_SET_CH10_ERROR_IRQ_MASK (0x400U)
  2143. #define APBH_CTRL2_SET_CH10_ERROR_IRQ_SHIFT (10U)
  2144. #define APBH_CTRL2_SET_CH10_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH10_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH10_ERROR_IRQ_MASK)
  2145. #define APBH_CTRL2_SET_CH11_ERROR_IRQ_MASK (0x800U)
  2146. #define APBH_CTRL2_SET_CH11_ERROR_IRQ_SHIFT (11U)
  2147. #define APBH_CTRL2_SET_CH11_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH11_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH11_ERROR_IRQ_MASK)
  2148. #define APBH_CTRL2_SET_CH12_ERROR_IRQ_MASK (0x1000U)
  2149. #define APBH_CTRL2_SET_CH12_ERROR_IRQ_SHIFT (12U)
  2150. #define APBH_CTRL2_SET_CH12_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH12_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH12_ERROR_IRQ_MASK)
  2151. #define APBH_CTRL2_SET_CH13_ERROR_IRQ_MASK (0x2000U)
  2152. #define APBH_CTRL2_SET_CH13_ERROR_IRQ_SHIFT (13U)
  2153. #define APBH_CTRL2_SET_CH13_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH13_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH13_ERROR_IRQ_MASK)
  2154. #define APBH_CTRL2_SET_CH14_ERROR_IRQ_MASK (0x4000U)
  2155. #define APBH_CTRL2_SET_CH14_ERROR_IRQ_SHIFT (14U)
  2156. #define APBH_CTRL2_SET_CH14_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH14_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH14_ERROR_IRQ_MASK)
  2157. #define APBH_CTRL2_SET_CH15_ERROR_IRQ_MASK (0x8000U)
  2158. #define APBH_CTRL2_SET_CH15_ERROR_IRQ_SHIFT (15U)
  2159. #define APBH_CTRL2_SET_CH15_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH15_ERROR_IRQ_SHIFT)) & APBH_CTRL2_SET_CH15_ERROR_IRQ_MASK)
  2160. #define APBH_CTRL2_SET_CH0_ERROR_STATUS_MASK (0x10000U)
  2161. #define APBH_CTRL2_SET_CH0_ERROR_STATUS_SHIFT (16U)
  2162. #define APBH_CTRL2_SET_CH0_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH0_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH0_ERROR_STATUS_MASK)
  2163. #define APBH_CTRL2_SET_CH1_ERROR_STATUS_MASK (0x20000U)
  2164. #define APBH_CTRL2_SET_CH1_ERROR_STATUS_SHIFT (17U)
  2165. #define APBH_CTRL2_SET_CH1_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH1_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH1_ERROR_STATUS_MASK)
  2166. #define APBH_CTRL2_SET_CH2_ERROR_STATUS_MASK (0x40000U)
  2167. #define APBH_CTRL2_SET_CH2_ERROR_STATUS_SHIFT (18U)
  2168. #define APBH_CTRL2_SET_CH2_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH2_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH2_ERROR_STATUS_MASK)
  2169. #define APBH_CTRL2_SET_CH3_ERROR_STATUS_MASK (0x80000U)
  2170. #define APBH_CTRL2_SET_CH3_ERROR_STATUS_SHIFT (19U)
  2171. #define APBH_CTRL2_SET_CH3_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH3_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH3_ERROR_STATUS_MASK)
  2172. #define APBH_CTRL2_SET_CH4_ERROR_STATUS_MASK (0x100000U)
  2173. #define APBH_CTRL2_SET_CH4_ERROR_STATUS_SHIFT (20U)
  2174. #define APBH_CTRL2_SET_CH4_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH4_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH4_ERROR_STATUS_MASK)
  2175. #define APBH_CTRL2_SET_CH5_ERROR_STATUS_MASK (0x200000U)
  2176. #define APBH_CTRL2_SET_CH5_ERROR_STATUS_SHIFT (21U)
  2177. #define APBH_CTRL2_SET_CH5_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH5_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH5_ERROR_STATUS_MASK)
  2178. #define APBH_CTRL2_SET_CH6_ERROR_STATUS_MASK (0x400000U)
  2179. #define APBH_CTRL2_SET_CH6_ERROR_STATUS_SHIFT (22U)
  2180. #define APBH_CTRL2_SET_CH6_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH6_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH6_ERROR_STATUS_MASK)
  2181. #define APBH_CTRL2_SET_CH7_ERROR_STATUS_MASK (0x800000U)
  2182. #define APBH_CTRL2_SET_CH7_ERROR_STATUS_SHIFT (23U)
  2183. #define APBH_CTRL2_SET_CH7_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH7_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH7_ERROR_STATUS_MASK)
  2184. #define APBH_CTRL2_SET_CH8_ERROR_STATUS_MASK (0x1000000U)
  2185. #define APBH_CTRL2_SET_CH8_ERROR_STATUS_SHIFT (24U)
  2186. #define APBH_CTRL2_SET_CH8_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH8_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH8_ERROR_STATUS_MASK)
  2187. #define APBH_CTRL2_SET_CH9_ERROR_STATUS_MASK (0x2000000U)
  2188. #define APBH_CTRL2_SET_CH9_ERROR_STATUS_SHIFT (25U)
  2189. #define APBH_CTRL2_SET_CH9_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH9_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH9_ERROR_STATUS_MASK)
  2190. #define APBH_CTRL2_SET_CH10_ERROR_STATUS_MASK (0x4000000U)
  2191. #define APBH_CTRL2_SET_CH10_ERROR_STATUS_SHIFT (26U)
  2192. #define APBH_CTRL2_SET_CH10_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH10_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH10_ERROR_STATUS_MASK)
  2193. #define APBH_CTRL2_SET_CH11_ERROR_STATUS_MASK (0x8000000U)
  2194. #define APBH_CTRL2_SET_CH11_ERROR_STATUS_SHIFT (27U)
  2195. #define APBH_CTRL2_SET_CH11_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH11_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH11_ERROR_STATUS_MASK)
  2196. #define APBH_CTRL2_SET_CH12_ERROR_STATUS_MASK (0x10000000U)
  2197. #define APBH_CTRL2_SET_CH12_ERROR_STATUS_SHIFT (28U)
  2198. #define APBH_CTRL2_SET_CH12_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH12_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH12_ERROR_STATUS_MASK)
  2199. #define APBH_CTRL2_SET_CH13_ERROR_STATUS_MASK (0x20000000U)
  2200. #define APBH_CTRL2_SET_CH13_ERROR_STATUS_SHIFT (29U)
  2201. #define APBH_CTRL2_SET_CH13_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH13_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH13_ERROR_STATUS_MASK)
  2202. #define APBH_CTRL2_SET_CH14_ERROR_STATUS_MASK (0x40000000U)
  2203. #define APBH_CTRL2_SET_CH14_ERROR_STATUS_SHIFT (30U)
  2204. #define APBH_CTRL2_SET_CH14_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH14_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH14_ERROR_STATUS_MASK)
  2205. #define APBH_CTRL2_SET_CH15_ERROR_STATUS_MASK (0x80000000U)
  2206. #define APBH_CTRL2_SET_CH15_ERROR_STATUS_SHIFT (31U)
  2207. #define APBH_CTRL2_SET_CH15_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_SET_CH15_ERROR_STATUS_SHIFT)) & APBH_CTRL2_SET_CH15_ERROR_STATUS_MASK)
  2208. /*! @name CTRL2_CLR - AHB to APBH Bridge Control and Status Register 2 */
  2209. #define APBH_CTRL2_CLR_CH0_ERROR_IRQ_MASK (0x1U)
  2210. #define APBH_CTRL2_CLR_CH0_ERROR_IRQ_SHIFT (0U)
  2211. #define APBH_CTRL2_CLR_CH0_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH0_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH0_ERROR_IRQ_MASK)
  2212. #define APBH_CTRL2_CLR_CH1_ERROR_IRQ_MASK (0x2U)
  2213. #define APBH_CTRL2_CLR_CH1_ERROR_IRQ_SHIFT (1U)
  2214. #define APBH_CTRL2_CLR_CH1_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH1_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH1_ERROR_IRQ_MASK)
  2215. #define APBH_CTRL2_CLR_CH2_ERROR_IRQ_MASK (0x4U)
  2216. #define APBH_CTRL2_CLR_CH2_ERROR_IRQ_SHIFT (2U)
  2217. #define APBH_CTRL2_CLR_CH2_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH2_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH2_ERROR_IRQ_MASK)
  2218. #define APBH_CTRL2_CLR_CH3_ERROR_IRQ_MASK (0x8U)
  2219. #define APBH_CTRL2_CLR_CH3_ERROR_IRQ_SHIFT (3U)
  2220. #define APBH_CTRL2_CLR_CH3_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH3_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH3_ERROR_IRQ_MASK)
  2221. #define APBH_CTRL2_CLR_CH4_ERROR_IRQ_MASK (0x10U)
  2222. #define APBH_CTRL2_CLR_CH4_ERROR_IRQ_SHIFT (4U)
  2223. #define APBH_CTRL2_CLR_CH4_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH4_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH4_ERROR_IRQ_MASK)
  2224. #define APBH_CTRL2_CLR_CH5_ERROR_IRQ_MASK (0x20U)
  2225. #define APBH_CTRL2_CLR_CH5_ERROR_IRQ_SHIFT (5U)
  2226. #define APBH_CTRL2_CLR_CH5_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH5_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH5_ERROR_IRQ_MASK)
  2227. #define APBH_CTRL2_CLR_CH6_ERROR_IRQ_MASK (0x40U)
  2228. #define APBH_CTRL2_CLR_CH6_ERROR_IRQ_SHIFT (6U)
  2229. #define APBH_CTRL2_CLR_CH6_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH6_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH6_ERROR_IRQ_MASK)
  2230. #define APBH_CTRL2_CLR_CH7_ERROR_IRQ_MASK (0x80U)
  2231. #define APBH_CTRL2_CLR_CH7_ERROR_IRQ_SHIFT (7U)
  2232. #define APBH_CTRL2_CLR_CH7_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH7_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH7_ERROR_IRQ_MASK)
  2233. #define APBH_CTRL2_CLR_CH8_ERROR_IRQ_MASK (0x100U)
  2234. #define APBH_CTRL2_CLR_CH8_ERROR_IRQ_SHIFT (8U)
  2235. #define APBH_CTRL2_CLR_CH8_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH8_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH8_ERROR_IRQ_MASK)
  2236. #define APBH_CTRL2_CLR_CH9_ERROR_IRQ_MASK (0x200U)
  2237. #define APBH_CTRL2_CLR_CH9_ERROR_IRQ_SHIFT (9U)
  2238. #define APBH_CTRL2_CLR_CH9_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH9_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH9_ERROR_IRQ_MASK)
  2239. #define APBH_CTRL2_CLR_CH10_ERROR_IRQ_MASK (0x400U)
  2240. #define APBH_CTRL2_CLR_CH10_ERROR_IRQ_SHIFT (10U)
  2241. #define APBH_CTRL2_CLR_CH10_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH10_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH10_ERROR_IRQ_MASK)
  2242. #define APBH_CTRL2_CLR_CH11_ERROR_IRQ_MASK (0x800U)
  2243. #define APBH_CTRL2_CLR_CH11_ERROR_IRQ_SHIFT (11U)
  2244. #define APBH_CTRL2_CLR_CH11_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH11_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH11_ERROR_IRQ_MASK)
  2245. #define APBH_CTRL2_CLR_CH12_ERROR_IRQ_MASK (0x1000U)
  2246. #define APBH_CTRL2_CLR_CH12_ERROR_IRQ_SHIFT (12U)
  2247. #define APBH_CTRL2_CLR_CH12_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH12_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH12_ERROR_IRQ_MASK)
  2248. #define APBH_CTRL2_CLR_CH13_ERROR_IRQ_MASK (0x2000U)
  2249. #define APBH_CTRL2_CLR_CH13_ERROR_IRQ_SHIFT (13U)
  2250. #define APBH_CTRL2_CLR_CH13_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH13_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH13_ERROR_IRQ_MASK)
  2251. #define APBH_CTRL2_CLR_CH14_ERROR_IRQ_MASK (0x4000U)
  2252. #define APBH_CTRL2_CLR_CH14_ERROR_IRQ_SHIFT (14U)
  2253. #define APBH_CTRL2_CLR_CH14_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH14_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH14_ERROR_IRQ_MASK)
  2254. #define APBH_CTRL2_CLR_CH15_ERROR_IRQ_MASK (0x8000U)
  2255. #define APBH_CTRL2_CLR_CH15_ERROR_IRQ_SHIFT (15U)
  2256. #define APBH_CTRL2_CLR_CH15_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH15_ERROR_IRQ_SHIFT)) & APBH_CTRL2_CLR_CH15_ERROR_IRQ_MASK)
  2257. #define APBH_CTRL2_CLR_CH0_ERROR_STATUS_MASK (0x10000U)
  2258. #define APBH_CTRL2_CLR_CH0_ERROR_STATUS_SHIFT (16U)
  2259. #define APBH_CTRL2_CLR_CH0_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH0_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH0_ERROR_STATUS_MASK)
  2260. #define APBH_CTRL2_CLR_CH1_ERROR_STATUS_MASK (0x20000U)
  2261. #define APBH_CTRL2_CLR_CH1_ERROR_STATUS_SHIFT (17U)
  2262. #define APBH_CTRL2_CLR_CH1_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH1_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH1_ERROR_STATUS_MASK)
  2263. #define APBH_CTRL2_CLR_CH2_ERROR_STATUS_MASK (0x40000U)
  2264. #define APBH_CTRL2_CLR_CH2_ERROR_STATUS_SHIFT (18U)
  2265. #define APBH_CTRL2_CLR_CH2_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH2_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH2_ERROR_STATUS_MASK)
  2266. #define APBH_CTRL2_CLR_CH3_ERROR_STATUS_MASK (0x80000U)
  2267. #define APBH_CTRL2_CLR_CH3_ERROR_STATUS_SHIFT (19U)
  2268. #define APBH_CTRL2_CLR_CH3_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH3_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH3_ERROR_STATUS_MASK)
  2269. #define APBH_CTRL2_CLR_CH4_ERROR_STATUS_MASK (0x100000U)
  2270. #define APBH_CTRL2_CLR_CH4_ERROR_STATUS_SHIFT (20U)
  2271. #define APBH_CTRL2_CLR_CH4_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH4_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH4_ERROR_STATUS_MASK)
  2272. #define APBH_CTRL2_CLR_CH5_ERROR_STATUS_MASK (0x200000U)
  2273. #define APBH_CTRL2_CLR_CH5_ERROR_STATUS_SHIFT (21U)
  2274. #define APBH_CTRL2_CLR_CH5_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH5_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH5_ERROR_STATUS_MASK)
  2275. #define APBH_CTRL2_CLR_CH6_ERROR_STATUS_MASK (0x400000U)
  2276. #define APBH_CTRL2_CLR_CH6_ERROR_STATUS_SHIFT (22U)
  2277. #define APBH_CTRL2_CLR_CH6_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH6_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH6_ERROR_STATUS_MASK)
  2278. #define APBH_CTRL2_CLR_CH7_ERROR_STATUS_MASK (0x800000U)
  2279. #define APBH_CTRL2_CLR_CH7_ERROR_STATUS_SHIFT (23U)
  2280. #define APBH_CTRL2_CLR_CH7_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH7_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH7_ERROR_STATUS_MASK)
  2281. #define APBH_CTRL2_CLR_CH8_ERROR_STATUS_MASK (0x1000000U)
  2282. #define APBH_CTRL2_CLR_CH8_ERROR_STATUS_SHIFT (24U)
  2283. #define APBH_CTRL2_CLR_CH8_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH8_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH8_ERROR_STATUS_MASK)
  2284. #define APBH_CTRL2_CLR_CH9_ERROR_STATUS_MASK (0x2000000U)
  2285. #define APBH_CTRL2_CLR_CH9_ERROR_STATUS_SHIFT (25U)
  2286. #define APBH_CTRL2_CLR_CH9_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH9_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH9_ERROR_STATUS_MASK)
  2287. #define APBH_CTRL2_CLR_CH10_ERROR_STATUS_MASK (0x4000000U)
  2288. #define APBH_CTRL2_CLR_CH10_ERROR_STATUS_SHIFT (26U)
  2289. #define APBH_CTRL2_CLR_CH10_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH10_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH10_ERROR_STATUS_MASK)
  2290. #define APBH_CTRL2_CLR_CH11_ERROR_STATUS_MASK (0x8000000U)
  2291. #define APBH_CTRL2_CLR_CH11_ERROR_STATUS_SHIFT (27U)
  2292. #define APBH_CTRL2_CLR_CH11_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH11_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH11_ERROR_STATUS_MASK)
  2293. #define APBH_CTRL2_CLR_CH12_ERROR_STATUS_MASK (0x10000000U)
  2294. #define APBH_CTRL2_CLR_CH12_ERROR_STATUS_SHIFT (28U)
  2295. #define APBH_CTRL2_CLR_CH12_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH12_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH12_ERROR_STATUS_MASK)
  2296. #define APBH_CTRL2_CLR_CH13_ERROR_STATUS_MASK (0x20000000U)
  2297. #define APBH_CTRL2_CLR_CH13_ERROR_STATUS_SHIFT (29U)
  2298. #define APBH_CTRL2_CLR_CH13_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH13_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH13_ERROR_STATUS_MASK)
  2299. #define APBH_CTRL2_CLR_CH14_ERROR_STATUS_MASK (0x40000000U)
  2300. #define APBH_CTRL2_CLR_CH14_ERROR_STATUS_SHIFT (30U)
  2301. #define APBH_CTRL2_CLR_CH14_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH14_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH14_ERROR_STATUS_MASK)
  2302. #define APBH_CTRL2_CLR_CH15_ERROR_STATUS_MASK (0x80000000U)
  2303. #define APBH_CTRL2_CLR_CH15_ERROR_STATUS_SHIFT (31U)
  2304. #define APBH_CTRL2_CLR_CH15_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_CLR_CH15_ERROR_STATUS_SHIFT)) & APBH_CTRL2_CLR_CH15_ERROR_STATUS_MASK)
  2305. /*! @name CTRL2_TOG - AHB to APBH Bridge Control and Status Register 2 */
  2306. #define APBH_CTRL2_TOG_CH0_ERROR_IRQ_MASK (0x1U)
  2307. #define APBH_CTRL2_TOG_CH0_ERROR_IRQ_SHIFT (0U)
  2308. #define APBH_CTRL2_TOG_CH0_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH0_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH0_ERROR_IRQ_MASK)
  2309. #define APBH_CTRL2_TOG_CH1_ERROR_IRQ_MASK (0x2U)
  2310. #define APBH_CTRL2_TOG_CH1_ERROR_IRQ_SHIFT (1U)
  2311. #define APBH_CTRL2_TOG_CH1_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH1_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH1_ERROR_IRQ_MASK)
  2312. #define APBH_CTRL2_TOG_CH2_ERROR_IRQ_MASK (0x4U)
  2313. #define APBH_CTRL2_TOG_CH2_ERROR_IRQ_SHIFT (2U)
  2314. #define APBH_CTRL2_TOG_CH2_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH2_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH2_ERROR_IRQ_MASK)
  2315. #define APBH_CTRL2_TOG_CH3_ERROR_IRQ_MASK (0x8U)
  2316. #define APBH_CTRL2_TOG_CH3_ERROR_IRQ_SHIFT (3U)
  2317. #define APBH_CTRL2_TOG_CH3_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH3_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH3_ERROR_IRQ_MASK)
  2318. #define APBH_CTRL2_TOG_CH4_ERROR_IRQ_MASK (0x10U)
  2319. #define APBH_CTRL2_TOG_CH4_ERROR_IRQ_SHIFT (4U)
  2320. #define APBH_CTRL2_TOG_CH4_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH4_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH4_ERROR_IRQ_MASK)
  2321. #define APBH_CTRL2_TOG_CH5_ERROR_IRQ_MASK (0x20U)
  2322. #define APBH_CTRL2_TOG_CH5_ERROR_IRQ_SHIFT (5U)
  2323. #define APBH_CTRL2_TOG_CH5_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH5_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH5_ERROR_IRQ_MASK)
  2324. #define APBH_CTRL2_TOG_CH6_ERROR_IRQ_MASK (0x40U)
  2325. #define APBH_CTRL2_TOG_CH6_ERROR_IRQ_SHIFT (6U)
  2326. #define APBH_CTRL2_TOG_CH6_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH6_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH6_ERROR_IRQ_MASK)
  2327. #define APBH_CTRL2_TOG_CH7_ERROR_IRQ_MASK (0x80U)
  2328. #define APBH_CTRL2_TOG_CH7_ERROR_IRQ_SHIFT (7U)
  2329. #define APBH_CTRL2_TOG_CH7_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH7_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH7_ERROR_IRQ_MASK)
  2330. #define APBH_CTRL2_TOG_CH8_ERROR_IRQ_MASK (0x100U)
  2331. #define APBH_CTRL2_TOG_CH8_ERROR_IRQ_SHIFT (8U)
  2332. #define APBH_CTRL2_TOG_CH8_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH8_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH8_ERROR_IRQ_MASK)
  2333. #define APBH_CTRL2_TOG_CH9_ERROR_IRQ_MASK (0x200U)
  2334. #define APBH_CTRL2_TOG_CH9_ERROR_IRQ_SHIFT (9U)
  2335. #define APBH_CTRL2_TOG_CH9_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH9_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH9_ERROR_IRQ_MASK)
  2336. #define APBH_CTRL2_TOG_CH10_ERROR_IRQ_MASK (0x400U)
  2337. #define APBH_CTRL2_TOG_CH10_ERROR_IRQ_SHIFT (10U)
  2338. #define APBH_CTRL2_TOG_CH10_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH10_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH10_ERROR_IRQ_MASK)
  2339. #define APBH_CTRL2_TOG_CH11_ERROR_IRQ_MASK (0x800U)
  2340. #define APBH_CTRL2_TOG_CH11_ERROR_IRQ_SHIFT (11U)
  2341. #define APBH_CTRL2_TOG_CH11_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH11_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH11_ERROR_IRQ_MASK)
  2342. #define APBH_CTRL2_TOG_CH12_ERROR_IRQ_MASK (0x1000U)
  2343. #define APBH_CTRL2_TOG_CH12_ERROR_IRQ_SHIFT (12U)
  2344. #define APBH_CTRL2_TOG_CH12_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH12_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH12_ERROR_IRQ_MASK)
  2345. #define APBH_CTRL2_TOG_CH13_ERROR_IRQ_MASK (0x2000U)
  2346. #define APBH_CTRL2_TOG_CH13_ERROR_IRQ_SHIFT (13U)
  2347. #define APBH_CTRL2_TOG_CH13_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH13_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH13_ERROR_IRQ_MASK)
  2348. #define APBH_CTRL2_TOG_CH14_ERROR_IRQ_MASK (0x4000U)
  2349. #define APBH_CTRL2_TOG_CH14_ERROR_IRQ_SHIFT (14U)
  2350. #define APBH_CTRL2_TOG_CH14_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH14_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH14_ERROR_IRQ_MASK)
  2351. #define APBH_CTRL2_TOG_CH15_ERROR_IRQ_MASK (0x8000U)
  2352. #define APBH_CTRL2_TOG_CH15_ERROR_IRQ_SHIFT (15U)
  2353. #define APBH_CTRL2_TOG_CH15_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH15_ERROR_IRQ_SHIFT)) & APBH_CTRL2_TOG_CH15_ERROR_IRQ_MASK)
  2354. #define APBH_CTRL2_TOG_CH0_ERROR_STATUS_MASK (0x10000U)
  2355. #define APBH_CTRL2_TOG_CH0_ERROR_STATUS_SHIFT (16U)
  2356. #define APBH_CTRL2_TOG_CH0_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH0_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH0_ERROR_STATUS_MASK)
  2357. #define APBH_CTRL2_TOG_CH1_ERROR_STATUS_MASK (0x20000U)
  2358. #define APBH_CTRL2_TOG_CH1_ERROR_STATUS_SHIFT (17U)
  2359. #define APBH_CTRL2_TOG_CH1_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH1_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH1_ERROR_STATUS_MASK)
  2360. #define APBH_CTRL2_TOG_CH2_ERROR_STATUS_MASK (0x40000U)
  2361. #define APBH_CTRL2_TOG_CH2_ERROR_STATUS_SHIFT (18U)
  2362. #define APBH_CTRL2_TOG_CH2_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH2_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH2_ERROR_STATUS_MASK)
  2363. #define APBH_CTRL2_TOG_CH3_ERROR_STATUS_MASK (0x80000U)
  2364. #define APBH_CTRL2_TOG_CH3_ERROR_STATUS_SHIFT (19U)
  2365. #define APBH_CTRL2_TOG_CH3_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH3_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH3_ERROR_STATUS_MASK)
  2366. #define APBH_CTRL2_TOG_CH4_ERROR_STATUS_MASK (0x100000U)
  2367. #define APBH_CTRL2_TOG_CH4_ERROR_STATUS_SHIFT (20U)
  2368. #define APBH_CTRL2_TOG_CH4_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH4_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH4_ERROR_STATUS_MASK)
  2369. #define APBH_CTRL2_TOG_CH5_ERROR_STATUS_MASK (0x200000U)
  2370. #define APBH_CTRL2_TOG_CH5_ERROR_STATUS_SHIFT (21U)
  2371. #define APBH_CTRL2_TOG_CH5_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH5_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH5_ERROR_STATUS_MASK)
  2372. #define APBH_CTRL2_TOG_CH6_ERROR_STATUS_MASK (0x400000U)
  2373. #define APBH_CTRL2_TOG_CH6_ERROR_STATUS_SHIFT (22U)
  2374. #define APBH_CTRL2_TOG_CH6_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH6_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH6_ERROR_STATUS_MASK)
  2375. #define APBH_CTRL2_TOG_CH7_ERROR_STATUS_MASK (0x800000U)
  2376. #define APBH_CTRL2_TOG_CH7_ERROR_STATUS_SHIFT (23U)
  2377. #define APBH_CTRL2_TOG_CH7_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH7_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH7_ERROR_STATUS_MASK)
  2378. #define APBH_CTRL2_TOG_CH8_ERROR_STATUS_MASK (0x1000000U)
  2379. #define APBH_CTRL2_TOG_CH8_ERROR_STATUS_SHIFT (24U)
  2380. #define APBH_CTRL2_TOG_CH8_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH8_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH8_ERROR_STATUS_MASK)
  2381. #define APBH_CTRL2_TOG_CH9_ERROR_STATUS_MASK (0x2000000U)
  2382. #define APBH_CTRL2_TOG_CH9_ERROR_STATUS_SHIFT (25U)
  2383. #define APBH_CTRL2_TOG_CH9_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH9_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH9_ERROR_STATUS_MASK)
  2384. #define APBH_CTRL2_TOG_CH10_ERROR_STATUS_MASK (0x4000000U)
  2385. #define APBH_CTRL2_TOG_CH10_ERROR_STATUS_SHIFT (26U)
  2386. #define APBH_CTRL2_TOG_CH10_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH10_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH10_ERROR_STATUS_MASK)
  2387. #define APBH_CTRL2_TOG_CH11_ERROR_STATUS_MASK (0x8000000U)
  2388. #define APBH_CTRL2_TOG_CH11_ERROR_STATUS_SHIFT (27U)
  2389. #define APBH_CTRL2_TOG_CH11_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH11_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH11_ERROR_STATUS_MASK)
  2390. #define APBH_CTRL2_TOG_CH12_ERROR_STATUS_MASK (0x10000000U)
  2391. #define APBH_CTRL2_TOG_CH12_ERROR_STATUS_SHIFT (28U)
  2392. #define APBH_CTRL2_TOG_CH12_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH12_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH12_ERROR_STATUS_MASK)
  2393. #define APBH_CTRL2_TOG_CH13_ERROR_STATUS_MASK (0x20000000U)
  2394. #define APBH_CTRL2_TOG_CH13_ERROR_STATUS_SHIFT (29U)
  2395. #define APBH_CTRL2_TOG_CH13_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH13_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH13_ERROR_STATUS_MASK)
  2396. #define APBH_CTRL2_TOG_CH14_ERROR_STATUS_MASK (0x40000000U)
  2397. #define APBH_CTRL2_TOG_CH14_ERROR_STATUS_SHIFT (30U)
  2398. #define APBH_CTRL2_TOG_CH14_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH14_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH14_ERROR_STATUS_MASK)
  2399. #define APBH_CTRL2_TOG_CH15_ERROR_STATUS_MASK (0x80000000U)
  2400. #define APBH_CTRL2_TOG_CH15_ERROR_STATUS_SHIFT (31U)
  2401. #define APBH_CTRL2_TOG_CH15_ERROR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CTRL2_TOG_CH15_ERROR_STATUS_SHIFT)) & APBH_CTRL2_TOG_CH15_ERROR_STATUS_MASK)
  2402. /*! @name CHANNEL_CTRL - AHB to APBH Bridge Channel Register */
  2403. #define APBH_CHANNEL_CTRL_FREEZE_CHANNEL_MASK (0xFFFFU)
  2404. #define APBH_CHANNEL_CTRL_FREEZE_CHANNEL_SHIFT (0U)
  2405. #define APBH_CHANNEL_CTRL_FREEZE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CHANNEL_CTRL_FREEZE_CHANNEL_SHIFT)) & APBH_CHANNEL_CTRL_FREEZE_CHANNEL_MASK)
  2406. #define APBH_CHANNEL_CTRL_RESET_CHANNEL_MASK (0xFFFF0000U)
  2407. #define APBH_CHANNEL_CTRL_RESET_CHANNEL_SHIFT (16U)
  2408. #define APBH_CHANNEL_CTRL_RESET_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CHANNEL_CTRL_RESET_CHANNEL_SHIFT)) & APBH_CHANNEL_CTRL_RESET_CHANNEL_MASK)
  2409. /*! @name CHANNEL_CTRL_SET - AHB to APBH Bridge Channel Register */
  2410. #define APBH_CHANNEL_CTRL_SET_FREEZE_CHANNEL_MASK (0xFFFFU)
  2411. #define APBH_CHANNEL_CTRL_SET_FREEZE_CHANNEL_SHIFT (0U)
  2412. #define APBH_CHANNEL_CTRL_SET_FREEZE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CHANNEL_CTRL_SET_FREEZE_CHANNEL_SHIFT)) & APBH_CHANNEL_CTRL_SET_FREEZE_CHANNEL_MASK)
  2413. #define APBH_CHANNEL_CTRL_SET_RESET_CHANNEL_MASK (0xFFFF0000U)
  2414. #define APBH_CHANNEL_CTRL_SET_RESET_CHANNEL_SHIFT (16U)
  2415. #define APBH_CHANNEL_CTRL_SET_RESET_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CHANNEL_CTRL_SET_RESET_CHANNEL_SHIFT)) & APBH_CHANNEL_CTRL_SET_RESET_CHANNEL_MASK)
  2416. /*! @name CHANNEL_CTRL_CLR - AHB to APBH Bridge Channel Register */
  2417. #define APBH_CHANNEL_CTRL_CLR_FREEZE_CHANNEL_MASK (0xFFFFU)
  2418. #define APBH_CHANNEL_CTRL_CLR_FREEZE_CHANNEL_SHIFT (0U)
  2419. #define APBH_CHANNEL_CTRL_CLR_FREEZE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CHANNEL_CTRL_CLR_FREEZE_CHANNEL_SHIFT)) & APBH_CHANNEL_CTRL_CLR_FREEZE_CHANNEL_MASK)
  2420. #define APBH_CHANNEL_CTRL_CLR_RESET_CHANNEL_MASK (0xFFFF0000U)
  2421. #define APBH_CHANNEL_CTRL_CLR_RESET_CHANNEL_SHIFT (16U)
  2422. #define APBH_CHANNEL_CTRL_CLR_RESET_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CHANNEL_CTRL_CLR_RESET_CHANNEL_SHIFT)) & APBH_CHANNEL_CTRL_CLR_RESET_CHANNEL_MASK)
  2423. /*! @name CHANNEL_CTRL_TOG - AHB to APBH Bridge Channel Register */
  2424. #define APBH_CHANNEL_CTRL_TOG_FREEZE_CHANNEL_MASK (0xFFFFU)
  2425. #define APBH_CHANNEL_CTRL_TOG_FREEZE_CHANNEL_SHIFT (0U)
  2426. #define APBH_CHANNEL_CTRL_TOG_FREEZE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CHANNEL_CTRL_TOG_FREEZE_CHANNEL_SHIFT)) & APBH_CHANNEL_CTRL_TOG_FREEZE_CHANNEL_MASK)
  2427. #define APBH_CHANNEL_CTRL_TOG_RESET_CHANNEL_MASK (0xFFFF0000U)
  2428. #define APBH_CHANNEL_CTRL_TOG_RESET_CHANNEL_SHIFT (16U)
  2429. #define APBH_CHANNEL_CTRL_TOG_RESET_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CHANNEL_CTRL_TOG_RESET_CHANNEL_SHIFT)) & APBH_CHANNEL_CTRL_TOG_RESET_CHANNEL_MASK)
  2430. /*! @name DEVSEL - AHB to APBH DMA Device Assignment Register */
  2431. #define APBH_DEVSEL_CH0_MASK (0x3U)
  2432. #define APBH_DEVSEL_CH0_SHIFT (0U)
  2433. #define APBH_DEVSEL_CH0(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH0_SHIFT)) & APBH_DEVSEL_CH0_MASK)
  2434. #define APBH_DEVSEL_CH1_MASK (0xCU)
  2435. #define APBH_DEVSEL_CH1_SHIFT (2U)
  2436. #define APBH_DEVSEL_CH1(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH1_SHIFT)) & APBH_DEVSEL_CH1_MASK)
  2437. #define APBH_DEVSEL_CH2_MASK (0x30U)
  2438. #define APBH_DEVSEL_CH2_SHIFT (4U)
  2439. #define APBH_DEVSEL_CH2(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH2_SHIFT)) & APBH_DEVSEL_CH2_MASK)
  2440. #define APBH_DEVSEL_CH3_MASK (0xC0U)
  2441. #define APBH_DEVSEL_CH3_SHIFT (6U)
  2442. #define APBH_DEVSEL_CH3(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH3_SHIFT)) & APBH_DEVSEL_CH3_MASK)
  2443. #define APBH_DEVSEL_CH4_MASK (0x300U)
  2444. #define APBH_DEVSEL_CH4_SHIFT (8U)
  2445. #define APBH_DEVSEL_CH4(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH4_SHIFT)) & APBH_DEVSEL_CH4_MASK)
  2446. #define APBH_DEVSEL_CH5_MASK (0xC00U)
  2447. #define APBH_DEVSEL_CH5_SHIFT (10U)
  2448. #define APBH_DEVSEL_CH5(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH5_SHIFT)) & APBH_DEVSEL_CH5_MASK)
  2449. #define APBH_DEVSEL_CH6_MASK (0x3000U)
  2450. #define APBH_DEVSEL_CH6_SHIFT (12U)
  2451. #define APBH_DEVSEL_CH6(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH6_SHIFT)) & APBH_DEVSEL_CH6_MASK)
  2452. #define APBH_DEVSEL_CH7_MASK (0xC000U)
  2453. #define APBH_DEVSEL_CH7_SHIFT (14U)
  2454. #define APBH_DEVSEL_CH7(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH7_SHIFT)) & APBH_DEVSEL_CH7_MASK)
  2455. #define APBH_DEVSEL_CH8_MASK (0x30000U)
  2456. #define APBH_DEVSEL_CH8_SHIFT (16U)
  2457. #define APBH_DEVSEL_CH8(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH8_SHIFT)) & APBH_DEVSEL_CH8_MASK)
  2458. #define APBH_DEVSEL_CH9_MASK (0xC0000U)
  2459. #define APBH_DEVSEL_CH9_SHIFT (18U)
  2460. #define APBH_DEVSEL_CH9(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH9_SHIFT)) & APBH_DEVSEL_CH9_MASK)
  2461. #define APBH_DEVSEL_CH10_MASK (0x300000U)
  2462. #define APBH_DEVSEL_CH10_SHIFT (20U)
  2463. #define APBH_DEVSEL_CH10(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH10_SHIFT)) & APBH_DEVSEL_CH10_MASK)
  2464. #define APBH_DEVSEL_CH11_MASK (0xC00000U)
  2465. #define APBH_DEVSEL_CH11_SHIFT (22U)
  2466. #define APBH_DEVSEL_CH11(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH11_SHIFT)) & APBH_DEVSEL_CH11_MASK)
  2467. #define APBH_DEVSEL_CH12_MASK (0x3000000U)
  2468. #define APBH_DEVSEL_CH12_SHIFT (24U)
  2469. #define APBH_DEVSEL_CH12(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH12_SHIFT)) & APBH_DEVSEL_CH12_MASK)
  2470. #define APBH_DEVSEL_CH13_MASK (0xC000000U)
  2471. #define APBH_DEVSEL_CH13_SHIFT (26U)
  2472. #define APBH_DEVSEL_CH13(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH13_SHIFT)) & APBH_DEVSEL_CH13_MASK)
  2473. #define APBH_DEVSEL_CH14_MASK (0x30000000U)
  2474. #define APBH_DEVSEL_CH14_SHIFT (28U)
  2475. #define APBH_DEVSEL_CH14(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH14_SHIFT)) & APBH_DEVSEL_CH14_MASK)
  2476. #define APBH_DEVSEL_CH15_MASK (0xC0000000U)
  2477. #define APBH_DEVSEL_CH15_SHIFT (30U)
  2478. #define APBH_DEVSEL_CH15(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEVSEL_CH15_SHIFT)) & APBH_DEVSEL_CH15_MASK)
  2479. /*! @name DMA_BURST_SIZE - AHB to APBH DMA burst size */
  2480. #define APBH_DMA_BURST_SIZE_CH0_MASK (0x3U)
  2481. #define APBH_DMA_BURST_SIZE_CH0_SHIFT (0U)
  2482. #define APBH_DMA_BURST_SIZE_CH0(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH0_SHIFT)) & APBH_DMA_BURST_SIZE_CH0_MASK)
  2483. #define APBH_DMA_BURST_SIZE_CH1_MASK (0xCU)
  2484. #define APBH_DMA_BURST_SIZE_CH1_SHIFT (2U)
  2485. #define APBH_DMA_BURST_SIZE_CH1(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH1_SHIFT)) & APBH_DMA_BURST_SIZE_CH1_MASK)
  2486. #define APBH_DMA_BURST_SIZE_CH2_MASK (0x30U)
  2487. #define APBH_DMA_BURST_SIZE_CH2_SHIFT (4U)
  2488. #define APBH_DMA_BURST_SIZE_CH2(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH2_SHIFT)) & APBH_DMA_BURST_SIZE_CH2_MASK)
  2489. #define APBH_DMA_BURST_SIZE_CH3_MASK (0xC0U)
  2490. #define APBH_DMA_BURST_SIZE_CH3_SHIFT (6U)
  2491. #define APBH_DMA_BURST_SIZE_CH3(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH3_SHIFT)) & APBH_DMA_BURST_SIZE_CH3_MASK)
  2492. #define APBH_DMA_BURST_SIZE_CH4_MASK (0x300U)
  2493. #define APBH_DMA_BURST_SIZE_CH4_SHIFT (8U)
  2494. #define APBH_DMA_BURST_SIZE_CH4(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH4_SHIFT)) & APBH_DMA_BURST_SIZE_CH4_MASK)
  2495. #define APBH_DMA_BURST_SIZE_CH5_MASK (0xC00U)
  2496. #define APBH_DMA_BURST_SIZE_CH5_SHIFT (10U)
  2497. #define APBH_DMA_BURST_SIZE_CH5(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH5_SHIFT)) & APBH_DMA_BURST_SIZE_CH5_MASK)
  2498. #define APBH_DMA_BURST_SIZE_CH6_MASK (0x3000U)
  2499. #define APBH_DMA_BURST_SIZE_CH6_SHIFT (12U)
  2500. #define APBH_DMA_BURST_SIZE_CH6(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH6_SHIFT)) & APBH_DMA_BURST_SIZE_CH6_MASK)
  2501. #define APBH_DMA_BURST_SIZE_CH7_MASK (0xC000U)
  2502. #define APBH_DMA_BURST_SIZE_CH7_SHIFT (14U)
  2503. #define APBH_DMA_BURST_SIZE_CH7(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH7_SHIFT)) & APBH_DMA_BURST_SIZE_CH7_MASK)
  2504. #define APBH_DMA_BURST_SIZE_CH8_MASK (0x30000U)
  2505. #define APBH_DMA_BURST_SIZE_CH8_SHIFT (16U)
  2506. #define APBH_DMA_BURST_SIZE_CH8(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH8_SHIFT)) & APBH_DMA_BURST_SIZE_CH8_MASK)
  2507. #define APBH_DMA_BURST_SIZE_CH9_MASK (0xC0000U)
  2508. #define APBH_DMA_BURST_SIZE_CH9_SHIFT (18U)
  2509. #define APBH_DMA_BURST_SIZE_CH9(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH9_SHIFT)) & APBH_DMA_BURST_SIZE_CH9_MASK)
  2510. #define APBH_DMA_BURST_SIZE_CH10_MASK (0x300000U)
  2511. #define APBH_DMA_BURST_SIZE_CH10_SHIFT (20U)
  2512. #define APBH_DMA_BURST_SIZE_CH10(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH10_SHIFT)) & APBH_DMA_BURST_SIZE_CH10_MASK)
  2513. #define APBH_DMA_BURST_SIZE_CH11_MASK (0xC00000U)
  2514. #define APBH_DMA_BURST_SIZE_CH11_SHIFT (22U)
  2515. #define APBH_DMA_BURST_SIZE_CH11(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH11_SHIFT)) & APBH_DMA_BURST_SIZE_CH11_MASK)
  2516. #define APBH_DMA_BURST_SIZE_CH12_MASK (0x3000000U)
  2517. #define APBH_DMA_BURST_SIZE_CH12_SHIFT (24U)
  2518. #define APBH_DMA_BURST_SIZE_CH12(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH12_SHIFT)) & APBH_DMA_BURST_SIZE_CH12_MASK)
  2519. #define APBH_DMA_BURST_SIZE_CH13_MASK (0xC000000U)
  2520. #define APBH_DMA_BURST_SIZE_CH13_SHIFT (26U)
  2521. #define APBH_DMA_BURST_SIZE_CH13(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH13_SHIFT)) & APBH_DMA_BURST_SIZE_CH13_MASK)
  2522. #define APBH_DMA_BURST_SIZE_CH14_MASK (0x30000000U)
  2523. #define APBH_DMA_BURST_SIZE_CH14_SHIFT (28U)
  2524. #define APBH_DMA_BURST_SIZE_CH14(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH14_SHIFT)) & APBH_DMA_BURST_SIZE_CH14_MASK)
  2525. #define APBH_DMA_BURST_SIZE_CH15_MASK (0xC0000000U)
  2526. #define APBH_DMA_BURST_SIZE_CH15_SHIFT (30U)
  2527. #define APBH_DMA_BURST_SIZE_CH15(x) (((uint32_t)(((uint32_t)(x)) << APBH_DMA_BURST_SIZE_CH15_SHIFT)) & APBH_DMA_BURST_SIZE_CH15_MASK)
  2528. /*! @name DEBUG - AHB to APBH DMA Debug Register */
  2529. #define APBH_DEBUG_GPMI_ONE_FIFO_MASK (0x1U)
  2530. #define APBH_DEBUG_GPMI_ONE_FIFO_SHIFT (0U)
  2531. #define APBH_DEBUG_GPMI_ONE_FIFO(x) (((uint32_t)(((uint32_t)(x)) << APBH_DEBUG_GPMI_ONE_FIFO_SHIFT)) & APBH_DEBUG_GPMI_ONE_FIFO_MASK)
  2532. /*! @name CH0_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  2533. #define APBH_CH0_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2534. #define APBH_CH0_CURCMDAR_CMD_ADDR_SHIFT (0U)
  2535. #define APBH_CH0_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH0_CURCMDAR_CMD_ADDR_MASK)
  2536. /*! @name CH0_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  2537. #define APBH_CH0_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2538. #define APBH_CH0_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  2539. #define APBH_CH0_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH0_NXTCMDAR_CMD_ADDR_MASK)
  2540. /*! @name CH0_CMD - APBH DMA Channel n Command Register */
  2541. #define APBH_CH0_CMD_COMMAND_MASK (0x3U)
  2542. #define APBH_CH0_CMD_COMMAND_SHIFT (0U)
  2543. #define APBH_CH0_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_COMMAND_SHIFT)) & APBH_CH0_CMD_COMMAND_MASK)
  2544. #define APBH_CH0_CMD_CHAIN_MASK (0x4U)
  2545. #define APBH_CH0_CMD_CHAIN_SHIFT (2U)
  2546. #define APBH_CH0_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_CHAIN_SHIFT)) & APBH_CH0_CMD_CHAIN_MASK)
  2547. #define APBH_CH0_CMD_IRQONCMPLT_MASK (0x8U)
  2548. #define APBH_CH0_CMD_IRQONCMPLT_SHIFT (3U)
  2549. #define APBH_CH0_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_IRQONCMPLT_SHIFT)) & APBH_CH0_CMD_IRQONCMPLT_MASK)
  2550. #define APBH_CH0_CMD_NANDLOCK_MASK (0x10U)
  2551. #define APBH_CH0_CMD_NANDLOCK_SHIFT (4U)
  2552. #define APBH_CH0_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_NANDLOCK_SHIFT)) & APBH_CH0_CMD_NANDLOCK_MASK)
  2553. #define APBH_CH0_CMD_NANDWAIT4READY_MASK (0x20U)
  2554. #define APBH_CH0_CMD_NANDWAIT4READY_SHIFT (5U)
  2555. #define APBH_CH0_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH0_CMD_NANDWAIT4READY_MASK)
  2556. #define APBH_CH0_CMD_SEMAPHORE_MASK (0x40U)
  2557. #define APBH_CH0_CMD_SEMAPHORE_SHIFT (6U)
  2558. #define APBH_CH0_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_SEMAPHORE_SHIFT)) & APBH_CH0_CMD_SEMAPHORE_MASK)
  2559. #define APBH_CH0_CMD_WAIT4ENDCMD_MASK (0x80U)
  2560. #define APBH_CH0_CMD_WAIT4ENDCMD_SHIFT (7U)
  2561. #define APBH_CH0_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH0_CMD_WAIT4ENDCMD_MASK)
  2562. #define APBH_CH0_CMD_HALTONTERMINATE_MASK (0x100U)
  2563. #define APBH_CH0_CMD_HALTONTERMINATE_SHIFT (8U)
  2564. #define APBH_CH0_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH0_CMD_HALTONTERMINATE_MASK)
  2565. #define APBH_CH0_CMD_CMDWORDS_MASK (0xF000U)
  2566. #define APBH_CH0_CMD_CMDWORDS_SHIFT (12U)
  2567. #define APBH_CH0_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_CMDWORDS_SHIFT)) & APBH_CH0_CMD_CMDWORDS_MASK)
  2568. #define APBH_CH0_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  2569. #define APBH_CH0_CMD_XFER_COUNT_SHIFT (16U)
  2570. #define APBH_CH0_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_CMD_XFER_COUNT_SHIFT)) & APBH_CH0_CMD_XFER_COUNT_MASK)
  2571. /*! @name CH0_BAR - APBH DMA Channel n Buffer Address Register */
  2572. #define APBH_CH0_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  2573. #define APBH_CH0_BAR_ADDRESS_SHIFT (0U)
  2574. #define APBH_CH0_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_BAR_ADDRESS_SHIFT)) & APBH_CH0_BAR_ADDRESS_MASK)
  2575. /*! @name CH0_SEMA - APBH DMA Channel n Semaphore Register */
  2576. #define APBH_CH0_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  2577. #define APBH_CH0_SEMA_INCREMENT_SEMA_SHIFT (0U)
  2578. #define APBH_CH0_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH0_SEMA_INCREMENT_SEMA_MASK)
  2579. #define APBH_CH0_SEMA_PHORE_MASK (0xFF0000U)
  2580. #define APBH_CH0_SEMA_PHORE_SHIFT (16U)
  2581. #define APBH_CH0_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_SEMA_PHORE_SHIFT)) & APBH_CH0_SEMA_PHORE_MASK)
  2582. /*! @name CH0_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  2583. #define APBH_CH0_DEBUG1_STATEMACHINE_MASK (0x1FU)
  2584. #define APBH_CH0_DEBUG1_STATEMACHINE_SHIFT (0U)
  2585. #define APBH_CH0_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH0_DEBUG1_STATEMACHINE_MASK)
  2586. #define APBH_CH0_DEBUG1_RSVD1_MASK (0xFFFE0U)
  2587. #define APBH_CH0_DEBUG1_RSVD1_SHIFT (5U)
  2588. #define APBH_CH0_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_RSVD1_SHIFT)) & APBH_CH0_DEBUG1_RSVD1_MASK)
  2589. #define APBH_CH0_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  2590. #define APBH_CH0_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  2591. #define APBH_CH0_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH0_DEBUG1_WR_FIFO_FULL_MASK)
  2592. #define APBH_CH0_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  2593. #define APBH_CH0_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  2594. #define APBH_CH0_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH0_DEBUG1_WR_FIFO_EMPTY_MASK)
  2595. #define APBH_CH0_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  2596. #define APBH_CH0_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  2597. #define APBH_CH0_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH0_DEBUG1_RD_FIFO_FULL_MASK)
  2598. #define APBH_CH0_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  2599. #define APBH_CH0_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  2600. #define APBH_CH0_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH0_DEBUG1_RD_FIFO_EMPTY_MASK)
  2601. #define APBH_CH0_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  2602. #define APBH_CH0_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  2603. #define APBH_CH0_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH0_DEBUG1_NEXTCMDADDRVALID_MASK)
  2604. #define APBH_CH0_DEBUG1_LOCK_MASK (0x2000000U)
  2605. #define APBH_CH0_DEBUG1_LOCK_SHIFT (25U)
  2606. #define APBH_CH0_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_LOCK_SHIFT)) & APBH_CH0_DEBUG1_LOCK_MASK)
  2607. #define APBH_CH0_DEBUG1_READY_MASK (0x4000000U)
  2608. #define APBH_CH0_DEBUG1_READY_SHIFT (26U)
  2609. #define APBH_CH0_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_READY_SHIFT)) & APBH_CH0_DEBUG1_READY_MASK)
  2610. #define APBH_CH0_DEBUG1_SENSE_MASK (0x8000000U)
  2611. #define APBH_CH0_DEBUG1_SENSE_SHIFT (27U)
  2612. #define APBH_CH0_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_SENSE_SHIFT)) & APBH_CH0_DEBUG1_SENSE_MASK)
  2613. #define APBH_CH0_DEBUG1_END_MASK (0x10000000U)
  2614. #define APBH_CH0_DEBUG1_END_SHIFT (28U)
  2615. #define APBH_CH0_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_END_SHIFT)) & APBH_CH0_DEBUG1_END_MASK)
  2616. #define APBH_CH0_DEBUG1_KICK_MASK (0x20000000U)
  2617. #define APBH_CH0_DEBUG1_KICK_SHIFT (29U)
  2618. #define APBH_CH0_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_KICK_SHIFT)) & APBH_CH0_DEBUG1_KICK_MASK)
  2619. #define APBH_CH0_DEBUG1_BURST_MASK (0x40000000U)
  2620. #define APBH_CH0_DEBUG1_BURST_SHIFT (30U)
  2621. #define APBH_CH0_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_BURST_SHIFT)) & APBH_CH0_DEBUG1_BURST_MASK)
  2622. #define APBH_CH0_DEBUG1_REQ_MASK (0x80000000U)
  2623. #define APBH_CH0_DEBUG1_REQ_SHIFT (31U)
  2624. #define APBH_CH0_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG1_REQ_SHIFT)) & APBH_CH0_DEBUG1_REQ_MASK)
  2625. /*! @name CH0_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  2626. #define APBH_CH0_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  2627. #define APBH_CH0_DEBUG2_AHB_BYTES_SHIFT (0U)
  2628. #define APBH_CH0_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH0_DEBUG2_AHB_BYTES_MASK)
  2629. #define APBH_CH0_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  2630. #define APBH_CH0_DEBUG2_APB_BYTES_SHIFT (16U)
  2631. #define APBH_CH0_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH0_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH0_DEBUG2_APB_BYTES_MASK)
  2632. /*! @name CH1_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  2633. #define APBH_CH1_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2634. #define APBH_CH1_CURCMDAR_CMD_ADDR_SHIFT (0U)
  2635. #define APBH_CH1_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH1_CURCMDAR_CMD_ADDR_MASK)
  2636. /*! @name CH1_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  2637. #define APBH_CH1_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2638. #define APBH_CH1_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  2639. #define APBH_CH1_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH1_NXTCMDAR_CMD_ADDR_MASK)
  2640. /*! @name CH1_CMD - APBH DMA Channel n Command Register */
  2641. #define APBH_CH1_CMD_COMMAND_MASK (0x3U)
  2642. #define APBH_CH1_CMD_COMMAND_SHIFT (0U)
  2643. #define APBH_CH1_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_COMMAND_SHIFT)) & APBH_CH1_CMD_COMMAND_MASK)
  2644. #define APBH_CH1_CMD_CHAIN_MASK (0x4U)
  2645. #define APBH_CH1_CMD_CHAIN_SHIFT (2U)
  2646. #define APBH_CH1_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_CHAIN_SHIFT)) & APBH_CH1_CMD_CHAIN_MASK)
  2647. #define APBH_CH1_CMD_IRQONCMPLT_MASK (0x8U)
  2648. #define APBH_CH1_CMD_IRQONCMPLT_SHIFT (3U)
  2649. #define APBH_CH1_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_IRQONCMPLT_SHIFT)) & APBH_CH1_CMD_IRQONCMPLT_MASK)
  2650. #define APBH_CH1_CMD_NANDLOCK_MASK (0x10U)
  2651. #define APBH_CH1_CMD_NANDLOCK_SHIFT (4U)
  2652. #define APBH_CH1_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_NANDLOCK_SHIFT)) & APBH_CH1_CMD_NANDLOCK_MASK)
  2653. #define APBH_CH1_CMD_NANDWAIT4READY_MASK (0x20U)
  2654. #define APBH_CH1_CMD_NANDWAIT4READY_SHIFT (5U)
  2655. #define APBH_CH1_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH1_CMD_NANDWAIT4READY_MASK)
  2656. #define APBH_CH1_CMD_SEMAPHORE_MASK (0x40U)
  2657. #define APBH_CH1_CMD_SEMAPHORE_SHIFT (6U)
  2658. #define APBH_CH1_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_SEMAPHORE_SHIFT)) & APBH_CH1_CMD_SEMAPHORE_MASK)
  2659. #define APBH_CH1_CMD_WAIT4ENDCMD_MASK (0x80U)
  2660. #define APBH_CH1_CMD_WAIT4ENDCMD_SHIFT (7U)
  2661. #define APBH_CH1_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH1_CMD_WAIT4ENDCMD_MASK)
  2662. #define APBH_CH1_CMD_HALTONTERMINATE_MASK (0x100U)
  2663. #define APBH_CH1_CMD_HALTONTERMINATE_SHIFT (8U)
  2664. #define APBH_CH1_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH1_CMD_HALTONTERMINATE_MASK)
  2665. #define APBH_CH1_CMD_CMDWORDS_MASK (0xF000U)
  2666. #define APBH_CH1_CMD_CMDWORDS_SHIFT (12U)
  2667. #define APBH_CH1_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_CMDWORDS_SHIFT)) & APBH_CH1_CMD_CMDWORDS_MASK)
  2668. #define APBH_CH1_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  2669. #define APBH_CH1_CMD_XFER_COUNT_SHIFT (16U)
  2670. #define APBH_CH1_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_CMD_XFER_COUNT_SHIFT)) & APBH_CH1_CMD_XFER_COUNT_MASK)
  2671. /*! @name CH1_BAR - APBH DMA Channel n Buffer Address Register */
  2672. #define APBH_CH1_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  2673. #define APBH_CH1_BAR_ADDRESS_SHIFT (0U)
  2674. #define APBH_CH1_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_BAR_ADDRESS_SHIFT)) & APBH_CH1_BAR_ADDRESS_MASK)
  2675. /*! @name CH1_SEMA - APBH DMA Channel n Semaphore Register */
  2676. #define APBH_CH1_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  2677. #define APBH_CH1_SEMA_INCREMENT_SEMA_SHIFT (0U)
  2678. #define APBH_CH1_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH1_SEMA_INCREMENT_SEMA_MASK)
  2679. #define APBH_CH1_SEMA_PHORE_MASK (0xFF0000U)
  2680. #define APBH_CH1_SEMA_PHORE_SHIFT (16U)
  2681. #define APBH_CH1_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_SEMA_PHORE_SHIFT)) & APBH_CH1_SEMA_PHORE_MASK)
  2682. /*! @name CH1_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  2683. #define APBH_CH1_DEBUG1_STATEMACHINE_MASK (0x1FU)
  2684. #define APBH_CH1_DEBUG1_STATEMACHINE_SHIFT (0U)
  2685. #define APBH_CH1_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH1_DEBUG1_STATEMACHINE_MASK)
  2686. #define APBH_CH1_DEBUG1_RSVD1_MASK (0xFFFE0U)
  2687. #define APBH_CH1_DEBUG1_RSVD1_SHIFT (5U)
  2688. #define APBH_CH1_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_RSVD1_SHIFT)) & APBH_CH1_DEBUG1_RSVD1_MASK)
  2689. #define APBH_CH1_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  2690. #define APBH_CH1_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  2691. #define APBH_CH1_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH1_DEBUG1_WR_FIFO_FULL_MASK)
  2692. #define APBH_CH1_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  2693. #define APBH_CH1_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  2694. #define APBH_CH1_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH1_DEBUG1_WR_FIFO_EMPTY_MASK)
  2695. #define APBH_CH1_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  2696. #define APBH_CH1_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  2697. #define APBH_CH1_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH1_DEBUG1_RD_FIFO_FULL_MASK)
  2698. #define APBH_CH1_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  2699. #define APBH_CH1_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  2700. #define APBH_CH1_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH1_DEBUG1_RD_FIFO_EMPTY_MASK)
  2701. #define APBH_CH1_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  2702. #define APBH_CH1_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  2703. #define APBH_CH1_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH1_DEBUG1_NEXTCMDADDRVALID_MASK)
  2704. #define APBH_CH1_DEBUG1_LOCK_MASK (0x2000000U)
  2705. #define APBH_CH1_DEBUG1_LOCK_SHIFT (25U)
  2706. #define APBH_CH1_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_LOCK_SHIFT)) & APBH_CH1_DEBUG1_LOCK_MASK)
  2707. #define APBH_CH1_DEBUG1_READY_MASK (0x4000000U)
  2708. #define APBH_CH1_DEBUG1_READY_SHIFT (26U)
  2709. #define APBH_CH1_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_READY_SHIFT)) & APBH_CH1_DEBUG1_READY_MASK)
  2710. #define APBH_CH1_DEBUG1_SENSE_MASK (0x8000000U)
  2711. #define APBH_CH1_DEBUG1_SENSE_SHIFT (27U)
  2712. #define APBH_CH1_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_SENSE_SHIFT)) & APBH_CH1_DEBUG1_SENSE_MASK)
  2713. #define APBH_CH1_DEBUG1_END_MASK (0x10000000U)
  2714. #define APBH_CH1_DEBUG1_END_SHIFT (28U)
  2715. #define APBH_CH1_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_END_SHIFT)) & APBH_CH1_DEBUG1_END_MASK)
  2716. #define APBH_CH1_DEBUG1_KICK_MASK (0x20000000U)
  2717. #define APBH_CH1_DEBUG1_KICK_SHIFT (29U)
  2718. #define APBH_CH1_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_KICK_SHIFT)) & APBH_CH1_DEBUG1_KICK_MASK)
  2719. #define APBH_CH1_DEBUG1_BURST_MASK (0x40000000U)
  2720. #define APBH_CH1_DEBUG1_BURST_SHIFT (30U)
  2721. #define APBH_CH1_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_BURST_SHIFT)) & APBH_CH1_DEBUG1_BURST_MASK)
  2722. #define APBH_CH1_DEBUG1_REQ_MASK (0x80000000U)
  2723. #define APBH_CH1_DEBUG1_REQ_SHIFT (31U)
  2724. #define APBH_CH1_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG1_REQ_SHIFT)) & APBH_CH1_DEBUG1_REQ_MASK)
  2725. /*! @name CH1_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  2726. #define APBH_CH1_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  2727. #define APBH_CH1_DEBUG2_AHB_BYTES_SHIFT (0U)
  2728. #define APBH_CH1_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH1_DEBUG2_AHB_BYTES_MASK)
  2729. #define APBH_CH1_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  2730. #define APBH_CH1_DEBUG2_APB_BYTES_SHIFT (16U)
  2731. #define APBH_CH1_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH1_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH1_DEBUG2_APB_BYTES_MASK)
  2732. /*! @name CH2_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  2733. #define APBH_CH2_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2734. #define APBH_CH2_CURCMDAR_CMD_ADDR_SHIFT (0U)
  2735. #define APBH_CH2_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH2_CURCMDAR_CMD_ADDR_MASK)
  2736. /*! @name CH2_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  2737. #define APBH_CH2_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2738. #define APBH_CH2_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  2739. #define APBH_CH2_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH2_NXTCMDAR_CMD_ADDR_MASK)
  2740. /*! @name CH2_CMD - APBH DMA Channel n Command Register */
  2741. #define APBH_CH2_CMD_COMMAND_MASK (0x3U)
  2742. #define APBH_CH2_CMD_COMMAND_SHIFT (0U)
  2743. #define APBH_CH2_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_COMMAND_SHIFT)) & APBH_CH2_CMD_COMMAND_MASK)
  2744. #define APBH_CH2_CMD_CHAIN_MASK (0x4U)
  2745. #define APBH_CH2_CMD_CHAIN_SHIFT (2U)
  2746. #define APBH_CH2_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_CHAIN_SHIFT)) & APBH_CH2_CMD_CHAIN_MASK)
  2747. #define APBH_CH2_CMD_IRQONCMPLT_MASK (0x8U)
  2748. #define APBH_CH2_CMD_IRQONCMPLT_SHIFT (3U)
  2749. #define APBH_CH2_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_IRQONCMPLT_SHIFT)) & APBH_CH2_CMD_IRQONCMPLT_MASK)
  2750. #define APBH_CH2_CMD_NANDLOCK_MASK (0x10U)
  2751. #define APBH_CH2_CMD_NANDLOCK_SHIFT (4U)
  2752. #define APBH_CH2_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_NANDLOCK_SHIFT)) & APBH_CH2_CMD_NANDLOCK_MASK)
  2753. #define APBH_CH2_CMD_NANDWAIT4READY_MASK (0x20U)
  2754. #define APBH_CH2_CMD_NANDWAIT4READY_SHIFT (5U)
  2755. #define APBH_CH2_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH2_CMD_NANDWAIT4READY_MASK)
  2756. #define APBH_CH2_CMD_SEMAPHORE_MASK (0x40U)
  2757. #define APBH_CH2_CMD_SEMAPHORE_SHIFT (6U)
  2758. #define APBH_CH2_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_SEMAPHORE_SHIFT)) & APBH_CH2_CMD_SEMAPHORE_MASK)
  2759. #define APBH_CH2_CMD_WAIT4ENDCMD_MASK (0x80U)
  2760. #define APBH_CH2_CMD_WAIT4ENDCMD_SHIFT (7U)
  2761. #define APBH_CH2_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH2_CMD_WAIT4ENDCMD_MASK)
  2762. #define APBH_CH2_CMD_HALTONTERMINATE_MASK (0x100U)
  2763. #define APBH_CH2_CMD_HALTONTERMINATE_SHIFT (8U)
  2764. #define APBH_CH2_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH2_CMD_HALTONTERMINATE_MASK)
  2765. #define APBH_CH2_CMD_CMDWORDS_MASK (0xF000U)
  2766. #define APBH_CH2_CMD_CMDWORDS_SHIFT (12U)
  2767. #define APBH_CH2_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_CMDWORDS_SHIFT)) & APBH_CH2_CMD_CMDWORDS_MASK)
  2768. #define APBH_CH2_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  2769. #define APBH_CH2_CMD_XFER_COUNT_SHIFT (16U)
  2770. #define APBH_CH2_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_CMD_XFER_COUNT_SHIFT)) & APBH_CH2_CMD_XFER_COUNT_MASK)
  2771. /*! @name CH2_BAR - APBH DMA Channel n Buffer Address Register */
  2772. #define APBH_CH2_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  2773. #define APBH_CH2_BAR_ADDRESS_SHIFT (0U)
  2774. #define APBH_CH2_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_BAR_ADDRESS_SHIFT)) & APBH_CH2_BAR_ADDRESS_MASK)
  2775. /*! @name CH2_SEMA - APBH DMA Channel n Semaphore Register */
  2776. #define APBH_CH2_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  2777. #define APBH_CH2_SEMA_INCREMENT_SEMA_SHIFT (0U)
  2778. #define APBH_CH2_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH2_SEMA_INCREMENT_SEMA_MASK)
  2779. #define APBH_CH2_SEMA_PHORE_MASK (0xFF0000U)
  2780. #define APBH_CH2_SEMA_PHORE_SHIFT (16U)
  2781. #define APBH_CH2_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_SEMA_PHORE_SHIFT)) & APBH_CH2_SEMA_PHORE_MASK)
  2782. /*! @name CH2_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  2783. #define APBH_CH2_DEBUG1_STATEMACHINE_MASK (0x1FU)
  2784. #define APBH_CH2_DEBUG1_STATEMACHINE_SHIFT (0U)
  2785. #define APBH_CH2_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH2_DEBUG1_STATEMACHINE_MASK)
  2786. #define APBH_CH2_DEBUG1_RSVD1_MASK (0xFFFE0U)
  2787. #define APBH_CH2_DEBUG1_RSVD1_SHIFT (5U)
  2788. #define APBH_CH2_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_RSVD1_SHIFT)) & APBH_CH2_DEBUG1_RSVD1_MASK)
  2789. #define APBH_CH2_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  2790. #define APBH_CH2_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  2791. #define APBH_CH2_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH2_DEBUG1_WR_FIFO_FULL_MASK)
  2792. #define APBH_CH2_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  2793. #define APBH_CH2_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  2794. #define APBH_CH2_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH2_DEBUG1_WR_FIFO_EMPTY_MASK)
  2795. #define APBH_CH2_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  2796. #define APBH_CH2_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  2797. #define APBH_CH2_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH2_DEBUG1_RD_FIFO_FULL_MASK)
  2798. #define APBH_CH2_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  2799. #define APBH_CH2_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  2800. #define APBH_CH2_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH2_DEBUG1_RD_FIFO_EMPTY_MASK)
  2801. #define APBH_CH2_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  2802. #define APBH_CH2_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  2803. #define APBH_CH2_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH2_DEBUG1_NEXTCMDADDRVALID_MASK)
  2804. #define APBH_CH2_DEBUG1_LOCK_MASK (0x2000000U)
  2805. #define APBH_CH2_DEBUG1_LOCK_SHIFT (25U)
  2806. #define APBH_CH2_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_LOCK_SHIFT)) & APBH_CH2_DEBUG1_LOCK_MASK)
  2807. #define APBH_CH2_DEBUG1_READY_MASK (0x4000000U)
  2808. #define APBH_CH2_DEBUG1_READY_SHIFT (26U)
  2809. #define APBH_CH2_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_READY_SHIFT)) & APBH_CH2_DEBUG1_READY_MASK)
  2810. #define APBH_CH2_DEBUG1_SENSE_MASK (0x8000000U)
  2811. #define APBH_CH2_DEBUG1_SENSE_SHIFT (27U)
  2812. #define APBH_CH2_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_SENSE_SHIFT)) & APBH_CH2_DEBUG1_SENSE_MASK)
  2813. #define APBH_CH2_DEBUG1_END_MASK (0x10000000U)
  2814. #define APBH_CH2_DEBUG1_END_SHIFT (28U)
  2815. #define APBH_CH2_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_END_SHIFT)) & APBH_CH2_DEBUG1_END_MASK)
  2816. #define APBH_CH2_DEBUG1_KICK_MASK (0x20000000U)
  2817. #define APBH_CH2_DEBUG1_KICK_SHIFT (29U)
  2818. #define APBH_CH2_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_KICK_SHIFT)) & APBH_CH2_DEBUG1_KICK_MASK)
  2819. #define APBH_CH2_DEBUG1_BURST_MASK (0x40000000U)
  2820. #define APBH_CH2_DEBUG1_BURST_SHIFT (30U)
  2821. #define APBH_CH2_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_BURST_SHIFT)) & APBH_CH2_DEBUG1_BURST_MASK)
  2822. #define APBH_CH2_DEBUG1_REQ_MASK (0x80000000U)
  2823. #define APBH_CH2_DEBUG1_REQ_SHIFT (31U)
  2824. #define APBH_CH2_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG1_REQ_SHIFT)) & APBH_CH2_DEBUG1_REQ_MASK)
  2825. /*! @name CH2_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  2826. #define APBH_CH2_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  2827. #define APBH_CH2_DEBUG2_AHB_BYTES_SHIFT (0U)
  2828. #define APBH_CH2_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH2_DEBUG2_AHB_BYTES_MASK)
  2829. #define APBH_CH2_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  2830. #define APBH_CH2_DEBUG2_APB_BYTES_SHIFT (16U)
  2831. #define APBH_CH2_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH2_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH2_DEBUG2_APB_BYTES_MASK)
  2832. /*! @name CH3_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  2833. #define APBH_CH3_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2834. #define APBH_CH3_CURCMDAR_CMD_ADDR_SHIFT (0U)
  2835. #define APBH_CH3_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH3_CURCMDAR_CMD_ADDR_MASK)
  2836. /*! @name CH3_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  2837. #define APBH_CH3_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2838. #define APBH_CH3_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  2839. #define APBH_CH3_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH3_NXTCMDAR_CMD_ADDR_MASK)
  2840. /*! @name CH3_CMD - APBH DMA Channel n Command Register */
  2841. #define APBH_CH3_CMD_COMMAND_MASK (0x3U)
  2842. #define APBH_CH3_CMD_COMMAND_SHIFT (0U)
  2843. #define APBH_CH3_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_COMMAND_SHIFT)) & APBH_CH3_CMD_COMMAND_MASK)
  2844. #define APBH_CH3_CMD_CHAIN_MASK (0x4U)
  2845. #define APBH_CH3_CMD_CHAIN_SHIFT (2U)
  2846. #define APBH_CH3_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_CHAIN_SHIFT)) & APBH_CH3_CMD_CHAIN_MASK)
  2847. #define APBH_CH3_CMD_IRQONCMPLT_MASK (0x8U)
  2848. #define APBH_CH3_CMD_IRQONCMPLT_SHIFT (3U)
  2849. #define APBH_CH3_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_IRQONCMPLT_SHIFT)) & APBH_CH3_CMD_IRQONCMPLT_MASK)
  2850. #define APBH_CH3_CMD_NANDLOCK_MASK (0x10U)
  2851. #define APBH_CH3_CMD_NANDLOCK_SHIFT (4U)
  2852. #define APBH_CH3_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_NANDLOCK_SHIFT)) & APBH_CH3_CMD_NANDLOCK_MASK)
  2853. #define APBH_CH3_CMD_NANDWAIT4READY_MASK (0x20U)
  2854. #define APBH_CH3_CMD_NANDWAIT4READY_SHIFT (5U)
  2855. #define APBH_CH3_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH3_CMD_NANDWAIT4READY_MASK)
  2856. #define APBH_CH3_CMD_SEMAPHORE_MASK (0x40U)
  2857. #define APBH_CH3_CMD_SEMAPHORE_SHIFT (6U)
  2858. #define APBH_CH3_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_SEMAPHORE_SHIFT)) & APBH_CH3_CMD_SEMAPHORE_MASK)
  2859. #define APBH_CH3_CMD_WAIT4ENDCMD_MASK (0x80U)
  2860. #define APBH_CH3_CMD_WAIT4ENDCMD_SHIFT (7U)
  2861. #define APBH_CH3_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH3_CMD_WAIT4ENDCMD_MASK)
  2862. #define APBH_CH3_CMD_HALTONTERMINATE_MASK (0x100U)
  2863. #define APBH_CH3_CMD_HALTONTERMINATE_SHIFT (8U)
  2864. #define APBH_CH3_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH3_CMD_HALTONTERMINATE_MASK)
  2865. #define APBH_CH3_CMD_CMDWORDS_MASK (0xF000U)
  2866. #define APBH_CH3_CMD_CMDWORDS_SHIFT (12U)
  2867. #define APBH_CH3_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_CMDWORDS_SHIFT)) & APBH_CH3_CMD_CMDWORDS_MASK)
  2868. #define APBH_CH3_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  2869. #define APBH_CH3_CMD_XFER_COUNT_SHIFT (16U)
  2870. #define APBH_CH3_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_CMD_XFER_COUNT_SHIFT)) & APBH_CH3_CMD_XFER_COUNT_MASK)
  2871. /*! @name CH3_BAR - APBH DMA Channel n Buffer Address Register */
  2872. #define APBH_CH3_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  2873. #define APBH_CH3_BAR_ADDRESS_SHIFT (0U)
  2874. #define APBH_CH3_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_BAR_ADDRESS_SHIFT)) & APBH_CH3_BAR_ADDRESS_MASK)
  2875. /*! @name CH3_SEMA - APBH DMA Channel n Semaphore Register */
  2876. #define APBH_CH3_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  2877. #define APBH_CH3_SEMA_INCREMENT_SEMA_SHIFT (0U)
  2878. #define APBH_CH3_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH3_SEMA_INCREMENT_SEMA_MASK)
  2879. #define APBH_CH3_SEMA_PHORE_MASK (0xFF0000U)
  2880. #define APBH_CH3_SEMA_PHORE_SHIFT (16U)
  2881. #define APBH_CH3_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_SEMA_PHORE_SHIFT)) & APBH_CH3_SEMA_PHORE_MASK)
  2882. /*! @name CH3_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  2883. #define APBH_CH3_DEBUG1_STATEMACHINE_MASK (0x1FU)
  2884. #define APBH_CH3_DEBUG1_STATEMACHINE_SHIFT (0U)
  2885. #define APBH_CH3_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH3_DEBUG1_STATEMACHINE_MASK)
  2886. #define APBH_CH3_DEBUG1_RSVD1_MASK (0xFFFE0U)
  2887. #define APBH_CH3_DEBUG1_RSVD1_SHIFT (5U)
  2888. #define APBH_CH3_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_RSVD1_SHIFT)) & APBH_CH3_DEBUG1_RSVD1_MASK)
  2889. #define APBH_CH3_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  2890. #define APBH_CH3_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  2891. #define APBH_CH3_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH3_DEBUG1_WR_FIFO_FULL_MASK)
  2892. #define APBH_CH3_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  2893. #define APBH_CH3_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  2894. #define APBH_CH3_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH3_DEBUG1_WR_FIFO_EMPTY_MASK)
  2895. #define APBH_CH3_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  2896. #define APBH_CH3_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  2897. #define APBH_CH3_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH3_DEBUG1_RD_FIFO_FULL_MASK)
  2898. #define APBH_CH3_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  2899. #define APBH_CH3_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  2900. #define APBH_CH3_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH3_DEBUG1_RD_FIFO_EMPTY_MASK)
  2901. #define APBH_CH3_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  2902. #define APBH_CH3_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  2903. #define APBH_CH3_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH3_DEBUG1_NEXTCMDADDRVALID_MASK)
  2904. #define APBH_CH3_DEBUG1_LOCK_MASK (0x2000000U)
  2905. #define APBH_CH3_DEBUG1_LOCK_SHIFT (25U)
  2906. #define APBH_CH3_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_LOCK_SHIFT)) & APBH_CH3_DEBUG1_LOCK_MASK)
  2907. #define APBH_CH3_DEBUG1_READY_MASK (0x4000000U)
  2908. #define APBH_CH3_DEBUG1_READY_SHIFT (26U)
  2909. #define APBH_CH3_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_READY_SHIFT)) & APBH_CH3_DEBUG1_READY_MASK)
  2910. #define APBH_CH3_DEBUG1_SENSE_MASK (0x8000000U)
  2911. #define APBH_CH3_DEBUG1_SENSE_SHIFT (27U)
  2912. #define APBH_CH3_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_SENSE_SHIFT)) & APBH_CH3_DEBUG1_SENSE_MASK)
  2913. #define APBH_CH3_DEBUG1_END_MASK (0x10000000U)
  2914. #define APBH_CH3_DEBUG1_END_SHIFT (28U)
  2915. #define APBH_CH3_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_END_SHIFT)) & APBH_CH3_DEBUG1_END_MASK)
  2916. #define APBH_CH3_DEBUG1_KICK_MASK (0x20000000U)
  2917. #define APBH_CH3_DEBUG1_KICK_SHIFT (29U)
  2918. #define APBH_CH3_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_KICK_SHIFT)) & APBH_CH3_DEBUG1_KICK_MASK)
  2919. #define APBH_CH3_DEBUG1_BURST_MASK (0x40000000U)
  2920. #define APBH_CH3_DEBUG1_BURST_SHIFT (30U)
  2921. #define APBH_CH3_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_BURST_SHIFT)) & APBH_CH3_DEBUG1_BURST_MASK)
  2922. #define APBH_CH3_DEBUG1_REQ_MASK (0x80000000U)
  2923. #define APBH_CH3_DEBUG1_REQ_SHIFT (31U)
  2924. #define APBH_CH3_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG1_REQ_SHIFT)) & APBH_CH3_DEBUG1_REQ_MASK)
  2925. /*! @name CH3_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  2926. #define APBH_CH3_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  2927. #define APBH_CH3_DEBUG2_AHB_BYTES_SHIFT (0U)
  2928. #define APBH_CH3_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH3_DEBUG2_AHB_BYTES_MASK)
  2929. #define APBH_CH3_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  2930. #define APBH_CH3_DEBUG2_APB_BYTES_SHIFT (16U)
  2931. #define APBH_CH3_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH3_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH3_DEBUG2_APB_BYTES_MASK)
  2932. /*! @name CH4_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  2933. #define APBH_CH4_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2934. #define APBH_CH4_CURCMDAR_CMD_ADDR_SHIFT (0U)
  2935. #define APBH_CH4_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH4_CURCMDAR_CMD_ADDR_MASK)
  2936. /*! @name CH4_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  2937. #define APBH_CH4_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  2938. #define APBH_CH4_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  2939. #define APBH_CH4_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH4_NXTCMDAR_CMD_ADDR_MASK)
  2940. /*! @name CH4_CMD - APBH DMA Channel n Command Register */
  2941. #define APBH_CH4_CMD_COMMAND_MASK (0x3U)
  2942. #define APBH_CH4_CMD_COMMAND_SHIFT (0U)
  2943. #define APBH_CH4_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_COMMAND_SHIFT)) & APBH_CH4_CMD_COMMAND_MASK)
  2944. #define APBH_CH4_CMD_CHAIN_MASK (0x4U)
  2945. #define APBH_CH4_CMD_CHAIN_SHIFT (2U)
  2946. #define APBH_CH4_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_CHAIN_SHIFT)) & APBH_CH4_CMD_CHAIN_MASK)
  2947. #define APBH_CH4_CMD_IRQONCMPLT_MASK (0x8U)
  2948. #define APBH_CH4_CMD_IRQONCMPLT_SHIFT (3U)
  2949. #define APBH_CH4_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_IRQONCMPLT_SHIFT)) & APBH_CH4_CMD_IRQONCMPLT_MASK)
  2950. #define APBH_CH4_CMD_NANDLOCK_MASK (0x10U)
  2951. #define APBH_CH4_CMD_NANDLOCK_SHIFT (4U)
  2952. #define APBH_CH4_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_NANDLOCK_SHIFT)) & APBH_CH4_CMD_NANDLOCK_MASK)
  2953. #define APBH_CH4_CMD_NANDWAIT4READY_MASK (0x20U)
  2954. #define APBH_CH4_CMD_NANDWAIT4READY_SHIFT (5U)
  2955. #define APBH_CH4_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH4_CMD_NANDWAIT4READY_MASK)
  2956. #define APBH_CH4_CMD_SEMAPHORE_MASK (0x40U)
  2957. #define APBH_CH4_CMD_SEMAPHORE_SHIFT (6U)
  2958. #define APBH_CH4_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_SEMAPHORE_SHIFT)) & APBH_CH4_CMD_SEMAPHORE_MASK)
  2959. #define APBH_CH4_CMD_WAIT4ENDCMD_MASK (0x80U)
  2960. #define APBH_CH4_CMD_WAIT4ENDCMD_SHIFT (7U)
  2961. #define APBH_CH4_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH4_CMD_WAIT4ENDCMD_MASK)
  2962. #define APBH_CH4_CMD_HALTONTERMINATE_MASK (0x100U)
  2963. #define APBH_CH4_CMD_HALTONTERMINATE_SHIFT (8U)
  2964. #define APBH_CH4_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH4_CMD_HALTONTERMINATE_MASK)
  2965. #define APBH_CH4_CMD_CMDWORDS_MASK (0xF000U)
  2966. #define APBH_CH4_CMD_CMDWORDS_SHIFT (12U)
  2967. #define APBH_CH4_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_CMDWORDS_SHIFT)) & APBH_CH4_CMD_CMDWORDS_MASK)
  2968. #define APBH_CH4_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  2969. #define APBH_CH4_CMD_XFER_COUNT_SHIFT (16U)
  2970. #define APBH_CH4_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_CMD_XFER_COUNT_SHIFT)) & APBH_CH4_CMD_XFER_COUNT_MASK)
  2971. /*! @name CH4_BAR - APBH DMA Channel n Buffer Address Register */
  2972. #define APBH_CH4_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  2973. #define APBH_CH4_BAR_ADDRESS_SHIFT (0U)
  2974. #define APBH_CH4_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_BAR_ADDRESS_SHIFT)) & APBH_CH4_BAR_ADDRESS_MASK)
  2975. /*! @name CH4_SEMA - APBH DMA Channel n Semaphore Register */
  2976. #define APBH_CH4_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  2977. #define APBH_CH4_SEMA_INCREMENT_SEMA_SHIFT (0U)
  2978. #define APBH_CH4_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH4_SEMA_INCREMENT_SEMA_MASK)
  2979. #define APBH_CH4_SEMA_PHORE_MASK (0xFF0000U)
  2980. #define APBH_CH4_SEMA_PHORE_SHIFT (16U)
  2981. #define APBH_CH4_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_SEMA_PHORE_SHIFT)) & APBH_CH4_SEMA_PHORE_MASK)
  2982. /*! @name CH4_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  2983. #define APBH_CH4_DEBUG1_STATEMACHINE_MASK (0x1FU)
  2984. #define APBH_CH4_DEBUG1_STATEMACHINE_SHIFT (0U)
  2985. #define APBH_CH4_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH4_DEBUG1_STATEMACHINE_MASK)
  2986. #define APBH_CH4_DEBUG1_RSVD1_MASK (0xFFFE0U)
  2987. #define APBH_CH4_DEBUG1_RSVD1_SHIFT (5U)
  2988. #define APBH_CH4_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_RSVD1_SHIFT)) & APBH_CH4_DEBUG1_RSVD1_MASK)
  2989. #define APBH_CH4_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  2990. #define APBH_CH4_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  2991. #define APBH_CH4_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH4_DEBUG1_WR_FIFO_FULL_MASK)
  2992. #define APBH_CH4_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  2993. #define APBH_CH4_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  2994. #define APBH_CH4_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH4_DEBUG1_WR_FIFO_EMPTY_MASK)
  2995. #define APBH_CH4_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  2996. #define APBH_CH4_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  2997. #define APBH_CH4_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH4_DEBUG1_RD_FIFO_FULL_MASK)
  2998. #define APBH_CH4_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  2999. #define APBH_CH4_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3000. #define APBH_CH4_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH4_DEBUG1_RD_FIFO_EMPTY_MASK)
  3001. #define APBH_CH4_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3002. #define APBH_CH4_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3003. #define APBH_CH4_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH4_DEBUG1_NEXTCMDADDRVALID_MASK)
  3004. #define APBH_CH4_DEBUG1_LOCK_MASK (0x2000000U)
  3005. #define APBH_CH4_DEBUG1_LOCK_SHIFT (25U)
  3006. #define APBH_CH4_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_LOCK_SHIFT)) & APBH_CH4_DEBUG1_LOCK_MASK)
  3007. #define APBH_CH4_DEBUG1_READY_MASK (0x4000000U)
  3008. #define APBH_CH4_DEBUG1_READY_SHIFT (26U)
  3009. #define APBH_CH4_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_READY_SHIFT)) & APBH_CH4_DEBUG1_READY_MASK)
  3010. #define APBH_CH4_DEBUG1_SENSE_MASK (0x8000000U)
  3011. #define APBH_CH4_DEBUG1_SENSE_SHIFT (27U)
  3012. #define APBH_CH4_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_SENSE_SHIFT)) & APBH_CH4_DEBUG1_SENSE_MASK)
  3013. #define APBH_CH4_DEBUG1_END_MASK (0x10000000U)
  3014. #define APBH_CH4_DEBUG1_END_SHIFT (28U)
  3015. #define APBH_CH4_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_END_SHIFT)) & APBH_CH4_DEBUG1_END_MASK)
  3016. #define APBH_CH4_DEBUG1_KICK_MASK (0x20000000U)
  3017. #define APBH_CH4_DEBUG1_KICK_SHIFT (29U)
  3018. #define APBH_CH4_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_KICK_SHIFT)) & APBH_CH4_DEBUG1_KICK_MASK)
  3019. #define APBH_CH4_DEBUG1_BURST_MASK (0x40000000U)
  3020. #define APBH_CH4_DEBUG1_BURST_SHIFT (30U)
  3021. #define APBH_CH4_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_BURST_SHIFT)) & APBH_CH4_DEBUG1_BURST_MASK)
  3022. #define APBH_CH4_DEBUG1_REQ_MASK (0x80000000U)
  3023. #define APBH_CH4_DEBUG1_REQ_SHIFT (31U)
  3024. #define APBH_CH4_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG1_REQ_SHIFT)) & APBH_CH4_DEBUG1_REQ_MASK)
  3025. /*! @name CH4_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3026. #define APBH_CH4_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3027. #define APBH_CH4_DEBUG2_AHB_BYTES_SHIFT (0U)
  3028. #define APBH_CH4_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH4_DEBUG2_AHB_BYTES_MASK)
  3029. #define APBH_CH4_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3030. #define APBH_CH4_DEBUG2_APB_BYTES_SHIFT (16U)
  3031. #define APBH_CH4_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH4_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH4_DEBUG2_APB_BYTES_MASK)
  3032. /*! @name CH5_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3033. #define APBH_CH5_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3034. #define APBH_CH5_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3035. #define APBH_CH5_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH5_CURCMDAR_CMD_ADDR_MASK)
  3036. /*! @name CH5_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3037. #define APBH_CH5_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3038. #define APBH_CH5_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3039. #define APBH_CH5_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH5_NXTCMDAR_CMD_ADDR_MASK)
  3040. /*! @name CH5_CMD - APBH DMA Channel n Command Register */
  3041. #define APBH_CH5_CMD_COMMAND_MASK (0x3U)
  3042. #define APBH_CH5_CMD_COMMAND_SHIFT (0U)
  3043. #define APBH_CH5_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_COMMAND_SHIFT)) & APBH_CH5_CMD_COMMAND_MASK)
  3044. #define APBH_CH5_CMD_CHAIN_MASK (0x4U)
  3045. #define APBH_CH5_CMD_CHAIN_SHIFT (2U)
  3046. #define APBH_CH5_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_CHAIN_SHIFT)) & APBH_CH5_CMD_CHAIN_MASK)
  3047. #define APBH_CH5_CMD_IRQONCMPLT_MASK (0x8U)
  3048. #define APBH_CH5_CMD_IRQONCMPLT_SHIFT (3U)
  3049. #define APBH_CH5_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_IRQONCMPLT_SHIFT)) & APBH_CH5_CMD_IRQONCMPLT_MASK)
  3050. #define APBH_CH5_CMD_NANDLOCK_MASK (0x10U)
  3051. #define APBH_CH5_CMD_NANDLOCK_SHIFT (4U)
  3052. #define APBH_CH5_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_NANDLOCK_SHIFT)) & APBH_CH5_CMD_NANDLOCK_MASK)
  3053. #define APBH_CH5_CMD_NANDWAIT4READY_MASK (0x20U)
  3054. #define APBH_CH5_CMD_NANDWAIT4READY_SHIFT (5U)
  3055. #define APBH_CH5_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH5_CMD_NANDWAIT4READY_MASK)
  3056. #define APBH_CH5_CMD_SEMAPHORE_MASK (0x40U)
  3057. #define APBH_CH5_CMD_SEMAPHORE_SHIFT (6U)
  3058. #define APBH_CH5_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_SEMAPHORE_SHIFT)) & APBH_CH5_CMD_SEMAPHORE_MASK)
  3059. #define APBH_CH5_CMD_WAIT4ENDCMD_MASK (0x80U)
  3060. #define APBH_CH5_CMD_WAIT4ENDCMD_SHIFT (7U)
  3061. #define APBH_CH5_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH5_CMD_WAIT4ENDCMD_MASK)
  3062. #define APBH_CH5_CMD_HALTONTERMINATE_MASK (0x100U)
  3063. #define APBH_CH5_CMD_HALTONTERMINATE_SHIFT (8U)
  3064. #define APBH_CH5_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH5_CMD_HALTONTERMINATE_MASK)
  3065. #define APBH_CH5_CMD_CMDWORDS_MASK (0xF000U)
  3066. #define APBH_CH5_CMD_CMDWORDS_SHIFT (12U)
  3067. #define APBH_CH5_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_CMDWORDS_SHIFT)) & APBH_CH5_CMD_CMDWORDS_MASK)
  3068. #define APBH_CH5_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3069. #define APBH_CH5_CMD_XFER_COUNT_SHIFT (16U)
  3070. #define APBH_CH5_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_CMD_XFER_COUNT_SHIFT)) & APBH_CH5_CMD_XFER_COUNT_MASK)
  3071. /*! @name CH5_BAR - APBH DMA Channel n Buffer Address Register */
  3072. #define APBH_CH5_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3073. #define APBH_CH5_BAR_ADDRESS_SHIFT (0U)
  3074. #define APBH_CH5_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_BAR_ADDRESS_SHIFT)) & APBH_CH5_BAR_ADDRESS_MASK)
  3075. /*! @name CH5_SEMA - APBH DMA Channel n Semaphore Register */
  3076. #define APBH_CH5_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3077. #define APBH_CH5_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3078. #define APBH_CH5_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH5_SEMA_INCREMENT_SEMA_MASK)
  3079. #define APBH_CH5_SEMA_PHORE_MASK (0xFF0000U)
  3080. #define APBH_CH5_SEMA_PHORE_SHIFT (16U)
  3081. #define APBH_CH5_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_SEMA_PHORE_SHIFT)) & APBH_CH5_SEMA_PHORE_MASK)
  3082. /*! @name CH5_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3083. #define APBH_CH5_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3084. #define APBH_CH5_DEBUG1_STATEMACHINE_SHIFT (0U)
  3085. #define APBH_CH5_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH5_DEBUG1_STATEMACHINE_MASK)
  3086. #define APBH_CH5_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3087. #define APBH_CH5_DEBUG1_RSVD1_SHIFT (5U)
  3088. #define APBH_CH5_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_RSVD1_SHIFT)) & APBH_CH5_DEBUG1_RSVD1_MASK)
  3089. #define APBH_CH5_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3090. #define APBH_CH5_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3091. #define APBH_CH5_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH5_DEBUG1_WR_FIFO_FULL_MASK)
  3092. #define APBH_CH5_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3093. #define APBH_CH5_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3094. #define APBH_CH5_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH5_DEBUG1_WR_FIFO_EMPTY_MASK)
  3095. #define APBH_CH5_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3096. #define APBH_CH5_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3097. #define APBH_CH5_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH5_DEBUG1_RD_FIFO_FULL_MASK)
  3098. #define APBH_CH5_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3099. #define APBH_CH5_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3100. #define APBH_CH5_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH5_DEBUG1_RD_FIFO_EMPTY_MASK)
  3101. #define APBH_CH5_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3102. #define APBH_CH5_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3103. #define APBH_CH5_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH5_DEBUG1_NEXTCMDADDRVALID_MASK)
  3104. #define APBH_CH5_DEBUG1_LOCK_MASK (0x2000000U)
  3105. #define APBH_CH5_DEBUG1_LOCK_SHIFT (25U)
  3106. #define APBH_CH5_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_LOCK_SHIFT)) & APBH_CH5_DEBUG1_LOCK_MASK)
  3107. #define APBH_CH5_DEBUG1_READY_MASK (0x4000000U)
  3108. #define APBH_CH5_DEBUG1_READY_SHIFT (26U)
  3109. #define APBH_CH5_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_READY_SHIFT)) & APBH_CH5_DEBUG1_READY_MASK)
  3110. #define APBH_CH5_DEBUG1_SENSE_MASK (0x8000000U)
  3111. #define APBH_CH5_DEBUG1_SENSE_SHIFT (27U)
  3112. #define APBH_CH5_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_SENSE_SHIFT)) & APBH_CH5_DEBUG1_SENSE_MASK)
  3113. #define APBH_CH5_DEBUG1_END_MASK (0x10000000U)
  3114. #define APBH_CH5_DEBUG1_END_SHIFT (28U)
  3115. #define APBH_CH5_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_END_SHIFT)) & APBH_CH5_DEBUG1_END_MASK)
  3116. #define APBH_CH5_DEBUG1_KICK_MASK (0x20000000U)
  3117. #define APBH_CH5_DEBUG1_KICK_SHIFT (29U)
  3118. #define APBH_CH5_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_KICK_SHIFT)) & APBH_CH5_DEBUG1_KICK_MASK)
  3119. #define APBH_CH5_DEBUG1_BURST_MASK (0x40000000U)
  3120. #define APBH_CH5_DEBUG1_BURST_SHIFT (30U)
  3121. #define APBH_CH5_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_BURST_SHIFT)) & APBH_CH5_DEBUG1_BURST_MASK)
  3122. #define APBH_CH5_DEBUG1_REQ_MASK (0x80000000U)
  3123. #define APBH_CH5_DEBUG1_REQ_SHIFT (31U)
  3124. #define APBH_CH5_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG1_REQ_SHIFT)) & APBH_CH5_DEBUG1_REQ_MASK)
  3125. /*! @name CH5_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3126. #define APBH_CH5_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3127. #define APBH_CH5_DEBUG2_AHB_BYTES_SHIFT (0U)
  3128. #define APBH_CH5_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH5_DEBUG2_AHB_BYTES_MASK)
  3129. #define APBH_CH5_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3130. #define APBH_CH5_DEBUG2_APB_BYTES_SHIFT (16U)
  3131. #define APBH_CH5_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH5_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH5_DEBUG2_APB_BYTES_MASK)
  3132. /*! @name CH6_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3133. #define APBH_CH6_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3134. #define APBH_CH6_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3135. #define APBH_CH6_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH6_CURCMDAR_CMD_ADDR_MASK)
  3136. /*! @name CH6_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3137. #define APBH_CH6_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3138. #define APBH_CH6_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3139. #define APBH_CH6_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH6_NXTCMDAR_CMD_ADDR_MASK)
  3140. /*! @name CH6_CMD - APBH DMA Channel n Command Register */
  3141. #define APBH_CH6_CMD_COMMAND_MASK (0x3U)
  3142. #define APBH_CH6_CMD_COMMAND_SHIFT (0U)
  3143. #define APBH_CH6_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_COMMAND_SHIFT)) & APBH_CH6_CMD_COMMAND_MASK)
  3144. #define APBH_CH6_CMD_CHAIN_MASK (0x4U)
  3145. #define APBH_CH6_CMD_CHAIN_SHIFT (2U)
  3146. #define APBH_CH6_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_CHAIN_SHIFT)) & APBH_CH6_CMD_CHAIN_MASK)
  3147. #define APBH_CH6_CMD_IRQONCMPLT_MASK (0x8U)
  3148. #define APBH_CH6_CMD_IRQONCMPLT_SHIFT (3U)
  3149. #define APBH_CH6_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_IRQONCMPLT_SHIFT)) & APBH_CH6_CMD_IRQONCMPLT_MASK)
  3150. #define APBH_CH6_CMD_NANDLOCK_MASK (0x10U)
  3151. #define APBH_CH6_CMD_NANDLOCK_SHIFT (4U)
  3152. #define APBH_CH6_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_NANDLOCK_SHIFT)) & APBH_CH6_CMD_NANDLOCK_MASK)
  3153. #define APBH_CH6_CMD_NANDWAIT4READY_MASK (0x20U)
  3154. #define APBH_CH6_CMD_NANDWAIT4READY_SHIFT (5U)
  3155. #define APBH_CH6_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH6_CMD_NANDWAIT4READY_MASK)
  3156. #define APBH_CH6_CMD_SEMAPHORE_MASK (0x40U)
  3157. #define APBH_CH6_CMD_SEMAPHORE_SHIFT (6U)
  3158. #define APBH_CH6_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_SEMAPHORE_SHIFT)) & APBH_CH6_CMD_SEMAPHORE_MASK)
  3159. #define APBH_CH6_CMD_WAIT4ENDCMD_MASK (0x80U)
  3160. #define APBH_CH6_CMD_WAIT4ENDCMD_SHIFT (7U)
  3161. #define APBH_CH6_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH6_CMD_WAIT4ENDCMD_MASK)
  3162. #define APBH_CH6_CMD_HALTONTERMINATE_MASK (0x100U)
  3163. #define APBH_CH6_CMD_HALTONTERMINATE_SHIFT (8U)
  3164. #define APBH_CH6_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH6_CMD_HALTONTERMINATE_MASK)
  3165. #define APBH_CH6_CMD_CMDWORDS_MASK (0xF000U)
  3166. #define APBH_CH6_CMD_CMDWORDS_SHIFT (12U)
  3167. #define APBH_CH6_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_CMDWORDS_SHIFT)) & APBH_CH6_CMD_CMDWORDS_MASK)
  3168. #define APBH_CH6_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3169. #define APBH_CH6_CMD_XFER_COUNT_SHIFT (16U)
  3170. #define APBH_CH6_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_CMD_XFER_COUNT_SHIFT)) & APBH_CH6_CMD_XFER_COUNT_MASK)
  3171. /*! @name CH6_BAR - APBH DMA Channel n Buffer Address Register */
  3172. #define APBH_CH6_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3173. #define APBH_CH6_BAR_ADDRESS_SHIFT (0U)
  3174. #define APBH_CH6_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_BAR_ADDRESS_SHIFT)) & APBH_CH6_BAR_ADDRESS_MASK)
  3175. /*! @name CH6_SEMA - APBH DMA Channel n Semaphore Register */
  3176. #define APBH_CH6_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3177. #define APBH_CH6_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3178. #define APBH_CH6_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH6_SEMA_INCREMENT_SEMA_MASK)
  3179. #define APBH_CH6_SEMA_PHORE_MASK (0xFF0000U)
  3180. #define APBH_CH6_SEMA_PHORE_SHIFT (16U)
  3181. #define APBH_CH6_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_SEMA_PHORE_SHIFT)) & APBH_CH6_SEMA_PHORE_MASK)
  3182. /*! @name CH6_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3183. #define APBH_CH6_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3184. #define APBH_CH6_DEBUG1_STATEMACHINE_SHIFT (0U)
  3185. #define APBH_CH6_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH6_DEBUG1_STATEMACHINE_MASK)
  3186. #define APBH_CH6_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3187. #define APBH_CH6_DEBUG1_RSVD1_SHIFT (5U)
  3188. #define APBH_CH6_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_RSVD1_SHIFT)) & APBH_CH6_DEBUG1_RSVD1_MASK)
  3189. #define APBH_CH6_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3190. #define APBH_CH6_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3191. #define APBH_CH6_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH6_DEBUG1_WR_FIFO_FULL_MASK)
  3192. #define APBH_CH6_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3193. #define APBH_CH6_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3194. #define APBH_CH6_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH6_DEBUG1_WR_FIFO_EMPTY_MASK)
  3195. #define APBH_CH6_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3196. #define APBH_CH6_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3197. #define APBH_CH6_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH6_DEBUG1_RD_FIFO_FULL_MASK)
  3198. #define APBH_CH6_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3199. #define APBH_CH6_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3200. #define APBH_CH6_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH6_DEBUG1_RD_FIFO_EMPTY_MASK)
  3201. #define APBH_CH6_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3202. #define APBH_CH6_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3203. #define APBH_CH6_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH6_DEBUG1_NEXTCMDADDRVALID_MASK)
  3204. #define APBH_CH6_DEBUG1_LOCK_MASK (0x2000000U)
  3205. #define APBH_CH6_DEBUG1_LOCK_SHIFT (25U)
  3206. #define APBH_CH6_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_LOCK_SHIFT)) & APBH_CH6_DEBUG1_LOCK_MASK)
  3207. #define APBH_CH6_DEBUG1_READY_MASK (0x4000000U)
  3208. #define APBH_CH6_DEBUG1_READY_SHIFT (26U)
  3209. #define APBH_CH6_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_READY_SHIFT)) & APBH_CH6_DEBUG1_READY_MASK)
  3210. #define APBH_CH6_DEBUG1_SENSE_MASK (0x8000000U)
  3211. #define APBH_CH6_DEBUG1_SENSE_SHIFT (27U)
  3212. #define APBH_CH6_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_SENSE_SHIFT)) & APBH_CH6_DEBUG1_SENSE_MASK)
  3213. #define APBH_CH6_DEBUG1_END_MASK (0x10000000U)
  3214. #define APBH_CH6_DEBUG1_END_SHIFT (28U)
  3215. #define APBH_CH6_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_END_SHIFT)) & APBH_CH6_DEBUG1_END_MASK)
  3216. #define APBH_CH6_DEBUG1_KICK_MASK (0x20000000U)
  3217. #define APBH_CH6_DEBUG1_KICK_SHIFT (29U)
  3218. #define APBH_CH6_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_KICK_SHIFT)) & APBH_CH6_DEBUG1_KICK_MASK)
  3219. #define APBH_CH6_DEBUG1_BURST_MASK (0x40000000U)
  3220. #define APBH_CH6_DEBUG1_BURST_SHIFT (30U)
  3221. #define APBH_CH6_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_BURST_SHIFT)) & APBH_CH6_DEBUG1_BURST_MASK)
  3222. #define APBH_CH6_DEBUG1_REQ_MASK (0x80000000U)
  3223. #define APBH_CH6_DEBUG1_REQ_SHIFT (31U)
  3224. #define APBH_CH6_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG1_REQ_SHIFT)) & APBH_CH6_DEBUG1_REQ_MASK)
  3225. /*! @name CH6_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3226. #define APBH_CH6_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3227. #define APBH_CH6_DEBUG2_AHB_BYTES_SHIFT (0U)
  3228. #define APBH_CH6_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH6_DEBUG2_AHB_BYTES_MASK)
  3229. #define APBH_CH6_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3230. #define APBH_CH6_DEBUG2_APB_BYTES_SHIFT (16U)
  3231. #define APBH_CH6_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH6_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH6_DEBUG2_APB_BYTES_MASK)
  3232. /*! @name CH7_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3233. #define APBH_CH7_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3234. #define APBH_CH7_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3235. #define APBH_CH7_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH7_CURCMDAR_CMD_ADDR_MASK)
  3236. /*! @name CH7_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3237. #define APBH_CH7_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3238. #define APBH_CH7_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3239. #define APBH_CH7_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH7_NXTCMDAR_CMD_ADDR_MASK)
  3240. /*! @name CH7_CMD - APBH DMA Channel n Command Register */
  3241. #define APBH_CH7_CMD_COMMAND_MASK (0x3U)
  3242. #define APBH_CH7_CMD_COMMAND_SHIFT (0U)
  3243. #define APBH_CH7_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_COMMAND_SHIFT)) & APBH_CH7_CMD_COMMAND_MASK)
  3244. #define APBH_CH7_CMD_CHAIN_MASK (0x4U)
  3245. #define APBH_CH7_CMD_CHAIN_SHIFT (2U)
  3246. #define APBH_CH7_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_CHAIN_SHIFT)) & APBH_CH7_CMD_CHAIN_MASK)
  3247. #define APBH_CH7_CMD_IRQONCMPLT_MASK (0x8U)
  3248. #define APBH_CH7_CMD_IRQONCMPLT_SHIFT (3U)
  3249. #define APBH_CH7_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_IRQONCMPLT_SHIFT)) & APBH_CH7_CMD_IRQONCMPLT_MASK)
  3250. #define APBH_CH7_CMD_NANDLOCK_MASK (0x10U)
  3251. #define APBH_CH7_CMD_NANDLOCK_SHIFT (4U)
  3252. #define APBH_CH7_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_NANDLOCK_SHIFT)) & APBH_CH7_CMD_NANDLOCK_MASK)
  3253. #define APBH_CH7_CMD_NANDWAIT4READY_MASK (0x20U)
  3254. #define APBH_CH7_CMD_NANDWAIT4READY_SHIFT (5U)
  3255. #define APBH_CH7_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH7_CMD_NANDWAIT4READY_MASK)
  3256. #define APBH_CH7_CMD_SEMAPHORE_MASK (0x40U)
  3257. #define APBH_CH7_CMD_SEMAPHORE_SHIFT (6U)
  3258. #define APBH_CH7_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_SEMAPHORE_SHIFT)) & APBH_CH7_CMD_SEMAPHORE_MASK)
  3259. #define APBH_CH7_CMD_WAIT4ENDCMD_MASK (0x80U)
  3260. #define APBH_CH7_CMD_WAIT4ENDCMD_SHIFT (7U)
  3261. #define APBH_CH7_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH7_CMD_WAIT4ENDCMD_MASK)
  3262. #define APBH_CH7_CMD_HALTONTERMINATE_MASK (0x100U)
  3263. #define APBH_CH7_CMD_HALTONTERMINATE_SHIFT (8U)
  3264. #define APBH_CH7_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH7_CMD_HALTONTERMINATE_MASK)
  3265. #define APBH_CH7_CMD_CMDWORDS_MASK (0xF000U)
  3266. #define APBH_CH7_CMD_CMDWORDS_SHIFT (12U)
  3267. #define APBH_CH7_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_CMDWORDS_SHIFT)) & APBH_CH7_CMD_CMDWORDS_MASK)
  3268. #define APBH_CH7_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3269. #define APBH_CH7_CMD_XFER_COUNT_SHIFT (16U)
  3270. #define APBH_CH7_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_CMD_XFER_COUNT_SHIFT)) & APBH_CH7_CMD_XFER_COUNT_MASK)
  3271. /*! @name CH7_BAR - APBH DMA Channel n Buffer Address Register */
  3272. #define APBH_CH7_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3273. #define APBH_CH7_BAR_ADDRESS_SHIFT (0U)
  3274. #define APBH_CH7_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_BAR_ADDRESS_SHIFT)) & APBH_CH7_BAR_ADDRESS_MASK)
  3275. /*! @name CH7_SEMA - APBH DMA Channel n Semaphore Register */
  3276. #define APBH_CH7_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3277. #define APBH_CH7_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3278. #define APBH_CH7_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH7_SEMA_INCREMENT_SEMA_MASK)
  3279. #define APBH_CH7_SEMA_PHORE_MASK (0xFF0000U)
  3280. #define APBH_CH7_SEMA_PHORE_SHIFT (16U)
  3281. #define APBH_CH7_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_SEMA_PHORE_SHIFT)) & APBH_CH7_SEMA_PHORE_MASK)
  3282. /*! @name CH7_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3283. #define APBH_CH7_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3284. #define APBH_CH7_DEBUG1_STATEMACHINE_SHIFT (0U)
  3285. #define APBH_CH7_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH7_DEBUG1_STATEMACHINE_MASK)
  3286. #define APBH_CH7_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3287. #define APBH_CH7_DEBUG1_RSVD1_SHIFT (5U)
  3288. #define APBH_CH7_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_RSVD1_SHIFT)) & APBH_CH7_DEBUG1_RSVD1_MASK)
  3289. #define APBH_CH7_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3290. #define APBH_CH7_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3291. #define APBH_CH7_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH7_DEBUG1_WR_FIFO_FULL_MASK)
  3292. #define APBH_CH7_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3293. #define APBH_CH7_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3294. #define APBH_CH7_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH7_DEBUG1_WR_FIFO_EMPTY_MASK)
  3295. #define APBH_CH7_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3296. #define APBH_CH7_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3297. #define APBH_CH7_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH7_DEBUG1_RD_FIFO_FULL_MASK)
  3298. #define APBH_CH7_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3299. #define APBH_CH7_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3300. #define APBH_CH7_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH7_DEBUG1_RD_FIFO_EMPTY_MASK)
  3301. #define APBH_CH7_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3302. #define APBH_CH7_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3303. #define APBH_CH7_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH7_DEBUG1_NEXTCMDADDRVALID_MASK)
  3304. #define APBH_CH7_DEBUG1_LOCK_MASK (0x2000000U)
  3305. #define APBH_CH7_DEBUG1_LOCK_SHIFT (25U)
  3306. #define APBH_CH7_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_LOCK_SHIFT)) & APBH_CH7_DEBUG1_LOCK_MASK)
  3307. #define APBH_CH7_DEBUG1_READY_MASK (0x4000000U)
  3308. #define APBH_CH7_DEBUG1_READY_SHIFT (26U)
  3309. #define APBH_CH7_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_READY_SHIFT)) & APBH_CH7_DEBUG1_READY_MASK)
  3310. #define APBH_CH7_DEBUG1_SENSE_MASK (0x8000000U)
  3311. #define APBH_CH7_DEBUG1_SENSE_SHIFT (27U)
  3312. #define APBH_CH7_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_SENSE_SHIFT)) & APBH_CH7_DEBUG1_SENSE_MASK)
  3313. #define APBH_CH7_DEBUG1_END_MASK (0x10000000U)
  3314. #define APBH_CH7_DEBUG1_END_SHIFT (28U)
  3315. #define APBH_CH7_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_END_SHIFT)) & APBH_CH7_DEBUG1_END_MASK)
  3316. #define APBH_CH7_DEBUG1_KICK_MASK (0x20000000U)
  3317. #define APBH_CH7_DEBUG1_KICK_SHIFT (29U)
  3318. #define APBH_CH7_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_KICK_SHIFT)) & APBH_CH7_DEBUG1_KICK_MASK)
  3319. #define APBH_CH7_DEBUG1_BURST_MASK (0x40000000U)
  3320. #define APBH_CH7_DEBUG1_BURST_SHIFT (30U)
  3321. #define APBH_CH7_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_BURST_SHIFT)) & APBH_CH7_DEBUG1_BURST_MASK)
  3322. #define APBH_CH7_DEBUG1_REQ_MASK (0x80000000U)
  3323. #define APBH_CH7_DEBUG1_REQ_SHIFT (31U)
  3324. #define APBH_CH7_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG1_REQ_SHIFT)) & APBH_CH7_DEBUG1_REQ_MASK)
  3325. /*! @name CH7_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3326. #define APBH_CH7_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3327. #define APBH_CH7_DEBUG2_AHB_BYTES_SHIFT (0U)
  3328. #define APBH_CH7_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH7_DEBUG2_AHB_BYTES_MASK)
  3329. #define APBH_CH7_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3330. #define APBH_CH7_DEBUG2_APB_BYTES_SHIFT (16U)
  3331. #define APBH_CH7_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH7_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH7_DEBUG2_APB_BYTES_MASK)
  3332. /*! @name CH8_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3333. #define APBH_CH8_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3334. #define APBH_CH8_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3335. #define APBH_CH8_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH8_CURCMDAR_CMD_ADDR_MASK)
  3336. /*! @name CH8_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3337. #define APBH_CH8_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3338. #define APBH_CH8_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3339. #define APBH_CH8_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH8_NXTCMDAR_CMD_ADDR_MASK)
  3340. /*! @name CH8_CMD - APBH DMA Channel n Command Register */
  3341. #define APBH_CH8_CMD_COMMAND_MASK (0x3U)
  3342. #define APBH_CH8_CMD_COMMAND_SHIFT (0U)
  3343. #define APBH_CH8_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_COMMAND_SHIFT)) & APBH_CH8_CMD_COMMAND_MASK)
  3344. #define APBH_CH8_CMD_CHAIN_MASK (0x4U)
  3345. #define APBH_CH8_CMD_CHAIN_SHIFT (2U)
  3346. #define APBH_CH8_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_CHAIN_SHIFT)) & APBH_CH8_CMD_CHAIN_MASK)
  3347. #define APBH_CH8_CMD_IRQONCMPLT_MASK (0x8U)
  3348. #define APBH_CH8_CMD_IRQONCMPLT_SHIFT (3U)
  3349. #define APBH_CH8_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_IRQONCMPLT_SHIFT)) & APBH_CH8_CMD_IRQONCMPLT_MASK)
  3350. #define APBH_CH8_CMD_NANDLOCK_MASK (0x10U)
  3351. #define APBH_CH8_CMD_NANDLOCK_SHIFT (4U)
  3352. #define APBH_CH8_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_NANDLOCK_SHIFT)) & APBH_CH8_CMD_NANDLOCK_MASK)
  3353. #define APBH_CH8_CMD_NANDWAIT4READY_MASK (0x20U)
  3354. #define APBH_CH8_CMD_NANDWAIT4READY_SHIFT (5U)
  3355. #define APBH_CH8_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH8_CMD_NANDWAIT4READY_MASK)
  3356. #define APBH_CH8_CMD_SEMAPHORE_MASK (0x40U)
  3357. #define APBH_CH8_CMD_SEMAPHORE_SHIFT (6U)
  3358. #define APBH_CH8_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_SEMAPHORE_SHIFT)) & APBH_CH8_CMD_SEMAPHORE_MASK)
  3359. #define APBH_CH8_CMD_WAIT4ENDCMD_MASK (0x80U)
  3360. #define APBH_CH8_CMD_WAIT4ENDCMD_SHIFT (7U)
  3361. #define APBH_CH8_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH8_CMD_WAIT4ENDCMD_MASK)
  3362. #define APBH_CH8_CMD_HALTONTERMINATE_MASK (0x100U)
  3363. #define APBH_CH8_CMD_HALTONTERMINATE_SHIFT (8U)
  3364. #define APBH_CH8_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH8_CMD_HALTONTERMINATE_MASK)
  3365. #define APBH_CH8_CMD_CMDWORDS_MASK (0xF000U)
  3366. #define APBH_CH8_CMD_CMDWORDS_SHIFT (12U)
  3367. #define APBH_CH8_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_CMDWORDS_SHIFT)) & APBH_CH8_CMD_CMDWORDS_MASK)
  3368. #define APBH_CH8_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3369. #define APBH_CH8_CMD_XFER_COUNT_SHIFT (16U)
  3370. #define APBH_CH8_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_CMD_XFER_COUNT_SHIFT)) & APBH_CH8_CMD_XFER_COUNT_MASK)
  3371. /*! @name CH8_BAR - APBH DMA Channel n Buffer Address Register */
  3372. #define APBH_CH8_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3373. #define APBH_CH8_BAR_ADDRESS_SHIFT (0U)
  3374. #define APBH_CH8_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_BAR_ADDRESS_SHIFT)) & APBH_CH8_BAR_ADDRESS_MASK)
  3375. /*! @name CH8_SEMA - APBH DMA Channel n Semaphore Register */
  3376. #define APBH_CH8_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3377. #define APBH_CH8_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3378. #define APBH_CH8_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH8_SEMA_INCREMENT_SEMA_MASK)
  3379. #define APBH_CH8_SEMA_PHORE_MASK (0xFF0000U)
  3380. #define APBH_CH8_SEMA_PHORE_SHIFT (16U)
  3381. #define APBH_CH8_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_SEMA_PHORE_SHIFT)) & APBH_CH8_SEMA_PHORE_MASK)
  3382. /*! @name CH8_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3383. #define APBH_CH8_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3384. #define APBH_CH8_DEBUG1_STATEMACHINE_SHIFT (0U)
  3385. #define APBH_CH8_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH8_DEBUG1_STATEMACHINE_MASK)
  3386. #define APBH_CH8_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3387. #define APBH_CH8_DEBUG1_RSVD1_SHIFT (5U)
  3388. #define APBH_CH8_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_RSVD1_SHIFT)) & APBH_CH8_DEBUG1_RSVD1_MASK)
  3389. #define APBH_CH8_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3390. #define APBH_CH8_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3391. #define APBH_CH8_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH8_DEBUG1_WR_FIFO_FULL_MASK)
  3392. #define APBH_CH8_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3393. #define APBH_CH8_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3394. #define APBH_CH8_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH8_DEBUG1_WR_FIFO_EMPTY_MASK)
  3395. #define APBH_CH8_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3396. #define APBH_CH8_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3397. #define APBH_CH8_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH8_DEBUG1_RD_FIFO_FULL_MASK)
  3398. #define APBH_CH8_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3399. #define APBH_CH8_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3400. #define APBH_CH8_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH8_DEBUG1_RD_FIFO_EMPTY_MASK)
  3401. #define APBH_CH8_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3402. #define APBH_CH8_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3403. #define APBH_CH8_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH8_DEBUG1_NEXTCMDADDRVALID_MASK)
  3404. #define APBH_CH8_DEBUG1_LOCK_MASK (0x2000000U)
  3405. #define APBH_CH8_DEBUG1_LOCK_SHIFT (25U)
  3406. #define APBH_CH8_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_LOCK_SHIFT)) & APBH_CH8_DEBUG1_LOCK_MASK)
  3407. #define APBH_CH8_DEBUG1_READY_MASK (0x4000000U)
  3408. #define APBH_CH8_DEBUG1_READY_SHIFT (26U)
  3409. #define APBH_CH8_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_READY_SHIFT)) & APBH_CH8_DEBUG1_READY_MASK)
  3410. #define APBH_CH8_DEBUG1_SENSE_MASK (0x8000000U)
  3411. #define APBH_CH8_DEBUG1_SENSE_SHIFT (27U)
  3412. #define APBH_CH8_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_SENSE_SHIFT)) & APBH_CH8_DEBUG1_SENSE_MASK)
  3413. #define APBH_CH8_DEBUG1_END_MASK (0x10000000U)
  3414. #define APBH_CH8_DEBUG1_END_SHIFT (28U)
  3415. #define APBH_CH8_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_END_SHIFT)) & APBH_CH8_DEBUG1_END_MASK)
  3416. #define APBH_CH8_DEBUG1_KICK_MASK (0x20000000U)
  3417. #define APBH_CH8_DEBUG1_KICK_SHIFT (29U)
  3418. #define APBH_CH8_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_KICK_SHIFT)) & APBH_CH8_DEBUG1_KICK_MASK)
  3419. #define APBH_CH8_DEBUG1_BURST_MASK (0x40000000U)
  3420. #define APBH_CH8_DEBUG1_BURST_SHIFT (30U)
  3421. #define APBH_CH8_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_BURST_SHIFT)) & APBH_CH8_DEBUG1_BURST_MASK)
  3422. #define APBH_CH8_DEBUG1_REQ_MASK (0x80000000U)
  3423. #define APBH_CH8_DEBUG1_REQ_SHIFT (31U)
  3424. #define APBH_CH8_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG1_REQ_SHIFT)) & APBH_CH8_DEBUG1_REQ_MASK)
  3425. /*! @name CH8_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3426. #define APBH_CH8_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3427. #define APBH_CH8_DEBUG2_AHB_BYTES_SHIFT (0U)
  3428. #define APBH_CH8_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH8_DEBUG2_AHB_BYTES_MASK)
  3429. #define APBH_CH8_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3430. #define APBH_CH8_DEBUG2_APB_BYTES_SHIFT (16U)
  3431. #define APBH_CH8_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH8_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH8_DEBUG2_APB_BYTES_MASK)
  3432. /*! @name CH9_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3433. #define APBH_CH9_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3434. #define APBH_CH9_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3435. #define APBH_CH9_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH9_CURCMDAR_CMD_ADDR_MASK)
  3436. /*! @name CH9_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3437. #define APBH_CH9_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3438. #define APBH_CH9_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3439. #define APBH_CH9_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH9_NXTCMDAR_CMD_ADDR_MASK)
  3440. /*! @name CH9_CMD - APBH DMA Channel n Command Register */
  3441. #define APBH_CH9_CMD_COMMAND_MASK (0x3U)
  3442. #define APBH_CH9_CMD_COMMAND_SHIFT (0U)
  3443. #define APBH_CH9_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_COMMAND_SHIFT)) & APBH_CH9_CMD_COMMAND_MASK)
  3444. #define APBH_CH9_CMD_CHAIN_MASK (0x4U)
  3445. #define APBH_CH9_CMD_CHAIN_SHIFT (2U)
  3446. #define APBH_CH9_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_CHAIN_SHIFT)) & APBH_CH9_CMD_CHAIN_MASK)
  3447. #define APBH_CH9_CMD_IRQONCMPLT_MASK (0x8U)
  3448. #define APBH_CH9_CMD_IRQONCMPLT_SHIFT (3U)
  3449. #define APBH_CH9_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_IRQONCMPLT_SHIFT)) & APBH_CH9_CMD_IRQONCMPLT_MASK)
  3450. #define APBH_CH9_CMD_NANDLOCK_MASK (0x10U)
  3451. #define APBH_CH9_CMD_NANDLOCK_SHIFT (4U)
  3452. #define APBH_CH9_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_NANDLOCK_SHIFT)) & APBH_CH9_CMD_NANDLOCK_MASK)
  3453. #define APBH_CH9_CMD_NANDWAIT4READY_MASK (0x20U)
  3454. #define APBH_CH9_CMD_NANDWAIT4READY_SHIFT (5U)
  3455. #define APBH_CH9_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH9_CMD_NANDWAIT4READY_MASK)
  3456. #define APBH_CH9_CMD_SEMAPHORE_MASK (0x40U)
  3457. #define APBH_CH9_CMD_SEMAPHORE_SHIFT (6U)
  3458. #define APBH_CH9_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_SEMAPHORE_SHIFT)) & APBH_CH9_CMD_SEMAPHORE_MASK)
  3459. #define APBH_CH9_CMD_WAIT4ENDCMD_MASK (0x80U)
  3460. #define APBH_CH9_CMD_WAIT4ENDCMD_SHIFT (7U)
  3461. #define APBH_CH9_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH9_CMD_WAIT4ENDCMD_MASK)
  3462. #define APBH_CH9_CMD_HALTONTERMINATE_MASK (0x100U)
  3463. #define APBH_CH9_CMD_HALTONTERMINATE_SHIFT (8U)
  3464. #define APBH_CH9_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH9_CMD_HALTONTERMINATE_MASK)
  3465. #define APBH_CH9_CMD_CMDWORDS_MASK (0xF000U)
  3466. #define APBH_CH9_CMD_CMDWORDS_SHIFT (12U)
  3467. #define APBH_CH9_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_CMDWORDS_SHIFT)) & APBH_CH9_CMD_CMDWORDS_MASK)
  3468. #define APBH_CH9_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3469. #define APBH_CH9_CMD_XFER_COUNT_SHIFT (16U)
  3470. #define APBH_CH9_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_CMD_XFER_COUNT_SHIFT)) & APBH_CH9_CMD_XFER_COUNT_MASK)
  3471. /*! @name CH9_BAR - APBH DMA Channel n Buffer Address Register */
  3472. #define APBH_CH9_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3473. #define APBH_CH9_BAR_ADDRESS_SHIFT (0U)
  3474. #define APBH_CH9_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_BAR_ADDRESS_SHIFT)) & APBH_CH9_BAR_ADDRESS_MASK)
  3475. /*! @name CH9_SEMA - APBH DMA Channel n Semaphore Register */
  3476. #define APBH_CH9_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3477. #define APBH_CH9_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3478. #define APBH_CH9_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH9_SEMA_INCREMENT_SEMA_MASK)
  3479. #define APBH_CH9_SEMA_PHORE_MASK (0xFF0000U)
  3480. #define APBH_CH9_SEMA_PHORE_SHIFT (16U)
  3481. #define APBH_CH9_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_SEMA_PHORE_SHIFT)) & APBH_CH9_SEMA_PHORE_MASK)
  3482. /*! @name CH9_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3483. #define APBH_CH9_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3484. #define APBH_CH9_DEBUG1_STATEMACHINE_SHIFT (0U)
  3485. #define APBH_CH9_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH9_DEBUG1_STATEMACHINE_MASK)
  3486. #define APBH_CH9_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3487. #define APBH_CH9_DEBUG1_RSVD1_SHIFT (5U)
  3488. #define APBH_CH9_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_RSVD1_SHIFT)) & APBH_CH9_DEBUG1_RSVD1_MASK)
  3489. #define APBH_CH9_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3490. #define APBH_CH9_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3491. #define APBH_CH9_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH9_DEBUG1_WR_FIFO_FULL_MASK)
  3492. #define APBH_CH9_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3493. #define APBH_CH9_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3494. #define APBH_CH9_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH9_DEBUG1_WR_FIFO_EMPTY_MASK)
  3495. #define APBH_CH9_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3496. #define APBH_CH9_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3497. #define APBH_CH9_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH9_DEBUG1_RD_FIFO_FULL_MASK)
  3498. #define APBH_CH9_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3499. #define APBH_CH9_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3500. #define APBH_CH9_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH9_DEBUG1_RD_FIFO_EMPTY_MASK)
  3501. #define APBH_CH9_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3502. #define APBH_CH9_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3503. #define APBH_CH9_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH9_DEBUG1_NEXTCMDADDRVALID_MASK)
  3504. #define APBH_CH9_DEBUG1_LOCK_MASK (0x2000000U)
  3505. #define APBH_CH9_DEBUG1_LOCK_SHIFT (25U)
  3506. #define APBH_CH9_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_LOCK_SHIFT)) & APBH_CH9_DEBUG1_LOCK_MASK)
  3507. #define APBH_CH9_DEBUG1_READY_MASK (0x4000000U)
  3508. #define APBH_CH9_DEBUG1_READY_SHIFT (26U)
  3509. #define APBH_CH9_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_READY_SHIFT)) & APBH_CH9_DEBUG1_READY_MASK)
  3510. #define APBH_CH9_DEBUG1_SENSE_MASK (0x8000000U)
  3511. #define APBH_CH9_DEBUG1_SENSE_SHIFT (27U)
  3512. #define APBH_CH9_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_SENSE_SHIFT)) & APBH_CH9_DEBUG1_SENSE_MASK)
  3513. #define APBH_CH9_DEBUG1_END_MASK (0x10000000U)
  3514. #define APBH_CH9_DEBUG1_END_SHIFT (28U)
  3515. #define APBH_CH9_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_END_SHIFT)) & APBH_CH9_DEBUG1_END_MASK)
  3516. #define APBH_CH9_DEBUG1_KICK_MASK (0x20000000U)
  3517. #define APBH_CH9_DEBUG1_KICK_SHIFT (29U)
  3518. #define APBH_CH9_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_KICK_SHIFT)) & APBH_CH9_DEBUG1_KICK_MASK)
  3519. #define APBH_CH9_DEBUG1_BURST_MASK (0x40000000U)
  3520. #define APBH_CH9_DEBUG1_BURST_SHIFT (30U)
  3521. #define APBH_CH9_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_BURST_SHIFT)) & APBH_CH9_DEBUG1_BURST_MASK)
  3522. #define APBH_CH9_DEBUG1_REQ_MASK (0x80000000U)
  3523. #define APBH_CH9_DEBUG1_REQ_SHIFT (31U)
  3524. #define APBH_CH9_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG1_REQ_SHIFT)) & APBH_CH9_DEBUG1_REQ_MASK)
  3525. /*! @name CH9_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3526. #define APBH_CH9_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3527. #define APBH_CH9_DEBUG2_AHB_BYTES_SHIFT (0U)
  3528. #define APBH_CH9_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH9_DEBUG2_AHB_BYTES_MASK)
  3529. #define APBH_CH9_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3530. #define APBH_CH9_DEBUG2_APB_BYTES_SHIFT (16U)
  3531. #define APBH_CH9_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH9_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH9_DEBUG2_APB_BYTES_MASK)
  3532. /*! @name CH10_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3533. #define APBH_CH10_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3534. #define APBH_CH10_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3535. #define APBH_CH10_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH10_CURCMDAR_CMD_ADDR_MASK)
  3536. /*! @name CH10_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3537. #define APBH_CH10_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3538. #define APBH_CH10_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3539. #define APBH_CH10_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH10_NXTCMDAR_CMD_ADDR_MASK)
  3540. /*! @name CH10_CMD - APBH DMA Channel n Command Register */
  3541. #define APBH_CH10_CMD_COMMAND_MASK (0x3U)
  3542. #define APBH_CH10_CMD_COMMAND_SHIFT (0U)
  3543. #define APBH_CH10_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_COMMAND_SHIFT)) & APBH_CH10_CMD_COMMAND_MASK)
  3544. #define APBH_CH10_CMD_CHAIN_MASK (0x4U)
  3545. #define APBH_CH10_CMD_CHAIN_SHIFT (2U)
  3546. #define APBH_CH10_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_CHAIN_SHIFT)) & APBH_CH10_CMD_CHAIN_MASK)
  3547. #define APBH_CH10_CMD_IRQONCMPLT_MASK (0x8U)
  3548. #define APBH_CH10_CMD_IRQONCMPLT_SHIFT (3U)
  3549. #define APBH_CH10_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_IRQONCMPLT_SHIFT)) & APBH_CH10_CMD_IRQONCMPLT_MASK)
  3550. #define APBH_CH10_CMD_NANDLOCK_MASK (0x10U)
  3551. #define APBH_CH10_CMD_NANDLOCK_SHIFT (4U)
  3552. #define APBH_CH10_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_NANDLOCK_SHIFT)) & APBH_CH10_CMD_NANDLOCK_MASK)
  3553. #define APBH_CH10_CMD_NANDWAIT4READY_MASK (0x20U)
  3554. #define APBH_CH10_CMD_NANDWAIT4READY_SHIFT (5U)
  3555. #define APBH_CH10_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH10_CMD_NANDWAIT4READY_MASK)
  3556. #define APBH_CH10_CMD_SEMAPHORE_MASK (0x40U)
  3557. #define APBH_CH10_CMD_SEMAPHORE_SHIFT (6U)
  3558. #define APBH_CH10_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_SEMAPHORE_SHIFT)) & APBH_CH10_CMD_SEMAPHORE_MASK)
  3559. #define APBH_CH10_CMD_WAIT4ENDCMD_MASK (0x80U)
  3560. #define APBH_CH10_CMD_WAIT4ENDCMD_SHIFT (7U)
  3561. #define APBH_CH10_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH10_CMD_WAIT4ENDCMD_MASK)
  3562. #define APBH_CH10_CMD_HALTONTERMINATE_MASK (0x100U)
  3563. #define APBH_CH10_CMD_HALTONTERMINATE_SHIFT (8U)
  3564. #define APBH_CH10_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH10_CMD_HALTONTERMINATE_MASK)
  3565. #define APBH_CH10_CMD_CMDWORDS_MASK (0xF000U)
  3566. #define APBH_CH10_CMD_CMDWORDS_SHIFT (12U)
  3567. #define APBH_CH10_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_CMDWORDS_SHIFT)) & APBH_CH10_CMD_CMDWORDS_MASK)
  3568. #define APBH_CH10_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3569. #define APBH_CH10_CMD_XFER_COUNT_SHIFT (16U)
  3570. #define APBH_CH10_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_CMD_XFER_COUNT_SHIFT)) & APBH_CH10_CMD_XFER_COUNT_MASK)
  3571. /*! @name CH10_BAR - APBH DMA Channel n Buffer Address Register */
  3572. #define APBH_CH10_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3573. #define APBH_CH10_BAR_ADDRESS_SHIFT (0U)
  3574. #define APBH_CH10_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_BAR_ADDRESS_SHIFT)) & APBH_CH10_BAR_ADDRESS_MASK)
  3575. /*! @name CH10_SEMA - APBH DMA Channel n Semaphore Register */
  3576. #define APBH_CH10_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3577. #define APBH_CH10_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3578. #define APBH_CH10_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH10_SEMA_INCREMENT_SEMA_MASK)
  3579. #define APBH_CH10_SEMA_PHORE_MASK (0xFF0000U)
  3580. #define APBH_CH10_SEMA_PHORE_SHIFT (16U)
  3581. #define APBH_CH10_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_SEMA_PHORE_SHIFT)) & APBH_CH10_SEMA_PHORE_MASK)
  3582. /*! @name CH10_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3583. #define APBH_CH10_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3584. #define APBH_CH10_DEBUG1_STATEMACHINE_SHIFT (0U)
  3585. #define APBH_CH10_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH10_DEBUG1_STATEMACHINE_MASK)
  3586. #define APBH_CH10_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3587. #define APBH_CH10_DEBUG1_RSVD1_SHIFT (5U)
  3588. #define APBH_CH10_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_RSVD1_SHIFT)) & APBH_CH10_DEBUG1_RSVD1_MASK)
  3589. #define APBH_CH10_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3590. #define APBH_CH10_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3591. #define APBH_CH10_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH10_DEBUG1_WR_FIFO_FULL_MASK)
  3592. #define APBH_CH10_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3593. #define APBH_CH10_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3594. #define APBH_CH10_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH10_DEBUG1_WR_FIFO_EMPTY_MASK)
  3595. #define APBH_CH10_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3596. #define APBH_CH10_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3597. #define APBH_CH10_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH10_DEBUG1_RD_FIFO_FULL_MASK)
  3598. #define APBH_CH10_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3599. #define APBH_CH10_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3600. #define APBH_CH10_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH10_DEBUG1_RD_FIFO_EMPTY_MASK)
  3601. #define APBH_CH10_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3602. #define APBH_CH10_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3603. #define APBH_CH10_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH10_DEBUG1_NEXTCMDADDRVALID_MASK)
  3604. #define APBH_CH10_DEBUG1_LOCK_MASK (0x2000000U)
  3605. #define APBH_CH10_DEBUG1_LOCK_SHIFT (25U)
  3606. #define APBH_CH10_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_LOCK_SHIFT)) & APBH_CH10_DEBUG1_LOCK_MASK)
  3607. #define APBH_CH10_DEBUG1_READY_MASK (0x4000000U)
  3608. #define APBH_CH10_DEBUG1_READY_SHIFT (26U)
  3609. #define APBH_CH10_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_READY_SHIFT)) & APBH_CH10_DEBUG1_READY_MASK)
  3610. #define APBH_CH10_DEBUG1_SENSE_MASK (0x8000000U)
  3611. #define APBH_CH10_DEBUG1_SENSE_SHIFT (27U)
  3612. #define APBH_CH10_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_SENSE_SHIFT)) & APBH_CH10_DEBUG1_SENSE_MASK)
  3613. #define APBH_CH10_DEBUG1_END_MASK (0x10000000U)
  3614. #define APBH_CH10_DEBUG1_END_SHIFT (28U)
  3615. #define APBH_CH10_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_END_SHIFT)) & APBH_CH10_DEBUG1_END_MASK)
  3616. #define APBH_CH10_DEBUG1_KICK_MASK (0x20000000U)
  3617. #define APBH_CH10_DEBUG1_KICK_SHIFT (29U)
  3618. #define APBH_CH10_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_KICK_SHIFT)) & APBH_CH10_DEBUG1_KICK_MASK)
  3619. #define APBH_CH10_DEBUG1_BURST_MASK (0x40000000U)
  3620. #define APBH_CH10_DEBUG1_BURST_SHIFT (30U)
  3621. #define APBH_CH10_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_BURST_SHIFT)) & APBH_CH10_DEBUG1_BURST_MASK)
  3622. #define APBH_CH10_DEBUG1_REQ_MASK (0x80000000U)
  3623. #define APBH_CH10_DEBUG1_REQ_SHIFT (31U)
  3624. #define APBH_CH10_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG1_REQ_SHIFT)) & APBH_CH10_DEBUG1_REQ_MASK)
  3625. /*! @name CH10_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3626. #define APBH_CH10_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3627. #define APBH_CH10_DEBUG2_AHB_BYTES_SHIFT (0U)
  3628. #define APBH_CH10_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH10_DEBUG2_AHB_BYTES_MASK)
  3629. #define APBH_CH10_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3630. #define APBH_CH10_DEBUG2_APB_BYTES_SHIFT (16U)
  3631. #define APBH_CH10_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH10_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH10_DEBUG2_APB_BYTES_MASK)
  3632. /*! @name CH11_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3633. #define APBH_CH11_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3634. #define APBH_CH11_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3635. #define APBH_CH11_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH11_CURCMDAR_CMD_ADDR_MASK)
  3636. /*! @name CH11_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3637. #define APBH_CH11_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3638. #define APBH_CH11_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3639. #define APBH_CH11_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH11_NXTCMDAR_CMD_ADDR_MASK)
  3640. /*! @name CH11_CMD - APBH DMA Channel n Command Register */
  3641. #define APBH_CH11_CMD_COMMAND_MASK (0x3U)
  3642. #define APBH_CH11_CMD_COMMAND_SHIFT (0U)
  3643. #define APBH_CH11_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_COMMAND_SHIFT)) & APBH_CH11_CMD_COMMAND_MASK)
  3644. #define APBH_CH11_CMD_CHAIN_MASK (0x4U)
  3645. #define APBH_CH11_CMD_CHAIN_SHIFT (2U)
  3646. #define APBH_CH11_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_CHAIN_SHIFT)) & APBH_CH11_CMD_CHAIN_MASK)
  3647. #define APBH_CH11_CMD_IRQONCMPLT_MASK (0x8U)
  3648. #define APBH_CH11_CMD_IRQONCMPLT_SHIFT (3U)
  3649. #define APBH_CH11_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_IRQONCMPLT_SHIFT)) & APBH_CH11_CMD_IRQONCMPLT_MASK)
  3650. #define APBH_CH11_CMD_NANDLOCK_MASK (0x10U)
  3651. #define APBH_CH11_CMD_NANDLOCK_SHIFT (4U)
  3652. #define APBH_CH11_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_NANDLOCK_SHIFT)) & APBH_CH11_CMD_NANDLOCK_MASK)
  3653. #define APBH_CH11_CMD_NANDWAIT4READY_MASK (0x20U)
  3654. #define APBH_CH11_CMD_NANDWAIT4READY_SHIFT (5U)
  3655. #define APBH_CH11_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH11_CMD_NANDWAIT4READY_MASK)
  3656. #define APBH_CH11_CMD_SEMAPHORE_MASK (0x40U)
  3657. #define APBH_CH11_CMD_SEMAPHORE_SHIFT (6U)
  3658. #define APBH_CH11_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_SEMAPHORE_SHIFT)) & APBH_CH11_CMD_SEMAPHORE_MASK)
  3659. #define APBH_CH11_CMD_WAIT4ENDCMD_MASK (0x80U)
  3660. #define APBH_CH11_CMD_WAIT4ENDCMD_SHIFT (7U)
  3661. #define APBH_CH11_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH11_CMD_WAIT4ENDCMD_MASK)
  3662. #define APBH_CH11_CMD_HALTONTERMINATE_MASK (0x100U)
  3663. #define APBH_CH11_CMD_HALTONTERMINATE_SHIFT (8U)
  3664. #define APBH_CH11_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH11_CMD_HALTONTERMINATE_MASK)
  3665. #define APBH_CH11_CMD_CMDWORDS_MASK (0xF000U)
  3666. #define APBH_CH11_CMD_CMDWORDS_SHIFT (12U)
  3667. #define APBH_CH11_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_CMDWORDS_SHIFT)) & APBH_CH11_CMD_CMDWORDS_MASK)
  3668. #define APBH_CH11_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3669. #define APBH_CH11_CMD_XFER_COUNT_SHIFT (16U)
  3670. #define APBH_CH11_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_CMD_XFER_COUNT_SHIFT)) & APBH_CH11_CMD_XFER_COUNT_MASK)
  3671. /*! @name CH11_BAR - APBH DMA Channel n Buffer Address Register */
  3672. #define APBH_CH11_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3673. #define APBH_CH11_BAR_ADDRESS_SHIFT (0U)
  3674. #define APBH_CH11_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_BAR_ADDRESS_SHIFT)) & APBH_CH11_BAR_ADDRESS_MASK)
  3675. /*! @name CH11_SEMA - APBH DMA Channel n Semaphore Register */
  3676. #define APBH_CH11_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3677. #define APBH_CH11_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3678. #define APBH_CH11_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH11_SEMA_INCREMENT_SEMA_MASK)
  3679. #define APBH_CH11_SEMA_PHORE_MASK (0xFF0000U)
  3680. #define APBH_CH11_SEMA_PHORE_SHIFT (16U)
  3681. #define APBH_CH11_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_SEMA_PHORE_SHIFT)) & APBH_CH11_SEMA_PHORE_MASK)
  3682. /*! @name CH11_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3683. #define APBH_CH11_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3684. #define APBH_CH11_DEBUG1_STATEMACHINE_SHIFT (0U)
  3685. #define APBH_CH11_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH11_DEBUG1_STATEMACHINE_MASK)
  3686. #define APBH_CH11_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3687. #define APBH_CH11_DEBUG1_RSVD1_SHIFT (5U)
  3688. #define APBH_CH11_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_RSVD1_SHIFT)) & APBH_CH11_DEBUG1_RSVD1_MASK)
  3689. #define APBH_CH11_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3690. #define APBH_CH11_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3691. #define APBH_CH11_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH11_DEBUG1_WR_FIFO_FULL_MASK)
  3692. #define APBH_CH11_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3693. #define APBH_CH11_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3694. #define APBH_CH11_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH11_DEBUG1_WR_FIFO_EMPTY_MASK)
  3695. #define APBH_CH11_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3696. #define APBH_CH11_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3697. #define APBH_CH11_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH11_DEBUG1_RD_FIFO_FULL_MASK)
  3698. #define APBH_CH11_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3699. #define APBH_CH11_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3700. #define APBH_CH11_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH11_DEBUG1_RD_FIFO_EMPTY_MASK)
  3701. #define APBH_CH11_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3702. #define APBH_CH11_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3703. #define APBH_CH11_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH11_DEBUG1_NEXTCMDADDRVALID_MASK)
  3704. #define APBH_CH11_DEBUG1_LOCK_MASK (0x2000000U)
  3705. #define APBH_CH11_DEBUG1_LOCK_SHIFT (25U)
  3706. #define APBH_CH11_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_LOCK_SHIFT)) & APBH_CH11_DEBUG1_LOCK_MASK)
  3707. #define APBH_CH11_DEBUG1_READY_MASK (0x4000000U)
  3708. #define APBH_CH11_DEBUG1_READY_SHIFT (26U)
  3709. #define APBH_CH11_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_READY_SHIFT)) & APBH_CH11_DEBUG1_READY_MASK)
  3710. #define APBH_CH11_DEBUG1_SENSE_MASK (0x8000000U)
  3711. #define APBH_CH11_DEBUG1_SENSE_SHIFT (27U)
  3712. #define APBH_CH11_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_SENSE_SHIFT)) & APBH_CH11_DEBUG1_SENSE_MASK)
  3713. #define APBH_CH11_DEBUG1_END_MASK (0x10000000U)
  3714. #define APBH_CH11_DEBUG1_END_SHIFT (28U)
  3715. #define APBH_CH11_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_END_SHIFT)) & APBH_CH11_DEBUG1_END_MASK)
  3716. #define APBH_CH11_DEBUG1_KICK_MASK (0x20000000U)
  3717. #define APBH_CH11_DEBUG1_KICK_SHIFT (29U)
  3718. #define APBH_CH11_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_KICK_SHIFT)) & APBH_CH11_DEBUG1_KICK_MASK)
  3719. #define APBH_CH11_DEBUG1_BURST_MASK (0x40000000U)
  3720. #define APBH_CH11_DEBUG1_BURST_SHIFT (30U)
  3721. #define APBH_CH11_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_BURST_SHIFT)) & APBH_CH11_DEBUG1_BURST_MASK)
  3722. #define APBH_CH11_DEBUG1_REQ_MASK (0x80000000U)
  3723. #define APBH_CH11_DEBUG1_REQ_SHIFT (31U)
  3724. #define APBH_CH11_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG1_REQ_SHIFT)) & APBH_CH11_DEBUG1_REQ_MASK)
  3725. /*! @name CH11_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3726. #define APBH_CH11_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3727. #define APBH_CH11_DEBUG2_AHB_BYTES_SHIFT (0U)
  3728. #define APBH_CH11_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH11_DEBUG2_AHB_BYTES_MASK)
  3729. #define APBH_CH11_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3730. #define APBH_CH11_DEBUG2_APB_BYTES_SHIFT (16U)
  3731. #define APBH_CH11_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH11_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH11_DEBUG2_APB_BYTES_MASK)
  3732. /*! @name CH12_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3733. #define APBH_CH12_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3734. #define APBH_CH12_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3735. #define APBH_CH12_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH12_CURCMDAR_CMD_ADDR_MASK)
  3736. /*! @name CH12_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3737. #define APBH_CH12_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3738. #define APBH_CH12_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3739. #define APBH_CH12_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH12_NXTCMDAR_CMD_ADDR_MASK)
  3740. /*! @name CH12_CMD - APBH DMA Channel n Command Register */
  3741. #define APBH_CH12_CMD_COMMAND_MASK (0x3U)
  3742. #define APBH_CH12_CMD_COMMAND_SHIFT (0U)
  3743. #define APBH_CH12_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_COMMAND_SHIFT)) & APBH_CH12_CMD_COMMAND_MASK)
  3744. #define APBH_CH12_CMD_CHAIN_MASK (0x4U)
  3745. #define APBH_CH12_CMD_CHAIN_SHIFT (2U)
  3746. #define APBH_CH12_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_CHAIN_SHIFT)) & APBH_CH12_CMD_CHAIN_MASK)
  3747. #define APBH_CH12_CMD_IRQONCMPLT_MASK (0x8U)
  3748. #define APBH_CH12_CMD_IRQONCMPLT_SHIFT (3U)
  3749. #define APBH_CH12_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_IRQONCMPLT_SHIFT)) & APBH_CH12_CMD_IRQONCMPLT_MASK)
  3750. #define APBH_CH12_CMD_NANDLOCK_MASK (0x10U)
  3751. #define APBH_CH12_CMD_NANDLOCK_SHIFT (4U)
  3752. #define APBH_CH12_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_NANDLOCK_SHIFT)) & APBH_CH12_CMD_NANDLOCK_MASK)
  3753. #define APBH_CH12_CMD_NANDWAIT4READY_MASK (0x20U)
  3754. #define APBH_CH12_CMD_NANDWAIT4READY_SHIFT (5U)
  3755. #define APBH_CH12_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH12_CMD_NANDWAIT4READY_MASK)
  3756. #define APBH_CH12_CMD_SEMAPHORE_MASK (0x40U)
  3757. #define APBH_CH12_CMD_SEMAPHORE_SHIFT (6U)
  3758. #define APBH_CH12_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_SEMAPHORE_SHIFT)) & APBH_CH12_CMD_SEMAPHORE_MASK)
  3759. #define APBH_CH12_CMD_WAIT4ENDCMD_MASK (0x80U)
  3760. #define APBH_CH12_CMD_WAIT4ENDCMD_SHIFT (7U)
  3761. #define APBH_CH12_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH12_CMD_WAIT4ENDCMD_MASK)
  3762. #define APBH_CH12_CMD_HALTONTERMINATE_MASK (0x100U)
  3763. #define APBH_CH12_CMD_HALTONTERMINATE_SHIFT (8U)
  3764. #define APBH_CH12_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH12_CMD_HALTONTERMINATE_MASK)
  3765. #define APBH_CH12_CMD_CMDWORDS_MASK (0xF000U)
  3766. #define APBH_CH12_CMD_CMDWORDS_SHIFT (12U)
  3767. #define APBH_CH12_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_CMDWORDS_SHIFT)) & APBH_CH12_CMD_CMDWORDS_MASK)
  3768. #define APBH_CH12_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3769. #define APBH_CH12_CMD_XFER_COUNT_SHIFT (16U)
  3770. #define APBH_CH12_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_CMD_XFER_COUNT_SHIFT)) & APBH_CH12_CMD_XFER_COUNT_MASK)
  3771. /*! @name CH12_BAR - APBH DMA Channel n Buffer Address Register */
  3772. #define APBH_CH12_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3773. #define APBH_CH12_BAR_ADDRESS_SHIFT (0U)
  3774. #define APBH_CH12_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_BAR_ADDRESS_SHIFT)) & APBH_CH12_BAR_ADDRESS_MASK)
  3775. /*! @name CH12_SEMA - APBH DMA Channel n Semaphore Register */
  3776. #define APBH_CH12_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3777. #define APBH_CH12_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3778. #define APBH_CH12_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH12_SEMA_INCREMENT_SEMA_MASK)
  3779. #define APBH_CH12_SEMA_PHORE_MASK (0xFF0000U)
  3780. #define APBH_CH12_SEMA_PHORE_SHIFT (16U)
  3781. #define APBH_CH12_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_SEMA_PHORE_SHIFT)) & APBH_CH12_SEMA_PHORE_MASK)
  3782. /*! @name CH12_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3783. #define APBH_CH12_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3784. #define APBH_CH12_DEBUG1_STATEMACHINE_SHIFT (0U)
  3785. #define APBH_CH12_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH12_DEBUG1_STATEMACHINE_MASK)
  3786. #define APBH_CH12_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3787. #define APBH_CH12_DEBUG1_RSVD1_SHIFT (5U)
  3788. #define APBH_CH12_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_RSVD1_SHIFT)) & APBH_CH12_DEBUG1_RSVD1_MASK)
  3789. #define APBH_CH12_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3790. #define APBH_CH12_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3791. #define APBH_CH12_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH12_DEBUG1_WR_FIFO_FULL_MASK)
  3792. #define APBH_CH12_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3793. #define APBH_CH12_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3794. #define APBH_CH12_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH12_DEBUG1_WR_FIFO_EMPTY_MASK)
  3795. #define APBH_CH12_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3796. #define APBH_CH12_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3797. #define APBH_CH12_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH12_DEBUG1_RD_FIFO_FULL_MASK)
  3798. #define APBH_CH12_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3799. #define APBH_CH12_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3800. #define APBH_CH12_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH12_DEBUG1_RD_FIFO_EMPTY_MASK)
  3801. #define APBH_CH12_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3802. #define APBH_CH12_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3803. #define APBH_CH12_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH12_DEBUG1_NEXTCMDADDRVALID_MASK)
  3804. #define APBH_CH12_DEBUG1_LOCK_MASK (0x2000000U)
  3805. #define APBH_CH12_DEBUG1_LOCK_SHIFT (25U)
  3806. #define APBH_CH12_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_LOCK_SHIFT)) & APBH_CH12_DEBUG1_LOCK_MASK)
  3807. #define APBH_CH12_DEBUG1_READY_MASK (0x4000000U)
  3808. #define APBH_CH12_DEBUG1_READY_SHIFT (26U)
  3809. #define APBH_CH12_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_READY_SHIFT)) & APBH_CH12_DEBUG1_READY_MASK)
  3810. #define APBH_CH12_DEBUG1_SENSE_MASK (0x8000000U)
  3811. #define APBH_CH12_DEBUG1_SENSE_SHIFT (27U)
  3812. #define APBH_CH12_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_SENSE_SHIFT)) & APBH_CH12_DEBUG1_SENSE_MASK)
  3813. #define APBH_CH12_DEBUG1_END_MASK (0x10000000U)
  3814. #define APBH_CH12_DEBUG1_END_SHIFT (28U)
  3815. #define APBH_CH12_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_END_SHIFT)) & APBH_CH12_DEBUG1_END_MASK)
  3816. #define APBH_CH12_DEBUG1_KICK_MASK (0x20000000U)
  3817. #define APBH_CH12_DEBUG1_KICK_SHIFT (29U)
  3818. #define APBH_CH12_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_KICK_SHIFT)) & APBH_CH12_DEBUG1_KICK_MASK)
  3819. #define APBH_CH12_DEBUG1_BURST_MASK (0x40000000U)
  3820. #define APBH_CH12_DEBUG1_BURST_SHIFT (30U)
  3821. #define APBH_CH12_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_BURST_SHIFT)) & APBH_CH12_DEBUG1_BURST_MASK)
  3822. #define APBH_CH12_DEBUG1_REQ_MASK (0x80000000U)
  3823. #define APBH_CH12_DEBUG1_REQ_SHIFT (31U)
  3824. #define APBH_CH12_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG1_REQ_SHIFT)) & APBH_CH12_DEBUG1_REQ_MASK)
  3825. /*! @name CH12_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3826. #define APBH_CH12_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3827. #define APBH_CH12_DEBUG2_AHB_BYTES_SHIFT (0U)
  3828. #define APBH_CH12_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH12_DEBUG2_AHB_BYTES_MASK)
  3829. #define APBH_CH12_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3830. #define APBH_CH12_DEBUG2_APB_BYTES_SHIFT (16U)
  3831. #define APBH_CH12_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH12_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH12_DEBUG2_APB_BYTES_MASK)
  3832. /*! @name CH13_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3833. #define APBH_CH13_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3834. #define APBH_CH13_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3835. #define APBH_CH13_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH13_CURCMDAR_CMD_ADDR_MASK)
  3836. /*! @name CH13_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3837. #define APBH_CH13_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3838. #define APBH_CH13_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3839. #define APBH_CH13_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH13_NXTCMDAR_CMD_ADDR_MASK)
  3840. /*! @name CH13_CMD - APBH DMA Channel n Command Register */
  3841. #define APBH_CH13_CMD_COMMAND_MASK (0x3U)
  3842. #define APBH_CH13_CMD_COMMAND_SHIFT (0U)
  3843. #define APBH_CH13_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_COMMAND_SHIFT)) & APBH_CH13_CMD_COMMAND_MASK)
  3844. #define APBH_CH13_CMD_CHAIN_MASK (0x4U)
  3845. #define APBH_CH13_CMD_CHAIN_SHIFT (2U)
  3846. #define APBH_CH13_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_CHAIN_SHIFT)) & APBH_CH13_CMD_CHAIN_MASK)
  3847. #define APBH_CH13_CMD_IRQONCMPLT_MASK (0x8U)
  3848. #define APBH_CH13_CMD_IRQONCMPLT_SHIFT (3U)
  3849. #define APBH_CH13_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_IRQONCMPLT_SHIFT)) & APBH_CH13_CMD_IRQONCMPLT_MASK)
  3850. #define APBH_CH13_CMD_NANDLOCK_MASK (0x10U)
  3851. #define APBH_CH13_CMD_NANDLOCK_SHIFT (4U)
  3852. #define APBH_CH13_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_NANDLOCK_SHIFT)) & APBH_CH13_CMD_NANDLOCK_MASK)
  3853. #define APBH_CH13_CMD_NANDWAIT4READY_MASK (0x20U)
  3854. #define APBH_CH13_CMD_NANDWAIT4READY_SHIFT (5U)
  3855. #define APBH_CH13_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH13_CMD_NANDWAIT4READY_MASK)
  3856. #define APBH_CH13_CMD_SEMAPHORE_MASK (0x40U)
  3857. #define APBH_CH13_CMD_SEMAPHORE_SHIFT (6U)
  3858. #define APBH_CH13_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_SEMAPHORE_SHIFT)) & APBH_CH13_CMD_SEMAPHORE_MASK)
  3859. #define APBH_CH13_CMD_WAIT4ENDCMD_MASK (0x80U)
  3860. #define APBH_CH13_CMD_WAIT4ENDCMD_SHIFT (7U)
  3861. #define APBH_CH13_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH13_CMD_WAIT4ENDCMD_MASK)
  3862. #define APBH_CH13_CMD_HALTONTERMINATE_MASK (0x100U)
  3863. #define APBH_CH13_CMD_HALTONTERMINATE_SHIFT (8U)
  3864. #define APBH_CH13_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH13_CMD_HALTONTERMINATE_MASK)
  3865. #define APBH_CH13_CMD_CMDWORDS_MASK (0xF000U)
  3866. #define APBH_CH13_CMD_CMDWORDS_SHIFT (12U)
  3867. #define APBH_CH13_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_CMDWORDS_SHIFT)) & APBH_CH13_CMD_CMDWORDS_MASK)
  3868. #define APBH_CH13_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3869. #define APBH_CH13_CMD_XFER_COUNT_SHIFT (16U)
  3870. #define APBH_CH13_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_CMD_XFER_COUNT_SHIFT)) & APBH_CH13_CMD_XFER_COUNT_MASK)
  3871. /*! @name CH13_BAR - APBH DMA Channel n Buffer Address Register */
  3872. #define APBH_CH13_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3873. #define APBH_CH13_BAR_ADDRESS_SHIFT (0U)
  3874. #define APBH_CH13_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_BAR_ADDRESS_SHIFT)) & APBH_CH13_BAR_ADDRESS_MASK)
  3875. /*! @name CH13_SEMA - APBH DMA Channel n Semaphore Register */
  3876. #define APBH_CH13_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3877. #define APBH_CH13_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3878. #define APBH_CH13_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH13_SEMA_INCREMENT_SEMA_MASK)
  3879. #define APBH_CH13_SEMA_PHORE_MASK (0xFF0000U)
  3880. #define APBH_CH13_SEMA_PHORE_SHIFT (16U)
  3881. #define APBH_CH13_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_SEMA_PHORE_SHIFT)) & APBH_CH13_SEMA_PHORE_MASK)
  3882. /*! @name CH13_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3883. #define APBH_CH13_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3884. #define APBH_CH13_DEBUG1_STATEMACHINE_SHIFT (0U)
  3885. #define APBH_CH13_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH13_DEBUG1_STATEMACHINE_MASK)
  3886. #define APBH_CH13_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3887. #define APBH_CH13_DEBUG1_RSVD1_SHIFT (5U)
  3888. #define APBH_CH13_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_RSVD1_SHIFT)) & APBH_CH13_DEBUG1_RSVD1_MASK)
  3889. #define APBH_CH13_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3890. #define APBH_CH13_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3891. #define APBH_CH13_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH13_DEBUG1_WR_FIFO_FULL_MASK)
  3892. #define APBH_CH13_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3893. #define APBH_CH13_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3894. #define APBH_CH13_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH13_DEBUG1_WR_FIFO_EMPTY_MASK)
  3895. #define APBH_CH13_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3896. #define APBH_CH13_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3897. #define APBH_CH13_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH13_DEBUG1_RD_FIFO_FULL_MASK)
  3898. #define APBH_CH13_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3899. #define APBH_CH13_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  3900. #define APBH_CH13_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH13_DEBUG1_RD_FIFO_EMPTY_MASK)
  3901. #define APBH_CH13_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  3902. #define APBH_CH13_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  3903. #define APBH_CH13_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH13_DEBUG1_NEXTCMDADDRVALID_MASK)
  3904. #define APBH_CH13_DEBUG1_LOCK_MASK (0x2000000U)
  3905. #define APBH_CH13_DEBUG1_LOCK_SHIFT (25U)
  3906. #define APBH_CH13_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_LOCK_SHIFT)) & APBH_CH13_DEBUG1_LOCK_MASK)
  3907. #define APBH_CH13_DEBUG1_READY_MASK (0x4000000U)
  3908. #define APBH_CH13_DEBUG1_READY_SHIFT (26U)
  3909. #define APBH_CH13_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_READY_SHIFT)) & APBH_CH13_DEBUG1_READY_MASK)
  3910. #define APBH_CH13_DEBUG1_SENSE_MASK (0x8000000U)
  3911. #define APBH_CH13_DEBUG1_SENSE_SHIFT (27U)
  3912. #define APBH_CH13_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_SENSE_SHIFT)) & APBH_CH13_DEBUG1_SENSE_MASK)
  3913. #define APBH_CH13_DEBUG1_END_MASK (0x10000000U)
  3914. #define APBH_CH13_DEBUG1_END_SHIFT (28U)
  3915. #define APBH_CH13_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_END_SHIFT)) & APBH_CH13_DEBUG1_END_MASK)
  3916. #define APBH_CH13_DEBUG1_KICK_MASK (0x20000000U)
  3917. #define APBH_CH13_DEBUG1_KICK_SHIFT (29U)
  3918. #define APBH_CH13_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_KICK_SHIFT)) & APBH_CH13_DEBUG1_KICK_MASK)
  3919. #define APBH_CH13_DEBUG1_BURST_MASK (0x40000000U)
  3920. #define APBH_CH13_DEBUG1_BURST_SHIFT (30U)
  3921. #define APBH_CH13_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_BURST_SHIFT)) & APBH_CH13_DEBUG1_BURST_MASK)
  3922. #define APBH_CH13_DEBUG1_REQ_MASK (0x80000000U)
  3923. #define APBH_CH13_DEBUG1_REQ_SHIFT (31U)
  3924. #define APBH_CH13_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG1_REQ_SHIFT)) & APBH_CH13_DEBUG1_REQ_MASK)
  3925. /*! @name CH13_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  3926. #define APBH_CH13_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  3927. #define APBH_CH13_DEBUG2_AHB_BYTES_SHIFT (0U)
  3928. #define APBH_CH13_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH13_DEBUG2_AHB_BYTES_MASK)
  3929. #define APBH_CH13_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  3930. #define APBH_CH13_DEBUG2_APB_BYTES_SHIFT (16U)
  3931. #define APBH_CH13_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH13_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH13_DEBUG2_APB_BYTES_MASK)
  3932. /*! @name CH14_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  3933. #define APBH_CH14_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3934. #define APBH_CH14_CURCMDAR_CMD_ADDR_SHIFT (0U)
  3935. #define APBH_CH14_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH14_CURCMDAR_CMD_ADDR_MASK)
  3936. /*! @name CH14_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  3937. #define APBH_CH14_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  3938. #define APBH_CH14_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  3939. #define APBH_CH14_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH14_NXTCMDAR_CMD_ADDR_MASK)
  3940. /*! @name CH14_CMD - APBH DMA Channel n Command Register */
  3941. #define APBH_CH14_CMD_COMMAND_MASK (0x3U)
  3942. #define APBH_CH14_CMD_COMMAND_SHIFT (0U)
  3943. #define APBH_CH14_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_COMMAND_SHIFT)) & APBH_CH14_CMD_COMMAND_MASK)
  3944. #define APBH_CH14_CMD_CHAIN_MASK (0x4U)
  3945. #define APBH_CH14_CMD_CHAIN_SHIFT (2U)
  3946. #define APBH_CH14_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_CHAIN_SHIFT)) & APBH_CH14_CMD_CHAIN_MASK)
  3947. #define APBH_CH14_CMD_IRQONCMPLT_MASK (0x8U)
  3948. #define APBH_CH14_CMD_IRQONCMPLT_SHIFT (3U)
  3949. #define APBH_CH14_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_IRQONCMPLT_SHIFT)) & APBH_CH14_CMD_IRQONCMPLT_MASK)
  3950. #define APBH_CH14_CMD_NANDLOCK_MASK (0x10U)
  3951. #define APBH_CH14_CMD_NANDLOCK_SHIFT (4U)
  3952. #define APBH_CH14_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_NANDLOCK_SHIFT)) & APBH_CH14_CMD_NANDLOCK_MASK)
  3953. #define APBH_CH14_CMD_NANDWAIT4READY_MASK (0x20U)
  3954. #define APBH_CH14_CMD_NANDWAIT4READY_SHIFT (5U)
  3955. #define APBH_CH14_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH14_CMD_NANDWAIT4READY_MASK)
  3956. #define APBH_CH14_CMD_SEMAPHORE_MASK (0x40U)
  3957. #define APBH_CH14_CMD_SEMAPHORE_SHIFT (6U)
  3958. #define APBH_CH14_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_SEMAPHORE_SHIFT)) & APBH_CH14_CMD_SEMAPHORE_MASK)
  3959. #define APBH_CH14_CMD_WAIT4ENDCMD_MASK (0x80U)
  3960. #define APBH_CH14_CMD_WAIT4ENDCMD_SHIFT (7U)
  3961. #define APBH_CH14_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH14_CMD_WAIT4ENDCMD_MASK)
  3962. #define APBH_CH14_CMD_HALTONTERMINATE_MASK (0x100U)
  3963. #define APBH_CH14_CMD_HALTONTERMINATE_SHIFT (8U)
  3964. #define APBH_CH14_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH14_CMD_HALTONTERMINATE_MASK)
  3965. #define APBH_CH14_CMD_CMDWORDS_MASK (0xF000U)
  3966. #define APBH_CH14_CMD_CMDWORDS_SHIFT (12U)
  3967. #define APBH_CH14_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_CMDWORDS_SHIFT)) & APBH_CH14_CMD_CMDWORDS_MASK)
  3968. #define APBH_CH14_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  3969. #define APBH_CH14_CMD_XFER_COUNT_SHIFT (16U)
  3970. #define APBH_CH14_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_CMD_XFER_COUNT_SHIFT)) & APBH_CH14_CMD_XFER_COUNT_MASK)
  3971. /*! @name CH14_BAR - APBH DMA Channel n Buffer Address Register */
  3972. #define APBH_CH14_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  3973. #define APBH_CH14_BAR_ADDRESS_SHIFT (0U)
  3974. #define APBH_CH14_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_BAR_ADDRESS_SHIFT)) & APBH_CH14_BAR_ADDRESS_MASK)
  3975. /*! @name CH14_SEMA - APBH DMA Channel n Semaphore Register */
  3976. #define APBH_CH14_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  3977. #define APBH_CH14_SEMA_INCREMENT_SEMA_SHIFT (0U)
  3978. #define APBH_CH14_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH14_SEMA_INCREMENT_SEMA_MASK)
  3979. #define APBH_CH14_SEMA_PHORE_MASK (0xFF0000U)
  3980. #define APBH_CH14_SEMA_PHORE_SHIFT (16U)
  3981. #define APBH_CH14_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_SEMA_PHORE_SHIFT)) & APBH_CH14_SEMA_PHORE_MASK)
  3982. /*! @name CH14_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  3983. #define APBH_CH14_DEBUG1_STATEMACHINE_MASK (0x1FU)
  3984. #define APBH_CH14_DEBUG1_STATEMACHINE_SHIFT (0U)
  3985. #define APBH_CH14_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH14_DEBUG1_STATEMACHINE_MASK)
  3986. #define APBH_CH14_DEBUG1_RSVD1_MASK (0xFFFE0U)
  3987. #define APBH_CH14_DEBUG1_RSVD1_SHIFT (5U)
  3988. #define APBH_CH14_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_RSVD1_SHIFT)) & APBH_CH14_DEBUG1_RSVD1_MASK)
  3989. #define APBH_CH14_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  3990. #define APBH_CH14_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  3991. #define APBH_CH14_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH14_DEBUG1_WR_FIFO_FULL_MASK)
  3992. #define APBH_CH14_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  3993. #define APBH_CH14_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  3994. #define APBH_CH14_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH14_DEBUG1_WR_FIFO_EMPTY_MASK)
  3995. #define APBH_CH14_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  3996. #define APBH_CH14_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  3997. #define APBH_CH14_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH14_DEBUG1_RD_FIFO_FULL_MASK)
  3998. #define APBH_CH14_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  3999. #define APBH_CH14_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  4000. #define APBH_CH14_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH14_DEBUG1_RD_FIFO_EMPTY_MASK)
  4001. #define APBH_CH14_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  4002. #define APBH_CH14_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  4003. #define APBH_CH14_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH14_DEBUG1_NEXTCMDADDRVALID_MASK)
  4004. #define APBH_CH14_DEBUG1_LOCK_MASK (0x2000000U)
  4005. #define APBH_CH14_DEBUG1_LOCK_SHIFT (25U)
  4006. #define APBH_CH14_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_LOCK_SHIFT)) & APBH_CH14_DEBUG1_LOCK_MASK)
  4007. #define APBH_CH14_DEBUG1_READY_MASK (0x4000000U)
  4008. #define APBH_CH14_DEBUG1_READY_SHIFT (26U)
  4009. #define APBH_CH14_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_READY_SHIFT)) & APBH_CH14_DEBUG1_READY_MASK)
  4010. #define APBH_CH14_DEBUG1_SENSE_MASK (0x8000000U)
  4011. #define APBH_CH14_DEBUG1_SENSE_SHIFT (27U)
  4012. #define APBH_CH14_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_SENSE_SHIFT)) & APBH_CH14_DEBUG1_SENSE_MASK)
  4013. #define APBH_CH14_DEBUG1_END_MASK (0x10000000U)
  4014. #define APBH_CH14_DEBUG1_END_SHIFT (28U)
  4015. #define APBH_CH14_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_END_SHIFT)) & APBH_CH14_DEBUG1_END_MASK)
  4016. #define APBH_CH14_DEBUG1_KICK_MASK (0x20000000U)
  4017. #define APBH_CH14_DEBUG1_KICK_SHIFT (29U)
  4018. #define APBH_CH14_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_KICK_SHIFT)) & APBH_CH14_DEBUG1_KICK_MASK)
  4019. #define APBH_CH14_DEBUG1_BURST_MASK (0x40000000U)
  4020. #define APBH_CH14_DEBUG1_BURST_SHIFT (30U)
  4021. #define APBH_CH14_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_BURST_SHIFT)) & APBH_CH14_DEBUG1_BURST_MASK)
  4022. #define APBH_CH14_DEBUG1_REQ_MASK (0x80000000U)
  4023. #define APBH_CH14_DEBUG1_REQ_SHIFT (31U)
  4024. #define APBH_CH14_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG1_REQ_SHIFT)) & APBH_CH14_DEBUG1_REQ_MASK)
  4025. /*! @name CH14_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  4026. #define APBH_CH14_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  4027. #define APBH_CH14_DEBUG2_AHB_BYTES_SHIFT (0U)
  4028. #define APBH_CH14_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH14_DEBUG2_AHB_BYTES_MASK)
  4029. #define APBH_CH14_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  4030. #define APBH_CH14_DEBUG2_APB_BYTES_SHIFT (16U)
  4031. #define APBH_CH14_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH14_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH14_DEBUG2_APB_BYTES_MASK)
  4032. /*! @name CH15_CURCMDAR - APBH DMA Channel n Current Command Address Register */
  4033. #define APBH_CH15_CURCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  4034. #define APBH_CH15_CURCMDAR_CMD_ADDR_SHIFT (0U)
  4035. #define APBH_CH15_CURCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CURCMDAR_CMD_ADDR_SHIFT)) & APBH_CH15_CURCMDAR_CMD_ADDR_MASK)
  4036. /*! @name CH15_NXTCMDAR - APBH DMA Channel n Next Command Address Register */
  4037. #define APBH_CH15_NXTCMDAR_CMD_ADDR_MASK (0xFFFFFFFFU)
  4038. #define APBH_CH15_NXTCMDAR_CMD_ADDR_SHIFT (0U)
  4039. #define APBH_CH15_NXTCMDAR_CMD_ADDR(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_NXTCMDAR_CMD_ADDR_SHIFT)) & APBH_CH15_NXTCMDAR_CMD_ADDR_MASK)
  4040. /*! @name CH15_CMD - APBH DMA Channel n Command Register */
  4041. #define APBH_CH15_CMD_COMMAND_MASK (0x3U)
  4042. #define APBH_CH15_CMD_COMMAND_SHIFT (0U)
  4043. #define APBH_CH15_CMD_COMMAND(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_COMMAND_SHIFT)) & APBH_CH15_CMD_COMMAND_MASK)
  4044. #define APBH_CH15_CMD_CHAIN_MASK (0x4U)
  4045. #define APBH_CH15_CMD_CHAIN_SHIFT (2U)
  4046. #define APBH_CH15_CMD_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_CHAIN_SHIFT)) & APBH_CH15_CMD_CHAIN_MASK)
  4047. #define APBH_CH15_CMD_IRQONCMPLT_MASK (0x8U)
  4048. #define APBH_CH15_CMD_IRQONCMPLT_SHIFT (3U)
  4049. #define APBH_CH15_CMD_IRQONCMPLT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_IRQONCMPLT_SHIFT)) & APBH_CH15_CMD_IRQONCMPLT_MASK)
  4050. #define APBH_CH15_CMD_NANDLOCK_MASK (0x10U)
  4051. #define APBH_CH15_CMD_NANDLOCK_SHIFT (4U)
  4052. #define APBH_CH15_CMD_NANDLOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_NANDLOCK_SHIFT)) & APBH_CH15_CMD_NANDLOCK_MASK)
  4053. #define APBH_CH15_CMD_NANDWAIT4READY_MASK (0x20U)
  4054. #define APBH_CH15_CMD_NANDWAIT4READY_SHIFT (5U)
  4055. #define APBH_CH15_CMD_NANDWAIT4READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_NANDWAIT4READY_SHIFT)) & APBH_CH15_CMD_NANDWAIT4READY_MASK)
  4056. #define APBH_CH15_CMD_SEMAPHORE_MASK (0x40U)
  4057. #define APBH_CH15_CMD_SEMAPHORE_SHIFT (6U)
  4058. #define APBH_CH15_CMD_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_SEMAPHORE_SHIFT)) & APBH_CH15_CMD_SEMAPHORE_MASK)
  4059. #define APBH_CH15_CMD_WAIT4ENDCMD_MASK (0x80U)
  4060. #define APBH_CH15_CMD_WAIT4ENDCMD_SHIFT (7U)
  4061. #define APBH_CH15_CMD_WAIT4ENDCMD(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_WAIT4ENDCMD_SHIFT)) & APBH_CH15_CMD_WAIT4ENDCMD_MASK)
  4062. #define APBH_CH15_CMD_HALTONTERMINATE_MASK (0x100U)
  4063. #define APBH_CH15_CMD_HALTONTERMINATE_SHIFT (8U)
  4064. #define APBH_CH15_CMD_HALTONTERMINATE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_HALTONTERMINATE_SHIFT)) & APBH_CH15_CMD_HALTONTERMINATE_MASK)
  4065. #define APBH_CH15_CMD_CMDWORDS_MASK (0xF000U)
  4066. #define APBH_CH15_CMD_CMDWORDS_SHIFT (12U)
  4067. #define APBH_CH15_CMD_CMDWORDS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_CMDWORDS_SHIFT)) & APBH_CH15_CMD_CMDWORDS_MASK)
  4068. #define APBH_CH15_CMD_XFER_COUNT_MASK (0xFFFF0000U)
  4069. #define APBH_CH15_CMD_XFER_COUNT_SHIFT (16U)
  4070. #define APBH_CH15_CMD_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_CMD_XFER_COUNT_SHIFT)) & APBH_CH15_CMD_XFER_COUNT_MASK)
  4071. /*! @name CH15_BAR - APBH DMA Channel n Buffer Address Register */
  4072. #define APBH_CH15_BAR_ADDRESS_MASK (0xFFFFFFFFU)
  4073. #define APBH_CH15_BAR_ADDRESS_SHIFT (0U)
  4074. #define APBH_CH15_BAR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_BAR_ADDRESS_SHIFT)) & APBH_CH15_BAR_ADDRESS_MASK)
  4075. /*! @name CH15_SEMA - APBH DMA Channel n Semaphore Register */
  4076. #define APBH_CH15_SEMA_INCREMENT_SEMA_MASK (0xFFU)
  4077. #define APBH_CH15_SEMA_INCREMENT_SEMA_SHIFT (0U)
  4078. #define APBH_CH15_SEMA_INCREMENT_SEMA(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_SEMA_INCREMENT_SEMA_SHIFT)) & APBH_CH15_SEMA_INCREMENT_SEMA_MASK)
  4079. #define APBH_CH15_SEMA_PHORE_MASK (0xFF0000U)
  4080. #define APBH_CH15_SEMA_PHORE_SHIFT (16U)
  4081. #define APBH_CH15_SEMA_PHORE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_SEMA_PHORE_SHIFT)) & APBH_CH15_SEMA_PHORE_MASK)
  4082. /*! @name CH15_DEBUG1 - AHB to APBH DMA Channel n Debug Information */
  4083. #define APBH_CH15_DEBUG1_STATEMACHINE_MASK (0x1FU)
  4084. #define APBH_CH15_DEBUG1_STATEMACHINE_SHIFT (0U)
  4085. #define APBH_CH15_DEBUG1_STATEMACHINE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_STATEMACHINE_SHIFT)) & APBH_CH15_DEBUG1_STATEMACHINE_MASK)
  4086. #define APBH_CH15_DEBUG1_RSVD1_MASK (0xFFFE0U)
  4087. #define APBH_CH15_DEBUG1_RSVD1_SHIFT (5U)
  4088. #define APBH_CH15_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_RSVD1_SHIFT)) & APBH_CH15_DEBUG1_RSVD1_MASK)
  4089. #define APBH_CH15_DEBUG1_WR_FIFO_FULL_MASK (0x100000U)
  4090. #define APBH_CH15_DEBUG1_WR_FIFO_FULL_SHIFT (20U)
  4091. #define APBH_CH15_DEBUG1_WR_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_WR_FIFO_FULL_SHIFT)) & APBH_CH15_DEBUG1_WR_FIFO_FULL_MASK)
  4092. #define APBH_CH15_DEBUG1_WR_FIFO_EMPTY_MASK (0x200000U)
  4093. #define APBH_CH15_DEBUG1_WR_FIFO_EMPTY_SHIFT (21U)
  4094. #define APBH_CH15_DEBUG1_WR_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_WR_FIFO_EMPTY_SHIFT)) & APBH_CH15_DEBUG1_WR_FIFO_EMPTY_MASK)
  4095. #define APBH_CH15_DEBUG1_RD_FIFO_FULL_MASK (0x400000U)
  4096. #define APBH_CH15_DEBUG1_RD_FIFO_FULL_SHIFT (22U)
  4097. #define APBH_CH15_DEBUG1_RD_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_RD_FIFO_FULL_SHIFT)) & APBH_CH15_DEBUG1_RD_FIFO_FULL_MASK)
  4098. #define APBH_CH15_DEBUG1_RD_FIFO_EMPTY_MASK (0x800000U)
  4099. #define APBH_CH15_DEBUG1_RD_FIFO_EMPTY_SHIFT (23U)
  4100. #define APBH_CH15_DEBUG1_RD_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_RD_FIFO_EMPTY_SHIFT)) & APBH_CH15_DEBUG1_RD_FIFO_EMPTY_MASK)
  4101. #define APBH_CH15_DEBUG1_NEXTCMDADDRVALID_MASK (0x1000000U)
  4102. #define APBH_CH15_DEBUG1_NEXTCMDADDRVALID_SHIFT (24U)
  4103. #define APBH_CH15_DEBUG1_NEXTCMDADDRVALID(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_NEXTCMDADDRVALID_SHIFT)) & APBH_CH15_DEBUG1_NEXTCMDADDRVALID_MASK)
  4104. #define APBH_CH15_DEBUG1_LOCK_MASK (0x2000000U)
  4105. #define APBH_CH15_DEBUG1_LOCK_SHIFT (25U)
  4106. #define APBH_CH15_DEBUG1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_LOCK_SHIFT)) & APBH_CH15_DEBUG1_LOCK_MASK)
  4107. #define APBH_CH15_DEBUG1_READY_MASK (0x4000000U)
  4108. #define APBH_CH15_DEBUG1_READY_SHIFT (26U)
  4109. #define APBH_CH15_DEBUG1_READY(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_READY_SHIFT)) & APBH_CH15_DEBUG1_READY_MASK)
  4110. #define APBH_CH15_DEBUG1_SENSE_MASK (0x8000000U)
  4111. #define APBH_CH15_DEBUG1_SENSE_SHIFT (27U)
  4112. #define APBH_CH15_DEBUG1_SENSE(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_SENSE_SHIFT)) & APBH_CH15_DEBUG1_SENSE_MASK)
  4113. #define APBH_CH15_DEBUG1_END_MASK (0x10000000U)
  4114. #define APBH_CH15_DEBUG1_END_SHIFT (28U)
  4115. #define APBH_CH15_DEBUG1_END(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_END_SHIFT)) & APBH_CH15_DEBUG1_END_MASK)
  4116. #define APBH_CH15_DEBUG1_KICK_MASK (0x20000000U)
  4117. #define APBH_CH15_DEBUG1_KICK_SHIFT (29U)
  4118. #define APBH_CH15_DEBUG1_KICK(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_KICK_SHIFT)) & APBH_CH15_DEBUG1_KICK_MASK)
  4119. #define APBH_CH15_DEBUG1_BURST_MASK (0x40000000U)
  4120. #define APBH_CH15_DEBUG1_BURST_SHIFT (30U)
  4121. #define APBH_CH15_DEBUG1_BURST(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_BURST_SHIFT)) & APBH_CH15_DEBUG1_BURST_MASK)
  4122. #define APBH_CH15_DEBUG1_REQ_MASK (0x80000000U)
  4123. #define APBH_CH15_DEBUG1_REQ_SHIFT (31U)
  4124. #define APBH_CH15_DEBUG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG1_REQ_SHIFT)) & APBH_CH15_DEBUG1_REQ_MASK)
  4125. /*! @name CH15_DEBUG2 - AHB to APBH DMA Channel n Debug Information */
  4126. #define APBH_CH15_DEBUG2_AHB_BYTES_MASK (0xFFFFU)
  4127. #define APBH_CH15_DEBUG2_AHB_BYTES_SHIFT (0U)
  4128. #define APBH_CH15_DEBUG2_AHB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG2_AHB_BYTES_SHIFT)) & APBH_CH15_DEBUG2_AHB_BYTES_MASK)
  4129. #define APBH_CH15_DEBUG2_APB_BYTES_MASK (0xFFFF0000U)
  4130. #define APBH_CH15_DEBUG2_APB_BYTES_SHIFT (16U)
  4131. #define APBH_CH15_DEBUG2_APB_BYTES(x) (((uint32_t)(((uint32_t)(x)) << APBH_CH15_DEBUG2_APB_BYTES_SHIFT)) & APBH_CH15_DEBUG2_APB_BYTES_MASK)
  4132. /*! @name VERSION - APBH Bridge Version Register */
  4133. #define APBH_VERSION_STEP_MASK (0xFFFFU)
  4134. #define APBH_VERSION_STEP_SHIFT (0U)
  4135. #define APBH_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << APBH_VERSION_STEP_SHIFT)) & APBH_VERSION_STEP_MASK)
  4136. #define APBH_VERSION_MINOR_MASK (0xFF0000U)
  4137. #define APBH_VERSION_MINOR_SHIFT (16U)
  4138. #define APBH_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << APBH_VERSION_MINOR_SHIFT)) & APBH_VERSION_MINOR_MASK)
  4139. #define APBH_VERSION_MAJOR_MASK (0xFF000000U)
  4140. #define APBH_VERSION_MAJOR_SHIFT (24U)
  4141. #define APBH_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << APBH_VERSION_MAJOR_SHIFT)) & APBH_VERSION_MAJOR_MASK)
  4142. /*!
  4143. * @}
  4144. */ /* end of group APBH_Register_Masks */
  4145. /* APBH - Peripheral instance base addresses */
  4146. /** Peripheral APBH base address */
  4147. #define APBH_BASE (0x1804000u)
  4148. /** Peripheral APBH base pointer */
  4149. #define APBH ((APBH_Type *)APBH_BASE)
  4150. /** Array initializer of APBH peripheral base addresses */
  4151. #define APBH_BASE_ADDRS { APBH_BASE }
  4152. /** Array initializer of APBH peripheral base pointers */
  4153. #define APBH_BASE_PTRS { APBH }
  4154. /** Interrupt vectors for the APBH peripheral type */
  4155. #define APBH_IRQS { APBH_IRQn }
  4156. /*!
  4157. * @}
  4158. */ /* end of group APBH_Peripheral_Access_Layer */
  4159. /* ----------------------------------------------------------------------------
  4160. -- ASRC Peripheral Access Layer
  4161. ---------------------------------------------------------------------------- */
  4162. /*!
  4163. * @addtogroup ASRC_Peripheral_Access_Layer ASRC Peripheral Access Layer
  4164. * @{
  4165. */
  4166. /** ASRC - Register Layout Typedef */
  4167. typedef struct {
  4168. __IO uint32_t ASRCTR; /**< ASRC Control Register, offset: 0x0 */
  4169. __IO uint32_t ASRIER; /**< ASRC Interrupt Enable Register, offset: 0x4 */
  4170. uint8_t RESERVED_0[4];
  4171. __IO uint32_t ASRCNCR; /**< ASRC Channel Number Configuration Register, offset: 0xC */
  4172. __IO uint32_t ASRCFG; /**< ASRC Filter Configuration Status Register, offset: 0x10 */
  4173. __IO uint32_t ASRCSR; /**< ASRC Clock Source Register, offset: 0x14 */
  4174. __IO uint32_t ASRCDR1; /**< ASRC Clock Divider Register 1, offset: 0x18 */
  4175. __IO uint32_t ASRCDR2; /**< ASRC Clock Divider Register 2, offset: 0x1C */
  4176. __I uint32_t ASRSTR; /**< ASRC Status Register, offset: 0x20 */
  4177. uint8_t RESERVED_1[28];
  4178. __IO uint32_t ASRPMn[5]; /**< ASRC Parameter Register n, array offset: 0x40, array step: 0x4 */
  4179. __IO uint32_t ASRTFR1; /**< ASRC ASRC Task Queue FIFO Register 1, offset: 0x54 */
  4180. uint8_t RESERVED_2[4];
  4181. __IO uint32_t ASRCCR; /**< ASRC Channel Counter Register, offset: 0x5C */
  4182. __IO uint32_t ASRDIA; /**< ASRC Data Input Register for Pair x, offset: 0x60 */
  4183. __I uint32_t ASRDOA; /**< ASRC Data Output Register for Pair x, offset: 0x64 */
  4184. __IO uint32_t ASRDIB; /**< ASRC Data Input Register for Pair x, offset: 0x68 */
  4185. __I uint32_t ASRDOB; /**< ASRC Data Output Register for Pair x, offset: 0x6C */
  4186. __IO uint32_t ASRDIC; /**< ASRC Data Input Register for Pair x, offset: 0x70 */
  4187. __I uint32_t ASRDOC; /**< ASRC Data Output Register for Pair x, offset: 0x74 */
  4188. uint8_t RESERVED_3[8];
  4189. __IO uint32_t ASRIDRHA; /**< ASRC Ideal Ratio for Pair A-High Part, offset: 0x80 */
  4190. __IO uint32_t ASRIDRLA; /**< ASRC Ideal Ratio for Pair A -Low Part, offset: 0x84 */
  4191. __IO uint32_t ASRIDRHB; /**< ASRC Ideal Ratio for Pair B-High Part, offset: 0x88 */
  4192. __IO uint32_t ASRIDRLB; /**< ASRC Ideal Ratio for Pair B-Low Part, offset: 0x8C */
  4193. __IO uint32_t ASRIDRHC; /**< ASRC Ideal Ratio for Pair C-High Part, offset: 0x90 */
  4194. __IO uint32_t ASRIDRLC; /**< ASRC Ideal Ratio for Pair C-Low Part, offset: 0x94 */
  4195. __IO uint32_t ASR76K; /**< ASRC 76 kHz Period in terms of ASRC processing clock, offset: 0x98 */
  4196. __IO uint32_t ASR56K; /**< ASRC 56 kHz Period in terms of ASRC processing clock, offset: 0x9C */
  4197. __IO uint32_t ASRMCRA; /**< ASRC Misc Control Register for Pair A, offset: 0xA0 */
  4198. __I uint32_t ASRFSTA; /**< ASRC FIFO Status Register for Pair A, offset: 0xA4 */
  4199. __IO uint32_t ASRMCRB; /**< ASRC Misc Control Register for Pair B, offset: 0xA8 */
  4200. __I uint32_t ASRFSTB; /**< ASRC FIFO Status Register for Pair B, offset: 0xAC */
  4201. __IO uint32_t ASRMCRC; /**< ASRC Misc Control Register for Pair C, offset: 0xB0 */
  4202. __I uint32_t ASRFSTC; /**< ASRC FIFO Status Register for Pair C, offset: 0xB4 */
  4203. uint8_t RESERVED_4[8];
  4204. __IO uint32_t ASRMCR1[3]; /**< ASRC Misc Control Register 1 for Pair X, array offset: 0xC0, array step: 0x4 */
  4205. } ASRC_Type;
  4206. /* ----------------------------------------------------------------------------
  4207. -- ASRC Register Masks
  4208. ---------------------------------------------------------------------------- */
  4209. /*!
  4210. * @addtogroup ASRC_Register_Masks ASRC Register Masks
  4211. * @{
  4212. */
  4213. /*! @name ASRCTR - ASRC Control Register */
  4214. #define ASRC_ASRCTR_ASRCEN_MASK (0x1U)
  4215. #define ASRC_ASRCTR_ASRCEN_SHIFT (0U)
  4216. #define ASRC_ASRCTR_ASRCEN(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_ASRCEN_SHIFT)) & ASRC_ASRCTR_ASRCEN_MASK)
  4217. #define ASRC_ASRCTR_ASREA_MASK (0x2U)
  4218. #define ASRC_ASRCTR_ASREA_SHIFT (1U)
  4219. #define ASRC_ASRCTR_ASREA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_ASREA_SHIFT)) & ASRC_ASRCTR_ASREA_MASK)
  4220. #define ASRC_ASRCTR_ASREB_MASK (0x4U)
  4221. #define ASRC_ASRCTR_ASREB_SHIFT (2U)
  4222. #define ASRC_ASRCTR_ASREB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_ASREB_SHIFT)) & ASRC_ASRCTR_ASREB_MASK)
  4223. #define ASRC_ASRCTR_ASREC_MASK (0x8U)
  4224. #define ASRC_ASRCTR_ASREC_SHIFT (3U)
  4225. #define ASRC_ASRCTR_ASREC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_ASREC_SHIFT)) & ASRC_ASRCTR_ASREC_MASK)
  4226. #define ASRC_ASRCTR_SRST_MASK (0x10U)
  4227. #define ASRC_ASRCTR_SRST_SHIFT (4U)
  4228. #define ASRC_ASRCTR_SRST(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_SRST_SHIFT)) & ASRC_ASRCTR_SRST_MASK)
  4229. #define ASRC_ASRCTR_IDRA_MASK (0x2000U)
  4230. #define ASRC_ASRCTR_IDRA_SHIFT (13U)
  4231. #define ASRC_ASRCTR_IDRA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_IDRA_SHIFT)) & ASRC_ASRCTR_IDRA_MASK)
  4232. #define ASRC_ASRCTR_USRA_MASK (0x4000U)
  4233. #define ASRC_ASRCTR_USRA_SHIFT (14U)
  4234. #define ASRC_ASRCTR_USRA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_USRA_SHIFT)) & ASRC_ASRCTR_USRA_MASK)
  4235. #define ASRC_ASRCTR_IDRB_MASK (0x8000U)
  4236. #define ASRC_ASRCTR_IDRB_SHIFT (15U)
  4237. #define ASRC_ASRCTR_IDRB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_IDRB_SHIFT)) & ASRC_ASRCTR_IDRB_MASK)
  4238. #define ASRC_ASRCTR_USRB_MASK (0x10000U)
  4239. #define ASRC_ASRCTR_USRB_SHIFT (16U)
  4240. #define ASRC_ASRCTR_USRB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_USRB_SHIFT)) & ASRC_ASRCTR_USRB_MASK)
  4241. #define ASRC_ASRCTR_IDRC_MASK (0x20000U)
  4242. #define ASRC_ASRCTR_IDRC_SHIFT (17U)
  4243. #define ASRC_ASRCTR_IDRC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_IDRC_SHIFT)) & ASRC_ASRCTR_IDRC_MASK)
  4244. #define ASRC_ASRCTR_USRC_MASK (0x40000U)
  4245. #define ASRC_ASRCTR_USRC_SHIFT (18U)
  4246. #define ASRC_ASRCTR_USRC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_USRC_SHIFT)) & ASRC_ASRCTR_USRC_MASK)
  4247. #define ASRC_ASRCTR_ATSA_MASK (0x100000U)
  4248. #define ASRC_ASRCTR_ATSA_SHIFT (20U)
  4249. #define ASRC_ASRCTR_ATSA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_ATSA_SHIFT)) & ASRC_ASRCTR_ATSA_MASK)
  4250. #define ASRC_ASRCTR_ATSB_MASK (0x200000U)
  4251. #define ASRC_ASRCTR_ATSB_SHIFT (21U)
  4252. #define ASRC_ASRCTR_ATSB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_ATSB_SHIFT)) & ASRC_ASRCTR_ATSB_MASK)
  4253. #define ASRC_ASRCTR_ATSC_MASK (0x400000U)
  4254. #define ASRC_ASRCTR_ATSC_SHIFT (22U)
  4255. #define ASRC_ASRCTR_ATSC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCTR_ATSC_SHIFT)) & ASRC_ASRCTR_ATSC_MASK)
  4256. /*! @name ASRIER - ASRC Interrupt Enable Register */
  4257. #define ASRC_ASRIER_ADIEA_MASK (0x1U)
  4258. #define ASRC_ASRIER_ADIEA_SHIFT (0U)
  4259. #define ASRC_ASRIER_ADIEA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIER_ADIEA_SHIFT)) & ASRC_ASRIER_ADIEA_MASK)
  4260. #define ASRC_ASRIER_ADIEB_MASK (0x2U)
  4261. #define ASRC_ASRIER_ADIEB_SHIFT (1U)
  4262. #define ASRC_ASRIER_ADIEB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIER_ADIEB_SHIFT)) & ASRC_ASRIER_ADIEB_MASK)
  4263. #define ASRC_ASRIER_ADIEC_MASK (0x4U)
  4264. #define ASRC_ASRIER_ADIEC_SHIFT (2U)
  4265. #define ASRC_ASRIER_ADIEC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIER_ADIEC_SHIFT)) & ASRC_ASRIER_ADIEC_MASK)
  4266. #define ASRC_ASRIER_ADOEA_MASK (0x8U)
  4267. #define ASRC_ASRIER_ADOEA_SHIFT (3U)
  4268. #define ASRC_ASRIER_ADOEA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIER_ADOEA_SHIFT)) & ASRC_ASRIER_ADOEA_MASK)
  4269. #define ASRC_ASRIER_ADOEB_MASK (0x10U)
  4270. #define ASRC_ASRIER_ADOEB_SHIFT (4U)
  4271. #define ASRC_ASRIER_ADOEB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIER_ADOEB_SHIFT)) & ASRC_ASRIER_ADOEB_MASK)
  4272. #define ASRC_ASRIER_ADOEC_MASK (0x20U)
  4273. #define ASRC_ASRIER_ADOEC_SHIFT (5U)
  4274. #define ASRC_ASRIER_ADOEC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIER_ADOEC_SHIFT)) & ASRC_ASRIER_ADOEC_MASK)
  4275. #define ASRC_ASRIER_AOLIE_MASK (0x40U)
  4276. #define ASRC_ASRIER_AOLIE_SHIFT (6U)
  4277. #define ASRC_ASRIER_AOLIE(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIER_AOLIE_SHIFT)) & ASRC_ASRIER_AOLIE_MASK)
  4278. #define ASRC_ASRIER_AFPWE_MASK (0x80U)
  4279. #define ASRC_ASRIER_AFPWE_SHIFT (7U)
  4280. #define ASRC_ASRIER_AFPWE(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIER_AFPWE_SHIFT)) & ASRC_ASRIER_AFPWE_MASK)
  4281. /*! @name ASRCNCR - ASRC Channel Number Configuration Register */
  4282. #define ASRC_ASRCNCR_ANCA_MASK (0xFU)
  4283. #define ASRC_ASRCNCR_ANCA_SHIFT (0U)
  4284. #define ASRC_ASRCNCR_ANCA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCNCR_ANCA_SHIFT)) & ASRC_ASRCNCR_ANCA_MASK)
  4285. #define ASRC_ASRCNCR_ANCB_MASK (0xF0U)
  4286. #define ASRC_ASRCNCR_ANCB_SHIFT (4U)
  4287. #define ASRC_ASRCNCR_ANCB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCNCR_ANCB_SHIFT)) & ASRC_ASRCNCR_ANCB_MASK)
  4288. #define ASRC_ASRCNCR_ANCC_MASK (0xF00U)
  4289. #define ASRC_ASRCNCR_ANCC_SHIFT (8U)
  4290. #define ASRC_ASRCNCR_ANCC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCNCR_ANCC_SHIFT)) & ASRC_ASRCNCR_ANCC_MASK)
  4291. /*! @name ASRCFG - ASRC Filter Configuration Status Register */
  4292. #define ASRC_ASRCFG_PREMODA_MASK (0xC0U)
  4293. #define ASRC_ASRCFG_PREMODA_SHIFT (6U)
  4294. #define ASRC_ASRCFG_PREMODA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_PREMODA_SHIFT)) & ASRC_ASRCFG_PREMODA_MASK)
  4295. #define ASRC_ASRCFG_POSTMODA_MASK (0x300U)
  4296. #define ASRC_ASRCFG_POSTMODA_SHIFT (8U)
  4297. #define ASRC_ASRCFG_POSTMODA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_POSTMODA_SHIFT)) & ASRC_ASRCFG_POSTMODA_MASK)
  4298. #define ASRC_ASRCFG_PREMODB_MASK (0xC00U)
  4299. #define ASRC_ASRCFG_PREMODB_SHIFT (10U)
  4300. #define ASRC_ASRCFG_PREMODB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_PREMODB_SHIFT)) & ASRC_ASRCFG_PREMODB_MASK)
  4301. #define ASRC_ASRCFG_POSTMODB_MASK (0x3000U)
  4302. #define ASRC_ASRCFG_POSTMODB_SHIFT (12U)
  4303. #define ASRC_ASRCFG_POSTMODB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_POSTMODB_SHIFT)) & ASRC_ASRCFG_POSTMODB_MASK)
  4304. #define ASRC_ASRCFG_PREMODC_MASK (0xC000U)
  4305. #define ASRC_ASRCFG_PREMODC_SHIFT (14U)
  4306. #define ASRC_ASRCFG_PREMODC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_PREMODC_SHIFT)) & ASRC_ASRCFG_PREMODC_MASK)
  4307. #define ASRC_ASRCFG_POSTMODC_MASK (0x30000U)
  4308. #define ASRC_ASRCFG_POSTMODC_SHIFT (16U)
  4309. #define ASRC_ASRCFG_POSTMODC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_POSTMODC_SHIFT)) & ASRC_ASRCFG_POSTMODC_MASK)
  4310. #define ASRC_ASRCFG_NDPRA_MASK (0x40000U)
  4311. #define ASRC_ASRCFG_NDPRA_SHIFT (18U)
  4312. #define ASRC_ASRCFG_NDPRA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_NDPRA_SHIFT)) & ASRC_ASRCFG_NDPRA_MASK)
  4313. #define ASRC_ASRCFG_NDPRB_MASK (0x80000U)
  4314. #define ASRC_ASRCFG_NDPRB_SHIFT (19U)
  4315. #define ASRC_ASRCFG_NDPRB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_NDPRB_SHIFT)) & ASRC_ASRCFG_NDPRB_MASK)
  4316. #define ASRC_ASRCFG_NDPRC_MASK (0x100000U)
  4317. #define ASRC_ASRCFG_NDPRC_SHIFT (20U)
  4318. #define ASRC_ASRCFG_NDPRC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_NDPRC_SHIFT)) & ASRC_ASRCFG_NDPRC_MASK)
  4319. #define ASRC_ASRCFG_INIRQA_MASK (0x200000U)
  4320. #define ASRC_ASRCFG_INIRQA_SHIFT (21U)
  4321. #define ASRC_ASRCFG_INIRQA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_INIRQA_SHIFT)) & ASRC_ASRCFG_INIRQA_MASK)
  4322. #define ASRC_ASRCFG_INIRQB_MASK (0x400000U)
  4323. #define ASRC_ASRCFG_INIRQB_SHIFT (22U)
  4324. #define ASRC_ASRCFG_INIRQB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_INIRQB_SHIFT)) & ASRC_ASRCFG_INIRQB_MASK)
  4325. #define ASRC_ASRCFG_INIRQC_MASK (0x800000U)
  4326. #define ASRC_ASRCFG_INIRQC_SHIFT (23U)
  4327. #define ASRC_ASRCFG_INIRQC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCFG_INIRQC_SHIFT)) & ASRC_ASRCFG_INIRQC_MASK)
  4328. /*! @name ASRCSR - ASRC Clock Source Register */
  4329. #define ASRC_ASRCSR_AICSA_MASK (0xFU)
  4330. #define ASRC_ASRCSR_AICSA_SHIFT (0U)
  4331. #define ASRC_ASRCSR_AICSA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCSR_AICSA_SHIFT)) & ASRC_ASRCSR_AICSA_MASK)
  4332. #define ASRC_ASRCSR_AICSB_MASK (0xF0U)
  4333. #define ASRC_ASRCSR_AICSB_SHIFT (4U)
  4334. #define ASRC_ASRCSR_AICSB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCSR_AICSB_SHIFT)) & ASRC_ASRCSR_AICSB_MASK)
  4335. #define ASRC_ASRCSR_AICSC_MASK (0xF00U)
  4336. #define ASRC_ASRCSR_AICSC_SHIFT (8U)
  4337. #define ASRC_ASRCSR_AICSC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCSR_AICSC_SHIFT)) & ASRC_ASRCSR_AICSC_MASK)
  4338. #define ASRC_ASRCSR_AOCSA_MASK (0xF000U)
  4339. #define ASRC_ASRCSR_AOCSA_SHIFT (12U)
  4340. #define ASRC_ASRCSR_AOCSA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCSR_AOCSA_SHIFT)) & ASRC_ASRCSR_AOCSA_MASK)
  4341. #define ASRC_ASRCSR_AOCSB_MASK (0xF0000U)
  4342. #define ASRC_ASRCSR_AOCSB_SHIFT (16U)
  4343. #define ASRC_ASRCSR_AOCSB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCSR_AOCSB_SHIFT)) & ASRC_ASRCSR_AOCSB_MASK)
  4344. #define ASRC_ASRCSR_AOCSC_MASK (0xF00000U)
  4345. #define ASRC_ASRCSR_AOCSC_SHIFT (20U)
  4346. #define ASRC_ASRCSR_AOCSC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCSR_AOCSC_SHIFT)) & ASRC_ASRCSR_AOCSC_MASK)
  4347. /*! @name ASRCDR1 - ASRC Clock Divider Register 1 */
  4348. #define ASRC_ASRCDR1_AICPA_MASK (0x7U)
  4349. #define ASRC_ASRCDR1_AICPA_SHIFT (0U)
  4350. #define ASRC_ASRCDR1_AICPA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR1_AICPA_SHIFT)) & ASRC_ASRCDR1_AICPA_MASK)
  4351. #define ASRC_ASRCDR1_AICDA_MASK (0x38U)
  4352. #define ASRC_ASRCDR1_AICDA_SHIFT (3U)
  4353. #define ASRC_ASRCDR1_AICDA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR1_AICDA_SHIFT)) & ASRC_ASRCDR1_AICDA_MASK)
  4354. #define ASRC_ASRCDR1_AICPB_MASK (0x1C0U)
  4355. #define ASRC_ASRCDR1_AICPB_SHIFT (6U)
  4356. #define ASRC_ASRCDR1_AICPB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR1_AICPB_SHIFT)) & ASRC_ASRCDR1_AICPB_MASK)
  4357. #define ASRC_ASRCDR1_AICDB_MASK (0xE00U)
  4358. #define ASRC_ASRCDR1_AICDB_SHIFT (9U)
  4359. #define ASRC_ASRCDR1_AICDB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR1_AICDB_SHIFT)) & ASRC_ASRCDR1_AICDB_MASK)
  4360. #define ASRC_ASRCDR1_AOCPA_MASK (0x7000U)
  4361. #define ASRC_ASRCDR1_AOCPA_SHIFT (12U)
  4362. #define ASRC_ASRCDR1_AOCPA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR1_AOCPA_SHIFT)) & ASRC_ASRCDR1_AOCPA_MASK)
  4363. #define ASRC_ASRCDR1_AOCDA_MASK (0x38000U)
  4364. #define ASRC_ASRCDR1_AOCDA_SHIFT (15U)
  4365. #define ASRC_ASRCDR1_AOCDA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR1_AOCDA_SHIFT)) & ASRC_ASRCDR1_AOCDA_MASK)
  4366. #define ASRC_ASRCDR1_AOCPB_MASK (0x1C0000U)
  4367. #define ASRC_ASRCDR1_AOCPB_SHIFT (18U)
  4368. #define ASRC_ASRCDR1_AOCPB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR1_AOCPB_SHIFT)) & ASRC_ASRCDR1_AOCPB_MASK)
  4369. #define ASRC_ASRCDR1_AOCDB_MASK (0xE00000U)
  4370. #define ASRC_ASRCDR1_AOCDB_SHIFT (21U)
  4371. #define ASRC_ASRCDR1_AOCDB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR1_AOCDB_SHIFT)) & ASRC_ASRCDR1_AOCDB_MASK)
  4372. /*! @name ASRCDR2 - ASRC Clock Divider Register 2 */
  4373. #define ASRC_ASRCDR2_AICPC_MASK (0x7U)
  4374. #define ASRC_ASRCDR2_AICPC_SHIFT (0U)
  4375. #define ASRC_ASRCDR2_AICPC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR2_AICPC_SHIFT)) & ASRC_ASRCDR2_AICPC_MASK)
  4376. #define ASRC_ASRCDR2_AICDC_MASK (0x38U)
  4377. #define ASRC_ASRCDR2_AICDC_SHIFT (3U)
  4378. #define ASRC_ASRCDR2_AICDC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR2_AICDC_SHIFT)) & ASRC_ASRCDR2_AICDC_MASK)
  4379. #define ASRC_ASRCDR2_AOCPC_MASK (0x1C0U)
  4380. #define ASRC_ASRCDR2_AOCPC_SHIFT (6U)
  4381. #define ASRC_ASRCDR2_AOCPC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR2_AOCPC_SHIFT)) & ASRC_ASRCDR2_AOCPC_MASK)
  4382. #define ASRC_ASRCDR2_AOCDC_MASK (0xE00U)
  4383. #define ASRC_ASRCDR2_AOCDC_SHIFT (9U)
  4384. #define ASRC_ASRCDR2_AOCDC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCDR2_AOCDC_SHIFT)) & ASRC_ASRCDR2_AOCDC_MASK)
  4385. /*! @name ASRSTR - ASRC Status Register */
  4386. #define ASRC_ASRSTR_AIDEA_MASK (0x1U)
  4387. #define ASRC_ASRSTR_AIDEA_SHIFT (0U)
  4388. #define ASRC_ASRSTR_AIDEA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIDEA_SHIFT)) & ASRC_ASRSTR_AIDEA_MASK)
  4389. #define ASRC_ASRSTR_AIDEB_MASK (0x2U)
  4390. #define ASRC_ASRSTR_AIDEB_SHIFT (1U)
  4391. #define ASRC_ASRSTR_AIDEB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIDEB_SHIFT)) & ASRC_ASRSTR_AIDEB_MASK)
  4392. #define ASRC_ASRSTR_AIDEC_MASK (0x4U)
  4393. #define ASRC_ASRSTR_AIDEC_SHIFT (2U)
  4394. #define ASRC_ASRSTR_AIDEC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIDEC_SHIFT)) & ASRC_ASRSTR_AIDEC_MASK)
  4395. #define ASRC_ASRSTR_AODFA_MASK (0x8U)
  4396. #define ASRC_ASRSTR_AODFA_SHIFT (3U)
  4397. #define ASRC_ASRSTR_AODFA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AODFA_SHIFT)) & ASRC_ASRSTR_AODFA_MASK)
  4398. #define ASRC_ASRSTR_AODFB_MASK (0x10U)
  4399. #define ASRC_ASRSTR_AODFB_SHIFT (4U)
  4400. #define ASRC_ASRSTR_AODFB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AODFB_SHIFT)) & ASRC_ASRSTR_AODFB_MASK)
  4401. #define ASRC_ASRSTR_AODFC_MASK (0x20U)
  4402. #define ASRC_ASRSTR_AODFC_SHIFT (5U)
  4403. #define ASRC_ASRSTR_AODFC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AODFC_SHIFT)) & ASRC_ASRSTR_AODFC_MASK)
  4404. #define ASRC_ASRSTR_AOLE_MASK (0x40U)
  4405. #define ASRC_ASRSTR_AOLE_SHIFT (6U)
  4406. #define ASRC_ASRSTR_AOLE(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AOLE_SHIFT)) & ASRC_ASRSTR_AOLE_MASK)
  4407. #define ASRC_ASRSTR_FPWT_MASK (0x80U)
  4408. #define ASRC_ASRSTR_FPWT_SHIFT (7U)
  4409. #define ASRC_ASRSTR_FPWT(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_FPWT_SHIFT)) & ASRC_ASRSTR_FPWT_MASK)
  4410. #define ASRC_ASRSTR_AIDUA_MASK (0x100U)
  4411. #define ASRC_ASRSTR_AIDUA_SHIFT (8U)
  4412. #define ASRC_ASRSTR_AIDUA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIDUA_SHIFT)) & ASRC_ASRSTR_AIDUA_MASK)
  4413. #define ASRC_ASRSTR_AIDUB_MASK (0x200U)
  4414. #define ASRC_ASRSTR_AIDUB_SHIFT (9U)
  4415. #define ASRC_ASRSTR_AIDUB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIDUB_SHIFT)) & ASRC_ASRSTR_AIDUB_MASK)
  4416. #define ASRC_ASRSTR_AIDUC_MASK (0x400U)
  4417. #define ASRC_ASRSTR_AIDUC_SHIFT (10U)
  4418. #define ASRC_ASRSTR_AIDUC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIDUC_SHIFT)) & ASRC_ASRSTR_AIDUC_MASK)
  4419. #define ASRC_ASRSTR_AODOA_MASK (0x800U)
  4420. #define ASRC_ASRSTR_AODOA_SHIFT (11U)
  4421. #define ASRC_ASRSTR_AODOA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AODOA_SHIFT)) & ASRC_ASRSTR_AODOA_MASK)
  4422. #define ASRC_ASRSTR_AODOB_MASK (0x1000U)
  4423. #define ASRC_ASRSTR_AODOB_SHIFT (12U)
  4424. #define ASRC_ASRSTR_AODOB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AODOB_SHIFT)) & ASRC_ASRSTR_AODOB_MASK)
  4425. #define ASRC_ASRSTR_AODOC_MASK (0x2000U)
  4426. #define ASRC_ASRSTR_AODOC_SHIFT (13U)
  4427. #define ASRC_ASRSTR_AODOC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AODOC_SHIFT)) & ASRC_ASRSTR_AODOC_MASK)
  4428. #define ASRC_ASRSTR_AIOLA_MASK (0x4000U)
  4429. #define ASRC_ASRSTR_AIOLA_SHIFT (14U)
  4430. #define ASRC_ASRSTR_AIOLA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIOLA_SHIFT)) & ASRC_ASRSTR_AIOLA_MASK)
  4431. #define ASRC_ASRSTR_AIOLB_MASK (0x8000U)
  4432. #define ASRC_ASRSTR_AIOLB_SHIFT (15U)
  4433. #define ASRC_ASRSTR_AIOLB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIOLB_SHIFT)) & ASRC_ASRSTR_AIOLB_MASK)
  4434. #define ASRC_ASRSTR_AIOLC_MASK (0x10000U)
  4435. #define ASRC_ASRSTR_AIOLC_SHIFT (16U)
  4436. #define ASRC_ASRSTR_AIOLC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AIOLC_SHIFT)) & ASRC_ASRSTR_AIOLC_MASK)
  4437. #define ASRC_ASRSTR_AOOLA_MASK (0x20000U)
  4438. #define ASRC_ASRSTR_AOOLA_SHIFT (17U)
  4439. #define ASRC_ASRSTR_AOOLA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AOOLA_SHIFT)) & ASRC_ASRSTR_AOOLA_MASK)
  4440. #define ASRC_ASRSTR_AOOLB_MASK (0x40000U)
  4441. #define ASRC_ASRSTR_AOOLB_SHIFT (18U)
  4442. #define ASRC_ASRSTR_AOOLB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AOOLB_SHIFT)) & ASRC_ASRSTR_AOOLB_MASK)
  4443. #define ASRC_ASRSTR_AOOLC_MASK (0x80000U)
  4444. #define ASRC_ASRSTR_AOOLC_SHIFT (19U)
  4445. #define ASRC_ASRSTR_AOOLC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_AOOLC_SHIFT)) & ASRC_ASRSTR_AOOLC_MASK)
  4446. #define ASRC_ASRSTR_ATQOL_MASK (0x100000U)
  4447. #define ASRC_ASRSTR_ATQOL_SHIFT (20U)
  4448. #define ASRC_ASRSTR_ATQOL(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_ATQOL_SHIFT)) & ASRC_ASRSTR_ATQOL_MASK)
  4449. #define ASRC_ASRSTR_DSLCNT_MASK (0x200000U)
  4450. #define ASRC_ASRSTR_DSLCNT_SHIFT (21U)
  4451. #define ASRC_ASRSTR_DSLCNT(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRSTR_DSLCNT_SHIFT)) & ASRC_ASRSTR_DSLCNT_MASK)
  4452. /*! @name ASRPMn - ASRC Parameter Register n */
  4453. #define ASRC_ASRPMn_PARAMETER_VALUE_MASK (0xFFFFFFU)
  4454. #define ASRC_ASRPMn_PARAMETER_VALUE_SHIFT (0U)
  4455. #define ASRC_ASRPMn_PARAMETER_VALUE(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRPMn_PARAMETER_VALUE_SHIFT)) & ASRC_ASRPMn_PARAMETER_VALUE_MASK)
  4456. /* The count of ASRC_ASRPMn */
  4457. #define ASRC_ASRPMn_COUNT (5U)
  4458. /*! @name ASRTFR1 - ASRC ASRC Task Queue FIFO Register 1 */
  4459. #define ASRC_ASRTFR1_TF_BASE_MASK (0x1FC0U)
  4460. #define ASRC_ASRTFR1_TF_BASE_SHIFT (6U)
  4461. #define ASRC_ASRTFR1_TF_BASE(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRTFR1_TF_BASE_SHIFT)) & ASRC_ASRTFR1_TF_BASE_MASK)
  4462. #define ASRC_ASRTFR1_TF_FILL_MASK (0xFE000U)
  4463. #define ASRC_ASRTFR1_TF_FILL_SHIFT (13U)
  4464. #define ASRC_ASRTFR1_TF_FILL(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRTFR1_TF_FILL_SHIFT)) & ASRC_ASRTFR1_TF_FILL_MASK)
  4465. /*! @name ASRCCR - ASRC Channel Counter Register */
  4466. #define ASRC_ASRCCR_ACIA_MASK (0xFU)
  4467. #define ASRC_ASRCCR_ACIA_SHIFT (0U)
  4468. #define ASRC_ASRCCR_ACIA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCCR_ACIA_SHIFT)) & ASRC_ASRCCR_ACIA_MASK)
  4469. #define ASRC_ASRCCR_ACIB_MASK (0xF0U)
  4470. #define ASRC_ASRCCR_ACIB_SHIFT (4U)
  4471. #define ASRC_ASRCCR_ACIB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCCR_ACIB_SHIFT)) & ASRC_ASRCCR_ACIB_MASK)
  4472. #define ASRC_ASRCCR_ACIC_MASK (0xF00U)
  4473. #define ASRC_ASRCCR_ACIC_SHIFT (8U)
  4474. #define ASRC_ASRCCR_ACIC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCCR_ACIC_SHIFT)) & ASRC_ASRCCR_ACIC_MASK)
  4475. #define ASRC_ASRCCR_ACOA_MASK (0xF000U)
  4476. #define ASRC_ASRCCR_ACOA_SHIFT (12U)
  4477. #define ASRC_ASRCCR_ACOA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCCR_ACOA_SHIFT)) & ASRC_ASRCCR_ACOA_MASK)
  4478. #define ASRC_ASRCCR_ACOB_MASK (0xF0000U)
  4479. #define ASRC_ASRCCR_ACOB_SHIFT (16U)
  4480. #define ASRC_ASRCCR_ACOB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCCR_ACOB_SHIFT)) & ASRC_ASRCCR_ACOB_MASK)
  4481. #define ASRC_ASRCCR_ACOC_MASK (0xF00000U)
  4482. #define ASRC_ASRCCR_ACOC_SHIFT (20U)
  4483. #define ASRC_ASRCCR_ACOC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRCCR_ACOC_SHIFT)) & ASRC_ASRCCR_ACOC_MASK)
  4484. /*! @name ASRDIA - ASRC Data Input Register for Pair x */
  4485. #define ASRC_ASRDIA_DATA_MASK (0xFFFFFFU)
  4486. #define ASRC_ASRDIA_DATA_SHIFT (0U)
  4487. #define ASRC_ASRDIA_DATA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRDIA_DATA_SHIFT)) & ASRC_ASRDIA_DATA_MASK)
  4488. /*! @name ASRDOA - ASRC Data Output Register for Pair x */
  4489. #define ASRC_ASRDOA_DATA_MASK (0xFFFFFFU)
  4490. #define ASRC_ASRDOA_DATA_SHIFT (0U)
  4491. #define ASRC_ASRDOA_DATA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRDOA_DATA_SHIFT)) & ASRC_ASRDOA_DATA_MASK)
  4492. /*! @name ASRDIB - ASRC Data Input Register for Pair x */
  4493. #define ASRC_ASRDIB_DATA_MASK (0xFFFFFFU)
  4494. #define ASRC_ASRDIB_DATA_SHIFT (0U)
  4495. #define ASRC_ASRDIB_DATA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRDIB_DATA_SHIFT)) & ASRC_ASRDIB_DATA_MASK)
  4496. /*! @name ASRDOB - ASRC Data Output Register for Pair x */
  4497. #define ASRC_ASRDOB_DATA_MASK (0xFFFFFFU)
  4498. #define ASRC_ASRDOB_DATA_SHIFT (0U)
  4499. #define ASRC_ASRDOB_DATA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRDOB_DATA_SHIFT)) & ASRC_ASRDOB_DATA_MASK)
  4500. /*! @name ASRDIC - ASRC Data Input Register for Pair x */
  4501. #define ASRC_ASRDIC_DATA_MASK (0xFFFFFFU)
  4502. #define ASRC_ASRDIC_DATA_SHIFT (0U)
  4503. #define ASRC_ASRDIC_DATA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRDIC_DATA_SHIFT)) & ASRC_ASRDIC_DATA_MASK)
  4504. /*! @name ASRDOC - ASRC Data Output Register for Pair x */
  4505. #define ASRC_ASRDOC_DATA_MASK (0xFFFFFFU)
  4506. #define ASRC_ASRDOC_DATA_SHIFT (0U)
  4507. #define ASRC_ASRDOC_DATA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRDOC_DATA_SHIFT)) & ASRC_ASRDOC_DATA_MASK)
  4508. /*! @name ASRIDRHA - ASRC Ideal Ratio for Pair A-High Part */
  4509. #define ASRC_ASRIDRHA_IDRATIOA_H_MASK (0xFFU)
  4510. #define ASRC_ASRIDRHA_IDRATIOA_H_SHIFT (0U)
  4511. #define ASRC_ASRIDRHA_IDRATIOA_H(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIDRHA_IDRATIOA_H_SHIFT)) & ASRC_ASRIDRHA_IDRATIOA_H_MASK)
  4512. /*! @name ASRIDRLA - ASRC Ideal Ratio for Pair A -Low Part */
  4513. #define ASRC_ASRIDRLA_IDRATIOA_L_MASK (0xFFFFFFU)
  4514. #define ASRC_ASRIDRLA_IDRATIOA_L_SHIFT (0U)
  4515. #define ASRC_ASRIDRLA_IDRATIOA_L(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIDRLA_IDRATIOA_L_SHIFT)) & ASRC_ASRIDRLA_IDRATIOA_L_MASK)
  4516. /*! @name ASRIDRHB - ASRC Ideal Ratio for Pair B-High Part */
  4517. #define ASRC_ASRIDRHB_IDRATIOB_H_MASK (0xFFU)
  4518. #define ASRC_ASRIDRHB_IDRATIOB_H_SHIFT (0U)
  4519. #define ASRC_ASRIDRHB_IDRATIOB_H(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIDRHB_IDRATIOB_H_SHIFT)) & ASRC_ASRIDRHB_IDRATIOB_H_MASK)
  4520. /*! @name ASRIDRLB - ASRC Ideal Ratio for Pair B-Low Part */
  4521. #define ASRC_ASRIDRLB_IDRATIOB_L_MASK (0xFFFFFFU)
  4522. #define ASRC_ASRIDRLB_IDRATIOB_L_SHIFT (0U)
  4523. #define ASRC_ASRIDRLB_IDRATIOB_L(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIDRLB_IDRATIOB_L_SHIFT)) & ASRC_ASRIDRLB_IDRATIOB_L_MASK)
  4524. /*! @name ASRIDRHC - ASRC Ideal Ratio for Pair C-High Part */
  4525. #define ASRC_ASRIDRHC_IDRATIOC_H_MASK (0xFFU)
  4526. #define ASRC_ASRIDRHC_IDRATIOC_H_SHIFT (0U)
  4527. #define ASRC_ASRIDRHC_IDRATIOC_H(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIDRHC_IDRATIOC_H_SHIFT)) & ASRC_ASRIDRHC_IDRATIOC_H_MASK)
  4528. /*! @name ASRIDRLC - ASRC Ideal Ratio for Pair C-Low Part */
  4529. #define ASRC_ASRIDRLC_IDRATIOC_L_MASK (0xFFFFFFU)
  4530. #define ASRC_ASRIDRLC_IDRATIOC_L_SHIFT (0U)
  4531. #define ASRC_ASRIDRLC_IDRATIOC_L(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRIDRLC_IDRATIOC_L_SHIFT)) & ASRC_ASRIDRLC_IDRATIOC_L_MASK)
  4532. /*! @name ASR76K - ASRC 76 kHz Period in terms of ASRC processing clock */
  4533. #define ASRC_ASR76K_ASR76K_MASK (0x1FFFFU)
  4534. #define ASRC_ASR76K_ASR76K_SHIFT (0U)
  4535. #define ASRC_ASR76K_ASR76K(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASR76K_ASR76K_SHIFT)) & ASRC_ASR76K_ASR76K_MASK)
  4536. /*! @name ASR56K - ASRC 56 kHz Period in terms of ASRC processing clock */
  4537. #define ASRC_ASR56K_ASR56K_MASK (0x1FFFFU)
  4538. #define ASRC_ASR56K_ASR56K_SHIFT (0U)
  4539. #define ASRC_ASR56K_ASR56K(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASR56K_ASR56K_SHIFT)) & ASRC_ASR56K_ASR56K_MASK)
  4540. /*! @name ASRMCRA - ASRC Misc Control Register for Pair A */
  4541. #define ASRC_ASRMCRA_INFIFO_THRESHOLDA_MASK (0x3FU)
  4542. #define ASRC_ASRMCRA_INFIFO_THRESHOLDA_SHIFT (0U)
  4543. #define ASRC_ASRMCRA_INFIFO_THRESHOLDA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRA_INFIFO_THRESHOLDA_SHIFT)) & ASRC_ASRMCRA_INFIFO_THRESHOLDA_MASK)
  4544. #define ASRC_ASRMCRA_RSYNOFA_MASK (0x400U)
  4545. #define ASRC_ASRMCRA_RSYNOFA_SHIFT (10U)
  4546. #define ASRC_ASRMCRA_RSYNOFA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRA_RSYNOFA_SHIFT)) & ASRC_ASRMCRA_RSYNOFA_MASK)
  4547. #define ASRC_ASRMCRA_RSYNIFA_MASK (0x800U)
  4548. #define ASRC_ASRMCRA_RSYNIFA_SHIFT (11U)
  4549. #define ASRC_ASRMCRA_RSYNIFA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRA_RSYNIFA_SHIFT)) & ASRC_ASRMCRA_RSYNIFA_MASK)
  4550. #define ASRC_ASRMCRA_OUTFIFO_THRESHOLDA_MASK (0x3F000U)
  4551. #define ASRC_ASRMCRA_OUTFIFO_THRESHOLDA_SHIFT (12U)
  4552. #define ASRC_ASRMCRA_OUTFIFO_THRESHOLDA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRA_OUTFIFO_THRESHOLDA_SHIFT)) & ASRC_ASRMCRA_OUTFIFO_THRESHOLDA_MASK)
  4553. #define ASRC_ASRMCRA_BYPASSPOLYA_MASK (0x100000U)
  4554. #define ASRC_ASRMCRA_BYPASSPOLYA_SHIFT (20U)
  4555. #define ASRC_ASRMCRA_BYPASSPOLYA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRA_BYPASSPOLYA_SHIFT)) & ASRC_ASRMCRA_BYPASSPOLYA_MASK)
  4556. #define ASRC_ASRMCRA_BUFSTALLA_MASK (0x200000U)
  4557. #define ASRC_ASRMCRA_BUFSTALLA_SHIFT (21U)
  4558. #define ASRC_ASRMCRA_BUFSTALLA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRA_BUFSTALLA_SHIFT)) & ASRC_ASRMCRA_BUFSTALLA_MASK)
  4559. #define ASRC_ASRMCRA_EXTTHRSHA_MASK (0x400000U)
  4560. #define ASRC_ASRMCRA_EXTTHRSHA_SHIFT (22U)
  4561. #define ASRC_ASRMCRA_EXTTHRSHA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRA_EXTTHRSHA_SHIFT)) & ASRC_ASRMCRA_EXTTHRSHA_MASK)
  4562. #define ASRC_ASRMCRA_ZEROBUFA_MASK (0x800000U)
  4563. #define ASRC_ASRMCRA_ZEROBUFA_SHIFT (23U)
  4564. #define ASRC_ASRMCRA_ZEROBUFA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRA_ZEROBUFA_SHIFT)) & ASRC_ASRMCRA_ZEROBUFA_MASK)
  4565. /*! @name ASRFSTA - ASRC FIFO Status Register for Pair A */
  4566. #define ASRC_ASRFSTA_INFIFO_FILLA_MASK (0x7FU)
  4567. #define ASRC_ASRFSTA_INFIFO_FILLA_SHIFT (0U)
  4568. #define ASRC_ASRFSTA_INFIFO_FILLA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTA_INFIFO_FILLA_SHIFT)) & ASRC_ASRFSTA_INFIFO_FILLA_MASK)
  4569. #define ASRC_ASRFSTA_IAEA_MASK (0x800U)
  4570. #define ASRC_ASRFSTA_IAEA_SHIFT (11U)
  4571. #define ASRC_ASRFSTA_IAEA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTA_IAEA_SHIFT)) & ASRC_ASRFSTA_IAEA_MASK)
  4572. #define ASRC_ASRFSTA_OUTFIFO_FILLA_MASK (0x7F000U)
  4573. #define ASRC_ASRFSTA_OUTFIFO_FILLA_SHIFT (12U)
  4574. #define ASRC_ASRFSTA_OUTFIFO_FILLA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTA_OUTFIFO_FILLA_SHIFT)) & ASRC_ASRFSTA_OUTFIFO_FILLA_MASK)
  4575. #define ASRC_ASRFSTA_OAFA_MASK (0x800000U)
  4576. #define ASRC_ASRFSTA_OAFA_SHIFT (23U)
  4577. #define ASRC_ASRFSTA_OAFA(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTA_OAFA_SHIFT)) & ASRC_ASRFSTA_OAFA_MASK)
  4578. /*! @name ASRMCRB - ASRC Misc Control Register for Pair B */
  4579. #define ASRC_ASRMCRB_INFIFO_THRESHOLDB_MASK (0x3FU)
  4580. #define ASRC_ASRMCRB_INFIFO_THRESHOLDB_SHIFT (0U)
  4581. #define ASRC_ASRMCRB_INFIFO_THRESHOLDB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRB_INFIFO_THRESHOLDB_SHIFT)) & ASRC_ASRMCRB_INFIFO_THRESHOLDB_MASK)
  4582. #define ASRC_ASRMCRB_RSYNOFB_MASK (0x400U)
  4583. #define ASRC_ASRMCRB_RSYNOFB_SHIFT (10U)
  4584. #define ASRC_ASRMCRB_RSYNOFB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRB_RSYNOFB_SHIFT)) & ASRC_ASRMCRB_RSYNOFB_MASK)
  4585. #define ASRC_ASRMCRB_RSYNIFB_MASK (0x800U)
  4586. #define ASRC_ASRMCRB_RSYNIFB_SHIFT (11U)
  4587. #define ASRC_ASRMCRB_RSYNIFB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRB_RSYNIFB_SHIFT)) & ASRC_ASRMCRB_RSYNIFB_MASK)
  4588. #define ASRC_ASRMCRB_OUTFIFO_THRESHOLDB_MASK (0x3F000U)
  4589. #define ASRC_ASRMCRB_OUTFIFO_THRESHOLDB_SHIFT (12U)
  4590. #define ASRC_ASRMCRB_OUTFIFO_THRESHOLDB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRB_OUTFIFO_THRESHOLDB_SHIFT)) & ASRC_ASRMCRB_OUTFIFO_THRESHOLDB_MASK)
  4591. #define ASRC_ASRMCRB_BYPASSPOLYB_MASK (0x100000U)
  4592. #define ASRC_ASRMCRB_BYPASSPOLYB_SHIFT (20U)
  4593. #define ASRC_ASRMCRB_BYPASSPOLYB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRB_BYPASSPOLYB_SHIFT)) & ASRC_ASRMCRB_BYPASSPOLYB_MASK)
  4594. #define ASRC_ASRMCRB_BUFSTALLB_MASK (0x200000U)
  4595. #define ASRC_ASRMCRB_BUFSTALLB_SHIFT (21U)
  4596. #define ASRC_ASRMCRB_BUFSTALLB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRB_BUFSTALLB_SHIFT)) & ASRC_ASRMCRB_BUFSTALLB_MASK)
  4597. #define ASRC_ASRMCRB_EXTTHRSHB_MASK (0x400000U)
  4598. #define ASRC_ASRMCRB_EXTTHRSHB_SHIFT (22U)
  4599. #define ASRC_ASRMCRB_EXTTHRSHB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRB_EXTTHRSHB_SHIFT)) & ASRC_ASRMCRB_EXTTHRSHB_MASK)
  4600. #define ASRC_ASRMCRB_ZEROBUFB_MASK (0x800000U)
  4601. #define ASRC_ASRMCRB_ZEROBUFB_SHIFT (23U)
  4602. #define ASRC_ASRMCRB_ZEROBUFB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRB_ZEROBUFB_SHIFT)) & ASRC_ASRMCRB_ZEROBUFB_MASK)
  4603. /*! @name ASRFSTB - ASRC FIFO Status Register for Pair B */
  4604. #define ASRC_ASRFSTB_INFIFO_FILLB_MASK (0x7FU)
  4605. #define ASRC_ASRFSTB_INFIFO_FILLB_SHIFT (0U)
  4606. #define ASRC_ASRFSTB_INFIFO_FILLB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTB_INFIFO_FILLB_SHIFT)) & ASRC_ASRFSTB_INFIFO_FILLB_MASK)
  4607. #define ASRC_ASRFSTB_IAEB_MASK (0x800U)
  4608. #define ASRC_ASRFSTB_IAEB_SHIFT (11U)
  4609. #define ASRC_ASRFSTB_IAEB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTB_IAEB_SHIFT)) & ASRC_ASRFSTB_IAEB_MASK)
  4610. #define ASRC_ASRFSTB_OUTFIFO_FILLB_MASK (0x7F000U)
  4611. #define ASRC_ASRFSTB_OUTFIFO_FILLB_SHIFT (12U)
  4612. #define ASRC_ASRFSTB_OUTFIFO_FILLB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTB_OUTFIFO_FILLB_SHIFT)) & ASRC_ASRFSTB_OUTFIFO_FILLB_MASK)
  4613. #define ASRC_ASRFSTB_OAFB_MASK (0x800000U)
  4614. #define ASRC_ASRFSTB_OAFB_SHIFT (23U)
  4615. #define ASRC_ASRFSTB_OAFB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTB_OAFB_SHIFT)) & ASRC_ASRFSTB_OAFB_MASK)
  4616. /*! @name ASRMCRC - ASRC Misc Control Register for Pair C */
  4617. #define ASRC_ASRMCRC_INFIFO_THRESHOLDC_MASK (0x3FU)
  4618. #define ASRC_ASRMCRC_INFIFO_THRESHOLDC_SHIFT (0U)
  4619. #define ASRC_ASRMCRC_INFIFO_THRESHOLDC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRC_INFIFO_THRESHOLDC_SHIFT)) & ASRC_ASRMCRC_INFIFO_THRESHOLDC_MASK)
  4620. #define ASRC_ASRMCRC_RSYNOFC_MASK (0x400U)
  4621. #define ASRC_ASRMCRC_RSYNOFC_SHIFT (10U)
  4622. #define ASRC_ASRMCRC_RSYNOFC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRC_RSYNOFC_SHIFT)) & ASRC_ASRMCRC_RSYNOFC_MASK)
  4623. #define ASRC_ASRMCRC_RSYNIFC_MASK (0x800U)
  4624. #define ASRC_ASRMCRC_RSYNIFC_SHIFT (11U)
  4625. #define ASRC_ASRMCRC_RSYNIFC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRC_RSYNIFC_SHIFT)) & ASRC_ASRMCRC_RSYNIFC_MASK)
  4626. #define ASRC_ASRMCRC_OUTFIFO_THRESHOLDC_MASK (0x3F000U)
  4627. #define ASRC_ASRMCRC_OUTFIFO_THRESHOLDC_SHIFT (12U)
  4628. #define ASRC_ASRMCRC_OUTFIFO_THRESHOLDC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRC_OUTFIFO_THRESHOLDC_SHIFT)) & ASRC_ASRMCRC_OUTFIFO_THRESHOLDC_MASK)
  4629. #define ASRC_ASRMCRC_BYPASSPOLYC_MASK (0x100000U)
  4630. #define ASRC_ASRMCRC_BYPASSPOLYC_SHIFT (20U)
  4631. #define ASRC_ASRMCRC_BYPASSPOLYC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRC_BYPASSPOLYC_SHIFT)) & ASRC_ASRMCRC_BYPASSPOLYC_MASK)
  4632. #define ASRC_ASRMCRC_BUFSTALLC_MASK (0x200000U)
  4633. #define ASRC_ASRMCRC_BUFSTALLC_SHIFT (21U)
  4634. #define ASRC_ASRMCRC_BUFSTALLC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRC_BUFSTALLC_SHIFT)) & ASRC_ASRMCRC_BUFSTALLC_MASK)
  4635. #define ASRC_ASRMCRC_EXTTHRSHC_MASK (0x400000U)
  4636. #define ASRC_ASRMCRC_EXTTHRSHC_SHIFT (22U)
  4637. #define ASRC_ASRMCRC_EXTTHRSHC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRC_EXTTHRSHC_SHIFT)) & ASRC_ASRMCRC_EXTTHRSHC_MASK)
  4638. #define ASRC_ASRMCRC_ZEROBUFC_MASK (0x800000U)
  4639. #define ASRC_ASRMCRC_ZEROBUFC_SHIFT (23U)
  4640. #define ASRC_ASRMCRC_ZEROBUFC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCRC_ZEROBUFC_SHIFT)) & ASRC_ASRMCRC_ZEROBUFC_MASK)
  4641. /*! @name ASRFSTC - ASRC FIFO Status Register for Pair C */
  4642. #define ASRC_ASRFSTC_INFIFO_FILLC_MASK (0x7FU)
  4643. #define ASRC_ASRFSTC_INFIFO_FILLC_SHIFT (0U)
  4644. #define ASRC_ASRFSTC_INFIFO_FILLC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTC_INFIFO_FILLC_SHIFT)) & ASRC_ASRFSTC_INFIFO_FILLC_MASK)
  4645. #define ASRC_ASRFSTC_IAEC_MASK (0x800U)
  4646. #define ASRC_ASRFSTC_IAEC_SHIFT (11U)
  4647. #define ASRC_ASRFSTC_IAEC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTC_IAEC_SHIFT)) & ASRC_ASRFSTC_IAEC_MASK)
  4648. #define ASRC_ASRFSTC_OUTFIFO_FILLC_MASK (0x7F000U)
  4649. #define ASRC_ASRFSTC_OUTFIFO_FILLC_SHIFT (12U)
  4650. #define ASRC_ASRFSTC_OUTFIFO_FILLC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTC_OUTFIFO_FILLC_SHIFT)) & ASRC_ASRFSTC_OUTFIFO_FILLC_MASK)
  4651. #define ASRC_ASRFSTC_OAFC_MASK (0x800000U)
  4652. #define ASRC_ASRFSTC_OAFC_SHIFT (23U)
  4653. #define ASRC_ASRFSTC_OAFC(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRFSTC_OAFC_SHIFT)) & ASRC_ASRFSTC_OAFC_MASK)
  4654. /*! @name ASRMCR1 - ASRC Misc Control Register 1 for Pair X */
  4655. #define ASRC_ASRMCR1_OW16_MASK (0x1U)
  4656. #define ASRC_ASRMCR1_OW16_SHIFT (0U)
  4657. #define ASRC_ASRMCR1_OW16(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCR1_OW16_SHIFT)) & ASRC_ASRMCR1_OW16_MASK)
  4658. #define ASRC_ASRMCR1_OSGN_MASK (0x2U)
  4659. #define ASRC_ASRMCR1_OSGN_SHIFT (1U)
  4660. #define ASRC_ASRMCR1_OSGN(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCR1_OSGN_SHIFT)) & ASRC_ASRMCR1_OSGN_MASK)
  4661. #define ASRC_ASRMCR1_OMSB_MASK (0x4U)
  4662. #define ASRC_ASRMCR1_OMSB_SHIFT (2U)
  4663. #define ASRC_ASRMCR1_OMSB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCR1_OMSB_SHIFT)) & ASRC_ASRMCR1_OMSB_MASK)
  4664. #define ASRC_ASRMCR1_IMSB_MASK (0x100U)
  4665. #define ASRC_ASRMCR1_IMSB_SHIFT (8U)
  4666. #define ASRC_ASRMCR1_IMSB(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCR1_IMSB_SHIFT)) & ASRC_ASRMCR1_IMSB_MASK)
  4667. #define ASRC_ASRMCR1_IWD_MASK (0xE00U)
  4668. #define ASRC_ASRMCR1_IWD_SHIFT (9U)
  4669. #define ASRC_ASRMCR1_IWD(x) (((uint32_t)(((uint32_t)(x)) << ASRC_ASRMCR1_IWD_SHIFT)) & ASRC_ASRMCR1_IWD_MASK)
  4670. /* The count of ASRC_ASRMCR1 */
  4671. #define ASRC_ASRMCR1_COUNT (3U)
  4672. /*!
  4673. * @}
  4674. */ /* end of group ASRC_Register_Masks */
  4675. /* ASRC - Peripheral instance base addresses */
  4676. /** Peripheral ASRC base address */
  4677. #define ASRC_BASE (0x2034000u)
  4678. /** Peripheral ASRC base pointer */
  4679. #define ASRC ((ASRC_Type *)ASRC_BASE)
  4680. /** Array initializer of ASRC peripheral base addresses */
  4681. #define ASRC_BASE_ADDRS { ASRC_BASE }
  4682. /** Array initializer of ASRC peripheral base pointers */
  4683. #define ASRC_BASE_PTRS { ASRC }
  4684. /** Interrupt vectors for the ASRC peripheral type */
  4685. #define ASRC_IRQS { ASRC_IRQn }
  4686. /*!
  4687. * @}
  4688. */ /* end of group ASRC_Peripheral_Access_Layer */
  4689. /* ----------------------------------------------------------------------------
  4690. -- BCH Peripheral Access Layer
  4691. ---------------------------------------------------------------------------- */
  4692. /*!
  4693. * @addtogroup BCH_Peripheral_Access_Layer BCH Peripheral Access Layer
  4694. * @{
  4695. */
  4696. /** BCH - Register Layout Typedef */
  4697. typedef struct {
  4698. __IO uint32_t CTRL; /**< Hardware BCH ECC Accelerator Control Register, offset: 0x0 */
  4699. __IO uint32_t CTRL_SET; /**< Hardware BCH ECC Accelerator Control Register, offset: 0x4 */
  4700. __IO uint32_t CTRL_CLR; /**< Hardware BCH ECC Accelerator Control Register, offset: 0x8 */
  4701. __IO uint32_t CTRL_TOG; /**< Hardware BCH ECC Accelerator Control Register, offset: 0xC */
  4702. __I uint32_t STATUS0; /**< Hardware ECC Accelerator Status Register 0, offset: 0x10 */
  4703. __I uint32_t STATUS0_SET; /**< Hardware ECC Accelerator Status Register 0, offset: 0x14 */
  4704. __I uint32_t STATUS0_CLR; /**< Hardware ECC Accelerator Status Register 0, offset: 0x18 */
  4705. __I uint32_t STATUS0_TOG; /**< Hardware ECC Accelerator Status Register 0, offset: 0x1C */
  4706. __IO uint32_t MODE; /**< Hardware ECC Accelerator Mode Register, offset: 0x20 */
  4707. __IO uint32_t MODE_SET; /**< Hardware ECC Accelerator Mode Register, offset: 0x24 */
  4708. __IO uint32_t MODE_CLR; /**< Hardware ECC Accelerator Mode Register, offset: 0x28 */
  4709. __IO uint32_t MODE_TOG; /**< Hardware ECC Accelerator Mode Register, offset: 0x2C */
  4710. __IO uint32_t ENCODEPTR; /**< Hardware BCH ECC Loopback Encode Buffer Register, offset: 0x30 */
  4711. __IO uint32_t ENCODEPTR_SET; /**< Hardware BCH ECC Loopback Encode Buffer Register, offset: 0x34 */
  4712. __IO uint32_t ENCODEPTR_CLR; /**< Hardware BCH ECC Loopback Encode Buffer Register, offset: 0x38 */
  4713. __IO uint32_t ENCODEPTR_TOG; /**< Hardware BCH ECC Loopback Encode Buffer Register, offset: 0x3C */
  4714. __IO uint32_t DATAPTR; /**< Hardware BCH ECC Loopback Data Buffer Register, offset: 0x40 */
  4715. __IO uint32_t DATAPTR_SET; /**< Hardware BCH ECC Loopback Data Buffer Register, offset: 0x44 */
  4716. __IO uint32_t DATAPTR_CLR; /**< Hardware BCH ECC Loopback Data Buffer Register, offset: 0x48 */
  4717. __IO uint32_t DATAPTR_TOG; /**< Hardware BCH ECC Loopback Data Buffer Register, offset: 0x4C */
  4718. __IO uint32_t METAPTR; /**< Hardware BCH ECC Loopback Metadata Buffer Register, offset: 0x50 */
  4719. __IO uint32_t METAPTR_SET; /**< Hardware BCH ECC Loopback Metadata Buffer Register, offset: 0x54 */
  4720. __IO uint32_t METAPTR_CLR; /**< Hardware BCH ECC Loopback Metadata Buffer Register, offset: 0x58 */
  4721. __IO uint32_t METAPTR_TOG; /**< Hardware BCH ECC Loopback Metadata Buffer Register, offset: 0x5C */
  4722. uint8_t RESERVED_0[16];
  4723. __IO uint32_t LAYOUTSELECT; /**< Hardware ECC Accelerator Layout Select Register, offset: 0x70 */
  4724. __IO uint32_t LAYOUTSELECT_SET; /**< Hardware ECC Accelerator Layout Select Register, offset: 0x74 */
  4725. __IO uint32_t LAYOUTSELECT_CLR; /**< Hardware ECC Accelerator Layout Select Register, offset: 0x78 */
  4726. __IO uint32_t LAYOUTSELECT_TOG; /**< Hardware ECC Accelerator Layout Select Register, offset: 0x7C */
  4727. __IO uint32_t FLASH0LAYOUT0; /**< Hardware BCH ECC Flash 0 Layout 0 Register, offset: 0x80 */
  4728. __IO uint32_t FLASH0LAYOUT0_SET; /**< Hardware BCH ECC Flash 0 Layout 0 Register, offset: 0x84 */
  4729. __IO uint32_t FLASH0LAYOUT0_CLR; /**< Hardware BCH ECC Flash 0 Layout 0 Register, offset: 0x88 */
  4730. __IO uint32_t FLASH0LAYOUT0_TOG; /**< Hardware BCH ECC Flash 0 Layout 0 Register, offset: 0x8C */
  4731. __IO uint32_t FLASH0LAYOUT1; /**< Hardware BCH ECC Flash 0 Layout 1 Register, offset: 0x90 */
  4732. __IO uint32_t FLASH0LAYOUT1_SET; /**< Hardware BCH ECC Flash 0 Layout 1 Register, offset: 0x94 */
  4733. __IO uint32_t FLASH0LAYOUT1_CLR; /**< Hardware BCH ECC Flash 0 Layout 1 Register, offset: 0x98 */
  4734. __IO uint32_t FLASH0LAYOUT1_TOG; /**< Hardware BCH ECC Flash 0 Layout 1 Register, offset: 0x9C */
  4735. __IO uint32_t FLASH1LAYOUT0; /**< Hardware BCH ECC Flash 1 Layout 0 Register, offset: 0xA0 */
  4736. __IO uint32_t FLASH1LAYOUT0_SET; /**< Hardware BCH ECC Flash 1 Layout 0 Register, offset: 0xA4 */
  4737. __IO uint32_t FLASH1LAYOUT0_CLR; /**< Hardware BCH ECC Flash 1 Layout 0 Register, offset: 0xA8 */
  4738. __IO uint32_t FLASH1LAYOUT0_TOG; /**< Hardware BCH ECC Flash 1 Layout 0 Register, offset: 0xAC */
  4739. __IO uint32_t FLASH1LAYOUT1; /**< Hardware BCH ECC Flash 1 Layout 1 Register, offset: 0xB0 */
  4740. __IO uint32_t FLASH1LAYOUT1_SET; /**< Hardware BCH ECC Flash 1 Layout 1 Register, offset: 0xB4 */
  4741. __IO uint32_t FLASH1LAYOUT1_CLR; /**< Hardware BCH ECC Flash 1 Layout 1 Register, offset: 0xB8 */
  4742. __IO uint32_t FLASH1LAYOUT1_TOG; /**< Hardware BCH ECC Flash 1 Layout 1 Register, offset: 0xBC */
  4743. __IO uint32_t FLASH2LAYOUT0; /**< Hardware BCH ECC Flash 2 Layout 0 Register, offset: 0xC0 */
  4744. __IO uint32_t FLASH2LAYOUT0_SET; /**< Hardware BCH ECC Flash 2 Layout 0 Register, offset: 0xC4 */
  4745. __IO uint32_t FLASH2LAYOUT0_CLR; /**< Hardware BCH ECC Flash 2 Layout 0 Register, offset: 0xC8 */
  4746. __IO uint32_t FLASH2LAYOUT0_TOG; /**< Hardware BCH ECC Flash 2 Layout 0 Register, offset: 0xCC */
  4747. __IO uint32_t FLASH2LAYOUT1; /**< Hardware BCH ECC Flash 2 Layout 1 Register, offset: 0xD0 */
  4748. __IO uint32_t FLASH2LAYOUT1_SET; /**< Hardware BCH ECC Flash 2 Layout 1 Register, offset: 0xD4 */
  4749. __IO uint32_t FLASH2LAYOUT1_CLR; /**< Hardware BCH ECC Flash 2 Layout 1 Register, offset: 0xD8 */
  4750. __IO uint32_t FLASH2LAYOUT1_TOG; /**< Hardware BCH ECC Flash 2 Layout 1 Register, offset: 0xDC */
  4751. __IO uint32_t FLASH3LAYOUT0; /**< Hardware BCH ECC Flash 3 Layout 0 Register, offset: 0xE0 */
  4752. __IO uint32_t FLASH3LAYOUT0_SET; /**< Hardware BCH ECC Flash 3 Layout 0 Register, offset: 0xE4 */
  4753. __IO uint32_t FLASH3LAYOUT0_CLR; /**< Hardware BCH ECC Flash 3 Layout 0 Register, offset: 0xE8 */
  4754. __IO uint32_t FLASH3LAYOUT0_TOG; /**< Hardware BCH ECC Flash 3 Layout 0 Register, offset: 0xEC */
  4755. __IO uint32_t FLASH3LAYOUT1; /**< Hardware BCH ECC Flash 3 Layout 1 Register, offset: 0xF0 */
  4756. __IO uint32_t FLASH3LAYOUT1_SET; /**< Hardware BCH ECC Flash 3 Layout 1 Register, offset: 0xF4 */
  4757. __IO uint32_t FLASH3LAYOUT1_CLR; /**< Hardware BCH ECC Flash 3 Layout 1 Register, offset: 0xF8 */
  4758. __IO uint32_t FLASH3LAYOUT1_TOG; /**< Hardware BCH ECC Flash 3 Layout 1 Register, offset: 0xFC */
  4759. __IO uint32_t DEBUG0; /**< Hardware BCH ECC Debug Register0, offset: 0x100 */
  4760. __IO uint32_t DEBUG0_SET; /**< Hardware BCH ECC Debug Register0, offset: 0x104 */
  4761. __IO uint32_t DEBUG0_CLR; /**< Hardware BCH ECC Debug Register0, offset: 0x108 */
  4762. __IO uint32_t DEBUG0_TOG; /**< Hardware BCH ECC Debug Register0, offset: 0x10C */
  4763. __I uint32_t DBGKESREAD; /**< KES Debug Read Register, offset: 0x110 */
  4764. __I uint32_t DBGKESREAD_SET; /**< KES Debug Read Register, offset: 0x114 */
  4765. __I uint32_t DBGKESREAD_CLR; /**< KES Debug Read Register, offset: 0x118 */
  4766. __I uint32_t DBGKESREAD_TOG; /**< KES Debug Read Register, offset: 0x11C */
  4767. __I uint32_t DBGCSFEREAD; /**< Chien Search Debug Read Register, offset: 0x120 */
  4768. __I uint32_t DBGCSFEREAD_SET; /**< Chien Search Debug Read Register, offset: 0x124 */
  4769. __I uint32_t DBGCSFEREAD_CLR; /**< Chien Search Debug Read Register, offset: 0x128 */
  4770. __I uint32_t DBGCSFEREAD_TOG; /**< Chien Search Debug Read Register, offset: 0x12C */
  4771. __I uint32_t DBGSYNDGENREAD; /**< Syndrome Generator Debug Read Register, offset: 0x130 */
  4772. __I uint32_t DBGSYNDGENREAD_SET; /**< Syndrome Generator Debug Read Register, offset: 0x134 */
  4773. __I uint32_t DBGSYNDGENREAD_CLR; /**< Syndrome Generator Debug Read Register, offset: 0x138 */
  4774. __I uint32_t DBGSYNDGENREAD_TOG; /**< Syndrome Generator Debug Read Register, offset: 0x13C */
  4775. __I uint32_t DBGAHBMREAD; /**< Bus Master and ECC Controller Debug Read Register, offset: 0x140 */
  4776. __I uint32_t DBGAHBMREAD_SET; /**< Bus Master and ECC Controller Debug Read Register, offset: 0x144 */
  4777. __I uint32_t DBGAHBMREAD_CLR; /**< Bus Master and ECC Controller Debug Read Register, offset: 0x148 */
  4778. __I uint32_t DBGAHBMREAD_TOG; /**< Bus Master and ECC Controller Debug Read Register, offset: 0x14C */
  4779. __I uint32_t BLOCKNAME; /**< Block Name Register, offset: 0x150 */
  4780. __I uint32_t BLOCKNAME_SET; /**< Block Name Register, offset: 0x154 */
  4781. __I uint32_t BLOCKNAME_CLR; /**< Block Name Register, offset: 0x158 */
  4782. __I uint32_t BLOCKNAME_TOG; /**< Block Name Register, offset: 0x15C */
  4783. __I uint32_t VERSION; /**< BCH Version Register, offset: 0x160 */
  4784. __I uint32_t VERSION_SET; /**< BCH Version Register, offset: 0x164 */
  4785. __I uint32_t VERSION_CLR; /**< BCH Version Register, offset: 0x168 */
  4786. __I uint32_t VERSION_TOG; /**< BCH Version Register, offset: 0x16C */
  4787. __IO uint32_t DEBUG1; /**< Hardware BCH ECC Debug Register 1, offset: 0x170 */
  4788. __IO uint32_t DEBUG1_SET; /**< Hardware BCH ECC Debug Register 1, offset: 0x174 */
  4789. __IO uint32_t DEBUG1_CLR; /**< Hardware BCH ECC Debug Register 1, offset: 0x178 */
  4790. __IO uint32_t DEBUG1_TOG; /**< Hardware BCH ECC Debug Register 1, offset: 0x17C */
  4791. } BCH_Type;
  4792. /* ----------------------------------------------------------------------------
  4793. -- BCH Register Masks
  4794. ---------------------------------------------------------------------------- */
  4795. /*!
  4796. * @addtogroup BCH_Register_Masks BCH Register Masks
  4797. * @{
  4798. */
  4799. /*! @name CTRL - Hardware BCH ECC Accelerator Control Register */
  4800. #define BCH_CTRL_COMPLETE_IRQ_MASK (0x1U)
  4801. #define BCH_CTRL_COMPLETE_IRQ_SHIFT (0U)
  4802. #define BCH_CTRL_COMPLETE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_COMPLETE_IRQ_SHIFT)) & BCH_CTRL_COMPLETE_IRQ_MASK)
  4803. #define BCH_CTRL_RSVD0_MASK (0x2U)
  4804. #define BCH_CTRL_RSVD0_SHIFT (1U)
  4805. #define BCH_CTRL_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_RSVD0_SHIFT)) & BCH_CTRL_RSVD0_MASK)
  4806. #define BCH_CTRL_DEBUG_STALL_IRQ_MASK (0x4U)
  4807. #define BCH_CTRL_DEBUG_STALL_IRQ_SHIFT (2U)
  4808. #define BCH_CTRL_DEBUG_STALL_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_DEBUG_STALL_IRQ_SHIFT)) & BCH_CTRL_DEBUG_STALL_IRQ_MASK)
  4809. #define BCH_CTRL_BM_ERROR_IRQ_MASK (0x8U)
  4810. #define BCH_CTRL_BM_ERROR_IRQ_SHIFT (3U)
  4811. #define BCH_CTRL_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_BM_ERROR_IRQ_SHIFT)) & BCH_CTRL_BM_ERROR_IRQ_MASK)
  4812. #define BCH_CTRL_RSVD1_MASK (0xF0U)
  4813. #define BCH_CTRL_RSVD1_SHIFT (4U)
  4814. #define BCH_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_RSVD1_SHIFT)) & BCH_CTRL_RSVD1_MASK)
  4815. #define BCH_CTRL_COMPLETE_IRQ_EN_MASK (0x100U)
  4816. #define BCH_CTRL_COMPLETE_IRQ_EN_SHIFT (8U)
  4817. #define BCH_CTRL_COMPLETE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_COMPLETE_IRQ_EN_SHIFT)) & BCH_CTRL_COMPLETE_IRQ_EN_MASK)
  4818. #define BCH_CTRL_RSVD2_MASK (0x200U)
  4819. #define BCH_CTRL_RSVD2_SHIFT (9U)
  4820. #define BCH_CTRL_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_RSVD2_SHIFT)) & BCH_CTRL_RSVD2_MASK)
  4821. #define BCH_CTRL_DEBUG_STALL_IRQ_EN_MASK (0x400U)
  4822. #define BCH_CTRL_DEBUG_STALL_IRQ_EN_SHIFT (10U)
  4823. #define BCH_CTRL_DEBUG_STALL_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_DEBUG_STALL_IRQ_EN_SHIFT)) & BCH_CTRL_DEBUG_STALL_IRQ_EN_MASK)
  4824. #define BCH_CTRL_RSVD3_MASK (0xF800U)
  4825. #define BCH_CTRL_RSVD3_SHIFT (11U)
  4826. #define BCH_CTRL_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_RSVD3_SHIFT)) & BCH_CTRL_RSVD3_MASK)
  4827. #define BCH_CTRL_M2M_ENABLE_MASK (0x10000U)
  4828. #define BCH_CTRL_M2M_ENABLE_SHIFT (16U)
  4829. #define BCH_CTRL_M2M_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_M2M_ENABLE_SHIFT)) & BCH_CTRL_M2M_ENABLE_MASK)
  4830. #define BCH_CTRL_M2M_ENCODE_MASK (0x20000U)
  4831. #define BCH_CTRL_M2M_ENCODE_SHIFT (17U)
  4832. #define BCH_CTRL_M2M_ENCODE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_M2M_ENCODE_SHIFT)) & BCH_CTRL_M2M_ENCODE_MASK)
  4833. #define BCH_CTRL_M2M_LAYOUT_MASK (0xC0000U)
  4834. #define BCH_CTRL_M2M_LAYOUT_SHIFT (18U)
  4835. #define BCH_CTRL_M2M_LAYOUT(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_M2M_LAYOUT_SHIFT)) & BCH_CTRL_M2M_LAYOUT_MASK)
  4836. #define BCH_CTRL_RSVD4_MASK (0x300000U)
  4837. #define BCH_CTRL_RSVD4_SHIFT (20U)
  4838. #define BCH_CTRL_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_RSVD4_SHIFT)) & BCH_CTRL_RSVD4_MASK)
  4839. #define BCH_CTRL_DEBUGSYNDROME_MASK (0x400000U)
  4840. #define BCH_CTRL_DEBUGSYNDROME_SHIFT (22U)
  4841. #define BCH_CTRL_DEBUGSYNDROME(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_DEBUGSYNDROME_SHIFT)) & BCH_CTRL_DEBUGSYNDROME_MASK)
  4842. #define BCH_CTRL_RSVD5_MASK (0x3F800000U)
  4843. #define BCH_CTRL_RSVD5_SHIFT (23U)
  4844. #define BCH_CTRL_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_RSVD5_SHIFT)) & BCH_CTRL_RSVD5_MASK)
  4845. #define BCH_CTRL_CLKGATE_MASK (0x40000000U)
  4846. #define BCH_CTRL_CLKGATE_SHIFT (30U)
  4847. #define BCH_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLKGATE_SHIFT)) & BCH_CTRL_CLKGATE_MASK)
  4848. #define BCH_CTRL_SFTRST_MASK (0x80000000U)
  4849. #define BCH_CTRL_SFTRST_SHIFT (31U)
  4850. #define BCH_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SFTRST_SHIFT)) & BCH_CTRL_SFTRST_MASK)
  4851. /*! @name CTRL_SET - Hardware BCH ECC Accelerator Control Register */
  4852. #define BCH_CTRL_SET_COMPLETE_IRQ_MASK (0x1U)
  4853. #define BCH_CTRL_SET_COMPLETE_IRQ_SHIFT (0U)
  4854. #define BCH_CTRL_SET_COMPLETE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_COMPLETE_IRQ_SHIFT)) & BCH_CTRL_SET_COMPLETE_IRQ_MASK)
  4855. #define BCH_CTRL_SET_RSVD0_MASK (0x2U)
  4856. #define BCH_CTRL_SET_RSVD0_SHIFT (1U)
  4857. #define BCH_CTRL_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_RSVD0_SHIFT)) & BCH_CTRL_SET_RSVD0_MASK)
  4858. #define BCH_CTRL_SET_DEBUG_STALL_IRQ_MASK (0x4U)
  4859. #define BCH_CTRL_SET_DEBUG_STALL_IRQ_SHIFT (2U)
  4860. #define BCH_CTRL_SET_DEBUG_STALL_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_DEBUG_STALL_IRQ_SHIFT)) & BCH_CTRL_SET_DEBUG_STALL_IRQ_MASK)
  4861. #define BCH_CTRL_SET_BM_ERROR_IRQ_MASK (0x8U)
  4862. #define BCH_CTRL_SET_BM_ERROR_IRQ_SHIFT (3U)
  4863. #define BCH_CTRL_SET_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_BM_ERROR_IRQ_SHIFT)) & BCH_CTRL_SET_BM_ERROR_IRQ_MASK)
  4864. #define BCH_CTRL_SET_RSVD1_MASK (0xF0U)
  4865. #define BCH_CTRL_SET_RSVD1_SHIFT (4U)
  4866. #define BCH_CTRL_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_RSVD1_SHIFT)) & BCH_CTRL_SET_RSVD1_MASK)
  4867. #define BCH_CTRL_SET_COMPLETE_IRQ_EN_MASK (0x100U)
  4868. #define BCH_CTRL_SET_COMPLETE_IRQ_EN_SHIFT (8U)
  4869. #define BCH_CTRL_SET_COMPLETE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_COMPLETE_IRQ_EN_SHIFT)) & BCH_CTRL_SET_COMPLETE_IRQ_EN_MASK)
  4870. #define BCH_CTRL_SET_RSVD2_MASK (0x200U)
  4871. #define BCH_CTRL_SET_RSVD2_SHIFT (9U)
  4872. #define BCH_CTRL_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_RSVD2_SHIFT)) & BCH_CTRL_SET_RSVD2_MASK)
  4873. #define BCH_CTRL_SET_DEBUG_STALL_IRQ_EN_MASK (0x400U)
  4874. #define BCH_CTRL_SET_DEBUG_STALL_IRQ_EN_SHIFT (10U)
  4875. #define BCH_CTRL_SET_DEBUG_STALL_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_DEBUG_STALL_IRQ_EN_SHIFT)) & BCH_CTRL_SET_DEBUG_STALL_IRQ_EN_MASK)
  4876. #define BCH_CTRL_SET_RSVD3_MASK (0xF800U)
  4877. #define BCH_CTRL_SET_RSVD3_SHIFT (11U)
  4878. #define BCH_CTRL_SET_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_RSVD3_SHIFT)) & BCH_CTRL_SET_RSVD3_MASK)
  4879. #define BCH_CTRL_SET_M2M_ENABLE_MASK (0x10000U)
  4880. #define BCH_CTRL_SET_M2M_ENABLE_SHIFT (16U)
  4881. #define BCH_CTRL_SET_M2M_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_M2M_ENABLE_SHIFT)) & BCH_CTRL_SET_M2M_ENABLE_MASK)
  4882. #define BCH_CTRL_SET_M2M_ENCODE_MASK (0x20000U)
  4883. #define BCH_CTRL_SET_M2M_ENCODE_SHIFT (17U)
  4884. #define BCH_CTRL_SET_M2M_ENCODE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_M2M_ENCODE_SHIFT)) & BCH_CTRL_SET_M2M_ENCODE_MASK)
  4885. #define BCH_CTRL_SET_M2M_LAYOUT_MASK (0xC0000U)
  4886. #define BCH_CTRL_SET_M2M_LAYOUT_SHIFT (18U)
  4887. #define BCH_CTRL_SET_M2M_LAYOUT(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_M2M_LAYOUT_SHIFT)) & BCH_CTRL_SET_M2M_LAYOUT_MASK)
  4888. #define BCH_CTRL_SET_RSVD4_MASK (0x300000U)
  4889. #define BCH_CTRL_SET_RSVD4_SHIFT (20U)
  4890. #define BCH_CTRL_SET_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_RSVD4_SHIFT)) & BCH_CTRL_SET_RSVD4_MASK)
  4891. #define BCH_CTRL_SET_DEBUGSYNDROME_MASK (0x400000U)
  4892. #define BCH_CTRL_SET_DEBUGSYNDROME_SHIFT (22U)
  4893. #define BCH_CTRL_SET_DEBUGSYNDROME(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_DEBUGSYNDROME_SHIFT)) & BCH_CTRL_SET_DEBUGSYNDROME_MASK)
  4894. #define BCH_CTRL_SET_RSVD5_MASK (0x3F800000U)
  4895. #define BCH_CTRL_SET_RSVD5_SHIFT (23U)
  4896. #define BCH_CTRL_SET_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_RSVD5_SHIFT)) & BCH_CTRL_SET_RSVD5_MASK)
  4897. #define BCH_CTRL_SET_CLKGATE_MASK (0x40000000U)
  4898. #define BCH_CTRL_SET_CLKGATE_SHIFT (30U)
  4899. #define BCH_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_CLKGATE_SHIFT)) & BCH_CTRL_SET_CLKGATE_MASK)
  4900. #define BCH_CTRL_SET_SFTRST_MASK (0x80000000U)
  4901. #define BCH_CTRL_SET_SFTRST_SHIFT (31U)
  4902. #define BCH_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_SET_SFTRST_SHIFT)) & BCH_CTRL_SET_SFTRST_MASK)
  4903. /*! @name CTRL_CLR - Hardware BCH ECC Accelerator Control Register */
  4904. #define BCH_CTRL_CLR_COMPLETE_IRQ_MASK (0x1U)
  4905. #define BCH_CTRL_CLR_COMPLETE_IRQ_SHIFT (0U)
  4906. #define BCH_CTRL_CLR_COMPLETE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_COMPLETE_IRQ_SHIFT)) & BCH_CTRL_CLR_COMPLETE_IRQ_MASK)
  4907. #define BCH_CTRL_CLR_RSVD0_MASK (0x2U)
  4908. #define BCH_CTRL_CLR_RSVD0_SHIFT (1U)
  4909. #define BCH_CTRL_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_RSVD0_SHIFT)) & BCH_CTRL_CLR_RSVD0_MASK)
  4910. #define BCH_CTRL_CLR_DEBUG_STALL_IRQ_MASK (0x4U)
  4911. #define BCH_CTRL_CLR_DEBUG_STALL_IRQ_SHIFT (2U)
  4912. #define BCH_CTRL_CLR_DEBUG_STALL_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_DEBUG_STALL_IRQ_SHIFT)) & BCH_CTRL_CLR_DEBUG_STALL_IRQ_MASK)
  4913. #define BCH_CTRL_CLR_BM_ERROR_IRQ_MASK (0x8U)
  4914. #define BCH_CTRL_CLR_BM_ERROR_IRQ_SHIFT (3U)
  4915. #define BCH_CTRL_CLR_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_BM_ERROR_IRQ_SHIFT)) & BCH_CTRL_CLR_BM_ERROR_IRQ_MASK)
  4916. #define BCH_CTRL_CLR_RSVD1_MASK (0xF0U)
  4917. #define BCH_CTRL_CLR_RSVD1_SHIFT (4U)
  4918. #define BCH_CTRL_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_RSVD1_SHIFT)) & BCH_CTRL_CLR_RSVD1_MASK)
  4919. #define BCH_CTRL_CLR_COMPLETE_IRQ_EN_MASK (0x100U)
  4920. #define BCH_CTRL_CLR_COMPLETE_IRQ_EN_SHIFT (8U)
  4921. #define BCH_CTRL_CLR_COMPLETE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_COMPLETE_IRQ_EN_SHIFT)) & BCH_CTRL_CLR_COMPLETE_IRQ_EN_MASK)
  4922. #define BCH_CTRL_CLR_RSVD2_MASK (0x200U)
  4923. #define BCH_CTRL_CLR_RSVD2_SHIFT (9U)
  4924. #define BCH_CTRL_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_RSVD2_SHIFT)) & BCH_CTRL_CLR_RSVD2_MASK)
  4925. #define BCH_CTRL_CLR_DEBUG_STALL_IRQ_EN_MASK (0x400U)
  4926. #define BCH_CTRL_CLR_DEBUG_STALL_IRQ_EN_SHIFT (10U)
  4927. #define BCH_CTRL_CLR_DEBUG_STALL_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_DEBUG_STALL_IRQ_EN_SHIFT)) & BCH_CTRL_CLR_DEBUG_STALL_IRQ_EN_MASK)
  4928. #define BCH_CTRL_CLR_RSVD3_MASK (0xF800U)
  4929. #define BCH_CTRL_CLR_RSVD3_SHIFT (11U)
  4930. #define BCH_CTRL_CLR_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_RSVD3_SHIFT)) & BCH_CTRL_CLR_RSVD3_MASK)
  4931. #define BCH_CTRL_CLR_M2M_ENABLE_MASK (0x10000U)
  4932. #define BCH_CTRL_CLR_M2M_ENABLE_SHIFT (16U)
  4933. #define BCH_CTRL_CLR_M2M_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_M2M_ENABLE_SHIFT)) & BCH_CTRL_CLR_M2M_ENABLE_MASK)
  4934. #define BCH_CTRL_CLR_M2M_ENCODE_MASK (0x20000U)
  4935. #define BCH_CTRL_CLR_M2M_ENCODE_SHIFT (17U)
  4936. #define BCH_CTRL_CLR_M2M_ENCODE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_M2M_ENCODE_SHIFT)) & BCH_CTRL_CLR_M2M_ENCODE_MASK)
  4937. #define BCH_CTRL_CLR_M2M_LAYOUT_MASK (0xC0000U)
  4938. #define BCH_CTRL_CLR_M2M_LAYOUT_SHIFT (18U)
  4939. #define BCH_CTRL_CLR_M2M_LAYOUT(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_M2M_LAYOUT_SHIFT)) & BCH_CTRL_CLR_M2M_LAYOUT_MASK)
  4940. #define BCH_CTRL_CLR_RSVD4_MASK (0x300000U)
  4941. #define BCH_CTRL_CLR_RSVD4_SHIFT (20U)
  4942. #define BCH_CTRL_CLR_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_RSVD4_SHIFT)) & BCH_CTRL_CLR_RSVD4_MASK)
  4943. #define BCH_CTRL_CLR_DEBUGSYNDROME_MASK (0x400000U)
  4944. #define BCH_CTRL_CLR_DEBUGSYNDROME_SHIFT (22U)
  4945. #define BCH_CTRL_CLR_DEBUGSYNDROME(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_DEBUGSYNDROME_SHIFT)) & BCH_CTRL_CLR_DEBUGSYNDROME_MASK)
  4946. #define BCH_CTRL_CLR_RSVD5_MASK (0x3F800000U)
  4947. #define BCH_CTRL_CLR_RSVD5_SHIFT (23U)
  4948. #define BCH_CTRL_CLR_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_RSVD5_SHIFT)) & BCH_CTRL_CLR_RSVD5_MASK)
  4949. #define BCH_CTRL_CLR_CLKGATE_MASK (0x40000000U)
  4950. #define BCH_CTRL_CLR_CLKGATE_SHIFT (30U)
  4951. #define BCH_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_CLKGATE_SHIFT)) & BCH_CTRL_CLR_CLKGATE_MASK)
  4952. #define BCH_CTRL_CLR_SFTRST_MASK (0x80000000U)
  4953. #define BCH_CTRL_CLR_SFTRST_SHIFT (31U)
  4954. #define BCH_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_CLR_SFTRST_SHIFT)) & BCH_CTRL_CLR_SFTRST_MASK)
  4955. /*! @name CTRL_TOG - Hardware BCH ECC Accelerator Control Register */
  4956. #define BCH_CTRL_TOG_COMPLETE_IRQ_MASK (0x1U)
  4957. #define BCH_CTRL_TOG_COMPLETE_IRQ_SHIFT (0U)
  4958. #define BCH_CTRL_TOG_COMPLETE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_COMPLETE_IRQ_SHIFT)) & BCH_CTRL_TOG_COMPLETE_IRQ_MASK)
  4959. #define BCH_CTRL_TOG_RSVD0_MASK (0x2U)
  4960. #define BCH_CTRL_TOG_RSVD0_SHIFT (1U)
  4961. #define BCH_CTRL_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_RSVD0_SHIFT)) & BCH_CTRL_TOG_RSVD0_MASK)
  4962. #define BCH_CTRL_TOG_DEBUG_STALL_IRQ_MASK (0x4U)
  4963. #define BCH_CTRL_TOG_DEBUG_STALL_IRQ_SHIFT (2U)
  4964. #define BCH_CTRL_TOG_DEBUG_STALL_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_DEBUG_STALL_IRQ_SHIFT)) & BCH_CTRL_TOG_DEBUG_STALL_IRQ_MASK)
  4965. #define BCH_CTRL_TOG_BM_ERROR_IRQ_MASK (0x8U)
  4966. #define BCH_CTRL_TOG_BM_ERROR_IRQ_SHIFT (3U)
  4967. #define BCH_CTRL_TOG_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_BM_ERROR_IRQ_SHIFT)) & BCH_CTRL_TOG_BM_ERROR_IRQ_MASK)
  4968. #define BCH_CTRL_TOG_RSVD1_MASK (0xF0U)
  4969. #define BCH_CTRL_TOG_RSVD1_SHIFT (4U)
  4970. #define BCH_CTRL_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_RSVD1_SHIFT)) & BCH_CTRL_TOG_RSVD1_MASK)
  4971. #define BCH_CTRL_TOG_COMPLETE_IRQ_EN_MASK (0x100U)
  4972. #define BCH_CTRL_TOG_COMPLETE_IRQ_EN_SHIFT (8U)
  4973. #define BCH_CTRL_TOG_COMPLETE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_COMPLETE_IRQ_EN_SHIFT)) & BCH_CTRL_TOG_COMPLETE_IRQ_EN_MASK)
  4974. #define BCH_CTRL_TOG_RSVD2_MASK (0x200U)
  4975. #define BCH_CTRL_TOG_RSVD2_SHIFT (9U)
  4976. #define BCH_CTRL_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_RSVD2_SHIFT)) & BCH_CTRL_TOG_RSVD2_MASK)
  4977. #define BCH_CTRL_TOG_DEBUG_STALL_IRQ_EN_MASK (0x400U)
  4978. #define BCH_CTRL_TOG_DEBUG_STALL_IRQ_EN_SHIFT (10U)
  4979. #define BCH_CTRL_TOG_DEBUG_STALL_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_DEBUG_STALL_IRQ_EN_SHIFT)) & BCH_CTRL_TOG_DEBUG_STALL_IRQ_EN_MASK)
  4980. #define BCH_CTRL_TOG_RSVD3_MASK (0xF800U)
  4981. #define BCH_CTRL_TOG_RSVD3_SHIFT (11U)
  4982. #define BCH_CTRL_TOG_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_RSVD3_SHIFT)) & BCH_CTRL_TOG_RSVD3_MASK)
  4983. #define BCH_CTRL_TOG_M2M_ENABLE_MASK (0x10000U)
  4984. #define BCH_CTRL_TOG_M2M_ENABLE_SHIFT (16U)
  4985. #define BCH_CTRL_TOG_M2M_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_M2M_ENABLE_SHIFT)) & BCH_CTRL_TOG_M2M_ENABLE_MASK)
  4986. #define BCH_CTRL_TOG_M2M_ENCODE_MASK (0x20000U)
  4987. #define BCH_CTRL_TOG_M2M_ENCODE_SHIFT (17U)
  4988. #define BCH_CTRL_TOG_M2M_ENCODE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_M2M_ENCODE_SHIFT)) & BCH_CTRL_TOG_M2M_ENCODE_MASK)
  4989. #define BCH_CTRL_TOG_M2M_LAYOUT_MASK (0xC0000U)
  4990. #define BCH_CTRL_TOG_M2M_LAYOUT_SHIFT (18U)
  4991. #define BCH_CTRL_TOG_M2M_LAYOUT(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_M2M_LAYOUT_SHIFT)) & BCH_CTRL_TOG_M2M_LAYOUT_MASK)
  4992. #define BCH_CTRL_TOG_RSVD4_MASK (0x300000U)
  4993. #define BCH_CTRL_TOG_RSVD4_SHIFT (20U)
  4994. #define BCH_CTRL_TOG_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_RSVD4_SHIFT)) & BCH_CTRL_TOG_RSVD4_MASK)
  4995. #define BCH_CTRL_TOG_DEBUGSYNDROME_MASK (0x400000U)
  4996. #define BCH_CTRL_TOG_DEBUGSYNDROME_SHIFT (22U)
  4997. #define BCH_CTRL_TOG_DEBUGSYNDROME(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_DEBUGSYNDROME_SHIFT)) & BCH_CTRL_TOG_DEBUGSYNDROME_MASK)
  4998. #define BCH_CTRL_TOG_RSVD5_MASK (0x3F800000U)
  4999. #define BCH_CTRL_TOG_RSVD5_SHIFT (23U)
  5000. #define BCH_CTRL_TOG_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_RSVD5_SHIFT)) & BCH_CTRL_TOG_RSVD5_MASK)
  5001. #define BCH_CTRL_TOG_CLKGATE_MASK (0x40000000U)
  5002. #define BCH_CTRL_TOG_CLKGATE_SHIFT (30U)
  5003. #define BCH_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_CLKGATE_SHIFT)) & BCH_CTRL_TOG_CLKGATE_MASK)
  5004. #define BCH_CTRL_TOG_SFTRST_MASK (0x80000000U)
  5005. #define BCH_CTRL_TOG_SFTRST_SHIFT (31U)
  5006. #define BCH_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << BCH_CTRL_TOG_SFTRST_SHIFT)) & BCH_CTRL_TOG_SFTRST_MASK)
  5007. /*! @name STATUS0 - Hardware ECC Accelerator Status Register 0 */
  5008. #define BCH_STATUS0_RSVD0_MASK (0x3U)
  5009. #define BCH_STATUS0_RSVD0_SHIFT (0U)
  5010. #define BCH_STATUS0_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_RSVD0_SHIFT)) & BCH_STATUS0_RSVD0_MASK)
  5011. #define BCH_STATUS0_UNCORRECTABLE_MASK (0x4U)
  5012. #define BCH_STATUS0_UNCORRECTABLE_SHIFT (2U)
  5013. #define BCH_STATUS0_UNCORRECTABLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_UNCORRECTABLE_SHIFT)) & BCH_STATUS0_UNCORRECTABLE_MASK)
  5014. #define BCH_STATUS0_CORRECTED_MASK (0x8U)
  5015. #define BCH_STATUS0_CORRECTED_SHIFT (3U)
  5016. #define BCH_STATUS0_CORRECTED(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CORRECTED_SHIFT)) & BCH_STATUS0_CORRECTED_MASK)
  5017. #define BCH_STATUS0_ALLONES_MASK (0x10U)
  5018. #define BCH_STATUS0_ALLONES_SHIFT (4U)
  5019. #define BCH_STATUS0_ALLONES(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_ALLONES_SHIFT)) & BCH_STATUS0_ALLONES_MASK)
  5020. #define BCH_STATUS0_RSVD1_MASK (0xE0U)
  5021. #define BCH_STATUS0_RSVD1_SHIFT (5U)
  5022. #define BCH_STATUS0_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_RSVD1_SHIFT)) & BCH_STATUS0_RSVD1_MASK)
  5023. #define BCH_STATUS0_STATUS_BLK0_MASK (0xFF00U)
  5024. #define BCH_STATUS0_STATUS_BLK0_SHIFT (8U)
  5025. #define BCH_STATUS0_STATUS_BLK0(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_STATUS_BLK0_SHIFT)) & BCH_STATUS0_STATUS_BLK0_MASK)
  5026. #define BCH_STATUS0_COMPLETED_CE_MASK (0xF0000U)
  5027. #define BCH_STATUS0_COMPLETED_CE_SHIFT (16U)
  5028. #define BCH_STATUS0_COMPLETED_CE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_COMPLETED_CE_SHIFT)) & BCH_STATUS0_COMPLETED_CE_MASK)
  5029. #define BCH_STATUS0_HANDLE_MASK (0xFFF00000U)
  5030. #define BCH_STATUS0_HANDLE_SHIFT (20U)
  5031. #define BCH_STATUS0_HANDLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_HANDLE_SHIFT)) & BCH_STATUS0_HANDLE_MASK)
  5032. /*! @name STATUS0_SET - Hardware ECC Accelerator Status Register 0 */
  5033. #define BCH_STATUS0_SET_RSVD0_MASK (0x3U)
  5034. #define BCH_STATUS0_SET_RSVD0_SHIFT (0U)
  5035. #define BCH_STATUS0_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_SET_RSVD0_SHIFT)) & BCH_STATUS0_SET_RSVD0_MASK)
  5036. #define BCH_STATUS0_SET_UNCORRECTABLE_MASK (0x4U)
  5037. #define BCH_STATUS0_SET_UNCORRECTABLE_SHIFT (2U)
  5038. #define BCH_STATUS0_SET_UNCORRECTABLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_SET_UNCORRECTABLE_SHIFT)) & BCH_STATUS0_SET_UNCORRECTABLE_MASK)
  5039. #define BCH_STATUS0_SET_CORRECTED_MASK (0x8U)
  5040. #define BCH_STATUS0_SET_CORRECTED_SHIFT (3U)
  5041. #define BCH_STATUS0_SET_CORRECTED(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_SET_CORRECTED_SHIFT)) & BCH_STATUS0_SET_CORRECTED_MASK)
  5042. #define BCH_STATUS0_SET_ALLONES_MASK (0x10U)
  5043. #define BCH_STATUS0_SET_ALLONES_SHIFT (4U)
  5044. #define BCH_STATUS0_SET_ALLONES(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_SET_ALLONES_SHIFT)) & BCH_STATUS0_SET_ALLONES_MASK)
  5045. #define BCH_STATUS0_SET_RSVD1_MASK (0xE0U)
  5046. #define BCH_STATUS0_SET_RSVD1_SHIFT (5U)
  5047. #define BCH_STATUS0_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_SET_RSVD1_SHIFT)) & BCH_STATUS0_SET_RSVD1_MASK)
  5048. #define BCH_STATUS0_SET_STATUS_BLK0_MASK (0xFF00U)
  5049. #define BCH_STATUS0_SET_STATUS_BLK0_SHIFT (8U)
  5050. #define BCH_STATUS0_SET_STATUS_BLK0(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_SET_STATUS_BLK0_SHIFT)) & BCH_STATUS0_SET_STATUS_BLK0_MASK)
  5051. #define BCH_STATUS0_SET_COMPLETED_CE_MASK (0xF0000U)
  5052. #define BCH_STATUS0_SET_COMPLETED_CE_SHIFT (16U)
  5053. #define BCH_STATUS0_SET_COMPLETED_CE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_SET_COMPLETED_CE_SHIFT)) & BCH_STATUS0_SET_COMPLETED_CE_MASK)
  5054. #define BCH_STATUS0_SET_HANDLE_MASK (0xFFF00000U)
  5055. #define BCH_STATUS0_SET_HANDLE_SHIFT (20U)
  5056. #define BCH_STATUS0_SET_HANDLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_SET_HANDLE_SHIFT)) & BCH_STATUS0_SET_HANDLE_MASK)
  5057. /*! @name STATUS0_CLR - Hardware ECC Accelerator Status Register 0 */
  5058. #define BCH_STATUS0_CLR_RSVD0_MASK (0x3U)
  5059. #define BCH_STATUS0_CLR_RSVD0_SHIFT (0U)
  5060. #define BCH_STATUS0_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CLR_RSVD0_SHIFT)) & BCH_STATUS0_CLR_RSVD0_MASK)
  5061. #define BCH_STATUS0_CLR_UNCORRECTABLE_MASK (0x4U)
  5062. #define BCH_STATUS0_CLR_UNCORRECTABLE_SHIFT (2U)
  5063. #define BCH_STATUS0_CLR_UNCORRECTABLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CLR_UNCORRECTABLE_SHIFT)) & BCH_STATUS0_CLR_UNCORRECTABLE_MASK)
  5064. #define BCH_STATUS0_CLR_CORRECTED_MASK (0x8U)
  5065. #define BCH_STATUS0_CLR_CORRECTED_SHIFT (3U)
  5066. #define BCH_STATUS0_CLR_CORRECTED(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CLR_CORRECTED_SHIFT)) & BCH_STATUS0_CLR_CORRECTED_MASK)
  5067. #define BCH_STATUS0_CLR_ALLONES_MASK (0x10U)
  5068. #define BCH_STATUS0_CLR_ALLONES_SHIFT (4U)
  5069. #define BCH_STATUS0_CLR_ALLONES(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CLR_ALLONES_SHIFT)) & BCH_STATUS0_CLR_ALLONES_MASK)
  5070. #define BCH_STATUS0_CLR_RSVD1_MASK (0xE0U)
  5071. #define BCH_STATUS0_CLR_RSVD1_SHIFT (5U)
  5072. #define BCH_STATUS0_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CLR_RSVD1_SHIFT)) & BCH_STATUS0_CLR_RSVD1_MASK)
  5073. #define BCH_STATUS0_CLR_STATUS_BLK0_MASK (0xFF00U)
  5074. #define BCH_STATUS0_CLR_STATUS_BLK0_SHIFT (8U)
  5075. #define BCH_STATUS0_CLR_STATUS_BLK0(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CLR_STATUS_BLK0_SHIFT)) & BCH_STATUS0_CLR_STATUS_BLK0_MASK)
  5076. #define BCH_STATUS0_CLR_COMPLETED_CE_MASK (0xF0000U)
  5077. #define BCH_STATUS0_CLR_COMPLETED_CE_SHIFT (16U)
  5078. #define BCH_STATUS0_CLR_COMPLETED_CE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CLR_COMPLETED_CE_SHIFT)) & BCH_STATUS0_CLR_COMPLETED_CE_MASK)
  5079. #define BCH_STATUS0_CLR_HANDLE_MASK (0xFFF00000U)
  5080. #define BCH_STATUS0_CLR_HANDLE_SHIFT (20U)
  5081. #define BCH_STATUS0_CLR_HANDLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_CLR_HANDLE_SHIFT)) & BCH_STATUS0_CLR_HANDLE_MASK)
  5082. /*! @name STATUS0_TOG - Hardware ECC Accelerator Status Register 0 */
  5083. #define BCH_STATUS0_TOG_RSVD0_MASK (0x3U)
  5084. #define BCH_STATUS0_TOG_RSVD0_SHIFT (0U)
  5085. #define BCH_STATUS0_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_TOG_RSVD0_SHIFT)) & BCH_STATUS0_TOG_RSVD0_MASK)
  5086. #define BCH_STATUS0_TOG_UNCORRECTABLE_MASK (0x4U)
  5087. #define BCH_STATUS0_TOG_UNCORRECTABLE_SHIFT (2U)
  5088. #define BCH_STATUS0_TOG_UNCORRECTABLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_TOG_UNCORRECTABLE_SHIFT)) & BCH_STATUS0_TOG_UNCORRECTABLE_MASK)
  5089. #define BCH_STATUS0_TOG_CORRECTED_MASK (0x8U)
  5090. #define BCH_STATUS0_TOG_CORRECTED_SHIFT (3U)
  5091. #define BCH_STATUS0_TOG_CORRECTED(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_TOG_CORRECTED_SHIFT)) & BCH_STATUS0_TOG_CORRECTED_MASK)
  5092. #define BCH_STATUS0_TOG_ALLONES_MASK (0x10U)
  5093. #define BCH_STATUS0_TOG_ALLONES_SHIFT (4U)
  5094. #define BCH_STATUS0_TOG_ALLONES(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_TOG_ALLONES_SHIFT)) & BCH_STATUS0_TOG_ALLONES_MASK)
  5095. #define BCH_STATUS0_TOG_RSVD1_MASK (0xE0U)
  5096. #define BCH_STATUS0_TOG_RSVD1_SHIFT (5U)
  5097. #define BCH_STATUS0_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_TOG_RSVD1_SHIFT)) & BCH_STATUS0_TOG_RSVD1_MASK)
  5098. #define BCH_STATUS0_TOG_STATUS_BLK0_MASK (0xFF00U)
  5099. #define BCH_STATUS0_TOG_STATUS_BLK0_SHIFT (8U)
  5100. #define BCH_STATUS0_TOG_STATUS_BLK0(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_TOG_STATUS_BLK0_SHIFT)) & BCH_STATUS0_TOG_STATUS_BLK0_MASK)
  5101. #define BCH_STATUS0_TOG_COMPLETED_CE_MASK (0xF0000U)
  5102. #define BCH_STATUS0_TOG_COMPLETED_CE_SHIFT (16U)
  5103. #define BCH_STATUS0_TOG_COMPLETED_CE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_TOG_COMPLETED_CE_SHIFT)) & BCH_STATUS0_TOG_COMPLETED_CE_MASK)
  5104. #define BCH_STATUS0_TOG_HANDLE_MASK (0xFFF00000U)
  5105. #define BCH_STATUS0_TOG_HANDLE_SHIFT (20U)
  5106. #define BCH_STATUS0_TOG_HANDLE(x) (((uint32_t)(((uint32_t)(x)) << BCH_STATUS0_TOG_HANDLE_SHIFT)) & BCH_STATUS0_TOG_HANDLE_MASK)
  5107. /*! @name MODE - Hardware ECC Accelerator Mode Register */
  5108. #define BCH_MODE_ERASE_THRESHOLD_MASK (0xFFU)
  5109. #define BCH_MODE_ERASE_THRESHOLD_SHIFT (0U)
  5110. #define BCH_MODE_ERASE_THRESHOLD(x) (((uint32_t)(((uint32_t)(x)) << BCH_MODE_ERASE_THRESHOLD_SHIFT)) & BCH_MODE_ERASE_THRESHOLD_MASK)
  5111. #define BCH_MODE_RSVD_MASK (0xFFFFFF00U)
  5112. #define BCH_MODE_RSVD_SHIFT (8U)
  5113. #define BCH_MODE_RSVD(x) (((uint32_t)(((uint32_t)(x)) << BCH_MODE_RSVD_SHIFT)) & BCH_MODE_RSVD_MASK)
  5114. /*! @name MODE_SET - Hardware ECC Accelerator Mode Register */
  5115. #define BCH_MODE_SET_ERASE_THRESHOLD_MASK (0xFFU)
  5116. #define BCH_MODE_SET_ERASE_THRESHOLD_SHIFT (0U)
  5117. #define BCH_MODE_SET_ERASE_THRESHOLD(x) (((uint32_t)(((uint32_t)(x)) << BCH_MODE_SET_ERASE_THRESHOLD_SHIFT)) & BCH_MODE_SET_ERASE_THRESHOLD_MASK)
  5118. #define BCH_MODE_SET_RSVD_MASK (0xFFFFFF00U)
  5119. #define BCH_MODE_SET_RSVD_SHIFT (8U)
  5120. #define BCH_MODE_SET_RSVD(x) (((uint32_t)(((uint32_t)(x)) << BCH_MODE_SET_RSVD_SHIFT)) & BCH_MODE_SET_RSVD_MASK)
  5121. /*! @name MODE_CLR - Hardware ECC Accelerator Mode Register */
  5122. #define BCH_MODE_CLR_ERASE_THRESHOLD_MASK (0xFFU)
  5123. #define BCH_MODE_CLR_ERASE_THRESHOLD_SHIFT (0U)
  5124. #define BCH_MODE_CLR_ERASE_THRESHOLD(x) (((uint32_t)(((uint32_t)(x)) << BCH_MODE_CLR_ERASE_THRESHOLD_SHIFT)) & BCH_MODE_CLR_ERASE_THRESHOLD_MASK)
  5125. #define BCH_MODE_CLR_RSVD_MASK (0xFFFFFF00U)
  5126. #define BCH_MODE_CLR_RSVD_SHIFT (8U)
  5127. #define BCH_MODE_CLR_RSVD(x) (((uint32_t)(((uint32_t)(x)) << BCH_MODE_CLR_RSVD_SHIFT)) & BCH_MODE_CLR_RSVD_MASK)
  5128. /*! @name MODE_TOG - Hardware ECC Accelerator Mode Register */
  5129. #define BCH_MODE_TOG_ERASE_THRESHOLD_MASK (0xFFU)
  5130. #define BCH_MODE_TOG_ERASE_THRESHOLD_SHIFT (0U)
  5131. #define BCH_MODE_TOG_ERASE_THRESHOLD(x) (((uint32_t)(((uint32_t)(x)) << BCH_MODE_TOG_ERASE_THRESHOLD_SHIFT)) & BCH_MODE_TOG_ERASE_THRESHOLD_MASK)
  5132. #define BCH_MODE_TOG_RSVD_MASK (0xFFFFFF00U)
  5133. #define BCH_MODE_TOG_RSVD_SHIFT (8U)
  5134. #define BCH_MODE_TOG_RSVD(x) (((uint32_t)(((uint32_t)(x)) << BCH_MODE_TOG_RSVD_SHIFT)) & BCH_MODE_TOG_RSVD_MASK)
  5135. /*! @name ENCODEPTR - Hardware BCH ECC Loopback Encode Buffer Register */
  5136. #define BCH_ENCODEPTR_ADDR_MASK (0xFFFFFFFFU)
  5137. #define BCH_ENCODEPTR_ADDR_SHIFT (0U)
  5138. #define BCH_ENCODEPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_ENCODEPTR_ADDR_SHIFT)) & BCH_ENCODEPTR_ADDR_MASK)
  5139. /*! @name ENCODEPTR_SET - Hardware BCH ECC Loopback Encode Buffer Register */
  5140. #define BCH_ENCODEPTR_SET_ADDR_MASK (0xFFFFFFFFU)
  5141. #define BCH_ENCODEPTR_SET_ADDR_SHIFT (0U)
  5142. #define BCH_ENCODEPTR_SET_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_ENCODEPTR_SET_ADDR_SHIFT)) & BCH_ENCODEPTR_SET_ADDR_MASK)
  5143. /*! @name ENCODEPTR_CLR - Hardware BCH ECC Loopback Encode Buffer Register */
  5144. #define BCH_ENCODEPTR_CLR_ADDR_MASK (0xFFFFFFFFU)
  5145. #define BCH_ENCODEPTR_CLR_ADDR_SHIFT (0U)
  5146. #define BCH_ENCODEPTR_CLR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_ENCODEPTR_CLR_ADDR_SHIFT)) & BCH_ENCODEPTR_CLR_ADDR_MASK)
  5147. /*! @name ENCODEPTR_TOG - Hardware BCH ECC Loopback Encode Buffer Register */
  5148. #define BCH_ENCODEPTR_TOG_ADDR_MASK (0xFFFFFFFFU)
  5149. #define BCH_ENCODEPTR_TOG_ADDR_SHIFT (0U)
  5150. #define BCH_ENCODEPTR_TOG_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_ENCODEPTR_TOG_ADDR_SHIFT)) & BCH_ENCODEPTR_TOG_ADDR_MASK)
  5151. /*! @name DATAPTR - Hardware BCH ECC Loopback Data Buffer Register */
  5152. #define BCH_DATAPTR_ADDR_MASK (0xFFFFFFFFU)
  5153. #define BCH_DATAPTR_ADDR_SHIFT (0U)
  5154. #define BCH_DATAPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_DATAPTR_ADDR_SHIFT)) & BCH_DATAPTR_ADDR_MASK)
  5155. /*! @name DATAPTR_SET - Hardware BCH ECC Loopback Data Buffer Register */
  5156. #define BCH_DATAPTR_SET_ADDR_MASK (0xFFFFFFFFU)
  5157. #define BCH_DATAPTR_SET_ADDR_SHIFT (0U)
  5158. #define BCH_DATAPTR_SET_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_DATAPTR_SET_ADDR_SHIFT)) & BCH_DATAPTR_SET_ADDR_MASK)
  5159. /*! @name DATAPTR_CLR - Hardware BCH ECC Loopback Data Buffer Register */
  5160. #define BCH_DATAPTR_CLR_ADDR_MASK (0xFFFFFFFFU)
  5161. #define BCH_DATAPTR_CLR_ADDR_SHIFT (0U)
  5162. #define BCH_DATAPTR_CLR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_DATAPTR_CLR_ADDR_SHIFT)) & BCH_DATAPTR_CLR_ADDR_MASK)
  5163. /*! @name DATAPTR_TOG - Hardware BCH ECC Loopback Data Buffer Register */
  5164. #define BCH_DATAPTR_TOG_ADDR_MASK (0xFFFFFFFFU)
  5165. #define BCH_DATAPTR_TOG_ADDR_SHIFT (0U)
  5166. #define BCH_DATAPTR_TOG_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_DATAPTR_TOG_ADDR_SHIFT)) & BCH_DATAPTR_TOG_ADDR_MASK)
  5167. /*! @name METAPTR - Hardware BCH ECC Loopback Metadata Buffer Register */
  5168. #define BCH_METAPTR_ADDR_MASK (0xFFFFFFFFU)
  5169. #define BCH_METAPTR_ADDR_SHIFT (0U)
  5170. #define BCH_METAPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_METAPTR_ADDR_SHIFT)) & BCH_METAPTR_ADDR_MASK)
  5171. /*! @name METAPTR_SET - Hardware BCH ECC Loopback Metadata Buffer Register */
  5172. #define BCH_METAPTR_SET_ADDR_MASK (0xFFFFFFFFU)
  5173. #define BCH_METAPTR_SET_ADDR_SHIFT (0U)
  5174. #define BCH_METAPTR_SET_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_METAPTR_SET_ADDR_SHIFT)) & BCH_METAPTR_SET_ADDR_MASK)
  5175. /*! @name METAPTR_CLR - Hardware BCH ECC Loopback Metadata Buffer Register */
  5176. #define BCH_METAPTR_CLR_ADDR_MASK (0xFFFFFFFFU)
  5177. #define BCH_METAPTR_CLR_ADDR_SHIFT (0U)
  5178. #define BCH_METAPTR_CLR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_METAPTR_CLR_ADDR_SHIFT)) & BCH_METAPTR_CLR_ADDR_MASK)
  5179. /*! @name METAPTR_TOG - Hardware BCH ECC Loopback Metadata Buffer Register */
  5180. #define BCH_METAPTR_TOG_ADDR_MASK (0xFFFFFFFFU)
  5181. #define BCH_METAPTR_TOG_ADDR_SHIFT (0U)
  5182. #define BCH_METAPTR_TOG_ADDR(x) (((uint32_t)(((uint32_t)(x)) << BCH_METAPTR_TOG_ADDR_SHIFT)) & BCH_METAPTR_TOG_ADDR_MASK)
  5183. /*! @name LAYOUTSELECT - Hardware ECC Accelerator Layout Select Register */
  5184. #define BCH_LAYOUTSELECT_CS0_SELECT_MASK (0x3U)
  5185. #define BCH_LAYOUTSELECT_CS0_SELECT_SHIFT (0U)
  5186. #define BCH_LAYOUTSELECT_CS0_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS0_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS0_SELECT_MASK)
  5187. #define BCH_LAYOUTSELECT_CS1_SELECT_MASK (0xCU)
  5188. #define BCH_LAYOUTSELECT_CS1_SELECT_SHIFT (2U)
  5189. #define BCH_LAYOUTSELECT_CS1_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS1_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS1_SELECT_MASK)
  5190. #define BCH_LAYOUTSELECT_CS2_SELECT_MASK (0x30U)
  5191. #define BCH_LAYOUTSELECT_CS2_SELECT_SHIFT (4U)
  5192. #define BCH_LAYOUTSELECT_CS2_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS2_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS2_SELECT_MASK)
  5193. #define BCH_LAYOUTSELECT_CS3_SELECT_MASK (0xC0U)
  5194. #define BCH_LAYOUTSELECT_CS3_SELECT_SHIFT (6U)
  5195. #define BCH_LAYOUTSELECT_CS3_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS3_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS3_SELECT_MASK)
  5196. #define BCH_LAYOUTSELECT_CS4_SELECT_MASK (0x300U)
  5197. #define BCH_LAYOUTSELECT_CS4_SELECT_SHIFT (8U)
  5198. #define BCH_LAYOUTSELECT_CS4_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS4_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS4_SELECT_MASK)
  5199. #define BCH_LAYOUTSELECT_CS5_SELECT_MASK (0xC00U)
  5200. #define BCH_LAYOUTSELECT_CS5_SELECT_SHIFT (10U)
  5201. #define BCH_LAYOUTSELECT_CS5_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS5_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS5_SELECT_MASK)
  5202. #define BCH_LAYOUTSELECT_CS6_SELECT_MASK (0x3000U)
  5203. #define BCH_LAYOUTSELECT_CS6_SELECT_SHIFT (12U)
  5204. #define BCH_LAYOUTSELECT_CS6_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS6_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS6_SELECT_MASK)
  5205. #define BCH_LAYOUTSELECT_CS7_SELECT_MASK (0xC000U)
  5206. #define BCH_LAYOUTSELECT_CS7_SELECT_SHIFT (14U)
  5207. #define BCH_LAYOUTSELECT_CS7_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS7_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS7_SELECT_MASK)
  5208. #define BCH_LAYOUTSELECT_CS8_SELECT_MASK (0x30000U)
  5209. #define BCH_LAYOUTSELECT_CS8_SELECT_SHIFT (16U)
  5210. #define BCH_LAYOUTSELECT_CS8_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS8_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS8_SELECT_MASK)
  5211. #define BCH_LAYOUTSELECT_CS9_SELECT_MASK (0xC0000U)
  5212. #define BCH_LAYOUTSELECT_CS9_SELECT_SHIFT (18U)
  5213. #define BCH_LAYOUTSELECT_CS9_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS9_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS9_SELECT_MASK)
  5214. #define BCH_LAYOUTSELECT_CS10_SELECT_MASK (0x300000U)
  5215. #define BCH_LAYOUTSELECT_CS10_SELECT_SHIFT (20U)
  5216. #define BCH_LAYOUTSELECT_CS10_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS10_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS10_SELECT_MASK)
  5217. #define BCH_LAYOUTSELECT_CS11_SELECT_MASK (0xC00000U)
  5218. #define BCH_LAYOUTSELECT_CS11_SELECT_SHIFT (22U)
  5219. #define BCH_LAYOUTSELECT_CS11_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS11_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS11_SELECT_MASK)
  5220. #define BCH_LAYOUTSELECT_CS12_SELECT_MASK (0x3000000U)
  5221. #define BCH_LAYOUTSELECT_CS12_SELECT_SHIFT (24U)
  5222. #define BCH_LAYOUTSELECT_CS12_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS12_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS12_SELECT_MASK)
  5223. #define BCH_LAYOUTSELECT_CS13_SELECT_MASK (0xC000000U)
  5224. #define BCH_LAYOUTSELECT_CS13_SELECT_SHIFT (26U)
  5225. #define BCH_LAYOUTSELECT_CS13_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS13_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS13_SELECT_MASK)
  5226. #define BCH_LAYOUTSELECT_CS14_SELECT_MASK (0x30000000U)
  5227. #define BCH_LAYOUTSELECT_CS14_SELECT_SHIFT (28U)
  5228. #define BCH_LAYOUTSELECT_CS14_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS14_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS14_SELECT_MASK)
  5229. #define BCH_LAYOUTSELECT_CS15_SELECT_MASK (0xC0000000U)
  5230. #define BCH_LAYOUTSELECT_CS15_SELECT_SHIFT (30U)
  5231. #define BCH_LAYOUTSELECT_CS15_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CS15_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CS15_SELECT_MASK)
  5232. /*! @name LAYOUTSELECT_SET - Hardware ECC Accelerator Layout Select Register */
  5233. #define BCH_LAYOUTSELECT_SET_CS0_SELECT_MASK (0x3U)
  5234. #define BCH_LAYOUTSELECT_SET_CS0_SELECT_SHIFT (0U)
  5235. #define BCH_LAYOUTSELECT_SET_CS0_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS0_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS0_SELECT_MASK)
  5236. #define BCH_LAYOUTSELECT_SET_CS1_SELECT_MASK (0xCU)
  5237. #define BCH_LAYOUTSELECT_SET_CS1_SELECT_SHIFT (2U)
  5238. #define BCH_LAYOUTSELECT_SET_CS1_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS1_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS1_SELECT_MASK)
  5239. #define BCH_LAYOUTSELECT_SET_CS2_SELECT_MASK (0x30U)
  5240. #define BCH_LAYOUTSELECT_SET_CS2_SELECT_SHIFT (4U)
  5241. #define BCH_LAYOUTSELECT_SET_CS2_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS2_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS2_SELECT_MASK)
  5242. #define BCH_LAYOUTSELECT_SET_CS3_SELECT_MASK (0xC0U)
  5243. #define BCH_LAYOUTSELECT_SET_CS3_SELECT_SHIFT (6U)
  5244. #define BCH_LAYOUTSELECT_SET_CS3_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS3_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS3_SELECT_MASK)
  5245. #define BCH_LAYOUTSELECT_SET_CS4_SELECT_MASK (0x300U)
  5246. #define BCH_LAYOUTSELECT_SET_CS4_SELECT_SHIFT (8U)
  5247. #define BCH_LAYOUTSELECT_SET_CS4_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS4_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS4_SELECT_MASK)
  5248. #define BCH_LAYOUTSELECT_SET_CS5_SELECT_MASK (0xC00U)
  5249. #define BCH_LAYOUTSELECT_SET_CS5_SELECT_SHIFT (10U)
  5250. #define BCH_LAYOUTSELECT_SET_CS5_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS5_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS5_SELECT_MASK)
  5251. #define BCH_LAYOUTSELECT_SET_CS6_SELECT_MASK (0x3000U)
  5252. #define BCH_LAYOUTSELECT_SET_CS6_SELECT_SHIFT (12U)
  5253. #define BCH_LAYOUTSELECT_SET_CS6_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS6_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS6_SELECT_MASK)
  5254. #define BCH_LAYOUTSELECT_SET_CS7_SELECT_MASK (0xC000U)
  5255. #define BCH_LAYOUTSELECT_SET_CS7_SELECT_SHIFT (14U)
  5256. #define BCH_LAYOUTSELECT_SET_CS7_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS7_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS7_SELECT_MASK)
  5257. #define BCH_LAYOUTSELECT_SET_CS8_SELECT_MASK (0x30000U)
  5258. #define BCH_LAYOUTSELECT_SET_CS8_SELECT_SHIFT (16U)
  5259. #define BCH_LAYOUTSELECT_SET_CS8_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS8_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS8_SELECT_MASK)
  5260. #define BCH_LAYOUTSELECT_SET_CS9_SELECT_MASK (0xC0000U)
  5261. #define BCH_LAYOUTSELECT_SET_CS9_SELECT_SHIFT (18U)
  5262. #define BCH_LAYOUTSELECT_SET_CS9_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS9_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS9_SELECT_MASK)
  5263. #define BCH_LAYOUTSELECT_SET_CS10_SELECT_MASK (0x300000U)
  5264. #define BCH_LAYOUTSELECT_SET_CS10_SELECT_SHIFT (20U)
  5265. #define BCH_LAYOUTSELECT_SET_CS10_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS10_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS10_SELECT_MASK)
  5266. #define BCH_LAYOUTSELECT_SET_CS11_SELECT_MASK (0xC00000U)
  5267. #define BCH_LAYOUTSELECT_SET_CS11_SELECT_SHIFT (22U)
  5268. #define BCH_LAYOUTSELECT_SET_CS11_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS11_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS11_SELECT_MASK)
  5269. #define BCH_LAYOUTSELECT_SET_CS12_SELECT_MASK (0x3000000U)
  5270. #define BCH_LAYOUTSELECT_SET_CS12_SELECT_SHIFT (24U)
  5271. #define BCH_LAYOUTSELECT_SET_CS12_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS12_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS12_SELECT_MASK)
  5272. #define BCH_LAYOUTSELECT_SET_CS13_SELECT_MASK (0xC000000U)
  5273. #define BCH_LAYOUTSELECT_SET_CS13_SELECT_SHIFT (26U)
  5274. #define BCH_LAYOUTSELECT_SET_CS13_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS13_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS13_SELECT_MASK)
  5275. #define BCH_LAYOUTSELECT_SET_CS14_SELECT_MASK (0x30000000U)
  5276. #define BCH_LAYOUTSELECT_SET_CS14_SELECT_SHIFT (28U)
  5277. #define BCH_LAYOUTSELECT_SET_CS14_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS14_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS14_SELECT_MASK)
  5278. #define BCH_LAYOUTSELECT_SET_CS15_SELECT_MASK (0xC0000000U)
  5279. #define BCH_LAYOUTSELECT_SET_CS15_SELECT_SHIFT (30U)
  5280. #define BCH_LAYOUTSELECT_SET_CS15_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_SET_CS15_SELECT_SHIFT)) & BCH_LAYOUTSELECT_SET_CS15_SELECT_MASK)
  5281. /*! @name LAYOUTSELECT_CLR - Hardware ECC Accelerator Layout Select Register */
  5282. #define BCH_LAYOUTSELECT_CLR_CS0_SELECT_MASK (0x3U)
  5283. #define BCH_LAYOUTSELECT_CLR_CS0_SELECT_SHIFT (0U)
  5284. #define BCH_LAYOUTSELECT_CLR_CS0_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS0_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS0_SELECT_MASK)
  5285. #define BCH_LAYOUTSELECT_CLR_CS1_SELECT_MASK (0xCU)
  5286. #define BCH_LAYOUTSELECT_CLR_CS1_SELECT_SHIFT (2U)
  5287. #define BCH_LAYOUTSELECT_CLR_CS1_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS1_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS1_SELECT_MASK)
  5288. #define BCH_LAYOUTSELECT_CLR_CS2_SELECT_MASK (0x30U)
  5289. #define BCH_LAYOUTSELECT_CLR_CS2_SELECT_SHIFT (4U)
  5290. #define BCH_LAYOUTSELECT_CLR_CS2_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS2_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS2_SELECT_MASK)
  5291. #define BCH_LAYOUTSELECT_CLR_CS3_SELECT_MASK (0xC0U)
  5292. #define BCH_LAYOUTSELECT_CLR_CS3_SELECT_SHIFT (6U)
  5293. #define BCH_LAYOUTSELECT_CLR_CS3_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS3_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS3_SELECT_MASK)
  5294. #define BCH_LAYOUTSELECT_CLR_CS4_SELECT_MASK (0x300U)
  5295. #define BCH_LAYOUTSELECT_CLR_CS4_SELECT_SHIFT (8U)
  5296. #define BCH_LAYOUTSELECT_CLR_CS4_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS4_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS4_SELECT_MASK)
  5297. #define BCH_LAYOUTSELECT_CLR_CS5_SELECT_MASK (0xC00U)
  5298. #define BCH_LAYOUTSELECT_CLR_CS5_SELECT_SHIFT (10U)
  5299. #define BCH_LAYOUTSELECT_CLR_CS5_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS5_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS5_SELECT_MASK)
  5300. #define BCH_LAYOUTSELECT_CLR_CS6_SELECT_MASK (0x3000U)
  5301. #define BCH_LAYOUTSELECT_CLR_CS6_SELECT_SHIFT (12U)
  5302. #define BCH_LAYOUTSELECT_CLR_CS6_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS6_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS6_SELECT_MASK)
  5303. #define BCH_LAYOUTSELECT_CLR_CS7_SELECT_MASK (0xC000U)
  5304. #define BCH_LAYOUTSELECT_CLR_CS7_SELECT_SHIFT (14U)
  5305. #define BCH_LAYOUTSELECT_CLR_CS7_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS7_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS7_SELECT_MASK)
  5306. #define BCH_LAYOUTSELECT_CLR_CS8_SELECT_MASK (0x30000U)
  5307. #define BCH_LAYOUTSELECT_CLR_CS8_SELECT_SHIFT (16U)
  5308. #define BCH_LAYOUTSELECT_CLR_CS8_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS8_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS8_SELECT_MASK)
  5309. #define BCH_LAYOUTSELECT_CLR_CS9_SELECT_MASK (0xC0000U)
  5310. #define BCH_LAYOUTSELECT_CLR_CS9_SELECT_SHIFT (18U)
  5311. #define BCH_LAYOUTSELECT_CLR_CS9_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS9_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS9_SELECT_MASK)
  5312. #define BCH_LAYOUTSELECT_CLR_CS10_SELECT_MASK (0x300000U)
  5313. #define BCH_LAYOUTSELECT_CLR_CS10_SELECT_SHIFT (20U)
  5314. #define BCH_LAYOUTSELECT_CLR_CS10_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS10_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS10_SELECT_MASK)
  5315. #define BCH_LAYOUTSELECT_CLR_CS11_SELECT_MASK (0xC00000U)
  5316. #define BCH_LAYOUTSELECT_CLR_CS11_SELECT_SHIFT (22U)
  5317. #define BCH_LAYOUTSELECT_CLR_CS11_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS11_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS11_SELECT_MASK)
  5318. #define BCH_LAYOUTSELECT_CLR_CS12_SELECT_MASK (0x3000000U)
  5319. #define BCH_LAYOUTSELECT_CLR_CS12_SELECT_SHIFT (24U)
  5320. #define BCH_LAYOUTSELECT_CLR_CS12_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS12_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS12_SELECT_MASK)
  5321. #define BCH_LAYOUTSELECT_CLR_CS13_SELECT_MASK (0xC000000U)
  5322. #define BCH_LAYOUTSELECT_CLR_CS13_SELECT_SHIFT (26U)
  5323. #define BCH_LAYOUTSELECT_CLR_CS13_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS13_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS13_SELECT_MASK)
  5324. #define BCH_LAYOUTSELECT_CLR_CS14_SELECT_MASK (0x30000000U)
  5325. #define BCH_LAYOUTSELECT_CLR_CS14_SELECT_SHIFT (28U)
  5326. #define BCH_LAYOUTSELECT_CLR_CS14_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS14_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS14_SELECT_MASK)
  5327. #define BCH_LAYOUTSELECT_CLR_CS15_SELECT_MASK (0xC0000000U)
  5328. #define BCH_LAYOUTSELECT_CLR_CS15_SELECT_SHIFT (30U)
  5329. #define BCH_LAYOUTSELECT_CLR_CS15_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_CLR_CS15_SELECT_SHIFT)) & BCH_LAYOUTSELECT_CLR_CS15_SELECT_MASK)
  5330. /*! @name LAYOUTSELECT_TOG - Hardware ECC Accelerator Layout Select Register */
  5331. #define BCH_LAYOUTSELECT_TOG_CS0_SELECT_MASK (0x3U)
  5332. #define BCH_LAYOUTSELECT_TOG_CS0_SELECT_SHIFT (0U)
  5333. #define BCH_LAYOUTSELECT_TOG_CS0_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS0_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS0_SELECT_MASK)
  5334. #define BCH_LAYOUTSELECT_TOG_CS1_SELECT_MASK (0xCU)
  5335. #define BCH_LAYOUTSELECT_TOG_CS1_SELECT_SHIFT (2U)
  5336. #define BCH_LAYOUTSELECT_TOG_CS1_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS1_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS1_SELECT_MASK)
  5337. #define BCH_LAYOUTSELECT_TOG_CS2_SELECT_MASK (0x30U)
  5338. #define BCH_LAYOUTSELECT_TOG_CS2_SELECT_SHIFT (4U)
  5339. #define BCH_LAYOUTSELECT_TOG_CS2_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS2_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS2_SELECT_MASK)
  5340. #define BCH_LAYOUTSELECT_TOG_CS3_SELECT_MASK (0xC0U)
  5341. #define BCH_LAYOUTSELECT_TOG_CS3_SELECT_SHIFT (6U)
  5342. #define BCH_LAYOUTSELECT_TOG_CS3_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS3_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS3_SELECT_MASK)
  5343. #define BCH_LAYOUTSELECT_TOG_CS4_SELECT_MASK (0x300U)
  5344. #define BCH_LAYOUTSELECT_TOG_CS4_SELECT_SHIFT (8U)
  5345. #define BCH_LAYOUTSELECT_TOG_CS4_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS4_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS4_SELECT_MASK)
  5346. #define BCH_LAYOUTSELECT_TOG_CS5_SELECT_MASK (0xC00U)
  5347. #define BCH_LAYOUTSELECT_TOG_CS5_SELECT_SHIFT (10U)
  5348. #define BCH_LAYOUTSELECT_TOG_CS5_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS5_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS5_SELECT_MASK)
  5349. #define BCH_LAYOUTSELECT_TOG_CS6_SELECT_MASK (0x3000U)
  5350. #define BCH_LAYOUTSELECT_TOG_CS6_SELECT_SHIFT (12U)
  5351. #define BCH_LAYOUTSELECT_TOG_CS6_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS6_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS6_SELECT_MASK)
  5352. #define BCH_LAYOUTSELECT_TOG_CS7_SELECT_MASK (0xC000U)
  5353. #define BCH_LAYOUTSELECT_TOG_CS7_SELECT_SHIFT (14U)
  5354. #define BCH_LAYOUTSELECT_TOG_CS7_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS7_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS7_SELECT_MASK)
  5355. #define BCH_LAYOUTSELECT_TOG_CS8_SELECT_MASK (0x30000U)
  5356. #define BCH_LAYOUTSELECT_TOG_CS8_SELECT_SHIFT (16U)
  5357. #define BCH_LAYOUTSELECT_TOG_CS8_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS8_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS8_SELECT_MASK)
  5358. #define BCH_LAYOUTSELECT_TOG_CS9_SELECT_MASK (0xC0000U)
  5359. #define BCH_LAYOUTSELECT_TOG_CS9_SELECT_SHIFT (18U)
  5360. #define BCH_LAYOUTSELECT_TOG_CS9_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS9_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS9_SELECT_MASK)
  5361. #define BCH_LAYOUTSELECT_TOG_CS10_SELECT_MASK (0x300000U)
  5362. #define BCH_LAYOUTSELECT_TOG_CS10_SELECT_SHIFT (20U)
  5363. #define BCH_LAYOUTSELECT_TOG_CS10_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS10_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS10_SELECT_MASK)
  5364. #define BCH_LAYOUTSELECT_TOG_CS11_SELECT_MASK (0xC00000U)
  5365. #define BCH_LAYOUTSELECT_TOG_CS11_SELECT_SHIFT (22U)
  5366. #define BCH_LAYOUTSELECT_TOG_CS11_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS11_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS11_SELECT_MASK)
  5367. #define BCH_LAYOUTSELECT_TOG_CS12_SELECT_MASK (0x3000000U)
  5368. #define BCH_LAYOUTSELECT_TOG_CS12_SELECT_SHIFT (24U)
  5369. #define BCH_LAYOUTSELECT_TOG_CS12_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS12_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS12_SELECT_MASK)
  5370. #define BCH_LAYOUTSELECT_TOG_CS13_SELECT_MASK (0xC000000U)
  5371. #define BCH_LAYOUTSELECT_TOG_CS13_SELECT_SHIFT (26U)
  5372. #define BCH_LAYOUTSELECT_TOG_CS13_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS13_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS13_SELECT_MASK)
  5373. #define BCH_LAYOUTSELECT_TOG_CS14_SELECT_MASK (0x30000000U)
  5374. #define BCH_LAYOUTSELECT_TOG_CS14_SELECT_SHIFT (28U)
  5375. #define BCH_LAYOUTSELECT_TOG_CS14_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS14_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS14_SELECT_MASK)
  5376. #define BCH_LAYOUTSELECT_TOG_CS15_SELECT_MASK (0xC0000000U)
  5377. #define BCH_LAYOUTSELECT_TOG_CS15_SELECT_SHIFT (30U)
  5378. #define BCH_LAYOUTSELECT_TOG_CS15_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_LAYOUTSELECT_TOG_CS15_SELECT_SHIFT)) & BCH_LAYOUTSELECT_TOG_CS15_SELECT_MASK)
  5379. /*! @name FLASH0LAYOUT0 - Hardware BCH ECC Flash 0 Layout 0 Register */
  5380. #define BCH_FLASH0LAYOUT0_DATA0_SIZE_MASK (0x3FFU)
  5381. #define BCH_FLASH0LAYOUT0_DATA0_SIZE_SHIFT (0U)
  5382. #define BCH_FLASH0LAYOUT0_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_DATA0_SIZE_SHIFT)) & BCH_FLASH0LAYOUT0_DATA0_SIZE_MASK)
  5383. #define BCH_FLASH0LAYOUT0_GF13_0_GF14_1_MASK (0x400U)
  5384. #define BCH_FLASH0LAYOUT0_GF13_0_GF14_1_SHIFT (10U)
  5385. #define BCH_FLASH0LAYOUT0_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_GF13_0_GF14_1_SHIFT)) & BCH_FLASH0LAYOUT0_GF13_0_GF14_1_MASK)
  5386. #define BCH_FLASH0LAYOUT0_ECC0_MASK (0xF800U)
  5387. #define BCH_FLASH0LAYOUT0_ECC0_SHIFT (11U)
  5388. #define BCH_FLASH0LAYOUT0_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_ECC0_SHIFT)) & BCH_FLASH0LAYOUT0_ECC0_MASK)
  5389. #define BCH_FLASH0LAYOUT0_META_SIZE_MASK (0xFF0000U)
  5390. #define BCH_FLASH0LAYOUT0_META_SIZE_SHIFT (16U)
  5391. #define BCH_FLASH0LAYOUT0_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_META_SIZE_SHIFT)) & BCH_FLASH0LAYOUT0_META_SIZE_MASK)
  5392. #define BCH_FLASH0LAYOUT0_NBLOCKS_MASK (0xFF000000U)
  5393. #define BCH_FLASH0LAYOUT0_NBLOCKS_SHIFT (24U)
  5394. #define BCH_FLASH0LAYOUT0_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_NBLOCKS_SHIFT)) & BCH_FLASH0LAYOUT0_NBLOCKS_MASK)
  5395. /*! @name FLASH0LAYOUT0_SET - Hardware BCH ECC Flash 0 Layout 0 Register */
  5396. #define BCH_FLASH0LAYOUT0_SET_DATA0_SIZE_MASK (0x3FFU)
  5397. #define BCH_FLASH0LAYOUT0_SET_DATA0_SIZE_SHIFT (0U)
  5398. #define BCH_FLASH0LAYOUT0_SET_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_SET_DATA0_SIZE_SHIFT)) & BCH_FLASH0LAYOUT0_SET_DATA0_SIZE_MASK)
  5399. #define BCH_FLASH0LAYOUT0_SET_GF13_0_GF14_1_MASK (0x400U)
  5400. #define BCH_FLASH0LAYOUT0_SET_GF13_0_GF14_1_SHIFT (10U)
  5401. #define BCH_FLASH0LAYOUT0_SET_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_SET_GF13_0_GF14_1_SHIFT)) & BCH_FLASH0LAYOUT0_SET_GF13_0_GF14_1_MASK)
  5402. #define BCH_FLASH0LAYOUT0_SET_ECC0_MASK (0xF800U)
  5403. #define BCH_FLASH0LAYOUT0_SET_ECC0_SHIFT (11U)
  5404. #define BCH_FLASH0LAYOUT0_SET_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_SET_ECC0_SHIFT)) & BCH_FLASH0LAYOUT0_SET_ECC0_MASK)
  5405. #define BCH_FLASH0LAYOUT0_SET_META_SIZE_MASK (0xFF0000U)
  5406. #define BCH_FLASH0LAYOUT0_SET_META_SIZE_SHIFT (16U)
  5407. #define BCH_FLASH0LAYOUT0_SET_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_SET_META_SIZE_SHIFT)) & BCH_FLASH0LAYOUT0_SET_META_SIZE_MASK)
  5408. #define BCH_FLASH0LAYOUT0_SET_NBLOCKS_MASK (0xFF000000U)
  5409. #define BCH_FLASH0LAYOUT0_SET_NBLOCKS_SHIFT (24U)
  5410. #define BCH_FLASH0LAYOUT0_SET_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_SET_NBLOCKS_SHIFT)) & BCH_FLASH0LAYOUT0_SET_NBLOCKS_MASK)
  5411. /*! @name FLASH0LAYOUT0_CLR - Hardware BCH ECC Flash 0 Layout 0 Register */
  5412. #define BCH_FLASH0LAYOUT0_CLR_DATA0_SIZE_MASK (0x3FFU)
  5413. #define BCH_FLASH0LAYOUT0_CLR_DATA0_SIZE_SHIFT (0U)
  5414. #define BCH_FLASH0LAYOUT0_CLR_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_CLR_DATA0_SIZE_SHIFT)) & BCH_FLASH0LAYOUT0_CLR_DATA0_SIZE_MASK)
  5415. #define BCH_FLASH0LAYOUT0_CLR_GF13_0_GF14_1_MASK (0x400U)
  5416. #define BCH_FLASH0LAYOUT0_CLR_GF13_0_GF14_1_SHIFT (10U)
  5417. #define BCH_FLASH0LAYOUT0_CLR_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_CLR_GF13_0_GF14_1_SHIFT)) & BCH_FLASH0LAYOUT0_CLR_GF13_0_GF14_1_MASK)
  5418. #define BCH_FLASH0LAYOUT0_CLR_ECC0_MASK (0xF800U)
  5419. #define BCH_FLASH0LAYOUT0_CLR_ECC0_SHIFT (11U)
  5420. #define BCH_FLASH0LAYOUT0_CLR_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_CLR_ECC0_SHIFT)) & BCH_FLASH0LAYOUT0_CLR_ECC0_MASK)
  5421. #define BCH_FLASH0LAYOUT0_CLR_META_SIZE_MASK (0xFF0000U)
  5422. #define BCH_FLASH0LAYOUT0_CLR_META_SIZE_SHIFT (16U)
  5423. #define BCH_FLASH0LAYOUT0_CLR_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_CLR_META_SIZE_SHIFT)) & BCH_FLASH0LAYOUT0_CLR_META_SIZE_MASK)
  5424. #define BCH_FLASH0LAYOUT0_CLR_NBLOCKS_MASK (0xFF000000U)
  5425. #define BCH_FLASH0LAYOUT0_CLR_NBLOCKS_SHIFT (24U)
  5426. #define BCH_FLASH0LAYOUT0_CLR_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_CLR_NBLOCKS_SHIFT)) & BCH_FLASH0LAYOUT0_CLR_NBLOCKS_MASK)
  5427. /*! @name FLASH0LAYOUT0_TOG - Hardware BCH ECC Flash 0 Layout 0 Register */
  5428. #define BCH_FLASH0LAYOUT0_TOG_DATA0_SIZE_MASK (0x3FFU)
  5429. #define BCH_FLASH0LAYOUT0_TOG_DATA0_SIZE_SHIFT (0U)
  5430. #define BCH_FLASH0LAYOUT0_TOG_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_TOG_DATA0_SIZE_SHIFT)) & BCH_FLASH0LAYOUT0_TOG_DATA0_SIZE_MASK)
  5431. #define BCH_FLASH0LAYOUT0_TOG_GF13_0_GF14_1_MASK (0x400U)
  5432. #define BCH_FLASH0LAYOUT0_TOG_GF13_0_GF14_1_SHIFT (10U)
  5433. #define BCH_FLASH0LAYOUT0_TOG_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_TOG_GF13_0_GF14_1_SHIFT)) & BCH_FLASH0LAYOUT0_TOG_GF13_0_GF14_1_MASK)
  5434. #define BCH_FLASH0LAYOUT0_TOG_ECC0_MASK (0xF800U)
  5435. #define BCH_FLASH0LAYOUT0_TOG_ECC0_SHIFT (11U)
  5436. #define BCH_FLASH0LAYOUT0_TOG_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_TOG_ECC0_SHIFT)) & BCH_FLASH0LAYOUT0_TOG_ECC0_MASK)
  5437. #define BCH_FLASH0LAYOUT0_TOG_META_SIZE_MASK (0xFF0000U)
  5438. #define BCH_FLASH0LAYOUT0_TOG_META_SIZE_SHIFT (16U)
  5439. #define BCH_FLASH0LAYOUT0_TOG_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_TOG_META_SIZE_SHIFT)) & BCH_FLASH0LAYOUT0_TOG_META_SIZE_MASK)
  5440. #define BCH_FLASH0LAYOUT0_TOG_NBLOCKS_MASK (0xFF000000U)
  5441. #define BCH_FLASH0LAYOUT0_TOG_NBLOCKS_SHIFT (24U)
  5442. #define BCH_FLASH0LAYOUT0_TOG_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT0_TOG_NBLOCKS_SHIFT)) & BCH_FLASH0LAYOUT0_TOG_NBLOCKS_MASK)
  5443. /*! @name FLASH0LAYOUT1 - Hardware BCH ECC Flash 0 Layout 1 Register */
  5444. #define BCH_FLASH0LAYOUT1_DATAN_SIZE_MASK (0x3FFU)
  5445. #define BCH_FLASH0LAYOUT1_DATAN_SIZE_SHIFT (0U)
  5446. #define BCH_FLASH0LAYOUT1_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_DATAN_SIZE_SHIFT)) & BCH_FLASH0LAYOUT1_DATAN_SIZE_MASK)
  5447. #define BCH_FLASH0LAYOUT1_GF13_0_GF14_1_MASK (0x400U)
  5448. #define BCH_FLASH0LAYOUT1_GF13_0_GF14_1_SHIFT (10U)
  5449. #define BCH_FLASH0LAYOUT1_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_GF13_0_GF14_1_SHIFT)) & BCH_FLASH0LAYOUT1_GF13_0_GF14_1_MASK)
  5450. #define BCH_FLASH0LAYOUT1_ECCN_MASK (0xF800U)
  5451. #define BCH_FLASH0LAYOUT1_ECCN_SHIFT (11U)
  5452. #define BCH_FLASH0LAYOUT1_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_ECCN_SHIFT)) & BCH_FLASH0LAYOUT1_ECCN_MASK)
  5453. #define BCH_FLASH0LAYOUT1_PAGE_SIZE_MASK (0xFFFF0000U)
  5454. #define BCH_FLASH0LAYOUT1_PAGE_SIZE_SHIFT (16U)
  5455. #define BCH_FLASH0LAYOUT1_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_PAGE_SIZE_SHIFT)) & BCH_FLASH0LAYOUT1_PAGE_SIZE_MASK)
  5456. /*! @name FLASH0LAYOUT1_SET - Hardware BCH ECC Flash 0 Layout 1 Register */
  5457. #define BCH_FLASH0LAYOUT1_SET_DATAN_SIZE_MASK (0x3FFU)
  5458. #define BCH_FLASH0LAYOUT1_SET_DATAN_SIZE_SHIFT (0U)
  5459. #define BCH_FLASH0LAYOUT1_SET_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_SET_DATAN_SIZE_SHIFT)) & BCH_FLASH0LAYOUT1_SET_DATAN_SIZE_MASK)
  5460. #define BCH_FLASH0LAYOUT1_SET_GF13_0_GF14_1_MASK (0x400U)
  5461. #define BCH_FLASH0LAYOUT1_SET_GF13_0_GF14_1_SHIFT (10U)
  5462. #define BCH_FLASH0LAYOUT1_SET_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_SET_GF13_0_GF14_1_SHIFT)) & BCH_FLASH0LAYOUT1_SET_GF13_0_GF14_1_MASK)
  5463. #define BCH_FLASH0LAYOUT1_SET_ECCN_MASK (0xF800U)
  5464. #define BCH_FLASH0LAYOUT1_SET_ECCN_SHIFT (11U)
  5465. #define BCH_FLASH0LAYOUT1_SET_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_SET_ECCN_SHIFT)) & BCH_FLASH0LAYOUT1_SET_ECCN_MASK)
  5466. #define BCH_FLASH0LAYOUT1_SET_PAGE_SIZE_MASK (0xFFFF0000U)
  5467. #define BCH_FLASH0LAYOUT1_SET_PAGE_SIZE_SHIFT (16U)
  5468. #define BCH_FLASH0LAYOUT1_SET_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_SET_PAGE_SIZE_SHIFT)) & BCH_FLASH0LAYOUT1_SET_PAGE_SIZE_MASK)
  5469. /*! @name FLASH0LAYOUT1_CLR - Hardware BCH ECC Flash 0 Layout 1 Register */
  5470. #define BCH_FLASH0LAYOUT1_CLR_DATAN_SIZE_MASK (0x3FFU)
  5471. #define BCH_FLASH0LAYOUT1_CLR_DATAN_SIZE_SHIFT (0U)
  5472. #define BCH_FLASH0LAYOUT1_CLR_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_CLR_DATAN_SIZE_SHIFT)) & BCH_FLASH0LAYOUT1_CLR_DATAN_SIZE_MASK)
  5473. #define BCH_FLASH0LAYOUT1_CLR_GF13_0_GF14_1_MASK (0x400U)
  5474. #define BCH_FLASH0LAYOUT1_CLR_GF13_0_GF14_1_SHIFT (10U)
  5475. #define BCH_FLASH0LAYOUT1_CLR_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_CLR_GF13_0_GF14_1_SHIFT)) & BCH_FLASH0LAYOUT1_CLR_GF13_0_GF14_1_MASK)
  5476. #define BCH_FLASH0LAYOUT1_CLR_ECCN_MASK (0xF800U)
  5477. #define BCH_FLASH0LAYOUT1_CLR_ECCN_SHIFT (11U)
  5478. #define BCH_FLASH0LAYOUT1_CLR_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_CLR_ECCN_SHIFT)) & BCH_FLASH0LAYOUT1_CLR_ECCN_MASK)
  5479. #define BCH_FLASH0LAYOUT1_CLR_PAGE_SIZE_MASK (0xFFFF0000U)
  5480. #define BCH_FLASH0LAYOUT1_CLR_PAGE_SIZE_SHIFT (16U)
  5481. #define BCH_FLASH0LAYOUT1_CLR_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_CLR_PAGE_SIZE_SHIFT)) & BCH_FLASH0LAYOUT1_CLR_PAGE_SIZE_MASK)
  5482. /*! @name FLASH0LAYOUT1_TOG - Hardware BCH ECC Flash 0 Layout 1 Register */
  5483. #define BCH_FLASH0LAYOUT1_TOG_DATAN_SIZE_MASK (0x3FFU)
  5484. #define BCH_FLASH0LAYOUT1_TOG_DATAN_SIZE_SHIFT (0U)
  5485. #define BCH_FLASH0LAYOUT1_TOG_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_TOG_DATAN_SIZE_SHIFT)) & BCH_FLASH0LAYOUT1_TOG_DATAN_SIZE_MASK)
  5486. #define BCH_FLASH0LAYOUT1_TOG_GF13_0_GF14_1_MASK (0x400U)
  5487. #define BCH_FLASH0LAYOUT1_TOG_GF13_0_GF14_1_SHIFT (10U)
  5488. #define BCH_FLASH0LAYOUT1_TOG_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_TOG_GF13_0_GF14_1_SHIFT)) & BCH_FLASH0LAYOUT1_TOG_GF13_0_GF14_1_MASK)
  5489. #define BCH_FLASH0LAYOUT1_TOG_ECCN_MASK (0xF800U)
  5490. #define BCH_FLASH0LAYOUT1_TOG_ECCN_SHIFT (11U)
  5491. #define BCH_FLASH0LAYOUT1_TOG_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_TOG_ECCN_SHIFT)) & BCH_FLASH0LAYOUT1_TOG_ECCN_MASK)
  5492. #define BCH_FLASH0LAYOUT1_TOG_PAGE_SIZE_MASK (0xFFFF0000U)
  5493. #define BCH_FLASH0LAYOUT1_TOG_PAGE_SIZE_SHIFT (16U)
  5494. #define BCH_FLASH0LAYOUT1_TOG_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH0LAYOUT1_TOG_PAGE_SIZE_SHIFT)) & BCH_FLASH0LAYOUT1_TOG_PAGE_SIZE_MASK)
  5495. /*! @name FLASH1LAYOUT0 - Hardware BCH ECC Flash 1 Layout 0 Register */
  5496. #define BCH_FLASH1LAYOUT0_DATA0_SIZE_MASK (0x3FFU)
  5497. #define BCH_FLASH1LAYOUT0_DATA0_SIZE_SHIFT (0U)
  5498. #define BCH_FLASH1LAYOUT0_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_DATA0_SIZE_SHIFT)) & BCH_FLASH1LAYOUT0_DATA0_SIZE_MASK)
  5499. #define BCH_FLASH1LAYOUT0_GF13_0_GF14_1_MASK (0x400U)
  5500. #define BCH_FLASH1LAYOUT0_GF13_0_GF14_1_SHIFT (10U)
  5501. #define BCH_FLASH1LAYOUT0_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_GF13_0_GF14_1_SHIFT)) & BCH_FLASH1LAYOUT0_GF13_0_GF14_1_MASK)
  5502. #define BCH_FLASH1LAYOUT0_ECC0_MASK (0xF800U)
  5503. #define BCH_FLASH1LAYOUT0_ECC0_SHIFT (11U)
  5504. #define BCH_FLASH1LAYOUT0_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_ECC0_SHIFT)) & BCH_FLASH1LAYOUT0_ECC0_MASK)
  5505. #define BCH_FLASH1LAYOUT0_META_SIZE_MASK (0xFF0000U)
  5506. #define BCH_FLASH1LAYOUT0_META_SIZE_SHIFT (16U)
  5507. #define BCH_FLASH1LAYOUT0_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_META_SIZE_SHIFT)) & BCH_FLASH1LAYOUT0_META_SIZE_MASK)
  5508. #define BCH_FLASH1LAYOUT0_NBLOCKS_MASK (0xFF000000U)
  5509. #define BCH_FLASH1LAYOUT0_NBLOCKS_SHIFT (24U)
  5510. #define BCH_FLASH1LAYOUT0_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_NBLOCKS_SHIFT)) & BCH_FLASH1LAYOUT0_NBLOCKS_MASK)
  5511. /*! @name FLASH1LAYOUT0_SET - Hardware BCH ECC Flash 1 Layout 0 Register */
  5512. #define BCH_FLASH1LAYOUT0_SET_DATA0_SIZE_MASK (0x3FFU)
  5513. #define BCH_FLASH1LAYOUT0_SET_DATA0_SIZE_SHIFT (0U)
  5514. #define BCH_FLASH1LAYOUT0_SET_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_SET_DATA0_SIZE_SHIFT)) & BCH_FLASH1LAYOUT0_SET_DATA0_SIZE_MASK)
  5515. #define BCH_FLASH1LAYOUT0_SET_GF13_0_GF14_1_MASK (0x400U)
  5516. #define BCH_FLASH1LAYOUT0_SET_GF13_0_GF14_1_SHIFT (10U)
  5517. #define BCH_FLASH1LAYOUT0_SET_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_SET_GF13_0_GF14_1_SHIFT)) & BCH_FLASH1LAYOUT0_SET_GF13_0_GF14_1_MASK)
  5518. #define BCH_FLASH1LAYOUT0_SET_ECC0_MASK (0xF800U)
  5519. #define BCH_FLASH1LAYOUT0_SET_ECC0_SHIFT (11U)
  5520. #define BCH_FLASH1LAYOUT0_SET_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_SET_ECC0_SHIFT)) & BCH_FLASH1LAYOUT0_SET_ECC0_MASK)
  5521. #define BCH_FLASH1LAYOUT0_SET_META_SIZE_MASK (0xFF0000U)
  5522. #define BCH_FLASH1LAYOUT0_SET_META_SIZE_SHIFT (16U)
  5523. #define BCH_FLASH1LAYOUT0_SET_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_SET_META_SIZE_SHIFT)) & BCH_FLASH1LAYOUT0_SET_META_SIZE_MASK)
  5524. #define BCH_FLASH1LAYOUT0_SET_NBLOCKS_MASK (0xFF000000U)
  5525. #define BCH_FLASH1LAYOUT0_SET_NBLOCKS_SHIFT (24U)
  5526. #define BCH_FLASH1LAYOUT0_SET_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_SET_NBLOCKS_SHIFT)) & BCH_FLASH1LAYOUT0_SET_NBLOCKS_MASK)
  5527. /*! @name FLASH1LAYOUT0_CLR - Hardware BCH ECC Flash 1 Layout 0 Register */
  5528. #define BCH_FLASH1LAYOUT0_CLR_DATA0_SIZE_MASK (0x3FFU)
  5529. #define BCH_FLASH1LAYOUT0_CLR_DATA0_SIZE_SHIFT (0U)
  5530. #define BCH_FLASH1LAYOUT0_CLR_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_CLR_DATA0_SIZE_SHIFT)) & BCH_FLASH1LAYOUT0_CLR_DATA0_SIZE_MASK)
  5531. #define BCH_FLASH1LAYOUT0_CLR_GF13_0_GF14_1_MASK (0x400U)
  5532. #define BCH_FLASH1LAYOUT0_CLR_GF13_0_GF14_1_SHIFT (10U)
  5533. #define BCH_FLASH1LAYOUT0_CLR_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_CLR_GF13_0_GF14_1_SHIFT)) & BCH_FLASH1LAYOUT0_CLR_GF13_0_GF14_1_MASK)
  5534. #define BCH_FLASH1LAYOUT0_CLR_ECC0_MASK (0xF800U)
  5535. #define BCH_FLASH1LAYOUT0_CLR_ECC0_SHIFT (11U)
  5536. #define BCH_FLASH1LAYOUT0_CLR_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_CLR_ECC0_SHIFT)) & BCH_FLASH1LAYOUT0_CLR_ECC0_MASK)
  5537. #define BCH_FLASH1LAYOUT0_CLR_META_SIZE_MASK (0xFF0000U)
  5538. #define BCH_FLASH1LAYOUT0_CLR_META_SIZE_SHIFT (16U)
  5539. #define BCH_FLASH1LAYOUT0_CLR_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_CLR_META_SIZE_SHIFT)) & BCH_FLASH1LAYOUT0_CLR_META_SIZE_MASK)
  5540. #define BCH_FLASH1LAYOUT0_CLR_NBLOCKS_MASK (0xFF000000U)
  5541. #define BCH_FLASH1LAYOUT0_CLR_NBLOCKS_SHIFT (24U)
  5542. #define BCH_FLASH1LAYOUT0_CLR_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_CLR_NBLOCKS_SHIFT)) & BCH_FLASH1LAYOUT0_CLR_NBLOCKS_MASK)
  5543. /*! @name FLASH1LAYOUT0_TOG - Hardware BCH ECC Flash 1 Layout 0 Register */
  5544. #define BCH_FLASH1LAYOUT0_TOG_DATA0_SIZE_MASK (0x3FFU)
  5545. #define BCH_FLASH1LAYOUT0_TOG_DATA0_SIZE_SHIFT (0U)
  5546. #define BCH_FLASH1LAYOUT0_TOG_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_TOG_DATA0_SIZE_SHIFT)) & BCH_FLASH1LAYOUT0_TOG_DATA0_SIZE_MASK)
  5547. #define BCH_FLASH1LAYOUT0_TOG_GF13_0_GF14_1_MASK (0x400U)
  5548. #define BCH_FLASH1LAYOUT0_TOG_GF13_0_GF14_1_SHIFT (10U)
  5549. #define BCH_FLASH1LAYOUT0_TOG_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_TOG_GF13_0_GF14_1_SHIFT)) & BCH_FLASH1LAYOUT0_TOG_GF13_0_GF14_1_MASK)
  5550. #define BCH_FLASH1LAYOUT0_TOG_ECC0_MASK (0xF800U)
  5551. #define BCH_FLASH1LAYOUT0_TOG_ECC0_SHIFT (11U)
  5552. #define BCH_FLASH1LAYOUT0_TOG_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_TOG_ECC0_SHIFT)) & BCH_FLASH1LAYOUT0_TOG_ECC0_MASK)
  5553. #define BCH_FLASH1LAYOUT0_TOG_META_SIZE_MASK (0xFF0000U)
  5554. #define BCH_FLASH1LAYOUT0_TOG_META_SIZE_SHIFT (16U)
  5555. #define BCH_FLASH1LAYOUT0_TOG_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_TOG_META_SIZE_SHIFT)) & BCH_FLASH1LAYOUT0_TOG_META_SIZE_MASK)
  5556. #define BCH_FLASH1LAYOUT0_TOG_NBLOCKS_MASK (0xFF000000U)
  5557. #define BCH_FLASH1LAYOUT0_TOG_NBLOCKS_SHIFT (24U)
  5558. #define BCH_FLASH1LAYOUT0_TOG_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT0_TOG_NBLOCKS_SHIFT)) & BCH_FLASH1LAYOUT0_TOG_NBLOCKS_MASK)
  5559. /*! @name FLASH1LAYOUT1 - Hardware BCH ECC Flash 1 Layout 1 Register */
  5560. #define BCH_FLASH1LAYOUT1_DATAN_SIZE_MASK (0x3FFU)
  5561. #define BCH_FLASH1LAYOUT1_DATAN_SIZE_SHIFT (0U)
  5562. #define BCH_FLASH1LAYOUT1_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_DATAN_SIZE_SHIFT)) & BCH_FLASH1LAYOUT1_DATAN_SIZE_MASK)
  5563. #define BCH_FLASH1LAYOUT1_GF13_0_GF14_1_MASK (0x400U)
  5564. #define BCH_FLASH1LAYOUT1_GF13_0_GF14_1_SHIFT (10U)
  5565. #define BCH_FLASH1LAYOUT1_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_GF13_0_GF14_1_SHIFT)) & BCH_FLASH1LAYOUT1_GF13_0_GF14_1_MASK)
  5566. #define BCH_FLASH1LAYOUT1_ECCN_MASK (0xF800U)
  5567. #define BCH_FLASH1LAYOUT1_ECCN_SHIFT (11U)
  5568. #define BCH_FLASH1LAYOUT1_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_ECCN_SHIFT)) & BCH_FLASH1LAYOUT1_ECCN_MASK)
  5569. #define BCH_FLASH1LAYOUT1_PAGE_SIZE_MASK (0xFFFF0000U)
  5570. #define BCH_FLASH1LAYOUT1_PAGE_SIZE_SHIFT (16U)
  5571. #define BCH_FLASH1LAYOUT1_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_PAGE_SIZE_SHIFT)) & BCH_FLASH1LAYOUT1_PAGE_SIZE_MASK)
  5572. /*! @name FLASH1LAYOUT1_SET - Hardware BCH ECC Flash 1 Layout 1 Register */
  5573. #define BCH_FLASH1LAYOUT1_SET_DATAN_SIZE_MASK (0x3FFU)
  5574. #define BCH_FLASH1LAYOUT1_SET_DATAN_SIZE_SHIFT (0U)
  5575. #define BCH_FLASH1LAYOUT1_SET_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_SET_DATAN_SIZE_SHIFT)) & BCH_FLASH1LAYOUT1_SET_DATAN_SIZE_MASK)
  5576. #define BCH_FLASH1LAYOUT1_SET_GF13_0_GF14_1_MASK (0x400U)
  5577. #define BCH_FLASH1LAYOUT1_SET_GF13_0_GF14_1_SHIFT (10U)
  5578. #define BCH_FLASH1LAYOUT1_SET_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_SET_GF13_0_GF14_1_SHIFT)) & BCH_FLASH1LAYOUT1_SET_GF13_0_GF14_1_MASK)
  5579. #define BCH_FLASH1LAYOUT1_SET_ECCN_MASK (0xF800U)
  5580. #define BCH_FLASH1LAYOUT1_SET_ECCN_SHIFT (11U)
  5581. #define BCH_FLASH1LAYOUT1_SET_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_SET_ECCN_SHIFT)) & BCH_FLASH1LAYOUT1_SET_ECCN_MASK)
  5582. #define BCH_FLASH1LAYOUT1_SET_PAGE_SIZE_MASK (0xFFFF0000U)
  5583. #define BCH_FLASH1LAYOUT1_SET_PAGE_SIZE_SHIFT (16U)
  5584. #define BCH_FLASH1LAYOUT1_SET_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_SET_PAGE_SIZE_SHIFT)) & BCH_FLASH1LAYOUT1_SET_PAGE_SIZE_MASK)
  5585. /*! @name FLASH1LAYOUT1_CLR - Hardware BCH ECC Flash 1 Layout 1 Register */
  5586. #define BCH_FLASH1LAYOUT1_CLR_DATAN_SIZE_MASK (0x3FFU)
  5587. #define BCH_FLASH1LAYOUT1_CLR_DATAN_SIZE_SHIFT (0U)
  5588. #define BCH_FLASH1LAYOUT1_CLR_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_CLR_DATAN_SIZE_SHIFT)) & BCH_FLASH1LAYOUT1_CLR_DATAN_SIZE_MASK)
  5589. #define BCH_FLASH1LAYOUT1_CLR_GF13_0_GF14_1_MASK (0x400U)
  5590. #define BCH_FLASH1LAYOUT1_CLR_GF13_0_GF14_1_SHIFT (10U)
  5591. #define BCH_FLASH1LAYOUT1_CLR_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_CLR_GF13_0_GF14_1_SHIFT)) & BCH_FLASH1LAYOUT1_CLR_GF13_0_GF14_1_MASK)
  5592. #define BCH_FLASH1LAYOUT1_CLR_ECCN_MASK (0xF800U)
  5593. #define BCH_FLASH1LAYOUT1_CLR_ECCN_SHIFT (11U)
  5594. #define BCH_FLASH1LAYOUT1_CLR_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_CLR_ECCN_SHIFT)) & BCH_FLASH1LAYOUT1_CLR_ECCN_MASK)
  5595. #define BCH_FLASH1LAYOUT1_CLR_PAGE_SIZE_MASK (0xFFFF0000U)
  5596. #define BCH_FLASH1LAYOUT1_CLR_PAGE_SIZE_SHIFT (16U)
  5597. #define BCH_FLASH1LAYOUT1_CLR_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_CLR_PAGE_SIZE_SHIFT)) & BCH_FLASH1LAYOUT1_CLR_PAGE_SIZE_MASK)
  5598. /*! @name FLASH1LAYOUT1_TOG - Hardware BCH ECC Flash 1 Layout 1 Register */
  5599. #define BCH_FLASH1LAYOUT1_TOG_DATAN_SIZE_MASK (0x3FFU)
  5600. #define BCH_FLASH1LAYOUT1_TOG_DATAN_SIZE_SHIFT (0U)
  5601. #define BCH_FLASH1LAYOUT1_TOG_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_TOG_DATAN_SIZE_SHIFT)) & BCH_FLASH1LAYOUT1_TOG_DATAN_SIZE_MASK)
  5602. #define BCH_FLASH1LAYOUT1_TOG_GF13_0_GF14_1_MASK (0x400U)
  5603. #define BCH_FLASH1LAYOUT1_TOG_GF13_0_GF14_1_SHIFT (10U)
  5604. #define BCH_FLASH1LAYOUT1_TOG_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_TOG_GF13_0_GF14_1_SHIFT)) & BCH_FLASH1LAYOUT1_TOG_GF13_0_GF14_1_MASK)
  5605. #define BCH_FLASH1LAYOUT1_TOG_ECCN_MASK (0xF800U)
  5606. #define BCH_FLASH1LAYOUT1_TOG_ECCN_SHIFT (11U)
  5607. #define BCH_FLASH1LAYOUT1_TOG_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_TOG_ECCN_SHIFT)) & BCH_FLASH1LAYOUT1_TOG_ECCN_MASK)
  5608. #define BCH_FLASH1LAYOUT1_TOG_PAGE_SIZE_MASK (0xFFFF0000U)
  5609. #define BCH_FLASH1LAYOUT1_TOG_PAGE_SIZE_SHIFT (16U)
  5610. #define BCH_FLASH1LAYOUT1_TOG_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH1LAYOUT1_TOG_PAGE_SIZE_SHIFT)) & BCH_FLASH1LAYOUT1_TOG_PAGE_SIZE_MASK)
  5611. /*! @name FLASH2LAYOUT0 - Hardware BCH ECC Flash 2 Layout 0 Register */
  5612. #define BCH_FLASH2LAYOUT0_DATA0_SIZE_MASK (0x3FFU)
  5613. #define BCH_FLASH2LAYOUT0_DATA0_SIZE_SHIFT (0U)
  5614. #define BCH_FLASH2LAYOUT0_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_DATA0_SIZE_SHIFT)) & BCH_FLASH2LAYOUT0_DATA0_SIZE_MASK)
  5615. #define BCH_FLASH2LAYOUT0_GF13_0_GF14_1_MASK (0x400U)
  5616. #define BCH_FLASH2LAYOUT0_GF13_0_GF14_1_SHIFT (10U)
  5617. #define BCH_FLASH2LAYOUT0_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_GF13_0_GF14_1_SHIFT)) & BCH_FLASH2LAYOUT0_GF13_0_GF14_1_MASK)
  5618. #define BCH_FLASH2LAYOUT0_ECC0_MASK (0xF800U)
  5619. #define BCH_FLASH2LAYOUT0_ECC0_SHIFT (11U)
  5620. #define BCH_FLASH2LAYOUT0_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_ECC0_SHIFT)) & BCH_FLASH2LAYOUT0_ECC0_MASK)
  5621. #define BCH_FLASH2LAYOUT0_META_SIZE_MASK (0xFF0000U)
  5622. #define BCH_FLASH2LAYOUT0_META_SIZE_SHIFT (16U)
  5623. #define BCH_FLASH2LAYOUT0_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_META_SIZE_SHIFT)) & BCH_FLASH2LAYOUT0_META_SIZE_MASK)
  5624. #define BCH_FLASH2LAYOUT0_NBLOCKS_MASK (0xFF000000U)
  5625. #define BCH_FLASH2LAYOUT0_NBLOCKS_SHIFT (24U)
  5626. #define BCH_FLASH2LAYOUT0_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_NBLOCKS_SHIFT)) & BCH_FLASH2LAYOUT0_NBLOCKS_MASK)
  5627. /*! @name FLASH2LAYOUT0_SET - Hardware BCH ECC Flash 2 Layout 0 Register */
  5628. #define BCH_FLASH2LAYOUT0_SET_DATA0_SIZE_MASK (0x3FFU)
  5629. #define BCH_FLASH2LAYOUT0_SET_DATA0_SIZE_SHIFT (0U)
  5630. #define BCH_FLASH2LAYOUT0_SET_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_SET_DATA0_SIZE_SHIFT)) & BCH_FLASH2LAYOUT0_SET_DATA0_SIZE_MASK)
  5631. #define BCH_FLASH2LAYOUT0_SET_GF13_0_GF14_1_MASK (0x400U)
  5632. #define BCH_FLASH2LAYOUT0_SET_GF13_0_GF14_1_SHIFT (10U)
  5633. #define BCH_FLASH2LAYOUT0_SET_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_SET_GF13_0_GF14_1_SHIFT)) & BCH_FLASH2LAYOUT0_SET_GF13_0_GF14_1_MASK)
  5634. #define BCH_FLASH2LAYOUT0_SET_ECC0_MASK (0xF800U)
  5635. #define BCH_FLASH2LAYOUT0_SET_ECC0_SHIFT (11U)
  5636. #define BCH_FLASH2LAYOUT0_SET_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_SET_ECC0_SHIFT)) & BCH_FLASH2LAYOUT0_SET_ECC0_MASK)
  5637. #define BCH_FLASH2LAYOUT0_SET_META_SIZE_MASK (0xFF0000U)
  5638. #define BCH_FLASH2LAYOUT0_SET_META_SIZE_SHIFT (16U)
  5639. #define BCH_FLASH2LAYOUT0_SET_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_SET_META_SIZE_SHIFT)) & BCH_FLASH2LAYOUT0_SET_META_SIZE_MASK)
  5640. #define BCH_FLASH2LAYOUT0_SET_NBLOCKS_MASK (0xFF000000U)
  5641. #define BCH_FLASH2LAYOUT0_SET_NBLOCKS_SHIFT (24U)
  5642. #define BCH_FLASH2LAYOUT0_SET_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_SET_NBLOCKS_SHIFT)) & BCH_FLASH2LAYOUT0_SET_NBLOCKS_MASK)
  5643. /*! @name FLASH2LAYOUT0_CLR - Hardware BCH ECC Flash 2 Layout 0 Register */
  5644. #define BCH_FLASH2LAYOUT0_CLR_DATA0_SIZE_MASK (0x3FFU)
  5645. #define BCH_FLASH2LAYOUT0_CLR_DATA0_SIZE_SHIFT (0U)
  5646. #define BCH_FLASH2LAYOUT0_CLR_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_CLR_DATA0_SIZE_SHIFT)) & BCH_FLASH2LAYOUT0_CLR_DATA0_SIZE_MASK)
  5647. #define BCH_FLASH2LAYOUT0_CLR_GF13_0_GF14_1_MASK (0x400U)
  5648. #define BCH_FLASH2LAYOUT0_CLR_GF13_0_GF14_1_SHIFT (10U)
  5649. #define BCH_FLASH2LAYOUT0_CLR_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_CLR_GF13_0_GF14_1_SHIFT)) & BCH_FLASH2LAYOUT0_CLR_GF13_0_GF14_1_MASK)
  5650. #define BCH_FLASH2LAYOUT0_CLR_ECC0_MASK (0xF800U)
  5651. #define BCH_FLASH2LAYOUT0_CLR_ECC0_SHIFT (11U)
  5652. #define BCH_FLASH2LAYOUT0_CLR_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_CLR_ECC0_SHIFT)) & BCH_FLASH2LAYOUT0_CLR_ECC0_MASK)
  5653. #define BCH_FLASH2LAYOUT0_CLR_META_SIZE_MASK (0xFF0000U)
  5654. #define BCH_FLASH2LAYOUT0_CLR_META_SIZE_SHIFT (16U)
  5655. #define BCH_FLASH2LAYOUT0_CLR_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_CLR_META_SIZE_SHIFT)) & BCH_FLASH2LAYOUT0_CLR_META_SIZE_MASK)
  5656. #define BCH_FLASH2LAYOUT0_CLR_NBLOCKS_MASK (0xFF000000U)
  5657. #define BCH_FLASH2LAYOUT0_CLR_NBLOCKS_SHIFT (24U)
  5658. #define BCH_FLASH2LAYOUT0_CLR_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_CLR_NBLOCKS_SHIFT)) & BCH_FLASH2LAYOUT0_CLR_NBLOCKS_MASK)
  5659. /*! @name FLASH2LAYOUT0_TOG - Hardware BCH ECC Flash 2 Layout 0 Register */
  5660. #define BCH_FLASH2LAYOUT0_TOG_DATA0_SIZE_MASK (0x3FFU)
  5661. #define BCH_FLASH2LAYOUT0_TOG_DATA0_SIZE_SHIFT (0U)
  5662. #define BCH_FLASH2LAYOUT0_TOG_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_TOG_DATA0_SIZE_SHIFT)) & BCH_FLASH2LAYOUT0_TOG_DATA0_SIZE_MASK)
  5663. #define BCH_FLASH2LAYOUT0_TOG_GF13_0_GF14_1_MASK (0x400U)
  5664. #define BCH_FLASH2LAYOUT0_TOG_GF13_0_GF14_1_SHIFT (10U)
  5665. #define BCH_FLASH2LAYOUT0_TOG_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_TOG_GF13_0_GF14_1_SHIFT)) & BCH_FLASH2LAYOUT0_TOG_GF13_0_GF14_1_MASK)
  5666. #define BCH_FLASH2LAYOUT0_TOG_ECC0_MASK (0xF800U)
  5667. #define BCH_FLASH2LAYOUT0_TOG_ECC0_SHIFT (11U)
  5668. #define BCH_FLASH2LAYOUT0_TOG_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_TOG_ECC0_SHIFT)) & BCH_FLASH2LAYOUT0_TOG_ECC0_MASK)
  5669. #define BCH_FLASH2LAYOUT0_TOG_META_SIZE_MASK (0xFF0000U)
  5670. #define BCH_FLASH2LAYOUT0_TOG_META_SIZE_SHIFT (16U)
  5671. #define BCH_FLASH2LAYOUT0_TOG_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_TOG_META_SIZE_SHIFT)) & BCH_FLASH2LAYOUT0_TOG_META_SIZE_MASK)
  5672. #define BCH_FLASH2LAYOUT0_TOG_NBLOCKS_MASK (0xFF000000U)
  5673. #define BCH_FLASH2LAYOUT0_TOG_NBLOCKS_SHIFT (24U)
  5674. #define BCH_FLASH2LAYOUT0_TOG_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT0_TOG_NBLOCKS_SHIFT)) & BCH_FLASH2LAYOUT0_TOG_NBLOCKS_MASK)
  5675. /*! @name FLASH2LAYOUT1 - Hardware BCH ECC Flash 2 Layout 1 Register */
  5676. #define BCH_FLASH2LAYOUT1_DATAN_SIZE_MASK (0x3FFU)
  5677. #define BCH_FLASH2LAYOUT1_DATAN_SIZE_SHIFT (0U)
  5678. #define BCH_FLASH2LAYOUT1_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_DATAN_SIZE_SHIFT)) & BCH_FLASH2LAYOUT1_DATAN_SIZE_MASK)
  5679. #define BCH_FLASH2LAYOUT1_GF13_0_GF14_1_MASK (0x400U)
  5680. #define BCH_FLASH2LAYOUT1_GF13_0_GF14_1_SHIFT (10U)
  5681. #define BCH_FLASH2LAYOUT1_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_GF13_0_GF14_1_SHIFT)) & BCH_FLASH2LAYOUT1_GF13_0_GF14_1_MASK)
  5682. #define BCH_FLASH2LAYOUT1_ECCN_MASK (0xF800U)
  5683. #define BCH_FLASH2LAYOUT1_ECCN_SHIFT (11U)
  5684. #define BCH_FLASH2LAYOUT1_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_ECCN_SHIFT)) & BCH_FLASH2LAYOUT1_ECCN_MASK)
  5685. #define BCH_FLASH2LAYOUT1_PAGE_SIZE_MASK (0xFFFF0000U)
  5686. #define BCH_FLASH2LAYOUT1_PAGE_SIZE_SHIFT (16U)
  5687. #define BCH_FLASH2LAYOUT1_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_PAGE_SIZE_SHIFT)) & BCH_FLASH2LAYOUT1_PAGE_SIZE_MASK)
  5688. /*! @name FLASH2LAYOUT1_SET - Hardware BCH ECC Flash 2 Layout 1 Register */
  5689. #define BCH_FLASH2LAYOUT1_SET_DATAN_SIZE_MASK (0x3FFU)
  5690. #define BCH_FLASH2LAYOUT1_SET_DATAN_SIZE_SHIFT (0U)
  5691. #define BCH_FLASH2LAYOUT1_SET_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_SET_DATAN_SIZE_SHIFT)) & BCH_FLASH2LAYOUT1_SET_DATAN_SIZE_MASK)
  5692. #define BCH_FLASH2LAYOUT1_SET_GF13_0_GF14_1_MASK (0x400U)
  5693. #define BCH_FLASH2LAYOUT1_SET_GF13_0_GF14_1_SHIFT (10U)
  5694. #define BCH_FLASH2LAYOUT1_SET_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_SET_GF13_0_GF14_1_SHIFT)) & BCH_FLASH2LAYOUT1_SET_GF13_0_GF14_1_MASK)
  5695. #define BCH_FLASH2LAYOUT1_SET_ECCN_MASK (0xF800U)
  5696. #define BCH_FLASH2LAYOUT1_SET_ECCN_SHIFT (11U)
  5697. #define BCH_FLASH2LAYOUT1_SET_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_SET_ECCN_SHIFT)) & BCH_FLASH2LAYOUT1_SET_ECCN_MASK)
  5698. #define BCH_FLASH2LAYOUT1_SET_PAGE_SIZE_MASK (0xFFFF0000U)
  5699. #define BCH_FLASH2LAYOUT1_SET_PAGE_SIZE_SHIFT (16U)
  5700. #define BCH_FLASH2LAYOUT1_SET_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_SET_PAGE_SIZE_SHIFT)) & BCH_FLASH2LAYOUT1_SET_PAGE_SIZE_MASK)
  5701. /*! @name FLASH2LAYOUT1_CLR - Hardware BCH ECC Flash 2 Layout 1 Register */
  5702. #define BCH_FLASH2LAYOUT1_CLR_DATAN_SIZE_MASK (0x3FFU)
  5703. #define BCH_FLASH2LAYOUT1_CLR_DATAN_SIZE_SHIFT (0U)
  5704. #define BCH_FLASH2LAYOUT1_CLR_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_CLR_DATAN_SIZE_SHIFT)) & BCH_FLASH2LAYOUT1_CLR_DATAN_SIZE_MASK)
  5705. #define BCH_FLASH2LAYOUT1_CLR_GF13_0_GF14_1_MASK (0x400U)
  5706. #define BCH_FLASH2LAYOUT1_CLR_GF13_0_GF14_1_SHIFT (10U)
  5707. #define BCH_FLASH2LAYOUT1_CLR_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_CLR_GF13_0_GF14_1_SHIFT)) & BCH_FLASH2LAYOUT1_CLR_GF13_0_GF14_1_MASK)
  5708. #define BCH_FLASH2LAYOUT1_CLR_ECCN_MASK (0xF800U)
  5709. #define BCH_FLASH2LAYOUT1_CLR_ECCN_SHIFT (11U)
  5710. #define BCH_FLASH2LAYOUT1_CLR_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_CLR_ECCN_SHIFT)) & BCH_FLASH2LAYOUT1_CLR_ECCN_MASK)
  5711. #define BCH_FLASH2LAYOUT1_CLR_PAGE_SIZE_MASK (0xFFFF0000U)
  5712. #define BCH_FLASH2LAYOUT1_CLR_PAGE_SIZE_SHIFT (16U)
  5713. #define BCH_FLASH2LAYOUT1_CLR_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_CLR_PAGE_SIZE_SHIFT)) & BCH_FLASH2LAYOUT1_CLR_PAGE_SIZE_MASK)
  5714. /*! @name FLASH2LAYOUT1_TOG - Hardware BCH ECC Flash 2 Layout 1 Register */
  5715. #define BCH_FLASH2LAYOUT1_TOG_DATAN_SIZE_MASK (0x3FFU)
  5716. #define BCH_FLASH2LAYOUT1_TOG_DATAN_SIZE_SHIFT (0U)
  5717. #define BCH_FLASH2LAYOUT1_TOG_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_TOG_DATAN_SIZE_SHIFT)) & BCH_FLASH2LAYOUT1_TOG_DATAN_SIZE_MASK)
  5718. #define BCH_FLASH2LAYOUT1_TOG_GF13_0_GF14_1_MASK (0x400U)
  5719. #define BCH_FLASH2LAYOUT1_TOG_GF13_0_GF14_1_SHIFT (10U)
  5720. #define BCH_FLASH2LAYOUT1_TOG_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_TOG_GF13_0_GF14_1_SHIFT)) & BCH_FLASH2LAYOUT1_TOG_GF13_0_GF14_1_MASK)
  5721. #define BCH_FLASH2LAYOUT1_TOG_ECCN_MASK (0xF800U)
  5722. #define BCH_FLASH2LAYOUT1_TOG_ECCN_SHIFT (11U)
  5723. #define BCH_FLASH2LAYOUT1_TOG_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_TOG_ECCN_SHIFT)) & BCH_FLASH2LAYOUT1_TOG_ECCN_MASK)
  5724. #define BCH_FLASH2LAYOUT1_TOG_PAGE_SIZE_MASK (0xFFFF0000U)
  5725. #define BCH_FLASH2LAYOUT1_TOG_PAGE_SIZE_SHIFT (16U)
  5726. #define BCH_FLASH2LAYOUT1_TOG_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH2LAYOUT1_TOG_PAGE_SIZE_SHIFT)) & BCH_FLASH2LAYOUT1_TOG_PAGE_SIZE_MASK)
  5727. /*! @name FLASH3LAYOUT0 - Hardware BCH ECC Flash 3 Layout 0 Register */
  5728. #define BCH_FLASH3LAYOUT0_DATA0_SIZE_MASK (0x3FFU)
  5729. #define BCH_FLASH3LAYOUT0_DATA0_SIZE_SHIFT (0U)
  5730. #define BCH_FLASH3LAYOUT0_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_DATA0_SIZE_SHIFT)) & BCH_FLASH3LAYOUT0_DATA0_SIZE_MASK)
  5731. #define BCH_FLASH3LAYOUT0_GF13_0_GF14_1_MASK (0x400U)
  5732. #define BCH_FLASH3LAYOUT0_GF13_0_GF14_1_SHIFT (10U)
  5733. #define BCH_FLASH3LAYOUT0_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_GF13_0_GF14_1_SHIFT)) & BCH_FLASH3LAYOUT0_GF13_0_GF14_1_MASK)
  5734. #define BCH_FLASH3LAYOUT0_ECC0_MASK (0xF800U)
  5735. #define BCH_FLASH3LAYOUT0_ECC0_SHIFT (11U)
  5736. #define BCH_FLASH3LAYOUT0_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_ECC0_SHIFT)) & BCH_FLASH3LAYOUT0_ECC0_MASK)
  5737. #define BCH_FLASH3LAYOUT0_META_SIZE_MASK (0xFF0000U)
  5738. #define BCH_FLASH3LAYOUT0_META_SIZE_SHIFT (16U)
  5739. #define BCH_FLASH3LAYOUT0_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_META_SIZE_SHIFT)) & BCH_FLASH3LAYOUT0_META_SIZE_MASK)
  5740. #define BCH_FLASH3LAYOUT0_NBLOCKS_MASK (0xFF000000U)
  5741. #define BCH_FLASH3LAYOUT0_NBLOCKS_SHIFT (24U)
  5742. #define BCH_FLASH3LAYOUT0_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_NBLOCKS_SHIFT)) & BCH_FLASH3LAYOUT0_NBLOCKS_MASK)
  5743. /*! @name FLASH3LAYOUT0_SET - Hardware BCH ECC Flash 3 Layout 0 Register */
  5744. #define BCH_FLASH3LAYOUT0_SET_DATA0_SIZE_MASK (0x3FFU)
  5745. #define BCH_FLASH3LAYOUT0_SET_DATA0_SIZE_SHIFT (0U)
  5746. #define BCH_FLASH3LAYOUT0_SET_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_SET_DATA0_SIZE_SHIFT)) & BCH_FLASH3LAYOUT0_SET_DATA0_SIZE_MASK)
  5747. #define BCH_FLASH3LAYOUT0_SET_GF13_0_GF14_1_MASK (0x400U)
  5748. #define BCH_FLASH3LAYOUT0_SET_GF13_0_GF14_1_SHIFT (10U)
  5749. #define BCH_FLASH3LAYOUT0_SET_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_SET_GF13_0_GF14_1_SHIFT)) & BCH_FLASH3LAYOUT0_SET_GF13_0_GF14_1_MASK)
  5750. #define BCH_FLASH3LAYOUT0_SET_ECC0_MASK (0xF800U)
  5751. #define BCH_FLASH3LAYOUT0_SET_ECC0_SHIFT (11U)
  5752. #define BCH_FLASH3LAYOUT0_SET_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_SET_ECC0_SHIFT)) & BCH_FLASH3LAYOUT0_SET_ECC0_MASK)
  5753. #define BCH_FLASH3LAYOUT0_SET_META_SIZE_MASK (0xFF0000U)
  5754. #define BCH_FLASH3LAYOUT0_SET_META_SIZE_SHIFT (16U)
  5755. #define BCH_FLASH3LAYOUT0_SET_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_SET_META_SIZE_SHIFT)) & BCH_FLASH3LAYOUT0_SET_META_SIZE_MASK)
  5756. #define BCH_FLASH3LAYOUT0_SET_NBLOCKS_MASK (0xFF000000U)
  5757. #define BCH_FLASH3LAYOUT0_SET_NBLOCKS_SHIFT (24U)
  5758. #define BCH_FLASH3LAYOUT0_SET_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_SET_NBLOCKS_SHIFT)) & BCH_FLASH3LAYOUT0_SET_NBLOCKS_MASK)
  5759. /*! @name FLASH3LAYOUT0_CLR - Hardware BCH ECC Flash 3 Layout 0 Register */
  5760. #define BCH_FLASH3LAYOUT0_CLR_DATA0_SIZE_MASK (0x3FFU)
  5761. #define BCH_FLASH3LAYOUT0_CLR_DATA0_SIZE_SHIFT (0U)
  5762. #define BCH_FLASH3LAYOUT0_CLR_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_CLR_DATA0_SIZE_SHIFT)) & BCH_FLASH3LAYOUT0_CLR_DATA0_SIZE_MASK)
  5763. #define BCH_FLASH3LAYOUT0_CLR_GF13_0_GF14_1_MASK (0x400U)
  5764. #define BCH_FLASH3LAYOUT0_CLR_GF13_0_GF14_1_SHIFT (10U)
  5765. #define BCH_FLASH3LAYOUT0_CLR_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_CLR_GF13_0_GF14_1_SHIFT)) & BCH_FLASH3LAYOUT0_CLR_GF13_0_GF14_1_MASK)
  5766. #define BCH_FLASH3LAYOUT0_CLR_ECC0_MASK (0xF800U)
  5767. #define BCH_FLASH3LAYOUT0_CLR_ECC0_SHIFT (11U)
  5768. #define BCH_FLASH3LAYOUT0_CLR_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_CLR_ECC0_SHIFT)) & BCH_FLASH3LAYOUT0_CLR_ECC0_MASK)
  5769. #define BCH_FLASH3LAYOUT0_CLR_META_SIZE_MASK (0xFF0000U)
  5770. #define BCH_FLASH3LAYOUT0_CLR_META_SIZE_SHIFT (16U)
  5771. #define BCH_FLASH3LAYOUT0_CLR_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_CLR_META_SIZE_SHIFT)) & BCH_FLASH3LAYOUT0_CLR_META_SIZE_MASK)
  5772. #define BCH_FLASH3LAYOUT0_CLR_NBLOCKS_MASK (0xFF000000U)
  5773. #define BCH_FLASH3LAYOUT0_CLR_NBLOCKS_SHIFT (24U)
  5774. #define BCH_FLASH3LAYOUT0_CLR_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_CLR_NBLOCKS_SHIFT)) & BCH_FLASH3LAYOUT0_CLR_NBLOCKS_MASK)
  5775. /*! @name FLASH3LAYOUT0_TOG - Hardware BCH ECC Flash 3 Layout 0 Register */
  5776. #define BCH_FLASH3LAYOUT0_TOG_DATA0_SIZE_MASK (0x3FFU)
  5777. #define BCH_FLASH3LAYOUT0_TOG_DATA0_SIZE_SHIFT (0U)
  5778. #define BCH_FLASH3LAYOUT0_TOG_DATA0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_TOG_DATA0_SIZE_SHIFT)) & BCH_FLASH3LAYOUT0_TOG_DATA0_SIZE_MASK)
  5779. #define BCH_FLASH3LAYOUT0_TOG_GF13_0_GF14_1_MASK (0x400U)
  5780. #define BCH_FLASH3LAYOUT0_TOG_GF13_0_GF14_1_SHIFT (10U)
  5781. #define BCH_FLASH3LAYOUT0_TOG_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_TOG_GF13_0_GF14_1_SHIFT)) & BCH_FLASH3LAYOUT0_TOG_GF13_0_GF14_1_MASK)
  5782. #define BCH_FLASH3LAYOUT0_TOG_ECC0_MASK (0xF800U)
  5783. #define BCH_FLASH3LAYOUT0_TOG_ECC0_SHIFT (11U)
  5784. #define BCH_FLASH3LAYOUT0_TOG_ECC0(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_TOG_ECC0_SHIFT)) & BCH_FLASH3LAYOUT0_TOG_ECC0_MASK)
  5785. #define BCH_FLASH3LAYOUT0_TOG_META_SIZE_MASK (0xFF0000U)
  5786. #define BCH_FLASH3LAYOUT0_TOG_META_SIZE_SHIFT (16U)
  5787. #define BCH_FLASH3LAYOUT0_TOG_META_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_TOG_META_SIZE_SHIFT)) & BCH_FLASH3LAYOUT0_TOG_META_SIZE_MASK)
  5788. #define BCH_FLASH3LAYOUT0_TOG_NBLOCKS_MASK (0xFF000000U)
  5789. #define BCH_FLASH3LAYOUT0_TOG_NBLOCKS_SHIFT (24U)
  5790. #define BCH_FLASH3LAYOUT0_TOG_NBLOCKS(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT0_TOG_NBLOCKS_SHIFT)) & BCH_FLASH3LAYOUT0_TOG_NBLOCKS_MASK)
  5791. /*! @name FLASH3LAYOUT1 - Hardware BCH ECC Flash 3 Layout 1 Register */
  5792. #define BCH_FLASH3LAYOUT1_DATAN_SIZE_MASK (0x3FFU)
  5793. #define BCH_FLASH3LAYOUT1_DATAN_SIZE_SHIFT (0U)
  5794. #define BCH_FLASH3LAYOUT1_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_DATAN_SIZE_SHIFT)) & BCH_FLASH3LAYOUT1_DATAN_SIZE_MASK)
  5795. #define BCH_FLASH3LAYOUT1_GF13_0_GF14_1_MASK (0x400U)
  5796. #define BCH_FLASH3LAYOUT1_GF13_0_GF14_1_SHIFT (10U)
  5797. #define BCH_FLASH3LAYOUT1_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_GF13_0_GF14_1_SHIFT)) & BCH_FLASH3LAYOUT1_GF13_0_GF14_1_MASK)
  5798. #define BCH_FLASH3LAYOUT1_ECCN_MASK (0xF800U)
  5799. #define BCH_FLASH3LAYOUT1_ECCN_SHIFT (11U)
  5800. #define BCH_FLASH3LAYOUT1_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_ECCN_SHIFT)) & BCH_FLASH3LAYOUT1_ECCN_MASK)
  5801. #define BCH_FLASH3LAYOUT1_PAGE_SIZE_MASK (0xFFFF0000U)
  5802. #define BCH_FLASH3LAYOUT1_PAGE_SIZE_SHIFT (16U)
  5803. #define BCH_FLASH3LAYOUT1_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_PAGE_SIZE_SHIFT)) & BCH_FLASH3LAYOUT1_PAGE_SIZE_MASK)
  5804. /*! @name FLASH3LAYOUT1_SET - Hardware BCH ECC Flash 3 Layout 1 Register */
  5805. #define BCH_FLASH3LAYOUT1_SET_DATAN_SIZE_MASK (0x3FFU)
  5806. #define BCH_FLASH3LAYOUT1_SET_DATAN_SIZE_SHIFT (0U)
  5807. #define BCH_FLASH3LAYOUT1_SET_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_SET_DATAN_SIZE_SHIFT)) & BCH_FLASH3LAYOUT1_SET_DATAN_SIZE_MASK)
  5808. #define BCH_FLASH3LAYOUT1_SET_GF13_0_GF14_1_MASK (0x400U)
  5809. #define BCH_FLASH3LAYOUT1_SET_GF13_0_GF14_1_SHIFT (10U)
  5810. #define BCH_FLASH3LAYOUT1_SET_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_SET_GF13_0_GF14_1_SHIFT)) & BCH_FLASH3LAYOUT1_SET_GF13_0_GF14_1_MASK)
  5811. #define BCH_FLASH3LAYOUT1_SET_ECCN_MASK (0xF800U)
  5812. #define BCH_FLASH3LAYOUT1_SET_ECCN_SHIFT (11U)
  5813. #define BCH_FLASH3LAYOUT1_SET_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_SET_ECCN_SHIFT)) & BCH_FLASH3LAYOUT1_SET_ECCN_MASK)
  5814. #define BCH_FLASH3LAYOUT1_SET_PAGE_SIZE_MASK (0xFFFF0000U)
  5815. #define BCH_FLASH3LAYOUT1_SET_PAGE_SIZE_SHIFT (16U)
  5816. #define BCH_FLASH3LAYOUT1_SET_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_SET_PAGE_SIZE_SHIFT)) & BCH_FLASH3LAYOUT1_SET_PAGE_SIZE_MASK)
  5817. /*! @name FLASH3LAYOUT1_CLR - Hardware BCH ECC Flash 3 Layout 1 Register */
  5818. #define BCH_FLASH3LAYOUT1_CLR_DATAN_SIZE_MASK (0x3FFU)
  5819. #define BCH_FLASH3LAYOUT1_CLR_DATAN_SIZE_SHIFT (0U)
  5820. #define BCH_FLASH3LAYOUT1_CLR_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_CLR_DATAN_SIZE_SHIFT)) & BCH_FLASH3LAYOUT1_CLR_DATAN_SIZE_MASK)
  5821. #define BCH_FLASH3LAYOUT1_CLR_GF13_0_GF14_1_MASK (0x400U)
  5822. #define BCH_FLASH3LAYOUT1_CLR_GF13_0_GF14_1_SHIFT (10U)
  5823. #define BCH_FLASH3LAYOUT1_CLR_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_CLR_GF13_0_GF14_1_SHIFT)) & BCH_FLASH3LAYOUT1_CLR_GF13_0_GF14_1_MASK)
  5824. #define BCH_FLASH3LAYOUT1_CLR_ECCN_MASK (0xF800U)
  5825. #define BCH_FLASH3LAYOUT1_CLR_ECCN_SHIFT (11U)
  5826. #define BCH_FLASH3LAYOUT1_CLR_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_CLR_ECCN_SHIFT)) & BCH_FLASH3LAYOUT1_CLR_ECCN_MASK)
  5827. #define BCH_FLASH3LAYOUT1_CLR_PAGE_SIZE_MASK (0xFFFF0000U)
  5828. #define BCH_FLASH3LAYOUT1_CLR_PAGE_SIZE_SHIFT (16U)
  5829. #define BCH_FLASH3LAYOUT1_CLR_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_CLR_PAGE_SIZE_SHIFT)) & BCH_FLASH3LAYOUT1_CLR_PAGE_SIZE_MASK)
  5830. /*! @name FLASH3LAYOUT1_TOG - Hardware BCH ECC Flash 3 Layout 1 Register */
  5831. #define BCH_FLASH3LAYOUT1_TOG_DATAN_SIZE_MASK (0x3FFU)
  5832. #define BCH_FLASH3LAYOUT1_TOG_DATAN_SIZE_SHIFT (0U)
  5833. #define BCH_FLASH3LAYOUT1_TOG_DATAN_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_TOG_DATAN_SIZE_SHIFT)) & BCH_FLASH3LAYOUT1_TOG_DATAN_SIZE_MASK)
  5834. #define BCH_FLASH3LAYOUT1_TOG_GF13_0_GF14_1_MASK (0x400U)
  5835. #define BCH_FLASH3LAYOUT1_TOG_GF13_0_GF14_1_SHIFT (10U)
  5836. #define BCH_FLASH3LAYOUT1_TOG_GF13_0_GF14_1(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_TOG_GF13_0_GF14_1_SHIFT)) & BCH_FLASH3LAYOUT1_TOG_GF13_0_GF14_1_MASK)
  5837. #define BCH_FLASH3LAYOUT1_TOG_ECCN_MASK (0xF800U)
  5838. #define BCH_FLASH3LAYOUT1_TOG_ECCN_SHIFT (11U)
  5839. #define BCH_FLASH3LAYOUT1_TOG_ECCN(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_TOG_ECCN_SHIFT)) & BCH_FLASH3LAYOUT1_TOG_ECCN_MASK)
  5840. #define BCH_FLASH3LAYOUT1_TOG_PAGE_SIZE_MASK (0xFFFF0000U)
  5841. #define BCH_FLASH3LAYOUT1_TOG_PAGE_SIZE_SHIFT (16U)
  5842. #define BCH_FLASH3LAYOUT1_TOG_PAGE_SIZE(x) (((uint32_t)(((uint32_t)(x)) << BCH_FLASH3LAYOUT1_TOG_PAGE_SIZE_SHIFT)) & BCH_FLASH3LAYOUT1_TOG_PAGE_SIZE_MASK)
  5843. /*! @name DEBUG0 - Hardware BCH ECC Debug Register0 */
  5844. #define BCH_DEBUG0_DEBUG_REG_SELECT_MASK (0x3FU)
  5845. #define BCH_DEBUG0_DEBUG_REG_SELECT_SHIFT (0U)
  5846. #define BCH_DEBUG0_DEBUG_REG_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_DEBUG_REG_SELECT_SHIFT)) & BCH_DEBUG0_DEBUG_REG_SELECT_MASK)
  5847. #define BCH_DEBUG0_RSVD0_MASK (0xC0U)
  5848. #define BCH_DEBUG0_RSVD0_SHIFT (6U)
  5849. #define BCH_DEBUG0_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_RSVD0_SHIFT)) & BCH_DEBUG0_RSVD0_MASK)
  5850. #define BCH_DEBUG0_BM_KES_TEST_BYPASS_MASK (0x100U)
  5851. #define BCH_DEBUG0_BM_KES_TEST_BYPASS_SHIFT (8U)
  5852. #define BCH_DEBUG0_BM_KES_TEST_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_BM_KES_TEST_BYPASS_SHIFT)) & BCH_DEBUG0_BM_KES_TEST_BYPASS_MASK)
  5853. #define BCH_DEBUG0_KES_DEBUG_STALL_MASK (0x200U)
  5854. #define BCH_DEBUG0_KES_DEBUG_STALL_SHIFT (9U)
  5855. #define BCH_DEBUG0_KES_DEBUG_STALL(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_KES_DEBUG_STALL_SHIFT)) & BCH_DEBUG0_KES_DEBUG_STALL_MASK)
  5856. #define BCH_DEBUG0_KES_DEBUG_STEP_MASK (0x400U)
  5857. #define BCH_DEBUG0_KES_DEBUG_STEP_SHIFT (10U)
  5858. #define BCH_DEBUG0_KES_DEBUG_STEP(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_KES_DEBUG_STEP_SHIFT)) & BCH_DEBUG0_KES_DEBUG_STEP_MASK)
  5859. #define BCH_DEBUG0_KES_STANDALONE_MASK (0x800U)
  5860. #define BCH_DEBUG0_KES_STANDALONE_SHIFT (11U)
  5861. #define BCH_DEBUG0_KES_STANDALONE(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_KES_STANDALONE_SHIFT)) & BCH_DEBUG0_KES_STANDALONE_MASK)
  5862. #define BCH_DEBUG0_KES_DEBUG_KICK_MASK (0x1000U)
  5863. #define BCH_DEBUG0_KES_DEBUG_KICK_SHIFT (12U)
  5864. #define BCH_DEBUG0_KES_DEBUG_KICK(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_KES_DEBUG_KICK_SHIFT)) & BCH_DEBUG0_KES_DEBUG_KICK_MASK)
  5865. #define BCH_DEBUG0_KES_DEBUG_MODE4K_MASK (0x2000U)
  5866. #define BCH_DEBUG0_KES_DEBUG_MODE4K_SHIFT (13U)
  5867. #define BCH_DEBUG0_KES_DEBUG_MODE4K(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_KES_DEBUG_MODE4K_SHIFT)) & BCH_DEBUG0_KES_DEBUG_MODE4K_MASK)
  5868. #define BCH_DEBUG0_KES_DEBUG_PAYLOAD_FLAG_MASK (0x4000U)
  5869. #define BCH_DEBUG0_KES_DEBUG_PAYLOAD_FLAG_SHIFT (14U)
  5870. #define BCH_DEBUG0_KES_DEBUG_PAYLOAD_FLAG(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_KES_DEBUG_PAYLOAD_FLAG_SHIFT)) & BCH_DEBUG0_KES_DEBUG_PAYLOAD_FLAG_MASK)
  5871. #define BCH_DEBUG0_KES_DEBUG_SHIFT_SYND_MASK (0x8000U)
  5872. #define BCH_DEBUG0_KES_DEBUG_SHIFT_SYND_SHIFT (15U)
  5873. #define BCH_DEBUG0_KES_DEBUG_SHIFT_SYND(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_KES_DEBUG_SHIFT_SYND_SHIFT)) & BCH_DEBUG0_KES_DEBUG_SHIFT_SYND_MASK)
  5874. #define BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_MASK (0x1FF0000U)
  5875. #define BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_SHIFT (16U)
  5876. #define BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_SHIFT)) & BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_MASK)
  5877. #define BCH_DEBUG0_RSVD1_MASK (0xFE000000U)
  5878. #define BCH_DEBUG0_RSVD1_SHIFT (25U)
  5879. #define BCH_DEBUG0_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_RSVD1_SHIFT)) & BCH_DEBUG0_RSVD1_MASK)
  5880. /*! @name DEBUG0_SET - Hardware BCH ECC Debug Register0 */
  5881. #define BCH_DEBUG0_SET_DEBUG_REG_SELECT_MASK (0x3FU)
  5882. #define BCH_DEBUG0_SET_DEBUG_REG_SELECT_SHIFT (0U)
  5883. #define BCH_DEBUG0_SET_DEBUG_REG_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_DEBUG_REG_SELECT_SHIFT)) & BCH_DEBUG0_SET_DEBUG_REG_SELECT_MASK)
  5884. #define BCH_DEBUG0_SET_RSVD0_MASK (0xC0U)
  5885. #define BCH_DEBUG0_SET_RSVD0_SHIFT (6U)
  5886. #define BCH_DEBUG0_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_RSVD0_SHIFT)) & BCH_DEBUG0_SET_RSVD0_MASK)
  5887. #define BCH_DEBUG0_SET_BM_KES_TEST_BYPASS_MASK (0x100U)
  5888. #define BCH_DEBUG0_SET_BM_KES_TEST_BYPASS_SHIFT (8U)
  5889. #define BCH_DEBUG0_SET_BM_KES_TEST_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_BM_KES_TEST_BYPASS_SHIFT)) & BCH_DEBUG0_SET_BM_KES_TEST_BYPASS_MASK)
  5890. #define BCH_DEBUG0_SET_KES_DEBUG_STALL_MASK (0x200U)
  5891. #define BCH_DEBUG0_SET_KES_DEBUG_STALL_SHIFT (9U)
  5892. #define BCH_DEBUG0_SET_KES_DEBUG_STALL(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_KES_DEBUG_STALL_SHIFT)) & BCH_DEBUG0_SET_KES_DEBUG_STALL_MASK)
  5893. #define BCH_DEBUG0_SET_KES_DEBUG_STEP_MASK (0x400U)
  5894. #define BCH_DEBUG0_SET_KES_DEBUG_STEP_SHIFT (10U)
  5895. #define BCH_DEBUG0_SET_KES_DEBUG_STEP(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_KES_DEBUG_STEP_SHIFT)) & BCH_DEBUG0_SET_KES_DEBUG_STEP_MASK)
  5896. #define BCH_DEBUG0_SET_KES_STANDALONE_MASK (0x800U)
  5897. #define BCH_DEBUG0_SET_KES_STANDALONE_SHIFT (11U)
  5898. #define BCH_DEBUG0_SET_KES_STANDALONE(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_KES_STANDALONE_SHIFT)) & BCH_DEBUG0_SET_KES_STANDALONE_MASK)
  5899. #define BCH_DEBUG0_SET_KES_DEBUG_KICK_MASK (0x1000U)
  5900. #define BCH_DEBUG0_SET_KES_DEBUG_KICK_SHIFT (12U)
  5901. #define BCH_DEBUG0_SET_KES_DEBUG_KICK(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_KES_DEBUG_KICK_SHIFT)) & BCH_DEBUG0_SET_KES_DEBUG_KICK_MASK)
  5902. #define BCH_DEBUG0_SET_KES_DEBUG_MODE4K_MASK (0x2000U)
  5903. #define BCH_DEBUG0_SET_KES_DEBUG_MODE4K_SHIFT (13U)
  5904. #define BCH_DEBUG0_SET_KES_DEBUG_MODE4K(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_KES_DEBUG_MODE4K_SHIFT)) & BCH_DEBUG0_SET_KES_DEBUG_MODE4K_MASK)
  5905. #define BCH_DEBUG0_SET_KES_DEBUG_PAYLOAD_FLAG_MASK (0x4000U)
  5906. #define BCH_DEBUG0_SET_KES_DEBUG_PAYLOAD_FLAG_SHIFT (14U)
  5907. #define BCH_DEBUG0_SET_KES_DEBUG_PAYLOAD_FLAG(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_KES_DEBUG_PAYLOAD_FLAG_SHIFT)) & BCH_DEBUG0_SET_KES_DEBUG_PAYLOAD_FLAG_MASK)
  5908. #define BCH_DEBUG0_SET_KES_DEBUG_SHIFT_SYND_MASK (0x8000U)
  5909. #define BCH_DEBUG0_SET_KES_DEBUG_SHIFT_SYND_SHIFT (15U)
  5910. #define BCH_DEBUG0_SET_KES_DEBUG_SHIFT_SYND(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_KES_DEBUG_SHIFT_SYND_SHIFT)) & BCH_DEBUG0_SET_KES_DEBUG_SHIFT_SYND_MASK)
  5911. #define BCH_DEBUG0_SET_KES_DEBUG_SYNDROME_SYMBOL_MASK (0x1FF0000U)
  5912. #define BCH_DEBUG0_SET_KES_DEBUG_SYNDROME_SYMBOL_SHIFT (16U)
  5913. #define BCH_DEBUG0_SET_KES_DEBUG_SYNDROME_SYMBOL(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_KES_DEBUG_SYNDROME_SYMBOL_SHIFT)) & BCH_DEBUG0_SET_KES_DEBUG_SYNDROME_SYMBOL_MASK)
  5914. #define BCH_DEBUG0_SET_RSVD1_MASK (0xFE000000U)
  5915. #define BCH_DEBUG0_SET_RSVD1_SHIFT (25U)
  5916. #define BCH_DEBUG0_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_SET_RSVD1_SHIFT)) & BCH_DEBUG0_SET_RSVD1_MASK)
  5917. /*! @name DEBUG0_CLR - Hardware BCH ECC Debug Register0 */
  5918. #define BCH_DEBUG0_CLR_DEBUG_REG_SELECT_MASK (0x3FU)
  5919. #define BCH_DEBUG0_CLR_DEBUG_REG_SELECT_SHIFT (0U)
  5920. #define BCH_DEBUG0_CLR_DEBUG_REG_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_DEBUG_REG_SELECT_SHIFT)) & BCH_DEBUG0_CLR_DEBUG_REG_SELECT_MASK)
  5921. #define BCH_DEBUG0_CLR_RSVD0_MASK (0xC0U)
  5922. #define BCH_DEBUG0_CLR_RSVD0_SHIFT (6U)
  5923. #define BCH_DEBUG0_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_RSVD0_SHIFT)) & BCH_DEBUG0_CLR_RSVD0_MASK)
  5924. #define BCH_DEBUG0_CLR_BM_KES_TEST_BYPASS_MASK (0x100U)
  5925. #define BCH_DEBUG0_CLR_BM_KES_TEST_BYPASS_SHIFT (8U)
  5926. #define BCH_DEBUG0_CLR_BM_KES_TEST_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_BM_KES_TEST_BYPASS_SHIFT)) & BCH_DEBUG0_CLR_BM_KES_TEST_BYPASS_MASK)
  5927. #define BCH_DEBUG0_CLR_KES_DEBUG_STALL_MASK (0x200U)
  5928. #define BCH_DEBUG0_CLR_KES_DEBUG_STALL_SHIFT (9U)
  5929. #define BCH_DEBUG0_CLR_KES_DEBUG_STALL(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_KES_DEBUG_STALL_SHIFT)) & BCH_DEBUG0_CLR_KES_DEBUG_STALL_MASK)
  5930. #define BCH_DEBUG0_CLR_KES_DEBUG_STEP_MASK (0x400U)
  5931. #define BCH_DEBUG0_CLR_KES_DEBUG_STEP_SHIFT (10U)
  5932. #define BCH_DEBUG0_CLR_KES_DEBUG_STEP(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_KES_DEBUG_STEP_SHIFT)) & BCH_DEBUG0_CLR_KES_DEBUG_STEP_MASK)
  5933. #define BCH_DEBUG0_CLR_KES_STANDALONE_MASK (0x800U)
  5934. #define BCH_DEBUG0_CLR_KES_STANDALONE_SHIFT (11U)
  5935. #define BCH_DEBUG0_CLR_KES_STANDALONE(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_KES_STANDALONE_SHIFT)) & BCH_DEBUG0_CLR_KES_STANDALONE_MASK)
  5936. #define BCH_DEBUG0_CLR_KES_DEBUG_KICK_MASK (0x1000U)
  5937. #define BCH_DEBUG0_CLR_KES_DEBUG_KICK_SHIFT (12U)
  5938. #define BCH_DEBUG0_CLR_KES_DEBUG_KICK(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_KES_DEBUG_KICK_SHIFT)) & BCH_DEBUG0_CLR_KES_DEBUG_KICK_MASK)
  5939. #define BCH_DEBUG0_CLR_KES_DEBUG_MODE4K_MASK (0x2000U)
  5940. #define BCH_DEBUG0_CLR_KES_DEBUG_MODE4K_SHIFT (13U)
  5941. #define BCH_DEBUG0_CLR_KES_DEBUG_MODE4K(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_KES_DEBUG_MODE4K_SHIFT)) & BCH_DEBUG0_CLR_KES_DEBUG_MODE4K_MASK)
  5942. #define BCH_DEBUG0_CLR_KES_DEBUG_PAYLOAD_FLAG_MASK (0x4000U)
  5943. #define BCH_DEBUG0_CLR_KES_DEBUG_PAYLOAD_FLAG_SHIFT (14U)
  5944. #define BCH_DEBUG0_CLR_KES_DEBUG_PAYLOAD_FLAG(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_KES_DEBUG_PAYLOAD_FLAG_SHIFT)) & BCH_DEBUG0_CLR_KES_DEBUG_PAYLOAD_FLAG_MASK)
  5945. #define BCH_DEBUG0_CLR_KES_DEBUG_SHIFT_SYND_MASK (0x8000U)
  5946. #define BCH_DEBUG0_CLR_KES_DEBUG_SHIFT_SYND_SHIFT (15U)
  5947. #define BCH_DEBUG0_CLR_KES_DEBUG_SHIFT_SYND(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_KES_DEBUG_SHIFT_SYND_SHIFT)) & BCH_DEBUG0_CLR_KES_DEBUG_SHIFT_SYND_MASK)
  5948. #define BCH_DEBUG0_CLR_KES_DEBUG_SYNDROME_SYMBOL_MASK (0x1FF0000U)
  5949. #define BCH_DEBUG0_CLR_KES_DEBUG_SYNDROME_SYMBOL_SHIFT (16U)
  5950. #define BCH_DEBUG0_CLR_KES_DEBUG_SYNDROME_SYMBOL(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_KES_DEBUG_SYNDROME_SYMBOL_SHIFT)) & BCH_DEBUG0_CLR_KES_DEBUG_SYNDROME_SYMBOL_MASK)
  5951. #define BCH_DEBUG0_CLR_RSVD1_MASK (0xFE000000U)
  5952. #define BCH_DEBUG0_CLR_RSVD1_SHIFT (25U)
  5953. #define BCH_DEBUG0_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_CLR_RSVD1_SHIFT)) & BCH_DEBUG0_CLR_RSVD1_MASK)
  5954. /*! @name DEBUG0_TOG - Hardware BCH ECC Debug Register0 */
  5955. #define BCH_DEBUG0_TOG_DEBUG_REG_SELECT_MASK (0x3FU)
  5956. #define BCH_DEBUG0_TOG_DEBUG_REG_SELECT_SHIFT (0U)
  5957. #define BCH_DEBUG0_TOG_DEBUG_REG_SELECT(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_DEBUG_REG_SELECT_SHIFT)) & BCH_DEBUG0_TOG_DEBUG_REG_SELECT_MASK)
  5958. #define BCH_DEBUG0_TOG_RSVD0_MASK (0xC0U)
  5959. #define BCH_DEBUG0_TOG_RSVD0_SHIFT (6U)
  5960. #define BCH_DEBUG0_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_RSVD0_SHIFT)) & BCH_DEBUG0_TOG_RSVD0_MASK)
  5961. #define BCH_DEBUG0_TOG_BM_KES_TEST_BYPASS_MASK (0x100U)
  5962. #define BCH_DEBUG0_TOG_BM_KES_TEST_BYPASS_SHIFT (8U)
  5963. #define BCH_DEBUG0_TOG_BM_KES_TEST_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_BM_KES_TEST_BYPASS_SHIFT)) & BCH_DEBUG0_TOG_BM_KES_TEST_BYPASS_MASK)
  5964. #define BCH_DEBUG0_TOG_KES_DEBUG_STALL_MASK (0x200U)
  5965. #define BCH_DEBUG0_TOG_KES_DEBUG_STALL_SHIFT (9U)
  5966. #define BCH_DEBUG0_TOG_KES_DEBUG_STALL(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_KES_DEBUG_STALL_SHIFT)) & BCH_DEBUG0_TOG_KES_DEBUG_STALL_MASK)
  5967. #define BCH_DEBUG0_TOG_KES_DEBUG_STEP_MASK (0x400U)
  5968. #define BCH_DEBUG0_TOG_KES_DEBUG_STEP_SHIFT (10U)
  5969. #define BCH_DEBUG0_TOG_KES_DEBUG_STEP(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_KES_DEBUG_STEP_SHIFT)) & BCH_DEBUG0_TOG_KES_DEBUG_STEP_MASK)
  5970. #define BCH_DEBUG0_TOG_KES_STANDALONE_MASK (0x800U)
  5971. #define BCH_DEBUG0_TOG_KES_STANDALONE_SHIFT (11U)
  5972. #define BCH_DEBUG0_TOG_KES_STANDALONE(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_KES_STANDALONE_SHIFT)) & BCH_DEBUG0_TOG_KES_STANDALONE_MASK)
  5973. #define BCH_DEBUG0_TOG_KES_DEBUG_KICK_MASK (0x1000U)
  5974. #define BCH_DEBUG0_TOG_KES_DEBUG_KICK_SHIFT (12U)
  5975. #define BCH_DEBUG0_TOG_KES_DEBUG_KICK(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_KES_DEBUG_KICK_SHIFT)) & BCH_DEBUG0_TOG_KES_DEBUG_KICK_MASK)
  5976. #define BCH_DEBUG0_TOG_KES_DEBUG_MODE4K_MASK (0x2000U)
  5977. #define BCH_DEBUG0_TOG_KES_DEBUG_MODE4K_SHIFT (13U)
  5978. #define BCH_DEBUG0_TOG_KES_DEBUG_MODE4K(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_KES_DEBUG_MODE4K_SHIFT)) & BCH_DEBUG0_TOG_KES_DEBUG_MODE4K_MASK)
  5979. #define BCH_DEBUG0_TOG_KES_DEBUG_PAYLOAD_FLAG_MASK (0x4000U)
  5980. #define BCH_DEBUG0_TOG_KES_DEBUG_PAYLOAD_FLAG_SHIFT (14U)
  5981. #define BCH_DEBUG0_TOG_KES_DEBUG_PAYLOAD_FLAG(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_KES_DEBUG_PAYLOAD_FLAG_SHIFT)) & BCH_DEBUG0_TOG_KES_DEBUG_PAYLOAD_FLAG_MASK)
  5982. #define BCH_DEBUG0_TOG_KES_DEBUG_SHIFT_SYND_MASK (0x8000U)
  5983. #define BCH_DEBUG0_TOG_KES_DEBUG_SHIFT_SYND_SHIFT (15U)
  5984. #define BCH_DEBUG0_TOG_KES_DEBUG_SHIFT_SYND(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_KES_DEBUG_SHIFT_SYND_SHIFT)) & BCH_DEBUG0_TOG_KES_DEBUG_SHIFT_SYND_MASK)
  5985. #define BCH_DEBUG0_TOG_KES_DEBUG_SYNDROME_SYMBOL_MASK (0x1FF0000U)
  5986. #define BCH_DEBUG0_TOG_KES_DEBUG_SYNDROME_SYMBOL_SHIFT (16U)
  5987. #define BCH_DEBUG0_TOG_KES_DEBUG_SYNDROME_SYMBOL(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_KES_DEBUG_SYNDROME_SYMBOL_SHIFT)) & BCH_DEBUG0_TOG_KES_DEBUG_SYNDROME_SYMBOL_MASK)
  5988. #define BCH_DEBUG0_TOG_RSVD1_MASK (0xFE000000U)
  5989. #define BCH_DEBUG0_TOG_RSVD1_SHIFT (25U)
  5990. #define BCH_DEBUG0_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG0_TOG_RSVD1_SHIFT)) & BCH_DEBUG0_TOG_RSVD1_MASK)
  5991. /*! @name DBGKESREAD - KES Debug Read Register */
  5992. #define BCH_DBGKESREAD_VALUES_MASK (0xFFFFFFFFU)
  5993. #define BCH_DBGKESREAD_VALUES_SHIFT (0U)
  5994. #define BCH_DBGKESREAD_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGKESREAD_VALUES_SHIFT)) & BCH_DBGKESREAD_VALUES_MASK)
  5995. /*! @name DBGKESREAD_SET - KES Debug Read Register */
  5996. #define BCH_DBGKESREAD_SET_VALUES_MASK (0xFFFFFFFFU)
  5997. #define BCH_DBGKESREAD_SET_VALUES_SHIFT (0U)
  5998. #define BCH_DBGKESREAD_SET_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGKESREAD_SET_VALUES_SHIFT)) & BCH_DBGKESREAD_SET_VALUES_MASK)
  5999. /*! @name DBGKESREAD_CLR - KES Debug Read Register */
  6000. #define BCH_DBGKESREAD_CLR_VALUES_MASK (0xFFFFFFFFU)
  6001. #define BCH_DBGKESREAD_CLR_VALUES_SHIFT (0U)
  6002. #define BCH_DBGKESREAD_CLR_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGKESREAD_CLR_VALUES_SHIFT)) & BCH_DBGKESREAD_CLR_VALUES_MASK)
  6003. /*! @name DBGKESREAD_TOG - KES Debug Read Register */
  6004. #define BCH_DBGKESREAD_TOG_VALUES_MASK (0xFFFFFFFFU)
  6005. #define BCH_DBGKESREAD_TOG_VALUES_SHIFT (0U)
  6006. #define BCH_DBGKESREAD_TOG_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGKESREAD_TOG_VALUES_SHIFT)) & BCH_DBGKESREAD_TOG_VALUES_MASK)
  6007. /*! @name DBGCSFEREAD - Chien Search Debug Read Register */
  6008. #define BCH_DBGCSFEREAD_VALUES_MASK (0xFFFFFFFFU)
  6009. #define BCH_DBGCSFEREAD_VALUES_SHIFT (0U)
  6010. #define BCH_DBGCSFEREAD_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGCSFEREAD_VALUES_SHIFT)) & BCH_DBGCSFEREAD_VALUES_MASK)
  6011. /*! @name DBGCSFEREAD_SET - Chien Search Debug Read Register */
  6012. #define BCH_DBGCSFEREAD_SET_VALUES_MASK (0xFFFFFFFFU)
  6013. #define BCH_DBGCSFEREAD_SET_VALUES_SHIFT (0U)
  6014. #define BCH_DBGCSFEREAD_SET_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGCSFEREAD_SET_VALUES_SHIFT)) & BCH_DBGCSFEREAD_SET_VALUES_MASK)
  6015. /*! @name DBGCSFEREAD_CLR - Chien Search Debug Read Register */
  6016. #define BCH_DBGCSFEREAD_CLR_VALUES_MASK (0xFFFFFFFFU)
  6017. #define BCH_DBGCSFEREAD_CLR_VALUES_SHIFT (0U)
  6018. #define BCH_DBGCSFEREAD_CLR_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGCSFEREAD_CLR_VALUES_SHIFT)) & BCH_DBGCSFEREAD_CLR_VALUES_MASK)
  6019. /*! @name DBGCSFEREAD_TOG - Chien Search Debug Read Register */
  6020. #define BCH_DBGCSFEREAD_TOG_VALUES_MASK (0xFFFFFFFFU)
  6021. #define BCH_DBGCSFEREAD_TOG_VALUES_SHIFT (0U)
  6022. #define BCH_DBGCSFEREAD_TOG_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGCSFEREAD_TOG_VALUES_SHIFT)) & BCH_DBGCSFEREAD_TOG_VALUES_MASK)
  6023. /*! @name DBGSYNDGENREAD - Syndrome Generator Debug Read Register */
  6024. #define BCH_DBGSYNDGENREAD_VALUES_MASK (0xFFFFFFFFU)
  6025. #define BCH_DBGSYNDGENREAD_VALUES_SHIFT (0U)
  6026. #define BCH_DBGSYNDGENREAD_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGSYNDGENREAD_VALUES_SHIFT)) & BCH_DBGSYNDGENREAD_VALUES_MASK)
  6027. /*! @name DBGSYNDGENREAD_SET - Syndrome Generator Debug Read Register */
  6028. #define BCH_DBGSYNDGENREAD_SET_VALUES_MASK (0xFFFFFFFFU)
  6029. #define BCH_DBGSYNDGENREAD_SET_VALUES_SHIFT (0U)
  6030. #define BCH_DBGSYNDGENREAD_SET_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGSYNDGENREAD_SET_VALUES_SHIFT)) & BCH_DBGSYNDGENREAD_SET_VALUES_MASK)
  6031. /*! @name DBGSYNDGENREAD_CLR - Syndrome Generator Debug Read Register */
  6032. #define BCH_DBGSYNDGENREAD_CLR_VALUES_MASK (0xFFFFFFFFU)
  6033. #define BCH_DBGSYNDGENREAD_CLR_VALUES_SHIFT (0U)
  6034. #define BCH_DBGSYNDGENREAD_CLR_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGSYNDGENREAD_CLR_VALUES_SHIFT)) & BCH_DBGSYNDGENREAD_CLR_VALUES_MASK)
  6035. /*! @name DBGSYNDGENREAD_TOG - Syndrome Generator Debug Read Register */
  6036. #define BCH_DBGSYNDGENREAD_TOG_VALUES_MASK (0xFFFFFFFFU)
  6037. #define BCH_DBGSYNDGENREAD_TOG_VALUES_SHIFT (0U)
  6038. #define BCH_DBGSYNDGENREAD_TOG_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGSYNDGENREAD_TOG_VALUES_SHIFT)) & BCH_DBGSYNDGENREAD_TOG_VALUES_MASK)
  6039. /*! @name DBGAHBMREAD - Bus Master and ECC Controller Debug Read Register */
  6040. #define BCH_DBGAHBMREAD_VALUES_MASK (0xFFFFFFFFU)
  6041. #define BCH_DBGAHBMREAD_VALUES_SHIFT (0U)
  6042. #define BCH_DBGAHBMREAD_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGAHBMREAD_VALUES_SHIFT)) & BCH_DBGAHBMREAD_VALUES_MASK)
  6043. /*! @name DBGAHBMREAD_SET - Bus Master and ECC Controller Debug Read Register */
  6044. #define BCH_DBGAHBMREAD_SET_VALUES_MASK (0xFFFFFFFFU)
  6045. #define BCH_DBGAHBMREAD_SET_VALUES_SHIFT (0U)
  6046. #define BCH_DBGAHBMREAD_SET_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGAHBMREAD_SET_VALUES_SHIFT)) & BCH_DBGAHBMREAD_SET_VALUES_MASK)
  6047. /*! @name DBGAHBMREAD_CLR - Bus Master and ECC Controller Debug Read Register */
  6048. #define BCH_DBGAHBMREAD_CLR_VALUES_MASK (0xFFFFFFFFU)
  6049. #define BCH_DBGAHBMREAD_CLR_VALUES_SHIFT (0U)
  6050. #define BCH_DBGAHBMREAD_CLR_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGAHBMREAD_CLR_VALUES_SHIFT)) & BCH_DBGAHBMREAD_CLR_VALUES_MASK)
  6051. /*! @name DBGAHBMREAD_TOG - Bus Master and ECC Controller Debug Read Register */
  6052. #define BCH_DBGAHBMREAD_TOG_VALUES_MASK (0xFFFFFFFFU)
  6053. #define BCH_DBGAHBMREAD_TOG_VALUES_SHIFT (0U)
  6054. #define BCH_DBGAHBMREAD_TOG_VALUES(x) (((uint32_t)(((uint32_t)(x)) << BCH_DBGAHBMREAD_TOG_VALUES_SHIFT)) & BCH_DBGAHBMREAD_TOG_VALUES_MASK)
  6055. /*! @name BLOCKNAME - Block Name Register */
  6056. #define BCH_BLOCKNAME_NAME_MASK (0xFFFFFFFFU)
  6057. #define BCH_BLOCKNAME_NAME_SHIFT (0U)
  6058. #define BCH_BLOCKNAME_NAME(x) (((uint32_t)(((uint32_t)(x)) << BCH_BLOCKNAME_NAME_SHIFT)) & BCH_BLOCKNAME_NAME_MASK)
  6059. /*! @name BLOCKNAME_SET - Block Name Register */
  6060. #define BCH_BLOCKNAME_SET_NAME_MASK (0xFFFFFFFFU)
  6061. #define BCH_BLOCKNAME_SET_NAME_SHIFT (0U)
  6062. #define BCH_BLOCKNAME_SET_NAME(x) (((uint32_t)(((uint32_t)(x)) << BCH_BLOCKNAME_SET_NAME_SHIFT)) & BCH_BLOCKNAME_SET_NAME_MASK)
  6063. /*! @name BLOCKNAME_CLR - Block Name Register */
  6064. #define BCH_BLOCKNAME_CLR_NAME_MASK (0xFFFFFFFFU)
  6065. #define BCH_BLOCKNAME_CLR_NAME_SHIFT (0U)
  6066. #define BCH_BLOCKNAME_CLR_NAME(x) (((uint32_t)(((uint32_t)(x)) << BCH_BLOCKNAME_CLR_NAME_SHIFT)) & BCH_BLOCKNAME_CLR_NAME_MASK)
  6067. /*! @name BLOCKNAME_TOG - Block Name Register */
  6068. #define BCH_BLOCKNAME_TOG_NAME_MASK (0xFFFFFFFFU)
  6069. #define BCH_BLOCKNAME_TOG_NAME_SHIFT (0U)
  6070. #define BCH_BLOCKNAME_TOG_NAME(x) (((uint32_t)(((uint32_t)(x)) << BCH_BLOCKNAME_TOG_NAME_SHIFT)) & BCH_BLOCKNAME_TOG_NAME_MASK)
  6071. /*! @name VERSION - BCH Version Register */
  6072. #define BCH_VERSION_STEP_MASK (0xFFFFU)
  6073. #define BCH_VERSION_STEP_SHIFT (0U)
  6074. #define BCH_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_STEP_SHIFT)) & BCH_VERSION_STEP_MASK)
  6075. #define BCH_VERSION_MINOR_MASK (0xFF0000U)
  6076. #define BCH_VERSION_MINOR_SHIFT (16U)
  6077. #define BCH_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_MINOR_SHIFT)) & BCH_VERSION_MINOR_MASK)
  6078. #define BCH_VERSION_MAJOR_MASK (0xFF000000U)
  6079. #define BCH_VERSION_MAJOR_SHIFT (24U)
  6080. #define BCH_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_MAJOR_SHIFT)) & BCH_VERSION_MAJOR_MASK)
  6081. /*! @name VERSION_SET - BCH Version Register */
  6082. #define BCH_VERSION_SET_STEP_MASK (0xFFFFU)
  6083. #define BCH_VERSION_SET_STEP_SHIFT (0U)
  6084. #define BCH_VERSION_SET_STEP(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_SET_STEP_SHIFT)) & BCH_VERSION_SET_STEP_MASK)
  6085. #define BCH_VERSION_SET_MINOR_MASK (0xFF0000U)
  6086. #define BCH_VERSION_SET_MINOR_SHIFT (16U)
  6087. #define BCH_VERSION_SET_MINOR(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_SET_MINOR_SHIFT)) & BCH_VERSION_SET_MINOR_MASK)
  6088. #define BCH_VERSION_SET_MAJOR_MASK (0xFF000000U)
  6089. #define BCH_VERSION_SET_MAJOR_SHIFT (24U)
  6090. #define BCH_VERSION_SET_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_SET_MAJOR_SHIFT)) & BCH_VERSION_SET_MAJOR_MASK)
  6091. /*! @name VERSION_CLR - BCH Version Register */
  6092. #define BCH_VERSION_CLR_STEP_MASK (0xFFFFU)
  6093. #define BCH_VERSION_CLR_STEP_SHIFT (0U)
  6094. #define BCH_VERSION_CLR_STEP(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_CLR_STEP_SHIFT)) & BCH_VERSION_CLR_STEP_MASK)
  6095. #define BCH_VERSION_CLR_MINOR_MASK (0xFF0000U)
  6096. #define BCH_VERSION_CLR_MINOR_SHIFT (16U)
  6097. #define BCH_VERSION_CLR_MINOR(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_CLR_MINOR_SHIFT)) & BCH_VERSION_CLR_MINOR_MASK)
  6098. #define BCH_VERSION_CLR_MAJOR_MASK (0xFF000000U)
  6099. #define BCH_VERSION_CLR_MAJOR_SHIFT (24U)
  6100. #define BCH_VERSION_CLR_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_CLR_MAJOR_SHIFT)) & BCH_VERSION_CLR_MAJOR_MASK)
  6101. /*! @name VERSION_TOG - BCH Version Register */
  6102. #define BCH_VERSION_TOG_STEP_MASK (0xFFFFU)
  6103. #define BCH_VERSION_TOG_STEP_SHIFT (0U)
  6104. #define BCH_VERSION_TOG_STEP(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_TOG_STEP_SHIFT)) & BCH_VERSION_TOG_STEP_MASK)
  6105. #define BCH_VERSION_TOG_MINOR_MASK (0xFF0000U)
  6106. #define BCH_VERSION_TOG_MINOR_SHIFT (16U)
  6107. #define BCH_VERSION_TOG_MINOR(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_TOG_MINOR_SHIFT)) & BCH_VERSION_TOG_MINOR_MASK)
  6108. #define BCH_VERSION_TOG_MAJOR_MASK (0xFF000000U)
  6109. #define BCH_VERSION_TOG_MAJOR_SHIFT (24U)
  6110. #define BCH_VERSION_TOG_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << BCH_VERSION_TOG_MAJOR_SHIFT)) & BCH_VERSION_TOG_MAJOR_MASK)
  6111. /*! @name DEBUG1 - Hardware BCH ECC Debug Register 1 */
  6112. #define BCH_DEBUG1_ERASED_ZERO_COUNT_MASK (0x1FFU)
  6113. #define BCH_DEBUG1_ERASED_ZERO_COUNT_SHIFT (0U)
  6114. #define BCH_DEBUG1_ERASED_ZERO_COUNT(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_ERASED_ZERO_COUNT_SHIFT)) & BCH_DEBUG1_ERASED_ZERO_COUNT_MASK)
  6115. #define BCH_DEBUG1_RSVD_MASK (0x7FFFFE00U)
  6116. #define BCH_DEBUG1_RSVD_SHIFT (9U)
  6117. #define BCH_DEBUG1_RSVD(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_RSVD_SHIFT)) & BCH_DEBUG1_RSVD_MASK)
  6118. #define BCH_DEBUG1_DEBUG1_PREERASECHK_MASK (0x80000000U)
  6119. #define BCH_DEBUG1_DEBUG1_PREERASECHK_SHIFT (31U)
  6120. #define BCH_DEBUG1_DEBUG1_PREERASECHK(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_DEBUG1_PREERASECHK_SHIFT)) & BCH_DEBUG1_DEBUG1_PREERASECHK_MASK)
  6121. /*! @name DEBUG1_SET - Hardware BCH ECC Debug Register 1 */
  6122. #define BCH_DEBUG1_SET_ERASED_ZERO_COUNT_MASK (0x1FFU)
  6123. #define BCH_DEBUG1_SET_ERASED_ZERO_COUNT_SHIFT (0U)
  6124. #define BCH_DEBUG1_SET_ERASED_ZERO_COUNT(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_SET_ERASED_ZERO_COUNT_SHIFT)) & BCH_DEBUG1_SET_ERASED_ZERO_COUNT_MASK)
  6125. #define BCH_DEBUG1_SET_RSVD_MASK (0x7FFFFE00U)
  6126. #define BCH_DEBUG1_SET_RSVD_SHIFT (9U)
  6127. #define BCH_DEBUG1_SET_RSVD(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_SET_RSVD_SHIFT)) & BCH_DEBUG1_SET_RSVD_MASK)
  6128. #define BCH_DEBUG1_SET_DEBUG1_PREERASECHK_MASK (0x80000000U)
  6129. #define BCH_DEBUG1_SET_DEBUG1_PREERASECHK_SHIFT (31U)
  6130. #define BCH_DEBUG1_SET_DEBUG1_PREERASECHK(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_SET_DEBUG1_PREERASECHK_SHIFT)) & BCH_DEBUG1_SET_DEBUG1_PREERASECHK_MASK)
  6131. /*! @name DEBUG1_CLR - Hardware BCH ECC Debug Register 1 */
  6132. #define BCH_DEBUG1_CLR_ERASED_ZERO_COUNT_MASK (0x1FFU)
  6133. #define BCH_DEBUG1_CLR_ERASED_ZERO_COUNT_SHIFT (0U)
  6134. #define BCH_DEBUG1_CLR_ERASED_ZERO_COUNT(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_CLR_ERASED_ZERO_COUNT_SHIFT)) & BCH_DEBUG1_CLR_ERASED_ZERO_COUNT_MASK)
  6135. #define BCH_DEBUG1_CLR_RSVD_MASK (0x7FFFFE00U)
  6136. #define BCH_DEBUG1_CLR_RSVD_SHIFT (9U)
  6137. #define BCH_DEBUG1_CLR_RSVD(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_CLR_RSVD_SHIFT)) & BCH_DEBUG1_CLR_RSVD_MASK)
  6138. #define BCH_DEBUG1_CLR_DEBUG1_PREERASECHK_MASK (0x80000000U)
  6139. #define BCH_DEBUG1_CLR_DEBUG1_PREERASECHK_SHIFT (31U)
  6140. #define BCH_DEBUG1_CLR_DEBUG1_PREERASECHK(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_CLR_DEBUG1_PREERASECHK_SHIFT)) & BCH_DEBUG1_CLR_DEBUG1_PREERASECHK_MASK)
  6141. /*! @name DEBUG1_TOG - Hardware BCH ECC Debug Register 1 */
  6142. #define BCH_DEBUG1_TOG_ERASED_ZERO_COUNT_MASK (0x1FFU)
  6143. #define BCH_DEBUG1_TOG_ERASED_ZERO_COUNT_SHIFT (0U)
  6144. #define BCH_DEBUG1_TOG_ERASED_ZERO_COUNT(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_TOG_ERASED_ZERO_COUNT_SHIFT)) & BCH_DEBUG1_TOG_ERASED_ZERO_COUNT_MASK)
  6145. #define BCH_DEBUG1_TOG_RSVD_MASK (0x7FFFFE00U)
  6146. #define BCH_DEBUG1_TOG_RSVD_SHIFT (9U)
  6147. #define BCH_DEBUG1_TOG_RSVD(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_TOG_RSVD_SHIFT)) & BCH_DEBUG1_TOG_RSVD_MASK)
  6148. #define BCH_DEBUG1_TOG_DEBUG1_PREERASECHK_MASK (0x80000000U)
  6149. #define BCH_DEBUG1_TOG_DEBUG1_PREERASECHK_SHIFT (31U)
  6150. #define BCH_DEBUG1_TOG_DEBUG1_PREERASECHK(x) (((uint32_t)(((uint32_t)(x)) << BCH_DEBUG1_TOG_DEBUG1_PREERASECHK_SHIFT)) & BCH_DEBUG1_TOG_DEBUG1_PREERASECHK_MASK)
  6151. /*!
  6152. * @}
  6153. */ /* end of group BCH_Register_Masks */
  6154. /* BCH - Peripheral instance base addresses */
  6155. /** Peripheral BCH base address */
  6156. #define BCH_BASE (0x1808000u)
  6157. /** Peripheral BCH base pointer */
  6158. #define BCH ((BCH_Type *)BCH_BASE)
  6159. /** Array initializer of BCH peripheral base addresses */
  6160. #define BCH_BASE_ADDRS { BCH_BASE }
  6161. /** Array initializer of BCH peripheral base pointers */
  6162. #define BCH_BASE_PTRS { BCH }
  6163. /** Interrupt vectors for the BCH peripheral type */
  6164. #define BCH_IRQS { RAWNAND_BCH_IRQn }
  6165. /*!
  6166. * @}
  6167. */ /* end of group BCH_Peripheral_Access_Layer */
  6168. /* ----------------------------------------------------------------------------
  6169. -- CAN Peripheral Access Layer
  6170. ---------------------------------------------------------------------------- */
  6171. /*!
  6172. * @addtogroup CAN_Peripheral_Access_Layer CAN Peripheral Access Layer
  6173. * @{
  6174. */
  6175. /** CAN - Register Layout Typedef */
  6176. typedef struct {
  6177. __IO uint32_t MCR; /**< Module Configuration Register, offset: 0x0 */
  6178. __IO uint32_t CTRL1; /**< Control 1 Register, offset: 0x4 */
  6179. __IO uint32_t TIMER; /**< Free Running Timer Register, offset: 0x8 */
  6180. uint8_t RESERVED_0[4];
  6181. __IO uint32_t RXMGMASK; /**< Rx Mailboxes Global Mask Register, offset: 0x10 */
  6182. __IO uint32_t RX14MASK; /**< Rx Buffer 14 Mask Register, offset: 0x14 */
  6183. __IO uint32_t RX15MASK; /**< Rx Buffer 15 Mask Register, offset: 0x18 */
  6184. __IO uint32_t ECR; /**< Error Counter Register, offset: 0x1C */
  6185. __IO uint32_t ESR1; /**< Error and Status 1 Register, offset: 0x20 */
  6186. __IO uint32_t IMASK2; /**< Interrupt Masks 2 Register, offset: 0x24 */
  6187. __IO uint32_t IMASK1; /**< Interrupt Masks 1 Register, offset: 0x28 */
  6188. __IO uint32_t IFLAG2; /**< Interrupt Flags 2 Register, offset: 0x2C */
  6189. __IO uint32_t IFLAG1; /**< Interrupt Flags 1 Register, offset: 0x30 */
  6190. __IO uint32_t CTRL2; /**< Control 2 Register, offset: 0x34 */
  6191. __I uint32_t ESR2; /**< Error and Status 2 Register, offset: 0x38 */
  6192. uint8_t RESERVED_1[8];
  6193. __I uint32_t CRCR; /**< CRC Register, offset: 0x44 */
  6194. __IO uint32_t RXFGMASK; /**< Rx FIFO Global Mask Register, offset: 0x48 */
  6195. __I uint32_t RXFIR; /**< Rx FIFO Information Register, offset: 0x4C */
  6196. uint8_t RESERVED_2[48];
  6197. struct { /* offset: 0x80, array step: 0x10 */
  6198. __IO uint32_t CS; /**< Message Buffer 0 CS Register..Message Buffer 63 CS Register, array offset: 0x80, array step: 0x10 */
  6199. __IO uint32_t ID; /**< Message Buffer 0 ID Register..Message Buffer 63 ID Register, array offset: 0x84, array step: 0x10 */
  6200. __IO uint32_t WORD0; /**< Message Buffer 0 WORD0 Register..Message Buffer 63 WORD0 Register, array offset: 0x88, array step: 0x10 */
  6201. __IO uint32_t WORD1; /**< Message Buffer 0 WORD1 Register..Message Buffer 63 WORD1 Register, array offset: 0x8C, array step: 0x10 */
  6202. } MB[64];
  6203. uint8_t RESERVED_3[1024];
  6204. __IO uint32_t RXIMR[64]; /**< Rx Individual Mask Registers, array offset: 0x880, array step: 0x4 */
  6205. uint8_t RESERVED_4[96];
  6206. __IO uint32_t GFWR; /**< Glitch Filter Width Registers, offset: 0x9E0 */
  6207. } CAN_Type;
  6208. /* ----------------------------------------------------------------------------
  6209. -- CAN Register Masks
  6210. ---------------------------------------------------------------------------- */
  6211. /*!
  6212. * @addtogroup CAN_Register_Masks CAN Register Masks
  6213. * @{
  6214. */
  6215. /*! @name MCR - Module Configuration Register */
  6216. #define CAN_MCR_MAXMB_MASK (0x7FU)
  6217. #define CAN_MCR_MAXMB_SHIFT (0U)
  6218. #define CAN_MCR_MAXMB(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_MAXMB_SHIFT)) & CAN_MCR_MAXMB_MASK)
  6219. #define CAN_MCR_IDAM_MASK (0x300U)
  6220. #define CAN_MCR_IDAM_SHIFT (8U)
  6221. #define CAN_MCR_IDAM(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_IDAM_SHIFT)) & CAN_MCR_IDAM_MASK)
  6222. #define CAN_MCR_AEN_MASK (0x1000U)
  6223. #define CAN_MCR_AEN_SHIFT (12U)
  6224. #define CAN_MCR_AEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_AEN_SHIFT)) & CAN_MCR_AEN_MASK)
  6225. #define CAN_MCR_LPRIOEN_MASK (0x2000U)
  6226. #define CAN_MCR_LPRIOEN_SHIFT (13U)
  6227. #define CAN_MCR_LPRIOEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_LPRIOEN_SHIFT)) & CAN_MCR_LPRIOEN_MASK)
  6228. #define CAN_MCR_IRMQ_MASK (0x10000U)
  6229. #define CAN_MCR_IRMQ_SHIFT (16U)
  6230. #define CAN_MCR_IRMQ(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_IRMQ_SHIFT)) & CAN_MCR_IRMQ_MASK)
  6231. #define CAN_MCR_SRXDIS_MASK (0x20000U)
  6232. #define CAN_MCR_SRXDIS_SHIFT (17U)
  6233. #define CAN_MCR_SRXDIS(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SRXDIS_SHIFT)) & CAN_MCR_SRXDIS_MASK)
  6234. #define CAN_MCR_WAKSRC_MASK (0x80000U)
  6235. #define CAN_MCR_WAKSRC_SHIFT (19U)
  6236. #define CAN_MCR_WAKSRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WAKSRC_SHIFT)) & CAN_MCR_WAKSRC_MASK)
  6237. #define CAN_MCR_LPMACK_MASK (0x100000U)
  6238. #define CAN_MCR_LPMACK_SHIFT (20U)
  6239. #define CAN_MCR_LPMACK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_LPMACK_SHIFT)) & CAN_MCR_LPMACK_MASK)
  6240. #define CAN_MCR_WRNEN_MASK (0x200000U)
  6241. #define CAN_MCR_WRNEN_SHIFT (21U)
  6242. #define CAN_MCR_WRNEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WRNEN_SHIFT)) & CAN_MCR_WRNEN_MASK)
  6243. #define CAN_MCR_SLFWAK_MASK (0x400000U)
  6244. #define CAN_MCR_SLFWAK_SHIFT (22U)
  6245. #define CAN_MCR_SLFWAK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SLFWAK_SHIFT)) & CAN_MCR_SLFWAK_MASK)
  6246. #define CAN_MCR_SUPV_MASK (0x800000U)
  6247. #define CAN_MCR_SUPV_SHIFT (23U)
  6248. #define CAN_MCR_SUPV(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SUPV_SHIFT)) & CAN_MCR_SUPV_MASK)
  6249. #define CAN_MCR_FRZACK_MASK (0x1000000U)
  6250. #define CAN_MCR_FRZACK_SHIFT (24U)
  6251. #define CAN_MCR_FRZACK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_FRZACK_SHIFT)) & CAN_MCR_FRZACK_MASK)
  6252. #define CAN_MCR_SOFTRST_MASK (0x2000000U)
  6253. #define CAN_MCR_SOFTRST_SHIFT (25U)
  6254. #define CAN_MCR_SOFTRST(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SOFTRST_SHIFT)) & CAN_MCR_SOFTRST_MASK)
  6255. #define CAN_MCR_WAKMSK_MASK (0x4000000U)
  6256. #define CAN_MCR_WAKMSK_SHIFT (26U)
  6257. #define CAN_MCR_WAKMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WAKMSK_SHIFT)) & CAN_MCR_WAKMSK_MASK)
  6258. #define CAN_MCR_NOTRDY_MASK (0x8000000U)
  6259. #define CAN_MCR_NOTRDY_SHIFT (27U)
  6260. #define CAN_MCR_NOTRDY(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_NOTRDY_SHIFT)) & CAN_MCR_NOTRDY_MASK)
  6261. #define CAN_MCR_HALT_MASK (0x10000000U)
  6262. #define CAN_MCR_HALT_SHIFT (28U)
  6263. #define CAN_MCR_HALT(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_HALT_SHIFT)) & CAN_MCR_HALT_MASK)
  6264. #define CAN_MCR_RFEN_MASK (0x20000000U)
  6265. #define CAN_MCR_RFEN_SHIFT (29U)
  6266. #define CAN_MCR_RFEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_RFEN_SHIFT)) & CAN_MCR_RFEN_MASK)
  6267. #define CAN_MCR_FRZ_MASK (0x40000000U)
  6268. #define CAN_MCR_FRZ_SHIFT (30U)
  6269. #define CAN_MCR_FRZ(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_FRZ_SHIFT)) & CAN_MCR_FRZ_MASK)
  6270. #define CAN_MCR_MDIS_MASK (0x80000000U)
  6271. #define CAN_MCR_MDIS_SHIFT (31U)
  6272. #define CAN_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_MDIS_SHIFT)) & CAN_MCR_MDIS_MASK)
  6273. /*! @name CTRL1 - Control 1 Register */
  6274. #define CAN_CTRL1_PROPSEG_MASK (0x7U)
  6275. #define CAN_CTRL1_PROPSEG_SHIFT (0U)
  6276. #define CAN_CTRL1_PROPSEG(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PROPSEG_SHIFT)) & CAN_CTRL1_PROPSEG_MASK)
  6277. #define CAN_CTRL1_LOM_MASK (0x8U)
  6278. #define CAN_CTRL1_LOM_SHIFT (3U)
  6279. #define CAN_CTRL1_LOM(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LOM_SHIFT)) & CAN_CTRL1_LOM_MASK)
  6280. #define CAN_CTRL1_LBUF_MASK (0x10U)
  6281. #define CAN_CTRL1_LBUF_SHIFT (4U)
  6282. #define CAN_CTRL1_LBUF(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LBUF_SHIFT)) & CAN_CTRL1_LBUF_MASK)
  6283. #define CAN_CTRL1_TSYN_MASK (0x20U)
  6284. #define CAN_CTRL1_TSYN_SHIFT (5U)
  6285. #define CAN_CTRL1_TSYN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_TSYN_SHIFT)) & CAN_CTRL1_TSYN_MASK)
  6286. #define CAN_CTRL1_BOFFREC_MASK (0x40U)
  6287. #define CAN_CTRL1_BOFFREC_SHIFT (6U)
  6288. #define CAN_CTRL1_BOFFREC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_BOFFREC_SHIFT)) & CAN_CTRL1_BOFFREC_MASK)
  6289. #define CAN_CTRL1_SMP_MASK (0x80U)
  6290. #define CAN_CTRL1_SMP_SHIFT (7U)
  6291. #define CAN_CTRL1_SMP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_SMP_SHIFT)) & CAN_CTRL1_SMP_MASK)
  6292. #define CAN_CTRL1_RWRNMSK_MASK (0x400U)
  6293. #define CAN_CTRL1_RWRNMSK_SHIFT (10U)
  6294. #define CAN_CTRL1_RWRNMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_RWRNMSK_SHIFT)) & CAN_CTRL1_RWRNMSK_MASK)
  6295. #define CAN_CTRL1_TWRNMSK_MASK (0x800U)
  6296. #define CAN_CTRL1_TWRNMSK_SHIFT (11U)
  6297. #define CAN_CTRL1_TWRNMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_TWRNMSK_SHIFT)) & CAN_CTRL1_TWRNMSK_MASK)
  6298. #define CAN_CTRL1_LPB_MASK (0x1000U)
  6299. #define CAN_CTRL1_LPB_SHIFT (12U)
  6300. #define CAN_CTRL1_LPB(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LPB_SHIFT)) & CAN_CTRL1_LPB_MASK)
  6301. #define CAN_CTRL1_ERRMSK_MASK (0x4000U)
  6302. #define CAN_CTRL1_ERRMSK_SHIFT (14U)
  6303. #define CAN_CTRL1_ERRMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_ERRMSK_SHIFT)) & CAN_CTRL1_ERRMSK_MASK)
  6304. #define CAN_CTRL1_BOFFMSK_MASK (0x8000U)
  6305. #define CAN_CTRL1_BOFFMSK_SHIFT (15U)
  6306. #define CAN_CTRL1_BOFFMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_BOFFMSK_SHIFT)) & CAN_CTRL1_BOFFMSK_MASK)
  6307. #define CAN_CTRL1_PSEG2_MASK (0x70000U)
  6308. #define CAN_CTRL1_PSEG2_SHIFT (16U)
  6309. #define CAN_CTRL1_PSEG2(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PSEG2_SHIFT)) & CAN_CTRL1_PSEG2_MASK)
  6310. #define CAN_CTRL1_PSEG1_MASK (0x380000U)
  6311. #define CAN_CTRL1_PSEG1_SHIFT (19U)
  6312. #define CAN_CTRL1_PSEG1(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PSEG1_SHIFT)) & CAN_CTRL1_PSEG1_MASK)
  6313. #define CAN_CTRL1_RJW_MASK (0xC00000U)
  6314. #define CAN_CTRL1_RJW_SHIFT (22U)
  6315. #define CAN_CTRL1_RJW(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_RJW_SHIFT)) & CAN_CTRL1_RJW_MASK)
  6316. #define CAN_CTRL1_PRESDIV_MASK (0xFF000000U)
  6317. #define CAN_CTRL1_PRESDIV_SHIFT (24U)
  6318. #define CAN_CTRL1_PRESDIV(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PRESDIV_SHIFT)) & CAN_CTRL1_PRESDIV_MASK)
  6319. /*! @name TIMER - Free Running Timer Register */
  6320. #define CAN_TIMER_TIMER_MASK (0xFFFFU)
  6321. #define CAN_TIMER_TIMER_SHIFT (0U)
  6322. #define CAN_TIMER_TIMER(x) (((uint32_t)(((uint32_t)(x)) << CAN_TIMER_TIMER_SHIFT)) & CAN_TIMER_TIMER_MASK)
  6323. /*! @name RXMGMASK - Rx Mailboxes Global Mask Register */
  6324. #define CAN_RXMGMASK_MG_MASK (0xFFFFFFFFU)
  6325. #define CAN_RXMGMASK_MG_SHIFT (0U)
  6326. #define CAN_RXMGMASK_MG(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXMGMASK_MG_SHIFT)) & CAN_RXMGMASK_MG_MASK)
  6327. /*! @name RX14MASK - Rx Buffer 14 Mask Register */
  6328. #define CAN_RX14MASK_RX14M_MASK (0xFFFFFFFFU)
  6329. #define CAN_RX14MASK_RX14M_SHIFT (0U)
  6330. #define CAN_RX14MASK_RX14M(x) (((uint32_t)(((uint32_t)(x)) << CAN_RX14MASK_RX14M_SHIFT)) & CAN_RX14MASK_RX14M_MASK)
  6331. /*! @name RX15MASK - Rx Buffer 15 Mask Register */
  6332. #define CAN_RX15MASK_RX15M_MASK (0xFFFFFFFFU)
  6333. #define CAN_RX15MASK_RX15M_SHIFT (0U)
  6334. #define CAN_RX15MASK_RX15M(x) (((uint32_t)(((uint32_t)(x)) << CAN_RX15MASK_RX15M_SHIFT)) & CAN_RX15MASK_RX15M_MASK)
  6335. /*! @name ECR - Error Counter Register */
  6336. #define CAN_ECR_TX_ERR_COUNTER_MASK (0xFFU)
  6337. #define CAN_ECR_TX_ERR_COUNTER_SHIFT (0U)
  6338. #define CAN_ECR_TX_ERR_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << CAN_ECR_TX_ERR_COUNTER_SHIFT)) & CAN_ECR_TX_ERR_COUNTER_MASK)
  6339. #define CAN_ECR_RX_ERR_COUNTER_MASK (0xFF00U)
  6340. #define CAN_ECR_RX_ERR_COUNTER_SHIFT (8U)
  6341. #define CAN_ECR_RX_ERR_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << CAN_ECR_RX_ERR_COUNTER_SHIFT)) & CAN_ECR_RX_ERR_COUNTER_MASK)
  6342. /*! @name ESR1 - Error and Status 1 Register */
  6343. #define CAN_ESR1_WAKINT_MASK (0x1U)
  6344. #define CAN_ESR1_WAKINT_SHIFT (0U)
  6345. #define CAN_ESR1_WAKINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_WAKINT_SHIFT)) & CAN_ESR1_WAKINT_MASK)
  6346. #define CAN_ESR1_ERRINT_MASK (0x2U)
  6347. #define CAN_ESR1_ERRINT_SHIFT (1U)
  6348. #define CAN_ESR1_ERRINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_ERRINT_SHIFT)) & CAN_ESR1_ERRINT_MASK)
  6349. #define CAN_ESR1_BOFFINT_MASK (0x4U)
  6350. #define CAN_ESR1_BOFFINT_SHIFT (2U)
  6351. #define CAN_ESR1_BOFFINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BOFFINT_SHIFT)) & CAN_ESR1_BOFFINT_MASK)
  6352. #define CAN_ESR1_RX_MASK (0x8U)
  6353. #define CAN_ESR1_RX_SHIFT (3U)
  6354. #define CAN_ESR1_RX(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RX_SHIFT)) & CAN_ESR1_RX_MASK)
  6355. #define CAN_ESR1_FLTCONF_MASK (0x30U)
  6356. #define CAN_ESR1_FLTCONF_SHIFT (4U)
  6357. #define CAN_ESR1_FLTCONF(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_FLTCONF_SHIFT)) & CAN_ESR1_FLTCONF_MASK)
  6358. #define CAN_ESR1_TX_MASK (0x40U)
  6359. #define CAN_ESR1_TX_SHIFT (6U)
  6360. #define CAN_ESR1_TX(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TX_SHIFT)) & CAN_ESR1_TX_MASK)
  6361. #define CAN_ESR1_IDLE_MASK (0x80U)
  6362. #define CAN_ESR1_IDLE_SHIFT (7U)
  6363. #define CAN_ESR1_IDLE(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_IDLE_SHIFT)) & CAN_ESR1_IDLE_MASK)
  6364. #define CAN_ESR1_RXWRN_MASK (0x100U)
  6365. #define CAN_ESR1_RXWRN_SHIFT (8U)
  6366. #define CAN_ESR1_RXWRN(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RXWRN_SHIFT)) & CAN_ESR1_RXWRN_MASK)
  6367. #define CAN_ESR1_TXWRN_MASK (0x200U)
  6368. #define CAN_ESR1_TXWRN_SHIFT (9U)
  6369. #define CAN_ESR1_TXWRN(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TXWRN_SHIFT)) & CAN_ESR1_TXWRN_MASK)
  6370. #define CAN_ESR1_STFERR_MASK (0x400U)
  6371. #define CAN_ESR1_STFERR_SHIFT (10U)
  6372. #define CAN_ESR1_STFERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_STFERR_SHIFT)) & CAN_ESR1_STFERR_MASK)
  6373. #define CAN_ESR1_FRMERR_MASK (0x800U)
  6374. #define CAN_ESR1_FRMERR_SHIFT (11U)
  6375. #define CAN_ESR1_FRMERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_FRMERR_SHIFT)) & CAN_ESR1_FRMERR_MASK)
  6376. #define CAN_ESR1_CRCERR_MASK (0x1000U)
  6377. #define CAN_ESR1_CRCERR_SHIFT (12U)
  6378. #define CAN_ESR1_CRCERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_CRCERR_SHIFT)) & CAN_ESR1_CRCERR_MASK)
  6379. #define CAN_ESR1_ACKERR_MASK (0x2000U)
  6380. #define CAN_ESR1_ACKERR_SHIFT (13U)
  6381. #define CAN_ESR1_ACKERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_ACKERR_SHIFT)) & CAN_ESR1_ACKERR_MASK)
  6382. #define CAN_ESR1_BIT0ERR_MASK (0x4000U)
  6383. #define CAN_ESR1_BIT0ERR_SHIFT (14U)
  6384. #define CAN_ESR1_BIT0ERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BIT0ERR_SHIFT)) & CAN_ESR1_BIT0ERR_MASK)
  6385. #define CAN_ESR1_BIT1ERR_MASK (0x8000U)
  6386. #define CAN_ESR1_BIT1ERR_SHIFT (15U)
  6387. #define CAN_ESR1_BIT1ERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BIT1ERR_SHIFT)) & CAN_ESR1_BIT1ERR_MASK)
  6388. #define CAN_ESR1_RWRNINT_MASK (0x10000U)
  6389. #define CAN_ESR1_RWRNINT_SHIFT (16U)
  6390. #define CAN_ESR1_RWRNINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RWRNINT_SHIFT)) & CAN_ESR1_RWRNINT_MASK)
  6391. #define CAN_ESR1_TWRNINT_MASK (0x20000U)
  6392. #define CAN_ESR1_TWRNINT_SHIFT (17U)
  6393. #define CAN_ESR1_TWRNINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TWRNINT_SHIFT)) & CAN_ESR1_TWRNINT_MASK)
  6394. #define CAN_ESR1_SYNCH_MASK (0x40000U)
  6395. #define CAN_ESR1_SYNCH_SHIFT (18U)
  6396. #define CAN_ESR1_SYNCH(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_SYNCH_SHIFT)) & CAN_ESR1_SYNCH_MASK)
  6397. /*! @name IMASK2 - Interrupt Masks 2 Register */
  6398. #define CAN_IMASK2_BUFHM_MASK (0xFFFFFFFFU)
  6399. #define CAN_IMASK2_BUFHM_SHIFT (0U)
  6400. #define CAN_IMASK2_BUFHM(x) (((uint32_t)(((uint32_t)(x)) << CAN_IMASK2_BUFHM_SHIFT)) & CAN_IMASK2_BUFHM_MASK)
  6401. /*! @name IMASK1 - Interrupt Masks 1 Register */
  6402. #define CAN_IMASK1_BUFLM_MASK (0xFFFFFFFFU)
  6403. #define CAN_IMASK1_BUFLM_SHIFT (0U)
  6404. #define CAN_IMASK1_BUFLM(x) (((uint32_t)(((uint32_t)(x)) << CAN_IMASK1_BUFLM_SHIFT)) & CAN_IMASK1_BUFLM_MASK)
  6405. /*! @name IFLAG2 - Interrupt Flags 2 Register */
  6406. #define CAN_IFLAG2_BUFHI_MASK (0xFFFFFFFFU)
  6407. #define CAN_IFLAG2_BUFHI_SHIFT (0U)
  6408. #define CAN_IFLAG2_BUFHI(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG2_BUFHI_SHIFT)) & CAN_IFLAG2_BUFHI_MASK)
  6409. /*! @name IFLAG1 - Interrupt Flags 1 Register */
  6410. #define CAN_IFLAG1_BUF4TO0I_MASK (0x1FU)
  6411. #define CAN_IFLAG1_BUF4TO0I_SHIFT (0U)
  6412. #define CAN_IFLAG1_BUF4TO0I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF4TO0I_SHIFT)) & CAN_IFLAG1_BUF4TO0I_MASK)
  6413. #define CAN_IFLAG1_BUF5I_MASK (0x20U)
  6414. #define CAN_IFLAG1_BUF5I_SHIFT (5U)
  6415. #define CAN_IFLAG1_BUF5I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF5I_SHIFT)) & CAN_IFLAG1_BUF5I_MASK)
  6416. #define CAN_IFLAG1_BUF6I_MASK (0x40U)
  6417. #define CAN_IFLAG1_BUF6I_SHIFT (6U)
  6418. #define CAN_IFLAG1_BUF6I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF6I_SHIFT)) & CAN_IFLAG1_BUF6I_MASK)
  6419. #define CAN_IFLAG1_BUF7I_MASK (0x80U)
  6420. #define CAN_IFLAG1_BUF7I_SHIFT (7U)
  6421. #define CAN_IFLAG1_BUF7I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF7I_SHIFT)) & CAN_IFLAG1_BUF7I_MASK)
  6422. #define CAN_IFLAG1_BUF31TO8I_MASK (0xFFFFFF00U)
  6423. #define CAN_IFLAG1_BUF31TO8I_SHIFT (8U)
  6424. #define CAN_IFLAG1_BUF31TO8I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF31TO8I_SHIFT)) & CAN_IFLAG1_BUF31TO8I_MASK)
  6425. /*! @name CTRL2 - Control 2 Register */
  6426. #define CAN_CTRL2_EACEN_MASK (0x10000U)
  6427. #define CAN_CTRL2_EACEN_SHIFT (16U)
  6428. #define CAN_CTRL2_EACEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_EACEN_SHIFT)) & CAN_CTRL2_EACEN_MASK)
  6429. #define CAN_CTRL2_RRS_MASK (0x20000U)
  6430. #define CAN_CTRL2_RRS_SHIFT (17U)
  6431. #define CAN_CTRL2_RRS(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_RRS_SHIFT)) & CAN_CTRL2_RRS_MASK)
  6432. #define CAN_CTRL2_MRP_MASK (0x40000U)
  6433. #define CAN_CTRL2_MRP_SHIFT (18U)
  6434. #define CAN_CTRL2_MRP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_MRP_SHIFT)) & CAN_CTRL2_MRP_MASK)
  6435. #define CAN_CTRL2_TASD_MASK (0xF80000U)
  6436. #define CAN_CTRL2_TASD_SHIFT (19U)
  6437. #define CAN_CTRL2_TASD(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_TASD_SHIFT)) & CAN_CTRL2_TASD_MASK)
  6438. #define CAN_CTRL2_RFFN_MASK (0xF000000U)
  6439. #define CAN_CTRL2_RFFN_SHIFT (24U)
  6440. #define CAN_CTRL2_RFFN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_RFFN_SHIFT)) & CAN_CTRL2_RFFN_MASK)
  6441. #define CAN_CTRL2_WRMFRZ_MASK (0x10000000U)
  6442. #define CAN_CTRL2_WRMFRZ_SHIFT (28U)
  6443. #define CAN_CTRL2_WRMFRZ(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_WRMFRZ_SHIFT)) & CAN_CTRL2_WRMFRZ_MASK)
  6444. /*! @name ESR2 - Error and Status 2 Register */
  6445. #define CAN_ESR2_IMB_MASK (0x2000U)
  6446. #define CAN_ESR2_IMB_SHIFT (13U)
  6447. #define CAN_ESR2_IMB(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_IMB_SHIFT)) & CAN_ESR2_IMB_MASK)
  6448. #define CAN_ESR2_VPS_MASK (0x4000U)
  6449. #define CAN_ESR2_VPS_SHIFT (14U)
  6450. #define CAN_ESR2_VPS(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_VPS_SHIFT)) & CAN_ESR2_VPS_MASK)
  6451. #define CAN_ESR2_LPTM_MASK (0x7F0000U)
  6452. #define CAN_ESR2_LPTM_SHIFT (16U)
  6453. #define CAN_ESR2_LPTM(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_LPTM_SHIFT)) & CAN_ESR2_LPTM_MASK)
  6454. /*! @name CRCR - CRC Register */
  6455. #define CAN_CRCR_TXCRC_MASK (0x7FFFU)
  6456. #define CAN_CRCR_TXCRC_SHIFT (0U)
  6457. #define CAN_CRCR_TXCRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CRCR_TXCRC_SHIFT)) & CAN_CRCR_TXCRC_MASK)
  6458. #define CAN_CRCR_MBCRC_MASK (0x7F0000U)
  6459. #define CAN_CRCR_MBCRC_SHIFT (16U)
  6460. #define CAN_CRCR_MBCRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CRCR_MBCRC_SHIFT)) & CAN_CRCR_MBCRC_MASK)
  6461. /*! @name RXFGMASK - Rx FIFO Global Mask Register */
  6462. #define CAN_RXFGMASK_FGM_MASK (0xFFFFFFFFU)
  6463. #define CAN_RXFGMASK_FGM_SHIFT (0U)
  6464. #define CAN_RXFGMASK_FGM(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXFGMASK_FGM_SHIFT)) & CAN_RXFGMASK_FGM_MASK)
  6465. /*! @name RXFIR - Rx FIFO Information Register */
  6466. #define CAN_RXFIR_IDHIT_MASK (0x1FFU)
  6467. #define CAN_RXFIR_IDHIT_SHIFT (0U)
  6468. #define CAN_RXFIR_IDHIT(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXFIR_IDHIT_SHIFT)) & CAN_RXFIR_IDHIT_MASK)
  6469. /*! @name CS - Message Buffer 0 CS Register..Message Buffer 63 CS Register */
  6470. #define CAN_CS_TIME_STAMP_MASK (0xFFFFU)
  6471. #define CAN_CS_TIME_STAMP_SHIFT (0U)
  6472. #define CAN_CS_TIME_STAMP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_TIME_STAMP_SHIFT)) & CAN_CS_TIME_STAMP_MASK)
  6473. #define CAN_CS_DLC_MASK (0xF0000U)
  6474. #define CAN_CS_DLC_SHIFT (16U)
  6475. #define CAN_CS_DLC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_DLC_SHIFT)) & CAN_CS_DLC_MASK)
  6476. #define CAN_CS_RTR_MASK (0x100000U)
  6477. #define CAN_CS_RTR_SHIFT (20U)
  6478. #define CAN_CS_RTR(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_RTR_SHIFT)) & CAN_CS_RTR_MASK)
  6479. #define CAN_CS_IDE_MASK (0x200000U)
  6480. #define CAN_CS_IDE_SHIFT (21U)
  6481. #define CAN_CS_IDE(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_IDE_SHIFT)) & CAN_CS_IDE_MASK)
  6482. #define CAN_CS_SRR_MASK (0x400000U)
  6483. #define CAN_CS_SRR_SHIFT (22U)
  6484. #define CAN_CS_SRR(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_SRR_SHIFT)) & CAN_CS_SRR_MASK)
  6485. #define CAN_CS_CODE_MASK (0xF000000U)
  6486. #define CAN_CS_CODE_SHIFT (24U)
  6487. #define CAN_CS_CODE(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_CODE_SHIFT)) & CAN_CS_CODE_MASK)
  6488. /* The count of CAN_CS */
  6489. #define CAN_CS_COUNT (64U)
  6490. /*! @name ID - Message Buffer 0 ID Register..Message Buffer 63 ID Register */
  6491. #define CAN_ID_EXT_MASK (0x3FFFFU)
  6492. #define CAN_ID_EXT_SHIFT (0U)
  6493. #define CAN_ID_EXT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_EXT_SHIFT)) & CAN_ID_EXT_MASK)
  6494. #define CAN_ID_STD_MASK (0x1FFC0000U)
  6495. #define CAN_ID_STD_SHIFT (18U)
  6496. #define CAN_ID_STD(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_STD_SHIFT)) & CAN_ID_STD_MASK)
  6497. #define CAN_ID_PRIO_MASK (0xE0000000U)
  6498. #define CAN_ID_PRIO_SHIFT (29U)
  6499. #define CAN_ID_PRIO(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_PRIO_SHIFT)) & CAN_ID_PRIO_MASK)
  6500. /* The count of CAN_ID */
  6501. #define CAN_ID_COUNT (64U)
  6502. /*! @name WORD0 - Message Buffer 0 WORD0 Register..Message Buffer 63 WORD0 Register */
  6503. #define CAN_WORD0_DATA_BYTE_3_MASK (0xFFU)
  6504. #define CAN_WORD0_DATA_BYTE_3_SHIFT (0U)
  6505. #define CAN_WORD0_DATA_BYTE_3(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_3_SHIFT)) & CAN_WORD0_DATA_BYTE_3_MASK)
  6506. #define CAN_WORD0_DATA_BYTE_2_MASK (0xFF00U)
  6507. #define CAN_WORD0_DATA_BYTE_2_SHIFT (8U)
  6508. #define CAN_WORD0_DATA_BYTE_2(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_2_SHIFT)) & CAN_WORD0_DATA_BYTE_2_MASK)
  6509. #define CAN_WORD0_DATA_BYTE_1_MASK (0xFF0000U)
  6510. #define CAN_WORD0_DATA_BYTE_1_SHIFT (16U)
  6511. #define CAN_WORD0_DATA_BYTE_1(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_1_SHIFT)) & CAN_WORD0_DATA_BYTE_1_MASK)
  6512. #define CAN_WORD0_DATA_BYTE_0_MASK (0xFF000000U)
  6513. #define CAN_WORD0_DATA_BYTE_0_SHIFT (24U)
  6514. #define CAN_WORD0_DATA_BYTE_0(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_0_SHIFT)) & CAN_WORD0_DATA_BYTE_0_MASK)
  6515. /* The count of CAN_WORD0 */
  6516. #define CAN_WORD0_COUNT (64U)
  6517. /*! @name WORD1 - Message Buffer 0 WORD1 Register..Message Buffer 63 WORD1 Register */
  6518. #define CAN_WORD1_DATA_BYTE_7_MASK (0xFFU)
  6519. #define CAN_WORD1_DATA_BYTE_7_SHIFT (0U)
  6520. #define CAN_WORD1_DATA_BYTE_7(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_7_SHIFT)) & CAN_WORD1_DATA_BYTE_7_MASK)
  6521. #define CAN_WORD1_DATA_BYTE_6_MASK (0xFF00U)
  6522. #define CAN_WORD1_DATA_BYTE_6_SHIFT (8U)
  6523. #define CAN_WORD1_DATA_BYTE_6(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_6_SHIFT)) & CAN_WORD1_DATA_BYTE_6_MASK)
  6524. #define CAN_WORD1_DATA_BYTE_5_MASK (0xFF0000U)
  6525. #define CAN_WORD1_DATA_BYTE_5_SHIFT (16U)
  6526. #define CAN_WORD1_DATA_BYTE_5(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_5_SHIFT)) & CAN_WORD1_DATA_BYTE_5_MASK)
  6527. #define CAN_WORD1_DATA_BYTE_4_MASK (0xFF000000U)
  6528. #define CAN_WORD1_DATA_BYTE_4_SHIFT (24U)
  6529. #define CAN_WORD1_DATA_BYTE_4(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_4_SHIFT)) & CAN_WORD1_DATA_BYTE_4_MASK)
  6530. /* The count of CAN_WORD1 */
  6531. #define CAN_WORD1_COUNT (64U)
  6532. /*! @name RXIMR - Rx Individual Mask Registers */
  6533. #define CAN_RXIMR_MI_MASK (0xFFFFFFFFU)
  6534. #define CAN_RXIMR_MI_SHIFT (0U)
  6535. #define CAN_RXIMR_MI(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXIMR_MI_SHIFT)) & CAN_RXIMR_MI_MASK)
  6536. /* The count of CAN_RXIMR */
  6537. #define CAN_RXIMR_COUNT (64U)
  6538. /*! @name GFWR - Glitch Filter Width Registers */
  6539. #define CAN_GFWR_GFWR_MASK (0xFFU)
  6540. #define CAN_GFWR_GFWR_SHIFT (0U)
  6541. #define CAN_GFWR_GFWR(x) (((uint32_t)(((uint32_t)(x)) << CAN_GFWR_GFWR_SHIFT)) & CAN_GFWR_GFWR_MASK)
  6542. /*!
  6543. * @}
  6544. */ /* end of group CAN_Register_Masks */
  6545. /* CAN - Peripheral instance base addresses */
  6546. /** Peripheral CAN1 base address */
  6547. #define CAN1_BASE (0x2090000u)
  6548. /** Peripheral CAN1 base pointer */
  6549. #define CAN1 ((CAN_Type *)CAN1_BASE)
  6550. /** Peripheral CAN2 base address */
  6551. #define CAN2_BASE (0x2094000u)
  6552. /** Peripheral CAN2 base pointer */
  6553. #define CAN2 ((CAN_Type *)CAN2_BASE)
  6554. /** Array initializer of CAN peripheral base addresses */
  6555. #define CAN_BASE_ADDRS { 0u, CAN1_BASE, CAN2_BASE }
  6556. /** Array initializer of CAN peripheral base pointers */
  6557. #define CAN_BASE_PTRS { (CAN_Type *)0u, CAN1, CAN2 }
  6558. /** Interrupt vectors for the CAN peripheral type */
  6559. #define CAN_Rx_Warning_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  6560. #define CAN_Tx_Warning_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  6561. #define CAN_Wake_Up_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  6562. #define CAN_Error_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  6563. #define CAN_Bus_Off_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  6564. #define CAN_ORed_Message_buffer_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  6565. /* Backward compatibility */
  6566. #define CAN_ECR_TXERRCNT_MASK CAN_ECR_TX_ERR_COUNTER_MASK
  6567. #define CAN_ECR_TXERRCNT_SHIFT CAN_ECR_TX_ERR_COUNTER_SHIFT
  6568. #define CAN_ECR_TXERRCNT(x) CAN_ECR_TX_ERR_COUNTER(x)
  6569. #define CAN_ECR_RXERRCNT_MASK CAN_ECR_RX_ERR_COUNTER_MASK
  6570. #define CAN_ECR_RXERRCNT_SHIFT CAN_ECR_RX_ERR_COUNTER_SHIFT
  6571. #define CAN_ECR_RXERRCNT(x) CAN_ECR_RX_ERR_COUNTER(x)
  6572. /*!
  6573. * @}
  6574. */ /* end of group CAN_Peripheral_Access_Layer */
  6575. /* ----------------------------------------------------------------------------
  6576. -- CCM Peripheral Access Layer
  6577. ---------------------------------------------------------------------------- */
  6578. /*!
  6579. * @addtogroup CCM_Peripheral_Access_Layer CCM Peripheral Access Layer
  6580. * @{
  6581. */
  6582. /** CCM - Register Layout Typedef */
  6583. typedef struct {
  6584. __IO uint32_t CCR; /**< CCM Control Register, offset: 0x0 */
  6585. __IO uint32_t CCDR; /**< CCM Control Divider Register, offset: 0x4 */
  6586. __I uint32_t CSR; /**< CCM Status Register, offset: 0x8 */
  6587. __IO uint32_t CCSR; /**< CCM Clock Switcher Register, offset: 0xC */
  6588. __IO uint32_t CACRR; /**< CCM Arm Clock Root Register, offset: 0x10 */
  6589. __IO uint32_t CBCDR; /**< CCM Bus Clock Divider Register, offset: 0x14 */
  6590. __IO uint32_t CBCMR; /**< CCM Bus Clock Multiplexer Register, offset: 0x18 */
  6591. __IO uint32_t CSCMR1; /**< CCM Serial Clock Multiplexer Register 1, offset: 0x1C */
  6592. __IO uint32_t CSCMR2; /**< CCM Serial Clock Multiplexer Register 2, offset: 0x20 */
  6593. __IO uint32_t CSCDR1; /**< CCM Serial Clock Divider Register 1, offset: 0x24 */
  6594. __IO uint32_t CS1CDR; /**< CCM SAI1 Clock Divider Register, offset: 0x28 */
  6595. __IO uint32_t CS2CDR; /**< CCM SAI2 Clock Divider Register, offset: 0x2C */
  6596. __IO uint32_t CDCDR; /**< CCM D1 Clock Divider Register, offset: 0x30 */
  6597. __IO uint32_t CHSCCDR; /**< CCM HSC Clock Divider Register, offset: 0x34 */
  6598. __IO uint32_t CSCDR2; /**< CCM Serial Clock Divider Register 2, offset: 0x38 */
  6599. __IO uint32_t CSCDR3; /**< CCM Serial Clock Divider Register 3, offset: 0x3C */
  6600. uint8_t RESERVED_0[8];
  6601. __I uint32_t CDHIPR; /**< CCM Divider Handshake In-Process Register, offset: 0x48 */
  6602. uint8_t RESERVED_1[8];
  6603. __IO uint32_t CLPCR; /**< CCM Low Power Control Register, offset: 0x54 */
  6604. __IO uint32_t CISR; /**< CCM Interrupt Status Register, offset: 0x58 */
  6605. __IO uint32_t CIMR; /**< CCM Interrupt Mask Register, offset: 0x5C */
  6606. __IO uint32_t CCOSR; /**< CCM Clock Output Source Register, offset: 0x60 */
  6607. __IO uint32_t CGPR; /**< CCM General Purpose Register, offset: 0x64 */
  6608. __IO uint32_t CCGR0; /**< CCM Clock Gating Register 0, offset: 0x68 */
  6609. __IO uint32_t CCGR1; /**< CCM Clock Gating Register 1, offset: 0x6C */
  6610. __IO uint32_t CCGR2; /**< CCM Clock Gating Register 2, offset: 0x70 */
  6611. __IO uint32_t CCGR3; /**< CCM Clock Gating Register 3, offset: 0x74 */
  6612. __IO uint32_t CCGR4; /**< CCM Clock Gating Register 4, offset: 0x78 */
  6613. __IO uint32_t CCGR5; /**< CCM Clock Gating Register 5, offset: 0x7C */
  6614. __IO uint32_t CCGR6; /**< CCM Clock Gating Register 6, offset: 0x80 */
  6615. uint8_t RESERVED_2[4];
  6616. __IO uint32_t CMEOR; /**< CCM Module Enable Overide Register, offset: 0x88 */
  6617. } CCM_Type;
  6618. /* ----------------------------------------------------------------------------
  6619. -- CCM Register Masks
  6620. ---------------------------------------------------------------------------- */
  6621. /*!
  6622. * @addtogroup CCM_Register_Masks CCM Register Masks
  6623. * @{
  6624. */
  6625. /*! @name CCR - CCM Control Register */
  6626. #define CCM_CCR_OSCNT_MASK (0x7FU)
  6627. #define CCM_CCR_OSCNT_SHIFT (0U)
  6628. #define CCM_CCR_OSCNT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCR_OSCNT_SHIFT)) & CCM_CCR_OSCNT_MASK)
  6629. #define CCM_CCR_COSC_EN_MASK (0x1000U)
  6630. #define CCM_CCR_COSC_EN_SHIFT (12U)
  6631. #define CCM_CCR_COSC_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCR_COSC_EN_SHIFT)) & CCM_CCR_COSC_EN_MASK)
  6632. #define CCM_CCR_REG_BYPASS_COUNT_MASK (0x7E00000U)
  6633. #define CCM_CCR_REG_BYPASS_COUNT_SHIFT (21U)
  6634. #define CCM_CCR_REG_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCR_REG_BYPASS_COUNT_SHIFT)) & CCM_CCR_REG_BYPASS_COUNT_MASK)
  6635. #define CCM_CCR_RBC_EN_MASK (0x8000000U)
  6636. #define CCM_CCR_RBC_EN_SHIFT (27U)
  6637. #define CCM_CCR_RBC_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCR_RBC_EN_SHIFT)) & CCM_CCR_RBC_EN_MASK)
  6638. /*! @name CCDR - CCM Control Divider Register */
  6639. #define CCM_CCDR_MMDC_CH1_MASK_MASK (0x10000U)
  6640. #define CCM_CCDR_MMDC_CH1_MASK_SHIFT (16U)
  6641. #define CCM_CCDR_MMDC_CH1_MASK(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCDR_MMDC_CH1_MASK_SHIFT)) & CCM_CCDR_MMDC_CH1_MASK_MASK)
  6642. #define CCM_CCDR_MMDC_CH0_MASK_MASK (0x20000U)
  6643. #define CCM_CCDR_MMDC_CH0_MASK_SHIFT (17U)
  6644. #define CCM_CCDR_MMDC_CH0_MASK(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCDR_MMDC_CH0_MASK_SHIFT)) & CCM_CCDR_MMDC_CH0_MASK_MASK)
  6645. /*! @name CSR - CCM Status Register */
  6646. #define CCM_CSR_REF_EN_B_MASK (0x1U)
  6647. #define CCM_CSR_REF_EN_B_SHIFT (0U)
  6648. #define CCM_CSR_REF_EN_B(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSR_REF_EN_B_SHIFT)) & CCM_CSR_REF_EN_B_MASK)
  6649. #define CCM_CSR_COSC_READY_MASK (0x20U)
  6650. #define CCM_CSR_COSC_READY_SHIFT (5U)
  6651. #define CCM_CSR_COSC_READY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSR_COSC_READY_SHIFT)) & CCM_CSR_COSC_READY_MASK)
  6652. /*! @name CCSR - CCM Clock Switcher Register */
  6653. #define CCM_CCSR_PLL3_SW_CLK_SEL_MASK (0x1U)
  6654. #define CCM_CCSR_PLL3_SW_CLK_SEL_SHIFT (0U)
  6655. #define CCM_CCSR_PLL3_SW_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCSR_PLL3_SW_CLK_SEL_SHIFT)) & CCM_CCSR_PLL3_SW_CLK_SEL_MASK)
  6656. #define CCM_CCSR_PLL1_SW_CLK_SEL_MASK (0x4U)
  6657. #define CCM_CCSR_PLL1_SW_CLK_SEL_SHIFT (2U)
  6658. #define CCM_CCSR_PLL1_SW_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCSR_PLL1_SW_CLK_SEL_SHIFT)) & CCM_CCSR_PLL1_SW_CLK_SEL_MASK)
  6659. #define CCM_CCSR_SECONDARY_CLK_SEL_MASK (0x8U)
  6660. #define CCM_CCSR_SECONDARY_CLK_SEL_SHIFT (3U)
  6661. #define CCM_CCSR_SECONDARY_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCSR_SECONDARY_CLK_SEL_SHIFT)) & CCM_CCSR_SECONDARY_CLK_SEL_MASK)
  6662. #define CCM_CCSR_STEP_SEL_MASK (0x100U)
  6663. #define CCM_CCSR_STEP_SEL_SHIFT (8U)
  6664. #define CCM_CCSR_STEP_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCSR_STEP_SEL_SHIFT)) & CCM_CCSR_STEP_SEL_MASK)
  6665. /*! @name CACRR - CCM Arm Clock Root Register */
  6666. #define CCM_CACRR_ARM_PODF_MASK (0x7U)
  6667. #define CCM_CACRR_ARM_PODF_SHIFT (0U)
  6668. #define CCM_CACRR_ARM_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CACRR_ARM_PODF_SHIFT)) & CCM_CACRR_ARM_PODF_MASK)
  6669. /*! @name CBCDR - CCM Bus Clock Divider Register */
  6670. #define CCM_CBCDR_PERIPH2_CLK2_PODF_MASK (0x7U)
  6671. #define CCM_CBCDR_PERIPH2_CLK2_PODF_SHIFT (0U)
  6672. #define CCM_CBCDR_PERIPH2_CLK2_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_PERIPH2_CLK2_PODF_SHIFT)) & CCM_CBCDR_PERIPH2_CLK2_PODF_MASK)
  6673. #define CCM_CBCDR_FABRIC_MMDC_PODF_MASK (0x38U)
  6674. #define CCM_CBCDR_FABRIC_MMDC_PODF_SHIFT (3U)
  6675. #define CCM_CBCDR_FABRIC_MMDC_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_FABRIC_MMDC_PODF_SHIFT)) & CCM_CBCDR_FABRIC_MMDC_PODF_MASK)
  6676. #define CCM_CBCDR_AXI_SEL_MASK (0x40U)
  6677. #define CCM_CBCDR_AXI_SEL_SHIFT (6U)
  6678. #define CCM_CBCDR_AXI_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_AXI_SEL_SHIFT)) & CCM_CBCDR_AXI_SEL_MASK)
  6679. #define CCM_CBCDR_AXI_ALT_SEL_MASK (0x80U)
  6680. #define CCM_CBCDR_AXI_ALT_SEL_SHIFT (7U)
  6681. #define CCM_CBCDR_AXI_ALT_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_AXI_ALT_SEL_SHIFT)) & CCM_CBCDR_AXI_ALT_SEL_MASK)
  6682. #define CCM_CBCDR_IPG_PODF_MASK (0x300U)
  6683. #define CCM_CBCDR_IPG_PODF_SHIFT (8U)
  6684. #define CCM_CBCDR_IPG_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_IPG_PODF_SHIFT)) & CCM_CBCDR_IPG_PODF_MASK)
  6685. #define CCM_CBCDR_AHB_PODF_MASK (0x1C00U)
  6686. #define CCM_CBCDR_AHB_PODF_SHIFT (10U)
  6687. #define CCM_CBCDR_AHB_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_AHB_PODF_SHIFT)) & CCM_CBCDR_AHB_PODF_MASK)
  6688. #define CCM_CBCDR_AXI_PODF_MASK (0x70000U)
  6689. #define CCM_CBCDR_AXI_PODF_SHIFT (16U)
  6690. #define CCM_CBCDR_AXI_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_AXI_PODF_SHIFT)) & CCM_CBCDR_AXI_PODF_MASK)
  6691. #define CCM_CBCDR_PERIPH_CLK_SEL_MASK (0x2000000U)
  6692. #define CCM_CBCDR_PERIPH_CLK_SEL_SHIFT (25U)
  6693. #define CCM_CBCDR_PERIPH_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_PERIPH_CLK_SEL_SHIFT)) & CCM_CBCDR_PERIPH_CLK_SEL_MASK)
  6694. #define CCM_CBCDR_PERIPH2_CLK_SEL_MASK (0x4000000U)
  6695. #define CCM_CBCDR_PERIPH2_CLK_SEL_SHIFT (26U)
  6696. #define CCM_CBCDR_PERIPH2_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_PERIPH2_CLK_SEL_SHIFT)) & CCM_CBCDR_PERIPH2_CLK_SEL_MASK)
  6697. #define CCM_CBCDR_PERIPH_CLK2_PODF_MASK (0x38000000U)
  6698. #define CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT (27U)
  6699. #define CCM_CBCDR_PERIPH_CLK2_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT)) & CCM_CBCDR_PERIPH_CLK2_PODF_MASK)
  6700. /*! @name CBCMR - CCM Bus Clock Multiplexer Register */
  6701. #define CCM_CBCMR_PERIPH_CLK2_SEL_MASK (0x3000U)
  6702. #define CCM_CBCMR_PERIPH_CLK2_SEL_SHIFT (12U)
  6703. #define CCM_CBCMR_PERIPH_CLK2_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_PERIPH_CLK2_SEL_SHIFT)) & CCM_CBCMR_PERIPH_CLK2_SEL_MASK)
  6704. #define CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK (0xC0000U)
  6705. #define CCM_CBCMR_PRE_PERIPH_CLK_SEL_SHIFT (18U)
  6706. #define CCM_CBCMR_PRE_PERIPH_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_PRE_PERIPH_CLK_SEL_SHIFT)) & CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
  6707. #define CCM_CBCMR_PERIPH2_CLK2_SEL_MASK (0x100000U)
  6708. #define CCM_CBCMR_PERIPH2_CLK2_SEL_SHIFT (20U)
  6709. #define CCM_CBCMR_PERIPH2_CLK2_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_PERIPH2_CLK2_SEL_SHIFT)) & CCM_CBCMR_PERIPH2_CLK2_SEL_MASK)
  6710. #define CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK (0x600000U)
  6711. #define CCM_CBCMR_PRE_PERIPH2_CLK_SEL_SHIFT (21U)
  6712. #define CCM_CBCMR_PRE_PERIPH2_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_PRE_PERIPH2_CLK_SEL_SHIFT)) & CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK)
  6713. #define CCM_CBCMR_LCDIF1_PODF_MASK (0x3800000U)
  6714. #define CCM_CBCMR_LCDIF1_PODF_SHIFT (23U)
  6715. #define CCM_CBCMR_LCDIF1_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_LCDIF1_PODF_SHIFT)) & CCM_CBCMR_LCDIF1_PODF_MASK)
  6716. /*! @name CSCMR1 - CCM Serial Clock Multiplexer Register 1 */
  6717. #define CCM_CSCMR1_PERCLK_PODF_MASK (0x3FU)
  6718. #define CCM_CSCMR1_PERCLK_PODF_SHIFT (0U)
  6719. #define CCM_CSCMR1_PERCLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_PERCLK_PODF_SHIFT)) & CCM_CSCMR1_PERCLK_PODF_MASK)
  6720. #define CCM_CSCMR1_PERCLK_CLK_SEL_MASK (0x40U)
  6721. #define CCM_CSCMR1_PERCLK_CLK_SEL_SHIFT (6U)
  6722. #define CCM_CSCMR1_PERCLK_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_PERCLK_CLK_SEL_SHIFT)) & CCM_CSCMR1_PERCLK_CLK_SEL_MASK)
  6723. #define CCM_CSCMR1_QSPI1_CLK_SEL_MASK (0x380U)
  6724. #define CCM_CSCMR1_QSPI1_CLK_SEL_SHIFT (7U)
  6725. #define CCM_CSCMR1_QSPI1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_QSPI1_CLK_SEL_SHIFT)) & CCM_CSCMR1_QSPI1_CLK_SEL_MASK)
  6726. #define CCM_CSCMR1_SAI1_CLK_SEL_MASK (0xC00U)
  6727. #define CCM_CSCMR1_SAI1_CLK_SEL_SHIFT (10U)
  6728. #define CCM_CSCMR1_SAI1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_SAI1_CLK_SEL_SHIFT)) & CCM_CSCMR1_SAI1_CLK_SEL_MASK)
  6729. #define CCM_CSCMR1_SAI2_CLK_SEL_MASK (0x3000U)
  6730. #define CCM_CSCMR1_SAI2_CLK_SEL_SHIFT (12U)
  6731. #define CCM_CSCMR1_SAI2_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_SAI2_CLK_SEL_SHIFT)) & CCM_CSCMR1_SAI2_CLK_SEL_MASK)
  6732. #define CCM_CSCMR1_SAI3_CLK_SEL_MASK (0xC000U)
  6733. #define CCM_CSCMR1_SAI3_CLK_SEL_SHIFT (14U)
  6734. #define CCM_CSCMR1_SAI3_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_SAI3_CLK_SEL_SHIFT)) & CCM_CSCMR1_SAI3_CLK_SEL_MASK)
  6735. #define CCM_CSCMR1_USDHC1_CLK_SEL_MASK (0x10000U)
  6736. #define CCM_CSCMR1_USDHC1_CLK_SEL_SHIFT (16U)
  6737. #define CCM_CSCMR1_USDHC1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_USDHC1_CLK_SEL_SHIFT)) & CCM_CSCMR1_USDHC1_CLK_SEL_MASK)
  6738. #define CCM_CSCMR1_USDHC2_CLK_SEL_MASK (0x20000U)
  6739. #define CCM_CSCMR1_USDHC2_CLK_SEL_SHIFT (17U)
  6740. #define CCM_CSCMR1_USDHC2_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_USDHC2_CLK_SEL_SHIFT)) & CCM_CSCMR1_USDHC2_CLK_SEL_MASK)
  6741. #define CCM_CSCMR1_BCH_CLK_SEL_MASK (0x40000U)
  6742. #define CCM_CSCMR1_BCH_CLK_SEL_SHIFT (18U)
  6743. #define CCM_CSCMR1_BCH_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_BCH_CLK_SEL_SHIFT)) & CCM_CSCMR1_BCH_CLK_SEL_MASK)
  6744. #define CCM_CSCMR1_GPMI_CLK_SEL_MASK (0x80000U)
  6745. #define CCM_CSCMR1_GPMI_CLK_SEL_SHIFT (19U)
  6746. #define CCM_CSCMR1_GPMI_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_GPMI_CLK_SEL_SHIFT)) & CCM_CSCMR1_GPMI_CLK_SEL_MASK)
  6747. #define CCM_CSCMR1_ACLK_EIM_SLOW_PODF_MASK (0x3800000U)
  6748. #define CCM_CSCMR1_ACLK_EIM_SLOW_PODF_SHIFT (23U)
  6749. #define CCM_CSCMR1_ACLK_EIM_SLOW_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_ACLK_EIM_SLOW_PODF_SHIFT)) & CCM_CSCMR1_ACLK_EIM_SLOW_PODF_MASK)
  6750. #define CCM_CSCMR1_QSPI1_PODF_MASK (0x1C000000U)
  6751. #define CCM_CSCMR1_QSPI1_PODF_SHIFT (26U)
  6752. #define CCM_CSCMR1_QSPI1_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_QSPI1_PODF_SHIFT)) & CCM_CSCMR1_QSPI1_PODF_MASK)
  6753. #define CCM_CSCMR1_ACLK_EIM_SLOW_SEL_MASK (0x60000000U)
  6754. #define CCM_CSCMR1_ACLK_EIM_SLOW_SEL_SHIFT (29U)
  6755. #define CCM_CSCMR1_ACLK_EIM_SLOW_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_ACLK_EIM_SLOW_SEL_SHIFT)) & CCM_CSCMR1_ACLK_EIM_SLOW_SEL_MASK)
  6756. /*! @name CSCMR2 - CCM Serial Clock Multiplexer Register 2 */
  6757. #define CCM_CSCMR2_CAN_CLK_PODF_MASK (0xFCU)
  6758. #define CCM_CSCMR2_CAN_CLK_PODF_SHIFT (2U)
  6759. #define CCM_CSCMR2_CAN_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_CAN_CLK_PODF_SHIFT)) & CCM_CSCMR2_CAN_CLK_PODF_MASK)
  6760. #define CCM_CSCMR2_CAN_CLK_SEL_MASK (0x300U)
  6761. #define CCM_CSCMR2_CAN_CLK_SEL_SHIFT (8U)
  6762. #define CCM_CSCMR2_CAN_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_CAN_CLK_SEL_SHIFT)) & CCM_CSCMR2_CAN_CLK_SEL_MASK)
  6763. #define CCM_CSCMR2_LDB_DI0_DIV_MASK (0x400U)
  6764. #define CCM_CSCMR2_LDB_DI0_DIV_SHIFT (10U)
  6765. #define CCM_CSCMR2_LDB_DI0_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_LDB_DI0_DIV_SHIFT)) & CCM_CSCMR2_LDB_DI0_DIV_MASK)
  6766. #define CCM_CSCMR2_LDB_DI1_DIV_MASK (0x800U)
  6767. #define CCM_CSCMR2_LDB_DI1_DIV_SHIFT (11U)
  6768. #define CCM_CSCMR2_LDB_DI1_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_LDB_DI1_DIV_SHIFT)) & CCM_CSCMR2_LDB_DI1_DIV_MASK)
  6769. #define CCM_CSCMR2_ESAI_CLK_SEL_MASK (0x180000U)
  6770. #define CCM_CSCMR2_ESAI_CLK_SEL_SHIFT (19U)
  6771. #define CCM_CSCMR2_ESAI_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_ESAI_CLK_SEL_SHIFT)) & CCM_CSCMR2_ESAI_CLK_SEL_MASK)
  6772. #define CCM_CSCMR2_VID_CLK_SEL_MASK (0xE00000U)
  6773. #define CCM_CSCMR2_VID_CLK_SEL_SHIFT (21U)
  6774. #define CCM_CSCMR2_VID_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_VID_CLK_SEL_SHIFT)) & CCM_CSCMR2_VID_CLK_SEL_MASK)
  6775. #define CCM_CSCMR2_VID_CLK_PRE_PODF_MASK (0x3000000U)
  6776. #define CCM_CSCMR2_VID_CLK_PRE_PODF_SHIFT (24U)
  6777. #define CCM_CSCMR2_VID_CLK_PRE_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_VID_CLK_PRE_PODF_SHIFT)) & CCM_CSCMR2_VID_CLK_PRE_PODF_MASK)
  6778. #define CCM_CSCMR2_VID_CLK_PODF_MASK (0x1C000000U)
  6779. #define CCM_CSCMR2_VID_CLK_PODF_SHIFT (26U)
  6780. #define CCM_CSCMR2_VID_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_VID_CLK_PODF_SHIFT)) & CCM_CSCMR2_VID_CLK_PODF_MASK)
  6781. /*! @name CSCDR1 - CCM Serial Clock Divider Register 1 */
  6782. #define CCM_CSCDR1_UART_CLK_PODF_MASK (0x3FU)
  6783. #define CCM_CSCDR1_UART_CLK_PODF_SHIFT (0U)
  6784. #define CCM_CSCDR1_UART_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_UART_CLK_PODF_SHIFT)) & CCM_CSCDR1_UART_CLK_PODF_MASK)
  6785. #define CCM_CSCDR1_UART_CLK_SEL_MASK (0x40U)
  6786. #define CCM_CSCDR1_UART_CLK_SEL_SHIFT (6U)
  6787. #define CCM_CSCDR1_UART_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_UART_CLK_SEL_SHIFT)) & CCM_CSCDR1_UART_CLK_SEL_MASK)
  6788. #define CCM_CSCDR1_USDHC1_PODF_MASK (0x3800U)
  6789. #define CCM_CSCDR1_USDHC1_PODF_SHIFT (11U)
  6790. #define CCM_CSCDR1_USDHC1_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_USDHC1_PODF_SHIFT)) & CCM_CSCDR1_USDHC1_PODF_MASK)
  6791. #define CCM_CSCDR1_USDHC2_PODF_MASK (0x70000U)
  6792. #define CCM_CSCDR1_USDHC2_PODF_SHIFT (16U)
  6793. #define CCM_CSCDR1_USDHC2_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_USDHC2_PODF_SHIFT)) & CCM_CSCDR1_USDHC2_PODF_MASK)
  6794. #define CCM_CSCDR1_BCH_PODF_MASK (0x380000U)
  6795. #define CCM_CSCDR1_BCH_PODF_SHIFT (19U)
  6796. #define CCM_CSCDR1_BCH_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_BCH_PODF_SHIFT)) & CCM_CSCDR1_BCH_PODF_MASK)
  6797. #define CCM_CSCDR1_GPMI_PODF_MASK (0x1C00000U)
  6798. #define CCM_CSCDR1_GPMI_PODF_SHIFT (22U)
  6799. #define CCM_CSCDR1_GPMI_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_GPMI_PODF_SHIFT)) & CCM_CSCDR1_GPMI_PODF_MASK)
  6800. /*! @name CS1CDR - CCM SAI1 Clock Divider Register */
  6801. #define CCM_CS1CDR_SAI1_CLK_PODF_MASK (0x3FU)
  6802. #define CCM_CS1CDR_SAI1_CLK_PODF_SHIFT (0U)
  6803. #define CCM_CS1CDR_SAI1_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_SAI1_CLK_PODF_SHIFT)) & CCM_CS1CDR_SAI1_CLK_PODF_MASK)
  6804. #define CCM_CS1CDR_SAI1_CLK_PRED_MASK (0x1C0U)
  6805. #define CCM_CS1CDR_SAI1_CLK_PRED_SHIFT (6U)
  6806. #define CCM_CS1CDR_SAI1_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_SAI1_CLK_PRED_SHIFT)) & CCM_CS1CDR_SAI1_CLK_PRED_MASK)
  6807. #define CCM_CS1CDR_ESAI_CLK_PRED_MASK (0xE00U)
  6808. #define CCM_CS1CDR_ESAI_CLK_PRED_SHIFT (9U)
  6809. #define CCM_CS1CDR_ESAI_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_ESAI_CLK_PRED_SHIFT)) & CCM_CS1CDR_ESAI_CLK_PRED_MASK)
  6810. #define CCM_CS1CDR_SAI3_CLK_PODF_MASK (0x3F0000U)
  6811. #define CCM_CS1CDR_SAI3_CLK_PODF_SHIFT (16U)
  6812. #define CCM_CS1CDR_SAI3_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_SAI3_CLK_PODF_SHIFT)) & CCM_CS1CDR_SAI3_CLK_PODF_MASK)
  6813. #define CCM_CS1CDR_SAI3_CLK_PRED_MASK (0x1C00000U)
  6814. #define CCM_CS1CDR_SAI3_CLK_PRED_SHIFT (22U)
  6815. #define CCM_CS1CDR_SAI3_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_SAI3_CLK_PRED_SHIFT)) & CCM_CS1CDR_SAI3_CLK_PRED_MASK)
  6816. #define CCM_CS1CDR_ESAI_CLK_PODF_MASK (0xE000000U)
  6817. #define CCM_CS1CDR_ESAI_CLK_PODF_SHIFT (25U)
  6818. #define CCM_CS1CDR_ESAI_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_ESAI_CLK_PODF_SHIFT)) & CCM_CS1CDR_ESAI_CLK_PODF_MASK)
  6819. /*! @name CS2CDR - CCM SAI2 Clock Divider Register */
  6820. #define CCM_CS2CDR_SAI2_CLK_PODF_MASK (0x3FU)
  6821. #define CCM_CS2CDR_SAI2_CLK_PODF_SHIFT (0U)
  6822. #define CCM_CS2CDR_SAI2_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS2CDR_SAI2_CLK_PODF_SHIFT)) & CCM_CS2CDR_SAI2_CLK_PODF_MASK)
  6823. #define CCM_CS2CDR_SAI2_CLK_PRED_MASK (0x1C0U)
  6824. #define CCM_CS2CDR_SAI2_CLK_PRED_SHIFT (6U)
  6825. #define CCM_CS2CDR_SAI2_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS2CDR_SAI2_CLK_PRED_SHIFT)) & CCM_CS2CDR_SAI2_CLK_PRED_MASK)
  6826. #define CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK (0xE00U)
  6827. #define CCM_CS2CDR_LDB_DI0_CLK_SEL_SHIFT (9U)
  6828. #define CCM_CS2CDR_LDB_DI0_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS2CDR_LDB_DI0_CLK_SEL_SHIFT)) & CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK)
  6829. #define CCM_CS2CDR_ENFC_CLK_SEL_MASK (0x38000U)
  6830. #define CCM_CS2CDR_ENFC_CLK_SEL_SHIFT (15U)
  6831. #define CCM_CS2CDR_ENFC_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS2CDR_ENFC_CLK_SEL_SHIFT)) & CCM_CS2CDR_ENFC_CLK_SEL_MASK)
  6832. #define CCM_CS2CDR_ENFC_CLK_PRED_MASK (0x1C0000U)
  6833. #define CCM_CS2CDR_ENFC_CLK_PRED_SHIFT (18U)
  6834. #define CCM_CS2CDR_ENFC_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS2CDR_ENFC_CLK_PRED_SHIFT)) & CCM_CS2CDR_ENFC_CLK_PRED_MASK)
  6835. #define CCM_CS2CDR_ENFC_CLK_PODF_MASK (0x7E00000U)
  6836. #define CCM_CS2CDR_ENFC_CLK_PODF_SHIFT (21U)
  6837. #define CCM_CS2CDR_ENFC_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS2CDR_ENFC_CLK_PODF_SHIFT)) & CCM_CS2CDR_ENFC_CLK_PODF_MASK)
  6838. /*! @name CDCDR - CCM D1 Clock Divider Register */
  6839. #define CCM_CDCDR_SPDIF0_CLK_SEL_MASK (0x300000U)
  6840. #define CCM_CDCDR_SPDIF0_CLK_SEL_SHIFT (20U)
  6841. #define CCM_CDCDR_SPDIF0_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_SPDIF0_CLK_SEL_SHIFT)) & CCM_CDCDR_SPDIF0_CLK_SEL_MASK)
  6842. #define CCM_CDCDR_SPDIF0_CLK_PODF_MASK (0x1C00000U)
  6843. #define CCM_CDCDR_SPDIF0_CLK_PODF_SHIFT (22U)
  6844. #define CCM_CDCDR_SPDIF0_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_SPDIF0_CLK_PODF_SHIFT)) & CCM_CDCDR_SPDIF0_CLK_PODF_MASK)
  6845. #define CCM_CDCDR_SPDIF0_CLK_PRED_MASK (0xE000000U)
  6846. #define CCM_CDCDR_SPDIF0_CLK_PRED_SHIFT (25U)
  6847. #define CCM_CDCDR_SPDIF0_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_SPDIF0_CLK_PRED_SHIFT)) & CCM_CDCDR_SPDIF0_CLK_PRED_MASK)
  6848. /*! @name CHSCCDR - CCM HSC Clock Divider Register */
  6849. #define CCM_CHSCCDR_EPDC_CLK_SEL_MASK (0xE00U)
  6850. #define CCM_CHSCCDR_EPDC_CLK_SEL_SHIFT (9U)
  6851. #define CCM_CHSCCDR_EPDC_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CHSCCDR_EPDC_CLK_SEL_SHIFT)) & CCM_CHSCCDR_EPDC_CLK_SEL_MASK)
  6852. #define CCM_CHSCCDR_EPDC_PODF_MASK (0x7000U)
  6853. #define CCM_CHSCCDR_EPDC_PODF_SHIFT (12U)
  6854. #define CCM_CHSCCDR_EPDC_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CHSCCDR_EPDC_PODF_SHIFT)) & CCM_CHSCCDR_EPDC_PODF_MASK)
  6855. #define CCM_CHSCCDR_EPDC_PRE_CLK_SEL_MASK (0x38000U)
  6856. #define CCM_CHSCCDR_EPDC_PRE_CLK_SEL_SHIFT (15U)
  6857. #define CCM_CHSCCDR_EPDC_PRE_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CHSCCDR_EPDC_PRE_CLK_SEL_SHIFT)) & CCM_CHSCCDR_EPDC_PRE_CLK_SEL_MASK)
  6858. /*! @name CSCDR2 - CCM Serial Clock Divider Register 2 */
  6859. #define CCM_CSCDR2_LCDIF1_CLK_SEL_MASK (0xE00U)
  6860. #define CCM_CSCDR2_LCDIF1_CLK_SEL_SHIFT (9U)
  6861. #define CCM_CSCDR2_LCDIF1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_LCDIF1_CLK_SEL_SHIFT)) & CCM_CSCDR2_LCDIF1_CLK_SEL_MASK)
  6862. #define CCM_CSCDR2_LCDIF1_PRED_MASK (0x7000U)
  6863. #define CCM_CSCDR2_LCDIF1_PRED_SHIFT (12U)
  6864. #define CCM_CSCDR2_LCDIF1_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_LCDIF1_PRED_SHIFT)) & CCM_CSCDR2_LCDIF1_PRED_MASK)
  6865. #define CCM_CSCDR2_LCDIF1_PRE_CLK_SEL_MASK (0x38000U)
  6866. #define CCM_CSCDR2_LCDIF1_PRE_CLK_SEL_SHIFT (15U)
  6867. #define CCM_CSCDR2_LCDIF1_PRE_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_LCDIF1_PRE_CLK_SEL_SHIFT)) & CCM_CSCDR2_LCDIF1_PRE_CLK_SEL_MASK)
  6868. #define CCM_CSCDR2_ECSPI_CLK_SEL_MASK (0x40000U)
  6869. #define CCM_CSCDR2_ECSPI_CLK_SEL_SHIFT (18U)
  6870. #define CCM_CSCDR2_ECSPI_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_ECSPI_CLK_SEL_SHIFT)) & CCM_CSCDR2_ECSPI_CLK_SEL_MASK)
  6871. #define CCM_CSCDR2_ECSPI_CLK_PODF_MASK (0x1F80000U)
  6872. #define CCM_CSCDR2_ECSPI_CLK_PODF_SHIFT (19U)
  6873. #define CCM_CSCDR2_ECSPI_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_ECSPI_CLK_PODF_SHIFT)) & CCM_CSCDR2_ECSPI_CLK_PODF_MASK)
  6874. /*! @name CSCDR3 - CCM Serial Clock Divider Register 3 */
  6875. #define CCM_CSCDR3_CSI_CLK_SEL_MASK (0x600U)
  6876. #define CCM_CSCDR3_CSI_CLK_SEL_SHIFT (9U)
  6877. #define CCM_CSCDR3_CSI_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR3_CSI_CLK_SEL_SHIFT)) & CCM_CSCDR3_CSI_CLK_SEL_MASK)
  6878. #define CCM_CSCDR3_CSI_PODF_MASK (0x3800U)
  6879. #define CCM_CSCDR3_CSI_PODF_SHIFT (11U)
  6880. #define CCM_CSCDR3_CSI_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR3_CSI_PODF_SHIFT)) & CCM_CSCDR3_CSI_PODF_MASK)
  6881. /*! @name CDHIPR - CCM Divider Handshake In-Process Register */
  6882. #define CCM_CDHIPR_AXI_PODF_BUSY_MASK (0x1U)
  6883. #define CCM_CDHIPR_AXI_PODF_BUSY_SHIFT (0U)
  6884. #define CCM_CDHIPR_AXI_PODF_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_AXI_PODF_BUSY_SHIFT)) & CCM_CDHIPR_AXI_PODF_BUSY_MASK)
  6885. #define CCM_CDHIPR_AHB_PODF_BUSY_MASK (0x2U)
  6886. #define CCM_CDHIPR_AHB_PODF_BUSY_SHIFT (1U)
  6887. #define CCM_CDHIPR_AHB_PODF_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_AHB_PODF_BUSY_SHIFT)) & CCM_CDHIPR_AHB_PODF_BUSY_MASK)
  6888. #define CCM_CDHIPR_MMDC_PODF_BUSY_MASK (0x4U)
  6889. #define CCM_CDHIPR_MMDC_PODF_BUSY_SHIFT (2U)
  6890. #define CCM_CDHIPR_MMDC_PODF_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_MMDC_PODF_BUSY_SHIFT)) & CCM_CDHIPR_MMDC_PODF_BUSY_MASK)
  6891. #define CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY_MASK (0x8U)
  6892. #define CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY_SHIFT (3U)
  6893. #define CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY_SHIFT)) & CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY_MASK)
  6894. #define CCM_CDHIPR_PERIPH_CLK_SEL_BUSY_MASK (0x20U)
  6895. #define CCM_CDHIPR_PERIPH_CLK_SEL_BUSY_SHIFT (5U)
  6896. #define CCM_CDHIPR_PERIPH_CLK_SEL_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_PERIPH_CLK_SEL_BUSY_SHIFT)) & CCM_CDHIPR_PERIPH_CLK_SEL_BUSY_MASK)
  6897. #define CCM_CDHIPR_ARM_PODF_BUSY_MASK (0x10000U)
  6898. #define CCM_CDHIPR_ARM_PODF_BUSY_SHIFT (16U)
  6899. #define CCM_CDHIPR_ARM_PODF_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_ARM_PODF_BUSY_SHIFT)) & CCM_CDHIPR_ARM_PODF_BUSY_MASK)
  6900. /*! @name CLPCR - CCM Low Power Control Register */
  6901. #define CCM_CLPCR_LPM_MASK (0x3U)
  6902. #define CCM_CLPCR_LPM_SHIFT (0U)
  6903. #define CCM_CLPCR_LPM(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_LPM_SHIFT)) & CCM_CLPCR_LPM_MASK)
  6904. #define CCM_CLPCR_ARM_CLK_DIS_ON_LPM_MASK (0x20U)
  6905. #define CCM_CLPCR_ARM_CLK_DIS_ON_LPM_SHIFT (5U)
  6906. #define CCM_CLPCR_ARM_CLK_DIS_ON_LPM(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_ARM_CLK_DIS_ON_LPM_SHIFT)) & CCM_CLPCR_ARM_CLK_DIS_ON_LPM_MASK)
  6907. #define CCM_CLPCR_SBYOS_MASK (0x40U)
  6908. #define CCM_CLPCR_SBYOS_SHIFT (6U)
  6909. #define CCM_CLPCR_SBYOS(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_SBYOS_SHIFT)) & CCM_CLPCR_SBYOS_MASK)
  6910. #define CCM_CLPCR_DIS_REF_OSC_MASK (0x80U)
  6911. #define CCM_CLPCR_DIS_REF_OSC_SHIFT (7U)
  6912. #define CCM_CLPCR_DIS_REF_OSC(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_DIS_REF_OSC_SHIFT)) & CCM_CLPCR_DIS_REF_OSC_MASK)
  6913. #define CCM_CLPCR_VSTBY_MASK (0x100U)
  6914. #define CCM_CLPCR_VSTBY_SHIFT (8U)
  6915. #define CCM_CLPCR_VSTBY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_VSTBY_SHIFT)) & CCM_CLPCR_VSTBY_MASK)
  6916. #define CCM_CLPCR_STBY_COUNT_MASK (0x600U)
  6917. #define CCM_CLPCR_STBY_COUNT_SHIFT (9U)
  6918. #define CCM_CLPCR_STBY_COUNT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_STBY_COUNT_SHIFT)) & CCM_CLPCR_STBY_COUNT_MASK)
  6919. #define CCM_CLPCR_COSC_PWRDOWN_MASK (0x800U)
  6920. #define CCM_CLPCR_COSC_PWRDOWN_SHIFT (11U)
  6921. #define CCM_CLPCR_COSC_PWRDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_COSC_PWRDOWN_SHIFT)) & CCM_CLPCR_COSC_PWRDOWN_MASK)
  6922. #define CCM_CLPCR_BYPASS_MMDC_CH0_LPM_HS_MASK (0x80000U)
  6923. #define CCM_CLPCR_BYPASS_MMDC_CH0_LPM_HS_SHIFT (19U)
  6924. #define CCM_CLPCR_BYPASS_MMDC_CH0_LPM_HS(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_BYPASS_MMDC_CH0_LPM_HS_SHIFT)) & CCM_CLPCR_BYPASS_MMDC_CH0_LPM_HS_MASK)
  6925. #define CCM_CLPCR_BYPASS_MMDC_CH1_LPM_HS_MASK (0x200000U)
  6926. #define CCM_CLPCR_BYPASS_MMDC_CH1_LPM_HS_SHIFT (21U)
  6927. #define CCM_CLPCR_BYPASS_MMDC_CH1_LPM_HS(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_BYPASS_MMDC_CH1_LPM_HS_SHIFT)) & CCM_CLPCR_BYPASS_MMDC_CH1_LPM_HS_MASK)
  6928. #define CCM_CLPCR_MASK_CORE0_WFI_MASK (0x400000U)
  6929. #define CCM_CLPCR_MASK_CORE0_WFI_SHIFT (22U)
  6930. #define CCM_CLPCR_MASK_CORE0_WFI(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_MASK_CORE0_WFI_SHIFT)) & CCM_CLPCR_MASK_CORE0_WFI_MASK)
  6931. #define CCM_CLPCR_MASK_SCU_IDLE_MASK (0x4000000U)
  6932. #define CCM_CLPCR_MASK_SCU_IDLE_SHIFT (26U)
  6933. #define CCM_CLPCR_MASK_SCU_IDLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_MASK_SCU_IDLE_SHIFT)) & CCM_CLPCR_MASK_SCU_IDLE_MASK)
  6934. #define CCM_CLPCR_MASK_L2CC_IDLE_MASK (0x8000000U)
  6935. #define CCM_CLPCR_MASK_L2CC_IDLE_SHIFT (27U)
  6936. #define CCM_CLPCR_MASK_L2CC_IDLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_MASK_L2CC_IDLE_SHIFT)) & CCM_CLPCR_MASK_L2CC_IDLE_MASK)
  6937. /*! @name CISR - CCM Interrupt Status Register */
  6938. #define CCM_CISR_LRF_PLL_MASK (0x1U)
  6939. #define CCM_CISR_LRF_PLL_SHIFT (0U)
  6940. #define CCM_CISR_LRF_PLL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_LRF_PLL_SHIFT)) & CCM_CISR_LRF_PLL_MASK)
  6941. #define CCM_CISR_COSC_READY_MASK (0x40U)
  6942. #define CCM_CISR_COSC_READY_SHIFT (6U)
  6943. #define CCM_CISR_COSC_READY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_COSC_READY_SHIFT)) & CCM_CISR_COSC_READY_MASK)
  6944. #define CCM_CISR_AXI_PODF_LOADED_MASK (0x20000U)
  6945. #define CCM_CISR_AXI_PODF_LOADED_SHIFT (17U)
  6946. #define CCM_CISR_AXI_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_AXI_PODF_LOADED_SHIFT)) & CCM_CISR_AXI_PODF_LOADED_MASK)
  6947. #define CCM_CISR_PERIPH2_CLK_SEL_LOADED_MASK (0x80000U)
  6948. #define CCM_CISR_PERIPH2_CLK_SEL_LOADED_SHIFT (19U)
  6949. #define CCM_CISR_PERIPH2_CLK_SEL_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_PERIPH2_CLK_SEL_LOADED_SHIFT)) & CCM_CISR_PERIPH2_CLK_SEL_LOADED_MASK)
  6950. #define CCM_CISR_AHB_PODF_LOADED_MASK (0x100000U)
  6951. #define CCM_CISR_AHB_PODF_LOADED_SHIFT (20U)
  6952. #define CCM_CISR_AHB_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_AHB_PODF_LOADED_SHIFT)) & CCM_CISR_AHB_PODF_LOADED_MASK)
  6953. #define CCM_CISR_MMDC_PODF_LOADED_MASK (0x200000U)
  6954. #define CCM_CISR_MMDC_PODF_LOADED_SHIFT (21U)
  6955. #define CCM_CISR_MMDC_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_MMDC_PODF_LOADED_SHIFT)) & CCM_CISR_MMDC_PODF_LOADED_MASK)
  6956. #define CCM_CISR_PERIPH_CLK_SEL_LOADED_MASK (0x400000U)
  6957. #define CCM_CISR_PERIPH_CLK_SEL_LOADED_SHIFT (22U)
  6958. #define CCM_CISR_PERIPH_CLK_SEL_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_PERIPH_CLK_SEL_LOADED_SHIFT)) & CCM_CISR_PERIPH_CLK_SEL_LOADED_MASK)
  6959. #define CCM_CISR_ARM_PODF_LOADED_MASK (0x4000000U)
  6960. #define CCM_CISR_ARM_PODF_LOADED_SHIFT (26U)
  6961. #define CCM_CISR_ARM_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_ARM_PODF_LOADED_SHIFT)) & CCM_CISR_ARM_PODF_LOADED_MASK)
  6962. /*! @name CIMR - CCM Interrupt Mask Register */
  6963. #define CCM_CIMR_MASK_LRF_PLL_MASK (0x1U)
  6964. #define CCM_CIMR_MASK_LRF_PLL_SHIFT (0U)
  6965. #define CCM_CIMR_MASK_LRF_PLL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_LRF_PLL_SHIFT)) & CCM_CIMR_MASK_LRF_PLL_MASK)
  6966. #define CCM_CIMR_MASK_COSC_READY_MASK (0x40U)
  6967. #define CCM_CIMR_MASK_COSC_READY_SHIFT (6U)
  6968. #define CCM_CIMR_MASK_COSC_READY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_COSC_READY_SHIFT)) & CCM_CIMR_MASK_COSC_READY_MASK)
  6969. #define CCM_CIMR_MASK_AXI_PODF_LOADED_MASK (0x20000U)
  6970. #define CCM_CIMR_MASK_AXI_PODF_LOADED_SHIFT (17U)
  6971. #define CCM_CIMR_MASK_AXI_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_AXI_PODF_LOADED_SHIFT)) & CCM_CIMR_MASK_AXI_PODF_LOADED_MASK)
  6972. #define CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED_MASK (0x80000U)
  6973. #define CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED_SHIFT (19U)
  6974. #define CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED_SHIFT)) & CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED_MASK)
  6975. #define CCM_CIMR_MASK_AHB_PODF_LOADED_MASK (0x100000U)
  6976. #define CCM_CIMR_MASK_AHB_PODF_LOADED_SHIFT (20U)
  6977. #define CCM_CIMR_MASK_AHB_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_AHB_PODF_LOADED_SHIFT)) & CCM_CIMR_MASK_AHB_PODF_LOADED_MASK)
  6978. #define CCM_CIMR_MASK_MMDC_PODF_LOADED_MASK (0x200000U)
  6979. #define CCM_CIMR_MASK_MMDC_PODF_LOADED_SHIFT (21U)
  6980. #define CCM_CIMR_MASK_MMDC_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_MMDC_PODF_LOADED_SHIFT)) & CCM_CIMR_MASK_MMDC_PODF_LOADED_MASK)
  6981. #define CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED_MASK (0x400000U)
  6982. #define CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED_SHIFT (22U)
  6983. #define CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED_SHIFT)) & CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED_MASK)
  6984. #define CCM_CIMR_ARM_PODF_LOADED_MASK (0x4000000U)
  6985. #define CCM_CIMR_ARM_PODF_LOADED_SHIFT (26U)
  6986. #define CCM_CIMR_ARM_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_ARM_PODF_LOADED_SHIFT)) & CCM_CIMR_ARM_PODF_LOADED_MASK)
  6987. /*! @name CCOSR - CCM Clock Output Source Register */
  6988. #define CCM_CCOSR_CLKO_SEL_MASK (0xFU)
  6989. #define CCM_CCOSR_CLKO_SEL_SHIFT (0U)
  6990. #define CCM_CCOSR_CLKO_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO_SEL_SHIFT)) & CCM_CCOSR_CLKO_SEL_MASK)
  6991. #define CCM_CCOSR_CLKO1_DIV_MASK (0x70U)
  6992. #define CCM_CCOSR_CLKO1_DIV_SHIFT (4U)
  6993. #define CCM_CCOSR_CLKO1_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO1_DIV_SHIFT)) & CCM_CCOSR_CLKO1_DIV_MASK)
  6994. #define CCM_CCOSR_CLKO1_EN_MASK (0x80U)
  6995. #define CCM_CCOSR_CLKO1_EN_SHIFT (7U)
  6996. #define CCM_CCOSR_CLKO1_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO1_EN_SHIFT)) & CCM_CCOSR_CLKO1_EN_MASK)
  6997. #define CCM_CCOSR_CLK_OUT_SEL_MASK (0x100U)
  6998. #define CCM_CCOSR_CLK_OUT_SEL_SHIFT (8U)
  6999. #define CCM_CCOSR_CLK_OUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLK_OUT_SEL_SHIFT)) & CCM_CCOSR_CLK_OUT_SEL_MASK)
  7000. #define CCM_CCOSR_CLKO2_SEL_MASK (0x1F0000U)
  7001. #define CCM_CCOSR_CLKO2_SEL_SHIFT (16U)
  7002. #define CCM_CCOSR_CLKO2_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO2_SEL_SHIFT)) & CCM_CCOSR_CLKO2_SEL_MASK)
  7003. #define CCM_CCOSR_CLKO2_DIV_MASK (0xE00000U)
  7004. #define CCM_CCOSR_CLKO2_DIV_SHIFT (21U)
  7005. #define CCM_CCOSR_CLKO2_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO2_DIV_SHIFT)) & CCM_CCOSR_CLKO2_DIV_MASK)
  7006. #define CCM_CCOSR_CLKO2_EN_MASK (0x1000000U)
  7007. #define CCM_CCOSR_CLKO2_EN_SHIFT (24U)
  7008. #define CCM_CCOSR_CLKO2_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO2_EN_SHIFT)) & CCM_CCOSR_CLKO2_EN_MASK)
  7009. /*! @name CGPR - CCM General Purpose Register */
  7010. #define CCM_CGPR_PMIC_DELAY_SCALER_MASK (0x1U)
  7011. #define CCM_CGPR_PMIC_DELAY_SCALER_SHIFT (0U)
  7012. #define CCM_CGPR_PMIC_DELAY_SCALER(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_PMIC_DELAY_SCALER_SHIFT)) & CCM_CGPR_PMIC_DELAY_SCALER_MASK)
  7013. #define CCM_CGPR_MMDC_EXT_CLK_DIS_MASK (0x4U)
  7014. #define CCM_CGPR_MMDC_EXT_CLK_DIS_SHIFT (2U)
  7015. #define CCM_CGPR_MMDC_EXT_CLK_DIS(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_MMDC_EXT_CLK_DIS_SHIFT)) & CCM_CGPR_MMDC_EXT_CLK_DIS_MASK)
  7016. #define CCM_CGPR_EFUSE_PROG_SUPPLY_GATE_MASK (0x10U)
  7017. #define CCM_CGPR_EFUSE_PROG_SUPPLY_GATE_SHIFT (4U)
  7018. #define CCM_CGPR_EFUSE_PROG_SUPPLY_GATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_EFUSE_PROG_SUPPLY_GATE_SHIFT)) & CCM_CGPR_EFUSE_PROG_SUPPLY_GATE_MASK)
  7019. #define CCM_CGPR_SYS_MEM_DS_CTRL_MASK (0xC000U)
  7020. #define CCM_CGPR_SYS_MEM_DS_CTRL_SHIFT (14U)
  7021. #define CCM_CGPR_SYS_MEM_DS_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_SYS_MEM_DS_CTRL_SHIFT)) & CCM_CGPR_SYS_MEM_DS_CTRL_MASK)
  7022. #define CCM_CGPR_FPL_MASK (0x10000U)
  7023. #define CCM_CGPR_FPL_SHIFT (16U)
  7024. #define CCM_CGPR_FPL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_FPL_SHIFT)) & CCM_CGPR_FPL_MASK)
  7025. #define CCM_CGPR_INT_MEM_CLK_LPM_MASK (0x20000U)
  7026. #define CCM_CGPR_INT_MEM_CLK_LPM_SHIFT (17U)
  7027. #define CCM_CGPR_INT_MEM_CLK_LPM(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_INT_MEM_CLK_LPM_SHIFT)) & CCM_CGPR_INT_MEM_CLK_LPM_MASK)
  7028. /*! @name CCGR0 - CCM Clock Gating Register 0 */
  7029. #define CCM_CCGR0_CG0_MASK (0x3U)
  7030. #define CCM_CCGR0_CG0_SHIFT (0U)
  7031. #define CCM_CCGR0_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG0_SHIFT)) & CCM_CCGR0_CG0_MASK)
  7032. #define CCM_CCGR0_CG1_MASK (0xCU)
  7033. #define CCM_CCGR0_CG1_SHIFT (2U)
  7034. #define CCM_CCGR0_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG1_SHIFT)) & CCM_CCGR0_CG1_MASK)
  7035. #define CCM_CCGR0_CG2_MASK (0x30U)
  7036. #define CCM_CCGR0_CG2_SHIFT (4U)
  7037. #define CCM_CCGR0_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG2_SHIFT)) & CCM_CCGR0_CG2_MASK)
  7038. #define CCM_CCGR0_CG3_MASK (0xC0U)
  7039. #define CCM_CCGR0_CG3_SHIFT (6U)
  7040. #define CCM_CCGR0_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG3_SHIFT)) & CCM_CCGR0_CG3_MASK)
  7041. #define CCM_CCGR0_CG4_MASK (0x300U)
  7042. #define CCM_CCGR0_CG4_SHIFT (8U)
  7043. #define CCM_CCGR0_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG4_SHIFT)) & CCM_CCGR0_CG4_MASK)
  7044. #define CCM_CCGR0_CG5_MASK (0xC00U)
  7045. #define CCM_CCGR0_CG5_SHIFT (10U)
  7046. #define CCM_CCGR0_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG5_SHIFT)) & CCM_CCGR0_CG5_MASK)
  7047. #define CCM_CCGR0_CG6_MASK (0x3000U)
  7048. #define CCM_CCGR0_CG6_SHIFT (12U)
  7049. #define CCM_CCGR0_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG6_SHIFT)) & CCM_CCGR0_CG6_MASK)
  7050. #define CCM_CCGR0_CG7_MASK (0xC000U)
  7051. #define CCM_CCGR0_CG7_SHIFT (14U)
  7052. #define CCM_CCGR0_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG7_SHIFT)) & CCM_CCGR0_CG7_MASK)
  7053. #define CCM_CCGR0_CG8_MASK (0x30000U)
  7054. #define CCM_CCGR0_CG8_SHIFT (16U)
  7055. #define CCM_CCGR0_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG8_SHIFT)) & CCM_CCGR0_CG8_MASK)
  7056. #define CCM_CCGR0_CG9_MASK (0xC0000U)
  7057. #define CCM_CCGR0_CG9_SHIFT (18U)
  7058. #define CCM_CCGR0_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG9_SHIFT)) & CCM_CCGR0_CG9_MASK)
  7059. #define CCM_CCGR0_CG10_MASK (0x300000U)
  7060. #define CCM_CCGR0_CG10_SHIFT (20U)
  7061. #define CCM_CCGR0_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG10_SHIFT)) & CCM_CCGR0_CG10_MASK)
  7062. #define CCM_CCGR0_CG11_MASK (0xC00000U)
  7063. #define CCM_CCGR0_CG11_SHIFT (22U)
  7064. #define CCM_CCGR0_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG11_SHIFT)) & CCM_CCGR0_CG11_MASK)
  7065. #define CCM_CCGR0_CG12_MASK (0x3000000U)
  7066. #define CCM_CCGR0_CG12_SHIFT (24U)
  7067. #define CCM_CCGR0_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG12_SHIFT)) & CCM_CCGR0_CG12_MASK)
  7068. #define CCM_CCGR0_CG13_MASK (0xC000000U)
  7069. #define CCM_CCGR0_CG13_SHIFT (26U)
  7070. #define CCM_CCGR0_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG13_SHIFT)) & CCM_CCGR0_CG13_MASK)
  7071. #define CCM_CCGR0_CG14_MASK (0x30000000U)
  7072. #define CCM_CCGR0_CG14_SHIFT (28U)
  7073. #define CCM_CCGR0_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG14_SHIFT)) & CCM_CCGR0_CG14_MASK)
  7074. #define CCM_CCGR0_CG15_MASK (0xC0000000U)
  7075. #define CCM_CCGR0_CG15_SHIFT (30U)
  7076. #define CCM_CCGR0_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG15_SHIFT)) & CCM_CCGR0_CG15_MASK)
  7077. /*! @name CCGR1 - CCM Clock Gating Register 1 */
  7078. #define CCM_CCGR1_CG0_MASK (0x3U)
  7079. #define CCM_CCGR1_CG0_SHIFT (0U)
  7080. #define CCM_CCGR1_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG0_SHIFT)) & CCM_CCGR1_CG0_MASK)
  7081. #define CCM_CCGR1_CG1_MASK (0xCU)
  7082. #define CCM_CCGR1_CG1_SHIFT (2U)
  7083. #define CCM_CCGR1_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG1_SHIFT)) & CCM_CCGR1_CG1_MASK)
  7084. #define CCM_CCGR1_CG2_MASK (0x30U)
  7085. #define CCM_CCGR1_CG2_SHIFT (4U)
  7086. #define CCM_CCGR1_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG2_SHIFT)) & CCM_CCGR1_CG2_MASK)
  7087. #define CCM_CCGR1_CG3_MASK (0xC0U)
  7088. #define CCM_CCGR1_CG3_SHIFT (6U)
  7089. #define CCM_CCGR1_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG3_SHIFT)) & CCM_CCGR1_CG3_MASK)
  7090. #define CCM_CCGR1_CG4_MASK (0x300U)
  7091. #define CCM_CCGR1_CG4_SHIFT (8U)
  7092. #define CCM_CCGR1_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG4_SHIFT)) & CCM_CCGR1_CG4_MASK)
  7093. #define CCM_CCGR1_CG5_MASK (0xC00U)
  7094. #define CCM_CCGR1_CG5_SHIFT (10U)
  7095. #define CCM_CCGR1_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG5_SHIFT)) & CCM_CCGR1_CG5_MASK)
  7096. #define CCM_CCGR1_CG6_MASK (0x3000U)
  7097. #define CCM_CCGR1_CG6_SHIFT (12U)
  7098. #define CCM_CCGR1_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG6_SHIFT)) & CCM_CCGR1_CG6_MASK)
  7099. #define CCM_CCGR1_CG7_MASK (0xC000U)
  7100. #define CCM_CCGR1_CG7_SHIFT (14U)
  7101. #define CCM_CCGR1_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG7_SHIFT)) & CCM_CCGR1_CG7_MASK)
  7102. #define CCM_CCGR1_CG8_MASK (0x30000U)
  7103. #define CCM_CCGR1_CG8_SHIFT (16U)
  7104. #define CCM_CCGR1_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG8_SHIFT)) & CCM_CCGR1_CG8_MASK)
  7105. #define CCM_CCGR1_CG9_MASK (0xC0000U)
  7106. #define CCM_CCGR1_CG9_SHIFT (18U)
  7107. #define CCM_CCGR1_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG9_SHIFT)) & CCM_CCGR1_CG9_MASK)
  7108. #define CCM_CCGR1_CG10_MASK (0x300000U)
  7109. #define CCM_CCGR1_CG10_SHIFT (20U)
  7110. #define CCM_CCGR1_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG10_SHIFT)) & CCM_CCGR1_CG10_MASK)
  7111. #define CCM_CCGR1_CG11_MASK (0xC00000U)
  7112. #define CCM_CCGR1_CG11_SHIFT (22U)
  7113. #define CCM_CCGR1_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG11_SHIFT)) & CCM_CCGR1_CG11_MASK)
  7114. #define CCM_CCGR1_CG12_MASK (0x3000000U)
  7115. #define CCM_CCGR1_CG12_SHIFT (24U)
  7116. #define CCM_CCGR1_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG12_SHIFT)) & CCM_CCGR1_CG12_MASK)
  7117. #define CCM_CCGR1_CG13_MASK (0xC000000U)
  7118. #define CCM_CCGR1_CG13_SHIFT (26U)
  7119. #define CCM_CCGR1_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG13_SHIFT)) & CCM_CCGR1_CG13_MASK)
  7120. #define CCM_CCGR1_CG14_MASK (0x30000000U)
  7121. #define CCM_CCGR1_CG14_SHIFT (28U)
  7122. #define CCM_CCGR1_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG14_SHIFT)) & CCM_CCGR1_CG14_MASK)
  7123. #define CCM_CCGR1_CG15_MASK (0xC0000000U)
  7124. #define CCM_CCGR1_CG15_SHIFT (30U)
  7125. #define CCM_CCGR1_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG15_SHIFT)) & CCM_CCGR1_CG15_MASK)
  7126. /*! @name CCGR2 - CCM Clock Gating Register 2 */
  7127. #define CCM_CCGR2_CG0_MASK (0x3U)
  7128. #define CCM_CCGR2_CG0_SHIFT (0U)
  7129. #define CCM_CCGR2_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG0_SHIFT)) & CCM_CCGR2_CG0_MASK)
  7130. #define CCM_CCGR2_CG1_MASK (0xCU)
  7131. #define CCM_CCGR2_CG1_SHIFT (2U)
  7132. #define CCM_CCGR2_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG1_SHIFT)) & CCM_CCGR2_CG1_MASK)
  7133. #define CCM_CCGR2_CG2_MASK (0x30U)
  7134. #define CCM_CCGR2_CG2_SHIFT (4U)
  7135. #define CCM_CCGR2_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG2_SHIFT)) & CCM_CCGR2_CG2_MASK)
  7136. #define CCM_CCGR2_CG3_MASK (0xC0U)
  7137. #define CCM_CCGR2_CG3_SHIFT (6U)
  7138. #define CCM_CCGR2_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG3_SHIFT)) & CCM_CCGR2_CG3_MASK)
  7139. #define CCM_CCGR2_CG4_MASK (0x300U)
  7140. #define CCM_CCGR2_CG4_SHIFT (8U)
  7141. #define CCM_CCGR2_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG4_SHIFT)) & CCM_CCGR2_CG4_MASK)
  7142. #define CCM_CCGR2_CG5_MASK (0xC00U)
  7143. #define CCM_CCGR2_CG5_SHIFT (10U)
  7144. #define CCM_CCGR2_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG5_SHIFT)) & CCM_CCGR2_CG5_MASK)
  7145. #define CCM_CCGR2_CG6_MASK (0x3000U)
  7146. #define CCM_CCGR2_CG6_SHIFT (12U)
  7147. #define CCM_CCGR2_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG6_SHIFT)) & CCM_CCGR2_CG6_MASK)
  7148. #define CCM_CCGR2_CG7_MASK (0xC000U)
  7149. #define CCM_CCGR2_CG7_SHIFT (14U)
  7150. #define CCM_CCGR2_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG7_SHIFT)) & CCM_CCGR2_CG7_MASK)
  7151. #define CCM_CCGR2_CG8_MASK (0x30000U)
  7152. #define CCM_CCGR2_CG8_SHIFT (16U)
  7153. #define CCM_CCGR2_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG8_SHIFT)) & CCM_CCGR2_CG8_MASK)
  7154. #define CCM_CCGR2_CG9_MASK (0xC0000U)
  7155. #define CCM_CCGR2_CG9_SHIFT (18U)
  7156. #define CCM_CCGR2_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG9_SHIFT)) & CCM_CCGR2_CG9_MASK)
  7157. #define CCM_CCGR2_CG10_MASK (0x300000U)
  7158. #define CCM_CCGR2_CG10_SHIFT (20U)
  7159. #define CCM_CCGR2_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG10_SHIFT)) & CCM_CCGR2_CG10_MASK)
  7160. #define CCM_CCGR2_CG11_MASK (0xC00000U)
  7161. #define CCM_CCGR2_CG11_SHIFT (22U)
  7162. #define CCM_CCGR2_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG11_SHIFT)) & CCM_CCGR2_CG11_MASK)
  7163. #define CCM_CCGR2_CG12_MASK (0x3000000U)
  7164. #define CCM_CCGR2_CG12_SHIFT (24U)
  7165. #define CCM_CCGR2_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG12_SHIFT)) & CCM_CCGR2_CG12_MASK)
  7166. #define CCM_CCGR2_CG13_MASK (0xC000000U)
  7167. #define CCM_CCGR2_CG13_SHIFT (26U)
  7168. #define CCM_CCGR2_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG13_SHIFT)) & CCM_CCGR2_CG13_MASK)
  7169. #define CCM_CCGR2_CG14_MASK (0x30000000U)
  7170. #define CCM_CCGR2_CG14_SHIFT (28U)
  7171. #define CCM_CCGR2_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG14_SHIFT)) & CCM_CCGR2_CG14_MASK)
  7172. #define CCM_CCGR2_CG15_MASK (0xC0000000U)
  7173. #define CCM_CCGR2_CG15_SHIFT (30U)
  7174. #define CCM_CCGR2_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG15_SHIFT)) & CCM_CCGR2_CG15_MASK)
  7175. /*! @name CCGR3 - CCM Clock Gating Register 3 */
  7176. #define CCM_CCGR3_CG0_MASK (0x3U)
  7177. #define CCM_CCGR3_CG0_SHIFT (0U)
  7178. #define CCM_CCGR3_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG0_SHIFT)) & CCM_CCGR3_CG0_MASK)
  7179. #define CCM_CCGR3_CG1_MASK (0xCU)
  7180. #define CCM_CCGR3_CG1_SHIFT (2U)
  7181. #define CCM_CCGR3_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG1_SHIFT)) & CCM_CCGR3_CG1_MASK)
  7182. #define CCM_CCGR3_CG2_MASK (0x30U)
  7183. #define CCM_CCGR3_CG2_SHIFT (4U)
  7184. #define CCM_CCGR3_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG2_SHIFT)) & CCM_CCGR3_CG2_MASK)
  7185. #define CCM_CCGR3_CG3_MASK (0xC0U)
  7186. #define CCM_CCGR3_CG3_SHIFT (6U)
  7187. #define CCM_CCGR3_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG3_SHIFT)) & CCM_CCGR3_CG3_MASK)
  7188. #define CCM_CCGR3_CG4_MASK (0x300U)
  7189. #define CCM_CCGR3_CG4_SHIFT (8U)
  7190. #define CCM_CCGR3_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG4_SHIFT)) & CCM_CCGR3_CG4_MASK)
  7191. #define CCM_CCGR3_CG5_MASK (0xC00U)
  7192. #define CCM_CCGR3_CG5_SHIFT (10U)
  7193. #define CCM_CCGR3_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG5_SHIFT)) & CCM_CCGR3_CG5_MASK)
  7194. #define CCM_CCGR3_CG6_MASK (0x3000U)
  7195. #define CCM_CCGR3_CG6_SHIFT (12U)
  7196. #define CCM_CCGR3_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG6_SHIFT)) & CCM_CCGR3_CG6_MASK)
  7197. #define CCM_CCGR3_CG7_MASK (0xC000U)
  7198. #define CCM_CCGR3_CG7_SHIFT (14U)
  7199. #define CCM_CCGR3_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG7_SHIFT)) & CCM_CCGR3_CG7_MASK)
  7200. #define CCM_CCGR3_CG8_MASK (0x30000U)
  7201. #define CCM_CCGR3_CG8_SHIFT (16U)
  7202. #define CCM_CCGR3_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG8_SHIFT)) & CCM_CCGR3_CG8_MASK)
  7203. #define CCM_CCGR3_CG9_MASK (0xC0000U)
  7204. #define CCM_CCGR3_CG9_SHIFT (18U)
  7205. #define CCM_CCGR3_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG9_SHIFT)) & CCM_CCGR3_CG9_MASK)
  7206. #define CCM_CCGR3_CG10_MASK (0x300000U)
  7207. #define CCM_CCGR3_CG10_SHIFT (20U)
  7208. #define CCM_CCGR3_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG10_SHIFT)) & CCM_CCGR3_CG10_MASK)
  7209. #define CCM_CCGR3_CG11_MASK (0xC00000U)
  7210. #define CCM_CCGR3_CG11_SHIFT (22U)
  7211. #define CCM_CCGR3_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG11_SHIFT)) & CCM_CCGR3_CG11_MASK)
  7212. #define CCM_CCGR3_CG12_MASK (0x3000000U)
  7213. #define CCM_CCGR3_CG12_SHIFT (24U)
  7214. #define CCM_CCGR3_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG12_SHIFT)) & CCM_CCGR3_CG12_MASK)
  7215. #define CCM_CCGR3_CG13_MASK (0xC000000U)
  7216. #define CCM_CCGR3_CG13_SHIFT (26U)
  7217. #define CCM_CCGR3_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG13_SHIFT)) & CCM_CCGR3_CG13_MASK)
  7218. #define CCM_CCGR3_CG14_MASK (0x30000000U)
  7219. #define CCM_CCGR3_CG14_SHIFT (28U)
  7220. #define CCM_CCGR3_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG14_SHIFT)) & CCM_CCGR3_CG14_MASK)
  7221. #define CCM_CCGR3_CG15_MASK (0xC0000000U)
  7222. #define CCM_CCGR3_CG15_SHIFT (30U)
  7223. #define CCM_CCGR3_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG15_SHIFT)) & CCM_CCGR3_CG15_MASK)
  7224. /*! @name CCGR4 - CCM Clock Gating Register 4 */
  7225. #define CCM_CCGR4_CG0_MASK (0x3U)
  7226. #define CCM_CCGR4_CG0_SHIFT (0U)
  7227. #define CCM_CCGR4_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG0_SHIFT)) & CCM_CCGR4_CG0_MASK)
  7228. #define CCM_CCGR4_CG1_MASK (0xCU)
  7229. #define CCM_CCGR4_CG1_SHIFT (2U)
  7230. #define CCM_CCGR4_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG1_SHIFT)) & CCM_CCGR4_CG1_MASK)
  7231. #define CCM_CCGR4_CG2_MASK (0x30U)
  7232. #define CCM_CCGR4_CG2_SHIFT (4U)
  7233. #define CCM_CCGR4_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG2_SHIFT)) & CCM_CCGR4_CG2_MASK)
  7234. #define CCM_CCGR4_CG3_MASK (0xC0U)
  7235. #define CCM_CCGR4_CG3_SHIFT (6U)
  7236. #define CCM_CCGR4_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG3_SHIFT)) & CCM_CCGR4_CG3_MASK)
  7237. #define CCM_CCGR4_CG4_MASK (0x300U)
  7238. #define CCM_CCGR4_CG4_SHIFT (8U)
  7239. #define CCM_CCGR4_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG4_SHIFT)) & CCM_CCGR4_CG4_MASK)
  7240. #define CCM_CCGR4_CG5_MASK (0xC00U)
  7241. #define CCM_CCGR4_CG5_SHIFT (10U)
  7242. #define CCM_CCGR4_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG5_SHIFT)) & CCM_CCGR4_CG5_MASK)
  7243. #define CCM_CCGR4_CG6_MASK (0x3000U)
  7244. #define CCM_CCGR4_CG6_SHIFT (12U)
  7245. #define CCM_CCGR4_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG6_SHIFT)) & CCM_CCGR4_CG6_MASK)
  7246. #define CCM_CCGR4_CG7_MASK (0xC000U)
  7247. #define CCM_CCGR4_CG7_SHIFT (14U)
  7248. #define CCM_CCGR4_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG7_SHIFT)) & CCM_CCGR4_CG7_MASK)
  7249. #define CCM_CCGR4_CG8_MASK (0x30000U)
  7250. #define CCM_CCGR4_CG8_SHIFT (16U)
  7251. #define CCM_CCGR4_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG8_SHIFT)) & CCM_CCGR4_CG8_MASK)
  7252. #define CCM_CCGR4_CG9_MASK (0xC0000U)
  7253. #define CCM_CCGR4_CG9_SHIFT (18U)
  7254. #define CCM_CCGR4_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG9_SHIFT)) & CCM_CCGR4_CG9_MASK)
  7255. #define CCM_CCGR4_CG10_MASK (0x300000U)
  7256. #define CCM_CCGR4_CG10_SHIFT (20U)
  7257. #define CCM_CCGR4_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG10_SHIFT)) & CCM_CCGR4_CG10_MASK)
  7258. #define CCM_CCGR4_CG11_MASK (0xC00000U)
  7259. #define CCM_CCGR4_CG11_SHIFT (22U)
  7260. #define CCM_CCGR4_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG11_SHIFT)) & CCM_CCGR4_CG11_MASK)
  7261. #define CCM_CCGR4_CG12_MASK (0x3000000U)
  7262. #define CCM_CCGR4_CG12_SHIFT (24U)
  7263. #define CCM_CCGR4_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG12_SHIFT)) & CCM_CCGR4_CG12_MASK)
  7264. #define CCM_CCGR4_CG13_MASK (0xC000000U)
  7265. #define CCM_CCGR4_CG13_SHIFT (26U)
  7266. #define CCM_CCGR4_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG13_SHIFT)) & CCM_CCGR4_CG13_MASK)
  7267. #define CCM_CCGR4_CG14_MASK (0x30000000U)
  7268. #define CCM_CCGR4_CG14_SHIFT (28U)
  7269. #define CCM_CCGR4_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG14_SHIFT)) & CCM_CCGR4_CG14_MASK)
  7270. #define CCM_CCGR4_CG15_MASK (0xC0000000U)
  7271. #define CCM_CCGR4_CG15_SHIFT (30U)
  7272. #define CCM_CCGR4_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG15_SHIFT)) & CCM_CCGR4_CG15_MASK)
  7273. /*! @name CCGR5 - CCM Clock Gating Register 5 */
  7274. #define CCM_CCGR5_CG0_MASK (0x3U)
  7275. #define CCM_CCGR5_CG0_SHIFT (0U)
  7276. #define CCM_CCGR5_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG0_SHIFT)) & CCM_CCGR5_CG0_MASK)
  7277. #define CCM_CCGR5_CG1_MASK (0xCU)
  7278. #define CCM_CCGR5_CG1_SHIFT (2U)
  7279. #define CCM_CCGR5_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG1_SHIFT)) & CCM_CCGR5_CG1_MASK)
  7280. #define CCM_CCGR5_CG2_MASK (0x30U)
  7281. #define CCM_CCGR5_CG2_SHIFT (4U)
  7282. #define CCM_CCGR5_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG2_SHIFT)) & CCM_CCGR5_CG2_MASK)
  7283. #define CCM_CCGR5_CG3_MASK (0xC0U)
  7284. #define CCM_CCGR5_CG3_SHIFT (6U)
  7285. #define CCM_CCGR5_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG3_SHIFT)) & CCM_CCGR5_CG3_MASK)
  7286. #define CCM_CCGR5_CG4_MASK (0x300U)
  7287. #define CCM_CCGR5_CG4_SHIFT (8U)
  7288. #define CCM_CCGR5_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG4_SHIFT)) & CCM_CCGR5_CG4_MASK)
  7289. #define CCM_CCGR5_CG5_MASK (0xC00U)
  7290. #define CCM_CCGR5_CG5_SHIFT (10U)
  7291. #define CCM_CCGR5_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG5_SHIFT)) & CCM_CCGR5_CG5_MASK)
  7292. #define CCM_CCGR5_CG6_MASK (0x3000U)
  7293. #define CCM_CCGR5_CG6_SHIFT (12U)
  7294. #define CCM_CCGR5_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG6_SHIFT)) & CCM_CCGR5_CG6_MASK)
  7295. #define CCM_CCGR5_CG7_MASK (0xC000U)
  7296. #define CCM_CCGR5_CG7_SHIFT (14U)
  7297. #define CCM_CCGR5_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG7_SHIFT)) & CCM_CCGR5_CG7_MASK)
  7298. #define CCM_CCGR5_CG8_MASK (0x30000U)
  7299. #define CCM_CCGR5_CG8_SHIFT (16U)
  7300. #define CCM_CCGR5_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG8_SHIFT)) & CCM_CCGR5_CG8_MASK)
  7301. #define CCM_CCGR5_CG9_MASK (0xC0000U)
  7302. #define CCM_CCGR5_CG9_SHIFT (18U)
  7303. #define CCM_CCGR5_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG9_SHIFT)) & CCM_CCGR5_CG9_MASK)
  7304. #define CCM_CCGR5_CG10_MASK (0x300000U)
  7305. #define CCM_CCGR5_CG10_SHIFT (20U)
  7306. #define CCM_CCGR5_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG10_SHIFT)) & CCM_CCGR5_CG10_MASK)
  7307. #define CCM_CCGR5_CG11_MASK (0xC00000U)
  7308. #define CCM_CCGR5_CG11_SHIFT (22U)
  7309. #define CCM_CCGR5_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG11_SHIFT)) & CCM_CCGR5_CG11_MASK)
  7310. #define CCM_CCGR5_CG12_MASK (0x3000000U)
  7311. #define CCM_CCGR5_CG12_SHIFT (24U)
  7312. #define CCM_CCGR5_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG12_SHIFT)) & CCM_CCGR5_CG12_MASK)
  7313. #define CCM_CCGR5_CG13_MASK (0xC000000U)
  7314. #define CCM_CCGR5_CG13_SHIFT (26U)
  7315. #define CCM_CCGR5_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG13_SHIFT)) & CCM_CCGR5_CG13_MASK)
  7316. #define CCM_CCGR5_CG14_MASK (0x30000000U)
  7317. #define CCM_CCGR5_CG14_SHIFT (28U)
  7318. #define CCM_CCGR5_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG14_SHIFT)) & CCM_CCGR5_CG14_MASK)
  7319. #define CCM_CCGR5_CG15_MASK (0xC0000000U)
  7320. #define CCM_CCGR5_CG15_SHIFT (30U)
  7321. #define CCM_CCGR5_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG15_SHIFT)) & CCM_CCGR5_CG15_MASK)
  7322. /*! @name CCGR6 - CCM Clock Gating Register 6 */
  7323. #define CCM_CCGR6_CG0_MASK (0x3U)
  7324. #define CCM_CCGR6_CG0_SHIFT (0U)
  7325. #define CCM_CCGR6_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG0_SHIFT)) & CCM_CCGR6_CG0_MASK)
  7326. #define CCM_CCGR6_CG1_MASK (0xCU)
  7327. #define CCM_CCGR6_CG1_SHIFT (2U)
  7328. #define CCM_CCGR6_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG1_SHIFT)) & CCM_CCGR6_CG1_MASK)
  7329. #define CCM_CCGR6_CG2_MASK (0x30U)
  7330. #define CCM_CCGR6_CG2_SHIFT (4U)
  7331. #define CCM_CCGR6_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG2_SHIFT)) & CCM_CCGR6_CG2_MASK)
  7332. #define CCM_CCGR6_CG3_MASK (0xC0U)
  7333. #define CCM_CCGR6_CG3_SHIFT (6U)
  7334. #define CCM_CCGR6_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG3_SHIFT)) & CCM_CCGR6_CG3_MASK)
  7335. #define CCM_CCGR6_CG4_MASK (0x300U)
  7336. #define CCM_CCGR6_CG4_SHIFT (8U)
  7337. #define CCM_CCGR6_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG4_SHIFT)) & CCM_CCGR6_CG4_MASK)
  7338. #define CCM_CCGR6_CG5_MASK (0xC00U)
  7339. #define CCM_CCGR6_CG5_SHIFT (10U)
  7340. #define CCM_CCGR6_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG5_SHIFT)) & CCM_CCGR6_CG5_MASK)
  7341. #define CCM_CCGR6_CG6_MASK (0x3000U)
  7342. #define CCM_CCGR6_CG6_SHIFT (12U)
  7343. #define CCM_CCGR6_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG6_SHIFT)) & CCM_CCGR6_CG6_MASK)
  7344. #define CCM_CCGR6_CG7_MASK (0xC000U)
  7345. #define CCM_CCGR6_CG7_SHIFT (14U)
  7346. #define CCM_CCGR6_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG7_SHIFT)) & CCM_CCGR6_CG7_MASK)
  7347. #define CCM_CCGR6_CG8_MASK (0x30000U)
  7348. #define CCM_CCGR6_CG8_SHIFT (16U)
  7349. #define CCM_CCGR6_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG8_SHIFT)) & CCM_CCGR6_CG8_MASK)
  7350. #define CCM_CCGR6_CG9_MASK (0xC0000U)
  7351. #define CCM_CCGR6_CG9_SHIFT (18U)
  7352. #define CCM_CCGR6_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG9_SHIFT)) & CCM_CCGR6_CG9_MASK)
  7353. #define CCM_CCGR6_CG10_MASK (0x300000U)
  7354. #define CCM_CCGR6_CG10_SHIFT (20U)
  7355. #define CCM_CCGR6_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG10_SHIFT)) & CCM_CCGR6_CG10_MASK)
  7356. #define CCM_CCGR6_CG11_MASK (0xC00000U)
  7357. #define CCM_CCGR6_CG11_SHIFT (22U)
  7358. #define CCM_CCGR6_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG11_SHIFT)) & CCM_CCGR6_CG11_MASK)
  7359. #define CCM_CCGR6_CG12_MASK (0x3000000U)
  7360. #define CCM_CCGR6_CG12_SHIFT (24U)
  7361. #define CCM_CCGR6_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG12_SHIFT)) & CCM_CCGR6_CG12_MASK)
  7362. #define CCM_CCGR6_CG13_MASK (0xC000000U)
  7363. #define CCM_CCGR6_CG13_SHIFT (26U)
  7364. #define CCM_CCGR6_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG13_SHIFT)) & CCM_CCGR6_CG13_MASK)
  7365. #define CCM_CCGR6_CG14_MASK (0x30000000U)
  7366. #define CCM_CCGR6_CG14_SHIFT (28U)
  7367. #define CCM_CCGR6_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG14_SHIFT)) & CCM_CCGR6_CG14_MASK)
  7368. #define CCM_CCGR6_CG15_MASK (0xC0000000U)
  7369. #define CCM_CCGR6_CG15_SHIFT (30U)
  7370. #define CCM_CCGR6_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG15_SHIFT)) & CCM_CCGR6_CG15_MASK)
  7371. /*! @name CMEOR - CCM Module Enable Overide Register */
  7372. #define CCM_CMEOR_MOD_EN_OV_GPT_MASK (0x20U)
  7373. #define CCM_CMEOR_MOD_EN_OV_GPT_SHIFT (5U)
  7374. #define CCM_CMEOR_MOD_EN_OV_GPT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_GPT_SHIFT)) & CCM_CMEOR_MOD_EN_OV_GPT_MASK)
  7375. #define CCM_CMEOR_MOD_EN_OV_EPIT_MASK (0x40U)
  7376. #define CCM_CMEOR_MOD_EN_OV_EPIT_SHIFT (6U)
  7377. #define CCM_CMEOR_MOD_EN_OV_EPIT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_EPIT_SHIFT)) & CCM_CMEOR_MOD_EN_OV_EPIT_MASK)
  7378. #define CCM_CMEOR_MOD_EN_USDHC_MASK (0x80U)
  7379. #define CCM_CMEOR_MOD_EN_USDHC_SHIFT (7U)
  7380. #define CCM_CMEOR_MOD_EN_USDHC(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_USDHC_SHIFT)) & CCM_CMEOR_MOD_EN_USDHC_MASK)
  7381. #define CCM_CMEOR_MOD_EN_OV_CAN2_CPI_MASK (0x10000000U)
  7382. #define CCM_CMEOR_MOD_EN_OV_CAN2_CPI_SHIFT (28U)
  7383. #define CCM_CMEOR_MOD_EN_OV_CAN2_CPI(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_CAN2_CPI_SHIFT)) & CCM_CMEOR_MOD_EN_OV_CAN2_CPI_MASK)
  7384. #define CCM_CMEOR_MOD_EN_OV_CAN1_CPI_MASK (0x40000000U)
  7385. #define CCM_CMEOR_MOD_EN_OV_CAN1_CPI_SHIFT (30U)
  7386. #define CCM_CMEOR_MOD_EN_OV_CAN1_CPI(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_CAN1_CPI_SHIFT)) & CCM_CMEOR_MOD_EN_OV_CAN1_CPI_MASK)
  7387. /*!
  7388. * @}
  7389. */ /* end of group CCM_Register_Masks */
  7390. /* CCM - Peripheral instance base addresses */
  7391. /** Peripheral CCM base address */
  7392. #define CCM_BASE (g_ccm_vbase) //(0x20C4000u)
  7393. /** Peripheral CCM base pointer */
  7394. #define CCM ((CCM_Type *)CCM_BASE)
  7395. /** Array initializer of CCM peripheral base addresses */
  7396. #define CCM_BASE_ADDRS { CCM_BASE }
  7397. /** Array initializer of CCM peripheral base pointers */
  7398. #define CCM_BASE_PTRS { CCM }
  7399. /** Interrupt vectors for the CCM peripheral type */
  7400. #define CCM_IRQS { CCM_IRQ1_IRQn, CCM_IRQ2_IRQn }
  7401. /*!
  7402. * @}
  7403. */ /* end of group CCM_Peripheral_Access_Layer */
  7404. /* ----------------------------------------------------------------------------
  7405. -- CCM_ANALOG Peripheral Access Layer
  7406. ---------------------------------------------------------------------------- */
  7407. /*!
  7408. * @addtogroup CCM_ANALOG_Peripheral_Access_Layer CCM_ANALOG Peripheral Access Layer
  7409. * @{
  7410. */
  7411. /** CCM_ANALOG - Register Layout Typedef */
  7412. typedef struct {
  7413. __IO uint32_t PLL_ARM; /**< Analog ARM PLL control Register, offset: 0x0 */
  7414. __IO uint32_t PLL_ARM_SET; /**< Analog ARM PLL control Register, offset: 0x4 */
  7415. __IO uint32_t PLL_ARM_CLR; /**< Analog ARM PLL control Register, offset: 0x8 */
  7416. __IO uint32_t PLL_ARM_TOG; /**< Analog ARM PLL control Register, offset: 0xC */
  7417. __IO uint32_t PLL_USB1; /**< Analog USB1 480MHz PLL Control Register, offset: 0x10 */
  7418. __IO uint32_t PLL_USB1_SET; /**< Analog USB1 480MHz PLL Control Register, offset: 0x14 */
  7419. __IO uint32_t PLL_USB1_CLR; /**< Analog USB1 480MHz PLL Control Register, offset: 0x18 */
  7420. __IO uint32_t PLL_USB1_TOG; /**< Analog USB1 480MHz PLL Control Register, offset: 0x1C */
  7421. __IO uint32_t PLL_USB2; /**< Analog USB2 480MHz PLL Control Register, offset: 0x20 */
  7422. __IO uint32_t PLL_USB2_SET; /**< Analog USB2 480MHz PLL Control Register, offset: 0x24 */
  7423. __IO uint32_t PLL_USB2_CLR; /**< Analog USB2 480MHz PLL Control Register, offset: 0x28 */
  7424. __IO uint32_t PLL_USB2_TOG; /**< Analog USB2 480MHz PLL Control Register, offset: 0x2C */
  7425. __IO uint32_t PLL_SYS; /**< Analog System PLL Control Register, offset: 0x30 */
  7426. __IO uint32_t PLL_SYS_SET; /**< Analog System PLL Control Register, offset: 0x34 */
  7427. __IO uint32_t PLL_SYS_CLR; /**< Analog System PLL Control Register, offset: 0x38 */
  7428. __IO uint32_t PLL_SYS_TOG; /**< Analog System PLL Control Register, offset: 0x3C */
  7429. __IO uint32_t PLL_SYS_SS; /**< 528MHz System PLL Spread Spectrum Register, offset: 0x40 */
  7430. uint8_t RESERVED_0[12];
  7431. __IO uint32_t PLL_SYS_NUM; /**< Numerator of 528MHz System PLL Fractional Loop Divider Register, offset: 0x50 */
  7432. uint8_t RESERVED_1[12];
  7433. __IO uint32_t PLL_SYS_DENOM; /**< Denominator of 528MHz System PLL Fractional Loop Divider Register, offset: 0x60 */
  7434. uint8_t RESERVED_2[12];
  7435. __IO uint32_t PLL_AUDIO; /**< Analog Audio PLL control Register, offset: 0x70 */
  7436. __IO uint32_t PLL_AUDIO_SET; /**< Analog Audio PLL control Register, offset: 0x74 */
  7437. __IO uint32_t PLL_AUDIO_CLR; /**< Analog Audio PLL control Register, offset: 0x78 */
  7438. __IO uint32_t PLL_AUDIO_TOG; /**< Analog Audio PLL control Register, offset: 0x7C */
  7439. __IO uint32_t PLL_AUDIO_NUM; /**< Numerator of Audio PLL Fractional Loop Divider Register, offset: 0x80 */
  7440. uint8_t RESERVED_3[12];
  7441. __IO uint32_t PLL_AUDIO_DENOM; /**< Denominator of Audio PLL Fractional Loop Divider Register, offset: 0x90 */
  7442. uint8_t RESERVED_4[12];
  7443. __IO uint32_t PLL_VIDEO; /**< Analog Video PLL control Register, offset: 0xA0 */
  7444. __IO uint32_t PLL_VIDEO_SET; /**< Analog Video PLL control Register, offset: 0xA4 */
  7445. __IO uint32_t PLL_VIDEO_CLR; /**< Analog Video PLL control Register, offset: 0xA8 */
  7446. __IO uint32_t PLL_VIDEO_TOG; /**< Analog Video PLL control Register, offset: 0xAC */
  7447. __IO uint32_t PLL_VIDEO_NUM; /**< Numerator of Video PLL Fractional Loop Divider Register, offset: 0xB0 */
  7448. uint8_t RESERVED_5[12];
  7449. __IO uint32_t PLL_VIDEO_DENOM; /**< Denominator of Video PLL Fractional Loop Divider Register, offset: 0xC0 */
  7450. uint8_t RESERVED_6[28];
  7451. __IO uint32_t PLL_ENET; /**< Analog ENET PLL Control Register, offset: 0xE0 */
  7452. __IO uint32_t PLL_ENET_SET; /**< Analog ENET PLL Control Register, offset: 0xE4 */
  7453. __IO uint32_t PLL_ENET_CLR; /**< Analog ENET PLL Control Register, offset: 0xE8 */
  7454. __IO uint32_t PLL_ENET_TOG; /**< Analog ENET PLL Control Register, offset: 0xEC */
  7455. __IO uint32_t PFD_480; /**< 480MHz Clock (PLL3) Phase Fractional Divider Control Register, offset: 0xF0 */
  7456. __IO uint32_t PFD_480_SET; /**< 480MHz Clock (PLL3) Phase Fractional Divider Control Register, offset: 0xF4 */
  7457. __IO uint32_t PFD_480_CLR; /**< 480MHz Clock (PLL3) Phase Fractional Divider Control Register, offset: 0xF8 */
  7458. __IO uint32_t PFD_480_TOG; /**< 480MHz Clock (PLL3) Phase Fractional Divider Control Register, offset: 0xFC */
  7459. __IO uint32_t PFD_528; /**< 528MHz Clock (PLL2) Phase Fractional Divider Control Register, offset: 0x100 */
  7460. __IO uint32_t PFD_528_SET; /**< 528MHz Clock (PLL2) Phase Fractional Divider Control Register, offset: 0x104 */
  7461. __IO uint32_t PFD_528_CLR; /**< 528MHz Clock (PLL2) Phase Fractional Divider Control Register, offset: 0x108 */
  7462. __IO uint32_t PFD_528_TOG; /**< 528MHz Clock (PLL2) Phase Fractional Divider Control Register, offset: 0x10C */
  7463. uint8_t RESERVED_7[64];
  7464. __IO uint32_t MISC0; /**< Miscellaneous Register 0, offset: 0x150 */
  7465. __IO uint32_t MISC0_SET; /**< Miscellaneous Register 0, offset: 0x154 */
  7466. __IO uint32_t MISC0_CLR; /**< Miscellaneous Register 0, offset: 0x158 */
  7467. __IO uint32_t MISC0_TOG; /**< Miscellaneous Register 0, offset: 0x15C */
  7468. __IO uint32_t MISC1; /**< Miscellaneous Register 1, offset: 0x160 */
  7469. __IO uint32_t MISC1_SET; /**< Miscellaneous Register 1, offset: 0x164 */
  7470. __IO uint32_t MISC1_CLR; /**< Miscellaneous Register 1, offset: 0x168 */
  7471. __IO uint32_t MISC1_TOG; /**< Miscellaneous Register 1, offset: 0x16C */
  7472. __IO uint32_t MISC2; /**< Miscellaneous Register 2, offset: 0x170 */
  7473. __IO uint32_t MISC2_SET; /**< Miscellaneous Register 2, offset: 0x174 */
  7474. __IO uint32_t MISC2_CLR; /**< Miscellaneous Register 2, offset: 0x178 */
  7475. __IO uint32_t MISC2_TOG; /**< Miscellaneous Register 2, offset: 0x17C */
  7476. } CCM_ANALOG_Type;
  7477. /* ----------------------------------------------------------------------------
  7478. -- CCM_ANALOG Register Masks
  7479. ---------------------------------------------------------------------------- */
  7480. /*!
  7481. * @addtogroup CCM_ANALOG_Register_Masks CCM_ANALOG Register Masks
  7482. * @{
  7483. */
  7484. /*! @name PLL_ARM - Analog ARM PLL control Register */
  7485. #define CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK (0x7FU)
  7486. #define CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT (0U)
  7487. #define CCM_ANALOG_PLL_ARM_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK)
  7488. #define CCM_ANALOG_PLL_ARM_POWERDOWN_MASK (0x1000U)
  7489. #define CCM_ANALOG_PLL_ARM_POWERDOWN_SHIFT (12U)
  7490. #define CCM_ANALOG_PLL_ARM_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ARM_POWERDOWN_MASK)
  7491. #define CCM_ANALOG_PLL_ARM_ENABLE_MASK (0x2000U)
  7492. #define CCM_ANALOG_PLL_ARM_ENABLE_SHIFT (13U)
  7493. #define CCM_ANALOG_PLL_ARM_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_ENABLE_SHIFT)) & CCM_ANALOG_PLL_ARM_ENABLE_MASK)
  7494. #define CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_MASK (0xC000U)
  7495. #define CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_SHIFT (14U)
  7496. #define CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_MASK)
  7497. #define CCM_ANALOG_PLL_ARM_BYPASS_MASK (0x10000U)
  7498. #define CCM_ANALOG_PLL_ARM_BYPASS_SHIFT (16U)
  7499. #define CCM_ANALOG_PLL_ARM_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ARM_BYPASS_MASK)
  7500. #define CCM_ANALOG_PLL_ARM_PLL_SEL_MASK (0x80000U)
  7501. #define CCM_ANALOG_PLL_ARM_PLL_SEL_SHIFT (19U)
  7502. #define CCM_ANALOG_PLL_ARM_PLL_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_PLL_SEL_SHIFT)) & CCM_ANALOG_PLL_ARM_PLL_SEL_MASK)
  7503. #define CCM_ANALOG_PLL_ARM_LOCK_MASK (0x80000000U)
  7504. #define CCM_ANALOG_PLL_ARM_LOCK_SHIFT (31U)
  7505. #define CCM_ANALOG_PLL_ARM_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_LOCK_SHIFT)) & CCM_ANALOG_PLL_ARM_LOCK_MASK)
  7506. /*! @name PLL_ARM_SET - Analog ARM PLL control Register */
  7507. #define CCM_ANALOG_PLL_ARM_SET_DIV_SELECT_MASK (0x7FU)
  7508. #define CCM_ANALOG_PLL_ARM_SET_DIV_SELECT_SHIFT (0U)
  7509. #define CCM_ANALOG_PLL_ARM_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_DIV_SELECT_MASK)
  7510. #define CCM_ANALOG_PLL_ARM_SET_POWERDOWN_MASK (0x1000U)
  7511. #define CCM_ANALOG_PLL_ARM_SET_POWERDOWN_SHIFT (12U)
  7512. #define CCM_ANALOG_PLL_ARM_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_POWERDOWN_MASK)
  7513. #define CCM_ANALOG_PLL_ARM_SET_ENABLE_MASK (0x2000U)
  7514. #define CCM_ANALOG_PLL_ARM_SET_ENABLE_SHIFT (13U)
  7515. #define CCM_ANALOG_PLL_ARM_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_ENABLE_MASK)
  7516. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  7517. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC_SHIFT (14U)
  7518. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC_MASK)
  7519. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_MASK (0x10000U)
  7520. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_SHIFT (16U)
  7521. #define CCM_ANALOG_PLL_ARM_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_BYPASS_MASK)
  7522. #define CCM_ANALOG_PLL_ARM_SET_PLL_SEL_MASK (0x80000U)
  7523. #define CCM_ANALOG_PLL_ARM_SET_PLL_SEL_SHIFT (19U)
  7524. #define CCM_ANALOG_PLL_ARM_SET_PLL_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_PLL_SEL_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_PLL_SEL_MASK)
  7525. #define CCM_ANALOG_PLL_ARM_SET_LOCK_MASK (0x80000000U)
  7526. #define CCM_ANALOG_PLL_ARM_SET_LOCK_SHIFT (31U)
  7527. #define CCM_ANALOG_PLL_ARM_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_LOCK_MASK)
  7528. /*! @name PLL_ARM_CLR - Analog ARM PLL control Register */
  7529. #define CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT_MASK (0x7FU)
  7530. #define CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT_SHIFT (0U)
  7531. #define CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT_MASK)
  7532. #define CCM_ANALOG_PLL_ARM_CLR_POWERDOWN_MASK (0x1000U)
  7533. #define CCM_ANALOG_PLL_ARM_CLR_POWERDOWN_SHIFT (12U)
  7534. #define CCM_ANALOG_PLL_ARM_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_POWERDOWN_MASK)
  7535. #define CCM_ANALOG_PLL_ARM_CLR_ENABLE_MASK (0x2000U)
  7536. #define CCM_ANALOG_PLL_ARM_CLR_ENABLE_SHIFT (13U)
  7537. #define CCM_ANALOG_PLL_ARM_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_ENABLE_MASK)
  7538. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  7539. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  7540. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC_MASK)
  7541. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_MASK (0x10000U)
  7542. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_SHIFT (16U)
  7543. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_BYPASS_MASK)
  7544. #define CCM_ANALOG_PLL_ARM_CLR_PLL_SEL_MASK (0x80000U)
  7545. #define CCM_ANALOG_PLL_ARM_CLR_PLL_SEL_SHIFT (19U)
  7546. #define CCM_ANALOG_PLL_ARM_CLR_PLL_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_PLL_SEL_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_PLL_SEL_MASK)
  7547. #define CCM_ANALOG_PLL_ARM_CLR_LOCK_MASK (0x80000000U)
  7548. #define CCM_ANALOG_PLL_ARM_CLR_LOCK_SHIFT (31U)
  7549. #define CCM_ANALOG_PLL_ARM_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_LOCK_MASK)
  7550. /*! @name PLL_ARM_TOG - Analog ARM PLL control Register */
  7551. #define CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT_MASK (0x7FU)
  7552. #define CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT_SHIFT (0U)
  7553. #define CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT_MASK)
  7554. #define CCM_ANALOG_PLL_ARM_TOG_POWERDOWN_MASK (0x1000U)
  7555. #define CCM_ANALOG_PLL_ARM_TOG_POWERDOWN_SHIFT (12U)
  7556. #define CCM_ANALOG_PLL_ARM_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_POWERDOWN_MASK)
  7557. #define CCM_ANALOG_PLL_ARM_TOG_ENABLE_MASK (0x2000U)
  7558. #define CCM_ANALOG_PLL_ARM_TOG_ENABLE_SHIFT (13U)
  7559. #define CCM_ANALOG_PLL_ARM_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_ENABLE_MASK)
  7560. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  7561. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  7562. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC_MASK)
  7563. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_MASK (0x10000U)
  7564. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_SHIFT (16U)
  7565. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_BYPASS_MASK)
  7566. #define CCM_ANALOG_PLL_ARM_TOG_PLL_SEL_MASK (0x80000U)
  7567. #define CCM_ANALOG_PLL_ARM_TOG_PLL_SEL_SHIFT (19U)
  7568. #define CCM_ANALOG_PLL_ARM_TOG_PLL_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_PLL_SEL_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_PLL_SEL_MASK)
  7569. #define CCM_ANALOG_PLL_ARM_TOG_LOCK_MASK (0x80000000U)
  7570. #define CCM_ANALOG_PLL_ARM_TOG_LOCK_SHIFT (31U)
  7571. #define CCM_ANALOG_PLL_ARM_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_LOCK_MASK)
  7572. /*! @name PLL_USB1 - Analog USB1 480MHz PLL Control Register */
  7573. #define CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK (0x3U)
  7574. #define CCM_ANALOG_PLL_USB1_DIV_SELECT_SHIFT (0U)
  7575. #define CCM_ANALOG_PLL_USB1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK)
  7576. #define CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK (0x40U)
  7577. #define CCM_ANALOG_PLL_USB1_EN_USB_CLKS_SHIFT (6U)
  7578. #define CCM_ANALOG_PLL_USB1_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK)
  7579. #define CCM_ANALOG_PLL_USB1_POWER_MASK (0x1000U)
  7580. #define CCM_ANALOG_PLL_USB1_POWER_SHIFT (12U)
  7581. #define CCM_ANALOG_PLL_USB1_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_POWER_SHIFT)) & CCM_ANALOG_PLL_USB1_POWER_MASK)
  7582. #define CCM_ANALOG_PLL_USB1_ENABLE_MASK (0x2000U)
  7583. #define CCM_ANALOG_PLL_USB1_ENABLE_SHIFT (13U)
  7584. #define CCM_ANALOG_PLL_USB1_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB1_ENABLE_MASK)
  7585. #define CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_MASK (0xC000U)
  7586. #define CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_SHIFT (14U)
  7587. #define CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_MASK)
  7588. #define CCM_ANALOG_PLL_USB1_BYPASS_MASK (0x10000U)
  7589. #define CCM_ANALOG_PLL_USB1_BYPASS_SHIFT (16U)
  7590. #define CCM_ANALOG_PLL_USB1_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB1_BYPASS_MASK)
  7591. #define CCM_ANALOG_PLL_USB1_LOCK_MASK (0x80000000U)
  7592. #define CCM_ANALOG_PLL_USB1_LOCK_SHIFT (31U)
  7593. #define CCM_ANALOG_PLL_USB1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB1_LOCK_MASK)
  7594. /*! @name PLL_USB1_SET - Analog USB1 480MHz PLL Control Register */
  7595. #define CCM_ANALOG_PLL_USB1_SET_DIV_SELECT_MASK (0x3U)
  7596. #define CCM_ANALOG_PLL_USB1_SET_DIV_SELECT_SHIFT (0U)
  7597. #define CCM_ANALOG_PLL_USB1_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_DIV_SELECT_MASK)
  7598. #define CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS_MASK (0x40U)
  7599. #define CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS_SHIFT (6U)
  7600. #define CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS_MASK)
  7601. #define CCM_ANALOG_PLL_USB1_SET_POWER_MASK (0x1000U)
  7602. #define CCM_ANALOG_PLL_USB1_SET_POWER_SHIFT (12U)
  7603. #define CCM_ANALOG_PLL_USB1_SET_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_POWER_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_POWER_MASK)
  7604. #define CCM_ANALOG_PLL_USB1_SET_ENABLE_MASK (0x2000U)
  7605. #define CCM_ANALOG_PLL_USB1_SET_ENABLE_SHIFT (13U)
  7606. #define CCM_ANALOG_PLL_USB1_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_ENABLE_MASK)
  7607. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  7608. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC_SHIFT (14U)
  7609. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC_MASK)
  7610. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_MASK (0x10000U)
  7611. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_SHIFT (16U)
  7612. #define CCM_ANALOG_PLL_USB1_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_BYPASS_MASK)
  7613. #define CCM_ANALOG_PLL_USB1_SET_LOCK_MASK (0x80000000U)
  7614. #define CCM_ANALOG_PLL_USB1_SET_LOCK_SHIFT (31U)
  7615. #define CCM_ANALOG_PLL_USB1_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_LOCK_MASK)
  7616. /*! @name PLL_USB1_CLR - Analog USB1 480MHz PLL Control Register */
  7617. #define CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT_MASK (0x3U)
  7618. #define CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT_SHIFT (0U)
  7619. #define CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT_MASK)
  7620. #define CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS_MASK (0x40U)
  7621. #define CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS_SHIFT (6U)
  7622. #define CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS_MASK)
  7623. #define CCM_ANALOG_PLL_USB1_CLR_POWER_MASK (0x1000U)
  7624. #define CCM_ANALOG_PLL_USB1_CLR_POWER_SHIFT (12U)
  7625. #define CCM_ANALOG_PLL_USB1_CLR_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_POWER_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_POWER_MASK)
  7626. #define CCM_ANALOG_PLL_USB1_CLR_ENABLE_MASK (0x2000U)
  7627. #define CCM_ANALOG_PLL_USB1_CLR_ENABLE_SHIFT (13U)
  7628. #define CCM_ANALOG_PLL_USB1_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_ENABLE_MASK)
  7629. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  7630. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  7631. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC_MASK)
  7632. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_MASK (0x10000U)
  7633. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_SHIFT (16U)
  7634. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_BYPASS_MASK)
  7635. #define CCM_ANALOG_PLL_USB1_CLR_LOCK_MASK (0x80000000U)
  7636. #define CCM_ANALOG_PLL_USB1_CLR_LOCK_SHIFT (31U)
  7637. #define CCM_ANALOG_PLL_USB1_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_LOCK_MASK)
  7638. /*! @name PLL_USB1_TOG - Analog USB1 480MHz PLL Control Register */
  7639. #define CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT_MASK (0x3U)
  7640. #define CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT_SHIFT (0U)
  7641. #define CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT_MASK)
  7642. #define CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS_MASK (0x40U)
  7643. #define CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS_SHIFT (6U)
  7644. #define CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS_MASK)
  7645. #define CCM_ANALOG_PLL_USB1_TOG_POWER_MASK (0x1000U)
  7646. #define CCM_ANALOG_PLL_USB1_TOG_POWER_SHIFT (12U)
  7647. #define CCM_ANALOG_PLL_USB1_TOG_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_POWER_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_POWER_MASK)
  7648. #define CCM_ANALOG_PLL_USB1_TOG_ENABLE_MASK (0x2000U)
  7649. #define CCM_ANALOG_PLL_USB1_TOG_ENABLE_SHIFT (13U)
  7650. #define CCM_ANALOG_PLL_USB1_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_ENABLE_MASK)
  7651. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  7652. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  7653. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC_MASK)
  7654. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_MASK (0x10000U)
  7655. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_SHIFT (16U)
  7656. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_BYPASS_MASK)
  7657. #define CCM_ANALOG_PLL_USB1_TOG_LOCK_MASK (0x80000000U)
  7658. #define CCM_ANALOG_PLL_USB1_TOG_LOCK_SHIFT (31U)
  7659. #define CCM_ANALOG_PLL_USB1_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_LOCK_MASK)
  7660. /*! @name PLL_USB2 - Analog USB2 480MHz PLL Control Register */
  7661. #define CCM_ANALOG_PLL_USB2_DIV_SELECT_MASK (0x3U)
  7662. #define CCM_ANALOG_PLL_USB2_DIV_SELECT_SHIFT (0U)
  7663. #define CCM_ANALOG_PLL_USB2_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB2_DIV_SELECT_MASK)
  7664. #define CCM_ANALOG_PLL_USB2_EN_USB_CLKS_MASK (0x40U)
  7665. #define CCM_ANALOG_PLL_USB2_EN_USB_CLKS_SHIFT (6U)
  7666. #define CCM_ANALOG_PLL_USB2_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB2_EN_USB_CLKS_MASK)
  7667. #define CCM_ANALOG_PLL_USB2_POWER_MASK (0x1000U)
  7668. #define CCM_ANALOG_PLL_USB2_POWER_SHIFT (12U)
  7669. #define CCM_ANALOG_PLL_USB2_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_POWER_SHIFT)) & CCM_ANALOG_PLL_USB2_POWER_MASK)
  7670. #define CCM_ANALOG_PLL_USB2_ENABLE_MASK (0x2000U)
  7671. #define CCM_ANALOG_PLL_USB2_ENABLE_SHIFT (13U)
  7672. #define CCM_ANALOG_PLL_USB2_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB2_ENABLE_MASK)
  7673. #define CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC_MASK (0xC000U)
  7674. #define CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC_SHIFT (14U)
  7675. #define CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC_MASK)
  7676. #define CCM_ANALOG_PLL_USB2_BYPASS_MASK (0x10000U)
  7677. #define CCM_ANALOG_PLL_USB2_BYPASS_SHIFT (16U)
  7678. #define CCM_ANALOG_PLL_USB2_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB2_BYPASS_MASK)
  7679. #define CCM_ANALOG_PLL_USB2_LOCK_MASK (0x80000000U)
  7680. #define CCM_ANALOG_PLL_USB2_LOCK_SHIFT (31U)
  7681. #define CCM_ANALOG_PLL_USB2_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB2_LOCK_MASK)
  7682. /*! @name PLL_USB2_SET - Analog USB2 480MHz PLL Control Register */
  7683. #define CCM_ANALOG_PLL_USB2_SET_DIV_SELECT_MASK (0x3U)
  7684. #define CCM_ANALOG_PLL_USB2_SET_DIV_SELECT_SHIFT (0U)
  7685. #define CCM_ANALOG_PLL_USB2_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_DIV_SELECT_MASK)
  7686. #define CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS_MASK (0x40U)
  7687. #define CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS_SHIFT (6U)
  7688. #define CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS_MASK)
  7689. #define CCM_ANALOG_PLL_USB2_SET_POWER_MASK (0x1000U)
  7690. #define CCM_ANALOG_PLL_USB2_SET_POWER_SHIFT (12U)
  7691. #define CCM_ANALOG_PLL_USB2_SET_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_POWER_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_POWER_MASK)
  7692. #define CCM_ANALOG_PLL_USB2_SET_ENABLE_MASK (0x2000U)
  7693. #define CCM_ANALOG_PLL_USB2_SET_ENABLE_SHIFT (13U)
  7694. #define CCM_ANALOG_PLL_USB2_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_ENABLE_MASK)
  7695. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  7696. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC_SHIFT (14U)
  7697. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC_MASK)
  7698. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_MASK (0x10000U)
  7699. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_SHIFT (16U)
  7700. #define CCM_ANALOG_PLL_USB2_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_BYPASS_MASK)
  7701. #define CCM_ANALOG_PLL_USB2_SET_LOCK_MASK (0x80000000U)
  7702. #define CCM_ANALOG_PLL_USB2_SET_LOCK_SHIFT (31U)
  7703. #define CCM_ANALOG_PLL_USB2_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_LOCK_MASK)
  7704. /*! @name PLL_USB2_CLR - Analog USB2 480MHz PLL Control Register */
  7705. #define CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT_MASK (0x3U)
  7706. #define CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT_SHIFT (0U)
  7707. #define CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT_MASK)
  7708. #define CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS_MASK (0x40U)
  7709. #define CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS_SHIFT (6U)
  7710. #define CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS_MASK)
  7711. #define CCM_ANALOG_PLL_USB2_CLR_POWER_MASK (0x1000U)
  7712. #define CCM_ANALOG_PLL_USB2_CLR_POWER_SHIFT (12U)
  7713. #define CCM_ANALOG_PLL_USB2_CLR_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_POWER_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_POWER_MASK)
  7714. #define CCM_ANALOG_PLL_USB2_CLR_ENABLE_MASK (0x2000U)
  7715. #define CCM_ANALOG_PLL_USB2_CLR_ENABLE_SHIFT (13U)
  7716. #define CCM_ANALOG_PLL_USB2_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_ENABLE_MASK)
  7717. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  7718. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  7719. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC_MASK)
  7720. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_MASK (0x10000U)
  7721. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_SHIFT (16U)
  7722. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_BYPASS_MASK)
  7723. #define CCM_ANALOG_PLL_USB2_CLR_LOCK_MASK (0x80000000U)
  7724. #define CCM_ANALOG_PLL_USB2_CLR_LOCK_SHIFT (31U)
  7725. #define CCM_ANALOG_PLL_USB2_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_LOCK_MASK)
  7726. /*! @name PLL_USB2_TOG - Analog USB2 480MHz PLL Control Register */
  7727. #define CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT_MASK (0x3U)
  7728. #define CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT_SHIFT (0U)
  7729. #define CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT_MASK)
  7730. #define CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS_MASK (0x40U)
  7731. #define CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS_SHIFT (6U)
  7732. #define CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS_MASK)
  7733. #define CCM_ANALOG_PLL_USB2_TOG_POWER_MASK (0x1000U)
  7734. #define CCM_ANALOG_PLL_USB2_TOG_POWER_SHIFT (12U)
  7735. #define CCM_ANALOG_PLL_USB2_TOG_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_POWER_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_POWER_MASK)
  7736. #define CCM_ANALOG_PLL_USB2_TOG_ENABLE_MASK (0x2000U)
  7737. #define CCM_ANALOG_PLL_USB2_TOG_ENABLE_SHIFT (13U)
  7738. #define CCM_ANALOG_PLL_USB2_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_ENABLE_MASK)
  7739. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  7740. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  7741. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC_MASK)
  7742. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_MASK (0x10000U)
  7743. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_SHIFT (16U)
  7744. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_BYPASS_MASK)
  7745. #define CCM_ANALOG_PLL_USB2_TOG_LOCK_MASK (0x80000000U)
  7746. #define CCM_ANALOG_PLL_USB2_TOG_LOCK_SHIFT (31U)
  7747. #define CCM_ANALOG_PLL_USB2_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_LOCK_MASK)
  7748. /*! @name PLL_SYS - Analog System PLL Control Register */
  7749. #define CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK (0x1U)
  7750. #define CCM_ANALOG_PLL_SYS_DIV_SELECT_SHIFT (0U)
  7751. #define CCM_ANALOG_PLL_SYS_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK)
  7752. #define CCM_ANALOG_PLL_SYS_POWERDOWN_MASK (0x1000U)
  7753. #define CCM_ANALOG_PLL_SYS_POWERDOWN_SHIFT (12U)
  7754. #define CCM_ANALOG_PLL_SYS_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_SYS_POWERDOWN_MASK)
  7755. #define CCM_ANALOG_PLL_SYS_ENABLE_MASK (0x2000U)
  7756. #define CCM_ANALOG_PLL_SYS_ENABLE_SHIFT (13U)
  7757. #define CCM_ANALOG_PLL_SYS_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_ENABLE_MASK)
  7758. #define CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK (0xC000U)
  7759. #define CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT (14U)
  7760. #define CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK)
  7761. #define CCM_ANALOG_PLL_SYS_BYPASS_MASK (0x10000U)
  7762. #define CCM_ANALOG_PLL_SYS_BYPASS_SHIFT (16U)
  7763. #define CCM_ANALOG_PLL_SYS_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_BYPASS_SHIFT)) & CCM_ANALOG_PLL_SYS_BYPASS_MASK)
  7764. #define CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_MASK (0x40000U)
  7765. #define CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_SHIFT (18U)
  7766. #define CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_MASK)
  7767. #define CCM_ANALOG_PLL_SYS_LOCK_MASK (0x80000000U)
  7768. #define CCM_ANALOG_PLL_SYS_LOCK_SHIFT (31U)
  7769. #define CCM_ANALOG_PLL_SYS_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_LOCK_SHIFT)) & CCM_ANALOG_PLL_SYS_LOCK_MASK)
  7770. /*! @name PLL_SYS_SET - Analog System PLL Control Register */
  7771. #define CCM_ANALOG_PLL_SYS_SET_DIV_SELECT_MASK (0x1U)
  7772. #define CCM_ANALOG_PLL_SYS_SET_DIV_SELECT_SHIFT (0U)
  7773. #define CCM_ANALOG_PLL_SYS_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_DIV_SELECT_MASK)
  7774. #define CCM_ANALOG_PLL_SYS_SET_POWERDOWN_MASK (0x1000U)
  7775. #define CCM_ANALOG_PLL_SYS_SET_POWERDOWN_SHIFT (12U)
  7776. #define CCM_ANALOG_PLL_SYS_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_POWERDOWN_MASK)
  7777. #define CCM_ANALOG_PLL_SYS_SET_ENABLE_MASK (0x2000U)
  7778. #define CCM_ANALOG_PLL_SYS_SET_ENABLE_SHIFT (13U)
  7779. #define CCM_ANALOG_PLL_SYS_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_ENABLE_MASK)
  7780. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  7781. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC_SHIFT (14U)
  7782. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC_MASK)
  7783. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_MASK (0x10000U)
  7784. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_SHIFT (16U)
  7785. #define CCM_ANALOG_PLL_SYS_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_BYPASS_MASK)
  7786. #define CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN_MASK (0x40000U)
  7787. #define CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN_SHIFT (18U)
  7788. #define CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN_MASK)
  7789. #define CCM_ANALOG_PLL_SYS_SET_LOCK_MASK (0x80000000U)
  7790. #define CCM_ANALOG_PLL_SYS_SET_LOCK_SHIFT (31U)
  7791. #define CCM_ANALOG_PLL_SYS_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_LOCK_MASK)
  7792. /*! @name PLL_SYS_CLR - Analog System PLL Control Register */
  7793. #define CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT_MASK (0x1U)
  7794. #define CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT_SHIFT (0U)
  7795. #define CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT_MASK)
  7796. #define CCM_ANALOG_PLL_SYS_CLR_POWERDOWN_MASK (0x1000U)
  7797. #define CCM_ANALOG_PLL_SYS_CLR_POWERDOWN_SHIFT (12U)
  7798. #define CCM_ANALOG_PLL_SYS_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_POWERDOWN_MASK)
  7799. #define CCM_ANALOG_PLL_SYS_CLR_ENABLE_MASK (0x2000U)
  7800. #define CCM_ANALOG_PLL_SYS_CLR_ENABLE_SHIFT (13U)
  7801. #define CCM_ANALOG_PLL_SYS_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_ENABLE_MASK)
  7802. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  7803. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  7804. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC_MASK)
  7805. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_MASK (0x10000U)
  7806. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_SHIFT (16U)
  7807. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_BYPASS_MASK)
  7808. #define CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN_MASK (0x40000U)
  7809. #define CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN_SHIFT (18U)
  7810. #define CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN_MASK)
  7811. #define CCM_ANALOG_PLL_SYS_CLR_LOCK_MASK (0x80000000U)
  7812. #define CCM_ANALOG_PLL_SYS_CLR_LOCK_SHIFT (31U)
  7813. #define CCM_ANALOG_PLL_SYS_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_LOCK_MASK)
  7814. /*! @name PLL_SYS_TOG - Analog System PLL Control Register */
  7815. #define CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT_MASK (0x1U)
  7816. #define CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT_SHIFT (0U)
  7817. #define CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT_MASK)
  7818. #define CCM_ANALOG_PLL_SYS_TOG_POWERDOWN_MASK (0x1000U)
  7819. #define CCM_ANALOG_PLL_SYS_TOG_POWERDOWN_SHIFT (12U)
  7820. #define CCM_ANALOG_PLL_SYS_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_POWERDOWN_MASK)
  7821. #define CCM_ANALOG_PLL_SYS_TOG_ENABLE_MASK (0x2000U)
  7822. #define CCM_ANALOG_PLL_SYS_TOG_ENABLE_SHIFT (13U)
  7823. #define CCM_ANALOG_PLL_SYS_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_ENABLE_MASK)
  7824. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  7825. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  7826. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC_MASK)
  7827. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_MASK (0x10000U)
  7828. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_SHIFT (16U)
  7829. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_BYPASS_MASK)
  7830. #define CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN_MASK (0x40000U)
  7831. #define CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN_SHIFT (18U)
  7832. #define CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN_MASK)
  7833. #define CCM_ANALOG_PLL_SYS_TOG_LOCK_MASK (0x80000000U)
  7834. #define CCM_ANALOG_PLL_SYS_TOG_LOCK_SHIFT (31U)
  7835. #define CCM_ANALOG_PLL_SYS_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_LOCK_MASK)
  7836. /*! @name PLL_SYS_SS - 528MHz System PLL Spread Spectrum Register */
  7837. #define CCM_ANALOG_PLL_SYS_SS_STEP_MASK (0x7FFFU)
  7838. #define CCM_ANALOG_PLL_SYS_SS_STEP_SHIFT (0U)
  7839. #define CCM_ANALOG_PLL_SYS_SS_STEP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SS_STEP_SHIFT)) & CCM_ANALOG_PLL_SYS_SS_STEP_MASK)
  7840. #define CCM_ANALOG_PLL_SYS_SS_ENABLE_MASK (0x8000U)
  7841. #define CCM_ANALOG_PLL_SYS_SS_ENABLE_SHIFT (15U)
  7842. #define CCM_ANALOG_PLL_SYS_SS_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SS_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_SS_ENABLE_MASK)
  7843. #define CCM_ANALOG_PLL_SYS_SS_STOP_MASK (0xFFFF0000U)
  7844. #define CCM_ANALOG_PLL_SYS_SS_STOP_SHIFT (16U)
  7845. #define CCM_ANALOG_PLL_SYS_SS_STOP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SS_STOP_SHIFT)) & CCM_ANALOG_PLL_SYS_SS_STOP_MASK)
  7846. /*! @name PLL_SYS_NUM - Numerator of 528MHz System PLL Fractional Loop Divider Register */
  7847. #define CCM_ANALOG_PLL_SYS_NUM_A_MASK (0x3FFFFFFFU)
  7848. #define CCM_ANALOG_PLL_SYS_NUM_A_SHIFT (0U)
  7849. #define CCM_ANALOG_PLL_SYS_NUM_A(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_NUM_A_SHIFT)) & CCM_ANALOG_PLL_SYS_NUM_A_MASK)
  7850. /*! @name PLL_SYS_DENOM - Denominator of 528MHz System PLL Fractional Loop Divider Register */
  7851. #define CCM_ANALOG_PLL_SYS_DENOM_B_MASK (0x3FFFFFFFU)
  7852. #define CCM_ANALOG_PLL_SYS_DENOM_B_SHIFT (0U)
  7853. #define CCM_ANALOG_PLL_SYS_DENOM_B(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_DENOM_B_SHIFT)) & CCM_ANALOG_PLL_SYS_DENOM_B_MASK)
  7854. /*! @name PLL_AUDIO - Analog Audio PLL control Register */
  7855. #define CCM_ANALOG_PLL_AUDIO_DIV_SELECT_MASK (0x7FU)
  7856. #define CCM_ANALOG_PLL_AUDIO_DIV_SELECT_SHIFT (0U)
  7857. #define CCM_ANALOG_PLL_AUDIO_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_DIV_SELECT_MASK)
  7858. #define CCM_ANALOG_PLL_AUDIO_POWERDOWN_MASK (0x1000U)
  7859. #define CCM_ANALOG_PLL_AUDIO_POWERDOWN_SHIFT (12U)
  7860. #define CCM_ANALOG_PLL_AUDIO_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_POWERDOWN_MASK)
  7861. #define CCM_ANALOG_PLL_AUDIO_ENABLE_MASK (0x2000U)
  7862. #define CCM_ANALOG_PLL_AUDIO_ENABLE_SHIFT (13U)
  7863. #define CCM_ANALOG_PLL_AUDIO_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_ENABLE_SHIFT)) & CCM_ANALOG_PLL_AUDIO_ENABLE_MASK)
  7864. #define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_MASK (0xC000U)
  7865. #define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_SHIFT (14U)
  7866. #define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_MASK)
  7867. #define CCM_ANALOG_PLL_AUDIO_BYPASS_MASK (0x10000U)
  7868. #define CCM_ANALOG_PLL_AUDIO_BYPASS_SHIFT (16U)
  7869. #define CCM_ANALOG_PLL_AUDIO_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_BYPASS_SHIFT)) & CCM_ANALOG_PLL_AUDIO_BYPASS_MASK)
  7870. #define CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_MASK (0x40000U)
  7871. #define CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_SHIFT (18U)
  7872. #define CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_MASK)
  7873. #define CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT_MASK (0x180000U)
  7874. #define CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT_SHIFT (19U)
  7875. #define CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT_MASK)
  7876. #define CCM_ANALOG_PLL_AUDIO_LOCK_MASK (0x80000000U)
  7877. #define CCM_ANALOG_PLL_AUDIO_LOCK_SHIFT (31U)
  7878. #define CCM_ANALOG_PLL_AUDIO_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_LOCK_SHIFT)) & CCM_ANALOG_PLL_AUDIO_LOCK_MASK)
  7879. /*! @name PLL_AUDIO_SET - Analog Audio PLL control Register */
  7880. #define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_MASK (0x7FU)
  7881. #define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_SHIFT (0U)
  7882. #define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_MASK)
  7883. #define CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_MASK (0x1000U)
  7884. #define CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_SHIFT (12U)
  7885. #define CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_MASK)
  7886. #define CCM_ANALOG_PLL_AUDIO_SET_ENABLE_MASK (0x2000U)
  7887. #define CCM_ANALOG_PLL_AUDIO_SET_ENABLE_SHIFT (13U)
  7888. #define CCM_ANALOG_PLL_AUDIO_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_ENABLE_MASK)
  7889. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  7890. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_SHIFT (14U)
  7891. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_MASK)
  7892. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_MASK (0x10000U)
  7893. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_SHIFT (16U)
  7894. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_BYPASS_MASK)
  7895. #define CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_MASK (0x40000U)
  7896. #define CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_SHIFT (18U)
  7897. #define CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_MASK)
  7898. #define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT_MASK (0x180000U)
  7899. #define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT_SHIFT (19U)
  7900. #define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT_MASK)
  7901. #define CCM_ANALOG_PLL_AUDIO_SET_LOCK_MASK (0x80000000U)
  7902. #define CCM_ANALOG_PLL_AUDIO_SET_LOCK_SHIFT (31U)
  7903. #define CCM_ANALOG_PLL_AUDIO_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_LOCK_MASK)
  7904. /*! @name PLL_AUDIO_CLR - Analog Audio PLL control Register */
  7905. #define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_MASK (0x7FU)
  7906. #define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_SHIFT (0U)
  7907. #define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_MASK)
  7908. #define CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_MASK (0x1000U)
  7909. #define CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_SHIFT (12U)
  7910. #define CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_MASK)
  7911. #define CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_MASK (0x2000U)
  7912. #define CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_SHIFT (13U)
  7913. #define CCM_ANALOG_PLL_AUDIO_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_MASK)
  7914. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  7915. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  7916. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_MASK)
  7917. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_MASK (0x10000U)
  7918. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_SHIFT (16U)
  7919. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_MASK)
  7920. #define CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_MASK (0x40000U)
  7921. #define CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_SHIFT (18U)
  7922. #define CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_MASK)
  7923. #define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT_MASK (0x180000U)
  7924. #define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT_SHIFT (19U)
  7925. #define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT_MASK)
  7926. #define CCM_ANALOG_PLL_AUDIO_CLR_LOCK_MASK (0x80000000U)
  7927. #define CCM_ANALOG_PLL_AUDIO_CLR_LOCK_SHIFT (31U)
  7928. #define CCM_ANALOG_PLL_AUDIO_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_LOCK_MASK)
  7929. /*! @name PLL_AUDIO_TOG - Analog Audio PLL control Register */
  7930. #define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_MASK (0x7FU)
  7931. #define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_SHIFT (0U)
  7932. #define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_MASK)
  7933. #define CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_MASK (0x1000U)
  7934. #define CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_SHIFT (12U)
  7935. #define CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_MASK)
  7936. #define CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_MASK (0x2000U)
  7937. #define CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_SHIFT (13U)
  7938. #define CCM_ANALOG_PLL_AUDIO_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_MASK)
  7939. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  7940. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  7941. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_MASK)
  7942. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_MASK (0x10000U)
  7943. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_SHIFT (16U)
  7944. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_MASK)
  7945. #define CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_MASK (0x40000U)
  7946. #define CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_SHIFT (18U)
  7947. #define CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_MASK)
  7948. #define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT_MASK (0x180000U)
  7949. #define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT_SHIFT (19U)
  7950. #define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT_MASK)
  7951. #define CCM_ANALOG_PLL_AUDIO_TOG_LOCK_MASK (0x80000000U)
  7952. #define CCM_ANALOG_PLL_AUDIO_TOG_LOCK_SHIFT (31U)
  7953. #define CCM_ANALOG_PLL_AUDIO_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_LOCK_MASK)
  7954. /*! @name PLL_AUDIO_NUM - Numerator of Audio PLL Fractional Loop Divider Register */
  7955. #define CCM_ANALOG_PLL_AUDIO_NUM_A_MASK (0x3FFFFFFFU)
  7956. #define CCM_ANALOG_PLL_AUDIO_NUM_A_SHIFT (0U)
  7957. #define CCM_ANALOG_PLL_AUDIO_NUM_A(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_NUM_A_SHIFT)) & CCM_ANALOG_PLL_AUDIO_NUM_A_MASK)
  7958. /*! @name PLL_AUDIO_DENOM - Denominator of Audio PLL Fractional Loop Divider Register */
  7959. #define CCM_ANALOG_PLL_AUDIO_DENOM_B_MASK (0x3FFFFFFFU)
  7960. #define CCM_ANALOG_PLL_AUDIO_DENOM_B_SHIFT (0U)
  7961. #define CCM_ANALOG_PLL_AUDIO_DENOM_B(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_DENOM_B_SHIFT)) & CCM_ANALOG_PLL_AUDIO_DENOM_B_MASK)
  7962. /*! @name PLL_VIDEO - Analog Video PLL control Register */
  7963. #define CCM_ANALOG_PLL_VIDEO_DIV_SELECT_MASK (0x7FU)
  7964. #define CCM_ANALOG_PLL_VIDEO_DIV_SELECT_SHIFT (0U)
  7965. #define CCM_ANALOG_PLL_VIDEO_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_DIV_SELECT_MASK)
  7966. #define CCM_ANALOG_PLL_VIDEO_POWERDOWN_MASK (0x1000U)
  7967. #define CCM_ANALOG_PLL_VIDEO_POWERDOWN_SHIFT (12U)
  7968. #define CCM_ANALOG_PLL_VIDEO_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_POWERDOWN_MASK)
  7969. #define CCM_ANALOG_PLL_VIDEO_ENABLE_MASK (0x2000U)
  7970. #define CCM_ANALOG_PLL_VIDEO_ENABLE_SHIFT (13U)
  7971. #define CCM_ANALOG_PLL_VIDEO_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_ENABLE_SHIFT)) & CCM_ANALOG_PLL_VIDEO_ENABLE_MASK)
  7972. #define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_MASK (0xC000U)
  7973. #define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_SHIFT (14U)
  7974. #define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_MASK)
  7975. #define CCM_ANALOG_PLL_VIDEO_BYPASS_MASK (0x10000U)
  7976. #define CCM_ANALOG_PLL_VIDEO_BYPASS_SHIFT (16U)
  7977. #define CCM_ANALOG_PLL_VIDEO_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_BYPASS_SHIFT)) & CCM_ANALOG_PLL_VIDEO_BYPASS_MASK)
  7978. #define CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_MASK (0x40000U)
  7979. #define CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_SHIFT (18U)
  7980. #define CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_MASK)
  7981. #define CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT_MASK (0x180000U)
  7982. #define CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT_SHIFT (19U)
  7983. #define CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT_MASK)
  7984. #define CCM_ANALOG_PLL_VIDEO_LOCK_MASK (0x80000000U)
  7985. #define CCM_ANALOG_PLL_VIDEO_LOCK_SHIFT (31U)
  7986. #define CCM_ANALOG_PLL_VIDEO_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_LOCK_SHIFT)) & CCM_ANALOG_PLL_VIDEO_LOCK_MASK)
  7987. /*! @name PLL_VIDEO_SET - Analog Video PLL control Register */
  7988. #define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_MASK (0x7FU)
  7989. #define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_SHIFT (0U)
  7990. #define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_MASK)
  7991. #define CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_MASK (0x1000U)
  7992. #define CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_SHIFT (12U)
  7993. #define CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_MASK)
  7994. #define CCM_ANALOG_PLL_VIDEO_SET_ENABLE_MASK (0x2000U)
  7995. #define CCM_ANALOG_PLL_VIDEO_SET_ENABLE_SHIFT (13U)
  7996. #define CCM_ANALOG_PLL_VIDEO_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_ENABLE_MASK)
  7997. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  7998. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_SHIFT (14U)
  7999. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_MASK)
  8000. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_MASK (0x10000U)
  8001. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_SHIFT (16U)
  8002. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_BYPASS_MASK)
  8003. #define CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_MASK (0x40000U)
  8004. #define CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_SHIFT (18U)
  8005. #define CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_MASK)
  8006. #define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT_MASK (0x180000U)
  8007. #define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT_SHIFT (19U)
  8008. #define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT_MASK)
  8009. #define CCM_ANALOG_PLL_VIDEO_SET_LOCK_MASK (0x80000000U)
  8010. #define CCM_ANALOG_PLL_VIDEO_SET_LOCK_SHIFT (31U)
  8011. #define CCM_ANALOG_PLL_VIDEO_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_LOCK_MASK)
  8012. /*! @name PLL_VIDEO_CLR - Analog Video PLL control Register */
  8013. #define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_MASK (0x7FU)
  8014. #define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_SHIFT (0U)
  8015. #define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_MASK)
  8016. #define CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_MASK (0x1000U)
  8017. #define CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_SHIFT (12U)
  8018. #define CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_MASK)
  8019. #define CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_MASK (0x2000U)
  8020. #define CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_SHIFT (13U)
  8021. #define CCM_ANALOG_PLL_VIDEO_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_MASK)
  8022. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  8023. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  8024. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_MASK)
  8025. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_MASK (0x10000U)
  8026. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_SHIFT (16U)
  8027. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_MASK)
  8028. #define CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_MASK (0x40000U)
  8029. #define CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_SHIFT (18U)
  8030. #define CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_MASK)
  8031. #define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT_MASK (0x180000U)
  8032. #define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT_SHIFT (19U)
  8033. #define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT_MASK)
  8034. #define CCM_ANALOG_PLL_VIDEO_CLR_LOCK_MASK (0x80000000U)
  8035. #define CCM_ANALOG_PLL_VIDEO_CLR_LOCK_SHIFT (31U)
  8036. #define CCM_ANALOG_PLL_VIDEO_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_LOCK_MASK)
  8037. /*! @name PLL_VIDEO_TOG - Analog Video PLL control Register */
  8038. #define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_MASK (0x7FU)
  8039. #define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_SHIFT (0U)
  8040. #define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_MASK)
  8041. #define CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_MASK (0x1000U)
  8042. #define CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_SHIFT (12U)
  8043. #define CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_MASK)
  8044. #define CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_MASK (0x2000U)
  8045. #define CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_SHIFT (13U)
  8046. #define CCM_ANALOG_PLL_VIDEO_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_MASK)
  8047. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  8048. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  8049. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_MASK)
  8050. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_MASK (0x10000U)
  8051. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_SHIFT (16U)
  8052. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_MASK)
  8053. #define CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_MASK (0x40000U)
  8054. #define CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_SHIFT (18U)
  8055. #define CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_MASK)
  8056. #define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT_MASK (0x180000U)
  8057. #define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT_SHIFT (19U)
  8058. #define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT_MASK)
  8059. #define CCM_ANALOG_PLL_VIDEO_TOG_LOCK_MASK (0x80000000U)
  8060. #define CCM_ANALOG_PLL_VIDEO_TOG_LOCK_SHIFT (31U)
  8061. #define CCM_ANALOG_PLL_VIDEO_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_LOCK_MASK)
  8062. /*! @name PLL_VIDEO_NUM - Numerator of Video PLL Fractional Loop Divider Register */
  8063. #define CCM_ANALOG_PLL_VIDEO_NUM_A_MASK (0x3FFFFFFFU)
  8064. #define CCM_ANALOG_PLL_VIDEO_NUM_A_SHIFT (0U)
  8065. #define CCM_ANALOG_PLL_VIDEO_NUM_A(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_NUM_A_SHIFT)) & CCM_ANALOG_PLL_VIDEO_NUM_A_MASK)
  8066. /*! @name PLL_VIDEO_DENOM - Denominator of Video PLL Fractional Loop Divider Register */
  8067. #define CCM_ANALOG_PLL_VIDEO_DENOM_B_MASK (0x3FFFFFFFU)
  8068. #define CCM_ANALOG_PLL_VIDEO_DENOM_B_SHIFT (0U)
  8069. #define CCM_ANALOG_PLL_VIDEO_DENOM_B(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_DENOM_B_SHIFT)) & CCM_ANALOG_PLL_VIDEO_DENOM_B_MASK)
  8070. /*! @name PLL_ENET - Analog ENET PLL Control Register */
  8071. #define CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT_MASK (0x3U)
  8072. #define CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT_SHIFT (0U)
  8073. #define CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT_MASK)
  8074. #define CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT_MASK (0xCU)
  8075. #define CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT_SHIFT (2U)
  8076. #define CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT_MASK)
  8077. #define CCM_ANALOG_PLL_ENET_POWERDOWN_MASK (0x1000U)
  8078. #define CCM_ANALOG_PLL_ENET_POWERDOWN_SHIFT (12U)
  8079. #define CCM_ANALOG_PLL_ENET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ENET_POWERDOWN_MASK)
  8080. #define CCM_ANALOG_PLL_ENET_ENET1_125M_EN_MASK (0x2000U)
  8081. #define CCM_ANALOG_PLL_ENET_ENET1_125M_EN_SHIFT (13U)
  8082. #define CCM_ANALOG_PLL_ENET_ENET1_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET1_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET1_125M_EN_MASK)
  8083. #define CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_MASK (0xC000U)
  8084. #define CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_SHIFT (14U)
  8085. #define CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_MASK)
  8086. #define CCM_ANALOG_PLL_ENET_BYPASS_MASK (0x10000U)
  8087. #define CCM_ANALOG_PLL_ENET_BYPASS_SHIFT (16U)
  8088. #define CCM_ANALOG_PLL_ENET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ENET_BYPASS_MASK)
  8089. #define CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_MASK (0x40000U)
  8090. #define CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_SHIFT (18U)
  8091. #define CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_MASK)
  8092. #define CCM_ANALOG_PLL_ENET_ENABLE_125M_MASK (0x80000U)
  8093. #define CCM_ANALOG_PLL_ENET_ENABLE_125M_SHIFT (19U)
  8094. #define CCM_ANALOG_PLL_ENET_ENABLE_125M(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENABLE_125M_SHIFT)) & CCM_ANALOG_PLL_ENET_ENABLE_125M_MASK)
  8095. #define CCM_ANALOG_PLL_ENET_ENET2_125M_EN_MASK (0x100000U)
  8096. #define CCM_ANALOG_PLL_ENET_ENET2_125M_EN_SHIFT (20U)
  8097. #define CCM_ANALOG_PLL_ENET_ENET2_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET2_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET2_125M_EN_MASK)
  8098. #define CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_MASK (0x200000U)
  8099. #define CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_SHIFT (21U)
  8100. #define CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_MASK)
  8101. #define CCM_ANALOG_PLL_ENET_LOCK_MASK (0x80000000U)
  8102. #define CCM_ANALOG_PLL_ENET_LOCK_SHIFT (31U)
  8103. #define CCM_ANALOG_PLL_ENET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_LOCK_SHIFT)) & CCM_ANALOG_PLL_ENET_LOCK_MASK)
  8104. /*! @name PLL_ENET_SET - Analog ENET PLL Control Register */
  8105. #define CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT_MASK (0x3U)
  8106. #define CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT_SHIFT (0U)
  8107. #define CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT_MASK)
  8108. #define CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT_MASK (0xCU)
  8109. #define CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT_SHIFT (2U)
  8110. #define CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT_MASK)
  8111. #define CCM_ANALOG_PLL_ENET_SET_POWERDOWN_MASK (0x1000U)
  8112. #define CCM_ANALOG_PLL_ENET_SET_POWERDOWN_SHIFT (12U)
  8113. #define CCM_ANALOG_PLL_ENET_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_POWERDOWN_MASK)
  8114. #define CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN_MASK (0x2000U)
  8115. #define CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN_SHIFT (13U)
  8116. #define CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN_MASK)
  8117. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  8118. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC_SHIFT (14U)
  8119. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC_MASK)
  8120. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_MASK (0x10000U)
  8121. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_SHIFT (16U)
  8122. #define CCM_ANALOG_PLL_ENET_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_BYPASS_MASK)
  8123. #define CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN_MASK (0x40000U)
  8124. #define CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN_SHIFT (18U)
  8125. #define CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN_MASK)
  8126. #define CCM_ANALOG_PLL_ENET_SET_ENABLE_125M_MASK (0x80000U)
  8127. #define CCM_ANALOG_PLL_ENET_SET_ENABLE_125M_SHIFT (19U)
  8128. #define CCM_ANALOG_PLL_ENET_SET_ENABLE_125M(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENABLE_125M_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENABLE_125M_MASK)
  8129. #define CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN_MASK (0x100000U)
  8130. #define CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN_SHIFT (20U)
  8131. #define CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN_MASK)
  8132. #define CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN_MASK (0x200000U)
  8133. #define CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN_SHIFT (21U)
  8134. #define CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN_MASK)
  8135. #define CCM_ANALOG_PLL_ENET_SET_LOCK_MASK (0x80000000U)
  8136. #define CCM_ANALOG_PLL_ENET_SET_LOCK_SHIFT (31U)
  8137. #define CCM_ANALOG_PLL_ENET_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_LOCK_MASK)
  8138. /*! @name PLL_ENET_CLR - Analog ENET PLL Control Register */
  8139. #define CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT_MASK (0x3U)
  8140. #define CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT_SHIFT (0U)
  8141. #define CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT_MASK)
  8142. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT_MASK (0xCU)
  8143. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT_SHIFT (2U)
  8144. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT_MASK)
  8145. #define CCM_ANALOG_PLL_ENET_CLR_POWERDOWN_MASK (0x1000U)
  8146. #define CCM_ANALOG_PLL_ENET_CLR_POWERDOWN_SHIFT (12U)
  8147. #define CCM_ANALOG_PLL_ENET_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_POWERDOWN_MASK)
  8148. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN_MASK (0x2000U)
  8149. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN_SHIFT (13U)
  8150. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN_MASK)
  8151. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  8152. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  8153. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC_MASK)
  8154. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_MASK (0x10000U)
  8155. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_SHIFT (16U)
  8156. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_BYPASS_MASK)
  8157. #define CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN_MASK (0x40000U)
  8158. #define CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN_SHIFT (18U)
  8159. #define CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN_MASK)
  8160. #define CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M_MASK (0x80000U)
  8161. #define CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M_SHIFT (19U)
  8162. #define CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M_MASK)
  8163. #define CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN_MASK (0x100000U)
  8164. #define CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN_SHIFT (20U)
  8165. #define CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN_MASK)
  8166. #define CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN_MASK (0x200000U)
  8167. #define CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN_SHIFT (21U)
  8168. #define CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN_MASK)
  8169. #define CCM_ANALOG_PLL_ENET_CLR_LOCK_MASK (0x80000000U)
  8170. #define CCM_ANALOG_PLL_ENET_CLR_LOCK_SHIFT (31U)
  8171. #define CCM_ANALOG_PLL_ENET_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_LOCK_MASK)
  8172. /*! @name PLL_ENET_TOG - Analog ENET PLL Control Register */
  8173. #define CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT_MASK (0x3U)
  8174. #define CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT_SHIFT (0U)
  8175. #define CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT_MASK)
  8176. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT_MASK (0xCU)
  8177. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT_SHIFT (2U)
  8178. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT_MASK)
  8179. #define CCM_ANALOG_PLL_ENET_TOG_POWERDOWN_MASK (0x1000U)
  8180. #define CCM_ANALOG_PLL_ENET_TOG_POWERDOWN_SHIFT (12U)
  8181. #define CCM_ANALOG_PLL_ENET_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_POWERDOWN_MASK)
  8182. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN_MASK (0x2000U)
  8183. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN_SHIFT (13U)
  8184. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN_MASK)
  8185. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  8186. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  8187. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC_MASK)
  8188. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_MASK (0x10000U)
  8189. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_SHIFT (16U)
  8190. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_BYPASS_MASK)
  8191. #define CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN_MASK (0x40000U)
  8192. #define CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN_SHIFT (18U)
  8193. #define CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN_MASK)
  8194. #define CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M_MASK (0x80000U)
  8195. #define CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M_SHIFT (19U)
  8196. #define CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M_MASK)
  8197. #define CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN_MASK (0x100000U)
  8198. #define CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN_SHIFT (20U)
  8199. #define CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN_MASK)
  8200. #define CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN_MASK (0x200000U)
  8201. #define CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN_SHIFT (21U)
  8202. #define CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN_MASK)
  8203. #define CCM_ANALOG_PLL_ENET_TOG_LOCK_MASK (0x80000000U)
  8204. #define CCM_ANALOG_PLL_ENET_TOG_LOCK_SHIFT (31U)
  8205. #define CCM_ANALOG_PLL_ENET_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_LOCK_MASK)
  8206. /*! @name PFD_480 - 480MHz Clock (PLL3) Phase Fractional Divider Control Register */
  8207. #define CCM_ANALOG_PFD_480_PFD0_FRAC_MASK (0x3FU)
  8208. #define CCM_ANALOG_PFD_480_PFD0_FRAC_SHIFT (0U)
  8209. #define CCM_ANALOG_PFD_480_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_PFD0_FRAC_MASK)
  8210. #define CCM_ANALOG_PFD_480_PFD0_STABLE_MASK (0x40U)
  8211. #define CCM_ANALOG_PFD_480_PFD0_STABLE_SHIFT (6U)
  8212. #define CCM_ANALOG_PFD_480_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_PFD0_STABLE_MASK)
  8213. #define CCM_ANALOG_PFD_480_PFD0_CLKGATE_MASK (0x80U)
  8214. #define CCM_ANALOG_PFD_480_PFD0_CLKGATE_SHIFT (7U)
  8215. #define CCM_ANALOG_PFD_480_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_PFD0_CLKGATE_MASK)
  8216. #define CCM_ANALOG_PFD_480_PFD1_FRAC_MASK (0x3F00U)
  8217. #define CCM_ANALOG_PFD_480_PFD1_FRAC_SHIFT (8U)
  8218. #define CCM_ANALOG_PFD_480_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_PFD1_FRAC_MASK)
  8219. #define CCM_ANALOG_PFD_480_PFD1_STABLE_MASK (0x4000U)
  8220. #define CCM_ANALOG_PFD_480_PFD1_STABLE_SHIFT (14U)
  8221. #define CCM_ANALOG_PFD_480_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_PFD1_STABLE_MASK)
  8222. #define CCM_ANALOG_PFD_480_PFD1_CLKGATE_MASK (0x8000U)
  8223. #define CCM_ANALOG_PFD_480_PFD1_CLKGATE_SHIFT (15U)
  8224. #define CCM_ANALOG_PFD_480_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_PFD1_CLKGATE_MASK)
  8225. #define CCM_ANALOG_PFD_480_PFD2_FRAC_MASK (0x3F0000U)
  8226. #define CCM_ANALOG_PFD_480_PFD2_FRAC_SHIFT (16U)
  8227. #define CCM_ANALOG_PFD_480_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_PFD2_FRAC_MASK)
  8228. #define CCM_ANALOG_PFD_480_PFD2_STABLE_MASK (0x400000U)
  8229. #define CCM_ANALOG_PFD_480_PFD2_STABLE_SHIFT (22U)
  8230. #define CCM_ANALOG_PFD_480_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_PFD2_STABLE_MASK)
  8231. #define CCM_ANALOG_PFD_480_PFD2_CLKGATE_MASK (0x800000U)
  8232. #define CCM_ANALOG_PFD_480_PFD2_CLKGATE_SHIFT (23U)
  8233. #define CCM_ANALOG_PFD_480_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_PFD2_CLKGATE_MASK)
  8234. #define CCM_ANALOG_PFD_480_PFD3_FRAC_MASK (0x3F000000U)
  8235. #define CCM_ANALOG_PFD_480_PFD3_FRAC_SHIFT (24U)
  8236. #define CCM_ANALOG_PFD_480_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_PFD3_FRAC_MASK)
  8237. #define CCM_ANALOG_PFD_480_PFD3_STABLE_MASK (0x40000000U)
  8238. #define CCM_ANALOG_PFD_480_PFD3_STABLE_SHIFT (30U)
  8239. #define CCM_ANALOG_PFD_480_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_PFD3_STABLE_MASK)
  8240. #define CCM_ANALOG_PFD_480_PFD3_CLKGATE_MASK (0x80000000U)
  8241. #define CCM_ANALOG_PFD_480_PFD3_CLKGATE_SHIFT (31U)
  8242. #define CCM_ANALOG_PFD_480_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_PFD3_CLKGATE_MASK)
  8243. /*! @name PFD_480_SET - 480MHz Clock (PLL3) Phase Fractional Divider Control Register */
  8244. #define CCM_ANALOG_PFD_480_SET_PFD0_FRAC_MASK (0x3FU)
  8245. #define CCM_ANALOG_PFD_480_SET_PFD0_FRAC_SHIFT (0U)
  8246. #define CCM_ANALOG_PFD_480_SET_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD0_FRAC_MASK)
  8247. #define CCM_ANALOG_PFD_480_SET_PFD0_STABLE_MASK (0x40U)
  8248. #define CCM_ANALOG_PFD_480_SET_PFD0_STABLE_SHIFT (6U)
  8249. #define CCM_ANALOG_PFD_480_SET_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD0_STABLE_MASK)
  8250. #define CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE_MASK (0x80U)
  8251. #define CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE_SHIFT (7U)
  8252. #define CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE_MASK)
  8253. #define CCM_ANALOG_PFD_480_SET_PFD1_FRAC_MASK (0x3F00U)
  8254. #define CCM_ANALOG_PFD_480_SET_PFD1_FRAC_SHIFT (8U)
  8255. #define CCM_ANALOG_PFD_480_SET_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD1_FRAC_MASK)
  8256. #define CCM_ANALOG_PFD_480_SET_PFD1_STABLE_MASK (0x4000U)
  8257. #define CCM_ANALOG_PFD_480_SET_PFD1_STABLE_SHIFT (14U)
  8258. #define CCM_ANALOG_PFD_480_SET_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD1_STABLE_MASK)
  8259. #define CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE_MASK (0x8000U)
  8260. #define CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE_SHIFT (15U)
  8261. #define CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE_MASK)
  8262. #define CCM_ANALOG_PFD_480_SET_PFD2_FRAC_MASK (0x3F0000U)
  8263. #define CCM_ANALOG_PFD_480_SET_PFD2_FRAC_SHIFT (16U)
  8264. #define CCM_ANALOG_PFD_480_SET_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD2_FRAC_MASK)
  8265. #define CCM_ANALOG_PFD_480_SET_PFD2_STABLE_MASK (0x400000U)
  8266. #define CCM_ANALOG_PFD_480_SET_PFD2_STABLE_SHIFT (22U)
  8267. #define CCM_ANALOG_PFD_480_SET_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD2_STABLE_MASK)
  8268. #define CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE_MASK (0x800000U)
  8269. #define CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE_SHIFT (23U)
  8270. #define CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE_MASK)
  8271. #define CCM_ANALOG_PFD_480_SET_PFD3_FRAC_MASK (0x3F000000U)
  8272. #define CCM_ANALOG_PFD_480_SET_PFD3_FRAC_SHIFT (24U)
  8273. #define CCM_ANALOG_PFD_480_SET_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD3_FRAC_MASK)
  8274. #define CCM_ANALOG_PFD_480_SET_PFD3_STABLE_MASK (0x40000000U)
  8275. #define CCM_ANALOG_PFD_480_SET_PFD3_STABLE_SHIFT (30U)
  8276. #define CCM_ANALOG_PFD_480_SET_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD3_STABLE_MASK)
  8277. #define CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE_MASK (0x80000000U)
  8278. #define CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE_SHIFT (31U)
  8279. #define CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE_MASK)
  8280. /*! @name PFD_480_CLR - 480MHz Clock (PLL3) Phase Fractional Divider Control Register */
  8281. #define CCM_ANALOG_PFD_480_CLR_PFD0_FRAC_MASK (0x3FU)
  8282. #define CCM_ANALOG_PFD_480_CLR_PFD0_FRAC_SHIFT (0U)
  8283. #define CCM_ANALOG_PFD_480_CLR_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD0_FRAC_MASK)
  8284. #define CCM_ANALOG_PFD_480_CLR_PFD0_STABLE_MASK (0x40U)
  8285. #define CCM_ANALOG_PFD_480_CLR_PFD0_STABLE_SHIFT (6U)
  8286. #define CCM_ANALOG_PFD_480_CLR_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD0_STABLE_MASK)
  8287. #define CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE_MASK (0x80U)
  8288. #define CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE_SHIFT (7U)
  8289. #define CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE_MASK)
  8290. #define CCM_ANALOG_PFD_480_CLR_PFD1_FRAC_MASK (0x3F00U)
  8291. #define CCM_ANALOG_PFD_480_CLR_PFD1_FRAC_SHIFT (8U)
  8292. #define CCM_ANALOG_PFD_480_CLR_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD1_FRAC_MASK)
  8293. #define CCM_ANALOG_PFD_480_CLR_PFD1_STABLE_MASK (0x4000U)
  8294. #define CCM_ANALOG_PFD_480_CLR_PFD1_STABLE_SHIFT (14U)
  8295. #define CCM_ANALOG_PFD_480_CLR_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD1_STABLE_MASK)
  8296. #define CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE_MASK (0x8000U)
  8297. #define CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE_SHIFT (15U)
  8298. #define CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE_MASK)
  8299. #define CCM_ANALOG_PFD_480_CLR_PFD2_FRAC_MASK (0x3F0000U)
  8300. #define CCM_ANALOG_PFD_480_CLR_PFD2_FRAC_SHIFT (16U)
  8301. #define CCM_ANALOG_PFD_480_CLR_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD2_FRAC_MASK)
  8302. #define CCM_ANALOG_PFD_480_CLR_PFD2_STABLE_MASK (0x400000U)
  8303. #define CCM_ANALOG_PFD_480_CLR_PFD2_STABLE_SHIFT (22U)
  8304. #define CCM_ANALOG_PFD_480_CLR_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD2_STABLE_MASK)
  8305. #define CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE_MASK (0x800000U)
  8306. #define CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE_SHIFT (23U)
  8307. #define CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE_MASK)
  8308. #define CCM_ANALOG_PFD_480_CLR_PFD3_FRAC_MASK (0x3F000000U)
  8309. #define CCM_ANALOG_PFD_480_CLR_PFD3_FRAC_SHIFT (24U)
  8310. #define CCM_ANALOG_PFD_480_CLR_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD3_FRAC_MASK)
  8311. #define CCM_ANALOG_PFD_480_CLR_PFD3_STABLE_MASK (0x40000000U)
  8312. #define CCM_ANALOG_PFD_480_CLR_PFD3_STABLE_SHIFT (30U)
  8313. #define CCM_ANALOG_PFD_480_CLR_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD3_STABLE_MASK)
  8314. #define CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE_MASK (0x80000000U)
  8315. #define CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE_SHIFT (31U)
  8316. #define CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE_MASK)
  8317. /*! @name PFD_480_TOG - 480MHz Clock (PLL3) Phase Fractional Divider Control Register */
  8318. #define CCM_ANALOG_PFD_480_TOG_PFD0_FRAC_MASK (0x3FU)
  8319. #define CCM_ANALOG_PFD_480_TOG_PFD0_FRAC_SHIFT (0U)
  8320. #define CCM_ANALOG_PFD_480_TOG_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD0_FRAC_MASK)
  8321. #define CCM_ANALOG_PFD_480_TOG_PFD0_STABLE_MASK (0x40U)
  8322. #define CCM_ANALOG_PFD_480_TOG_PFD0_STABLE_SHIFT (6U)
  8323. #define CCM_ANALOG_PFD_480_TOG_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD0_STABLE_MASK)
  8324. #define CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE_MASK (0x80U)
  8325. #define CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE_SHIFT (7U)
  8326. #define CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE_MASK)
  8327. #define CCM_ANALOG_PFD_480_TOG_PFD1_FRAC_MASK (0x3F00U)
  8328. #define CCM_ANALOG_PFD_480_TOG_PFD1_FRAC_SHIFT (8U)
  8329. #define CCM_ANALOG_PFD_480_TOG_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD1_FRAC_MASK)
  8330. #define CCM_ANALOG_PFD_480_TOG_PFD1_STABLE_MASK (0x4000U)
  8331. #define CCM_ANALOG_PFD_480_TOG_PFD1_STABLE_SHIFT (14U)
  8332. #define CCM_ANALOG_PFD_480_TOG_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD1_STABLE_MASK)
  8333. #define CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE_MASK (0x8000U)
  8334. #define CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE_SHIFT (15U)
  8335. #define CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE_MASK)
  8336. #define CCM_ANALOG_PFD_480_TOG_PFD2_FRAC_MASK (0x3F0000U)
  8337. #define CCM_ANALOG_PFD_480_TOG_PFD2_FRAC_SHIFT (16U)
  8338. #define CCM_ANALOG_PFD_480_TOG_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD2_FRAC_MASK)
  8339. #define CCM_ANALOG_PFD_480_TOG_PFD2_STABLE_MASK (0x400000U)
  8340. #define CCM_ANALOG_PFD_480_TOG_PFD2_STABLE_SHIFT (22U)
  8341. #define CCM_ANALOG_PFD_480_TOG_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD2_STABLE_MASK)
  8342. #define CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE_MASK (0x800000U)
  8343. #define CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE_SHIFT (23U)
  8344. #define CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE_MASK)
  8345. #define CCM_ANALOG_PFD_480_TOG_PFD3_FRAC_MASK (0x3F000000U)
  8346. #define CCM_ANALOG_PFD_480_TOG_PFD3_FRAC_SHIFT (24U)
  8347. #define CCM_ANALOG_PFD_480_TOG_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD3_FRAC_MASK)
  8348. #define CCM_ANALOG_PFD_480_TOG_PFD3_STABLE_MASK (0x40000000U)
  8349. #define CCM_ANALOG_PFD_480_TOG_PFD3_STABLE_SHIFT (30U)
  8350. #define CCM_ANALOG_PFD_480_TOG_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD3_STABLE_MASK)
  8351. #define CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE_MASK (0x80000000U)
  8352. #define CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE_SHIFT (31U)
  8353. #define CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE_MASK)
  8354. /*! @name PFD_528 - 528MHz Clock (PLL2) Phase Fractional Divider Control Register */
  8355. #define CCM_ANALOG_PFD_528_PFD0_FRAC_MASK (0x3FU)
  8356. #define CCM_ANALOG_PFD_528_PFD0_FRAC_SHIFT (0U)
  8357. #define CCM_ANALOG_PFD_528_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_PFD0_FRAC_MASK)
  8358. #define CCM_ANALOG_PFD_528_PFD0_STABLE_MASK (0x40U)
  8359. #define CCM_ANALOG_PFD_528_PFD0_STABLE_SHIFT (6U)
  8360. #define CCM_ANALOG_PFD_528_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_PFD0_STABLE_MASK)
  8361. #define CCM_ANALOG_PFD_528_PFD0_CLKGATE_MASK (0x80U)
  8362. #define CCM_ANALOG_PFD_528_PFD0_CLKGATE_SHIFT (7U)
  8363. #define CCM_ANALOG_PFD_528_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_PFD0_CLKGATE_MASK)
  8364. #define CCM_ANALOG_PFD_528_PFD1_FRAC_MASK (0x3F00U)
  8365. #define CCM_ANALOG_PFD_528_PFD1_FRAC_SHIFT (8U)
  8366. #define CCM_ANALOG_PFD_528_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_PFD1_FRAC_MASK)
  8367. #define CCM_ANALOG_PFD_528_PFD1_STABLE_MASK (0x4000U)
  8368. #define CCM_ANALOG_PFD_528_PFD1_STABLE_SHIFT (14U)
  8369. #define CCM_ANALOG_PFD_528_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_PFD1_STABLE_MASK)
  8370. #define CCM_ANALOG_PFD_528_PFD1_CLKGATE_MASK (0x8000U)
  8371. #define CCM_ANALOG_PFD_528_PFD1_CLKGATE_SHIFT (15U)
  8372. #define CCM_ANALOG_PFD_528_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_PFD1_CLKGATE_MASK)
  8373. #define CCM_ANALOG_PFD_528_PFD2_FRAC_MASK (0x3F0000U)
  8374. #define CCM_ANALOG_PFD_528_PFD2_FRAC_SHIFT (16U)
  8375. #define CCM_ANALOG_PFD_528_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_PFD2_FRAC_MASK)
  8376. #define CCM_ANALOG_PFD_528_PFD2_STABLE_MASK (0x400000U)
  8377. #define CCM_ANALOG_PFD_528_PFD2_STABLE_SHIFT (22U)
  8378. #define CCM_ANALOG_PFD_528_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_PFD2_STABLE_MASK)
  8379. #define CCM_ANALOG_PFD_528_PFD2_CLKGATE_MASK (0x800000U)
  8380. #define CCM_ANALOG_PFD_528_PFD2_CLKGATE_SHIFT (23U)
  8381. #define CCM_ANALOG_PFD_528_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_PFD2_CLKGATE_MASK)
  8382. #define CCM_ANALOG_PFD_528_PFD3_FRAC_MASK (0x3F000000U)
  8383. #define CCM_ANALOG_PFD_528_PFD3_FRAC_SHIFT (24U)
  8384. #define CCM_ANALOG_PFD_528_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_PFD3_FRAC_MASK)
  8385. #define CCM_ANALOG_PFD_528_PFD3_STABLE_MASK (0x40000000U)
  8386. #define CCM_ANALOG_PFD_528_PFD3_STABLE_SHIFT (30U)
  8387. #define CCM_ANALOG_PFD_528_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_PFD3_STABLE_MASK)
  8388. #define CCM_ANALOG_PFD_528_PFD3_CLKGATE_MASK (0x80000000U)
  8389. #define CCM_ANALOG_PFD_528_PFD3_CLKGATE_SHIFT (31U)
  8390. #define CCM_ANALOG_PFD_528_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_PFD3_CLKGATE_MASK)
  8391. /*! @name PFD_528_SET - 528MHz Clock (PLL2) Phase Fractional Divider Control Register */
  8392. #define CCM_ANALOG_PFD_528_SET_PFD0_FRAC_MASK (0x3FU)
  8393. #define CCM_ANALOG_PFD_528_SET_PFD0_FRAC_SHIFT (0U)
  8394. #define CCM_ANALOG_PFD_528_SET_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD0_FRAC_MASK)
  8395. #define CCM_ANALOG_PFD_528_SET_PFD0_STABLE_MASK (0x40U)
  8396. #define CCM_ANALOG_PFD_528_SET_PFD0_STABLE_SHIFT (6U)
  8397. #define CCM_ANALOG_PFD_528_SET_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD0_STABLE_MASK)
  8398. #define CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE_MASK (0x80U)
  8399. #define CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE_SHIFT (7U)
  8400. #define CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE_MASK)
  8401. #define CCM_ANALOG_PFD_528_SET_PFD1_FRAC_MASK (0x3F00U)
  8402. #define CCM_ANALOG_PFD_528_SET_PFD1_FRAC_SHIFT (8U)
  8403. #define CCM_ANALOG_PFD_528_SET_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD1_FRAC_MASK)
  8404. #define CCM_ANALOG_PFD_528_SET_PFD1_STABLE_MASK (0x4000U)
  8405. #define CCM_ANALOG_PFD_528_SET_PFD1_STABLE_SHIFT (14U)
  8406. #define CCM_ANALOG_PFD_528_SET_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD1_STABLE_MASK)
  8407. #define CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE_MASK (0x8000U)
  8408. #define CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE_SHIFT (15U)
  8409. #define CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE_MASK)
  8410. #define CCM_ANALOG_PFD_528_SET_PFD2_FRAC_MASK (0x3F0000U)
  8411. #define CCM_ANALOG_PFD_528_SET_PFD2_FRAC_SHIFT (16U)
  8412. #define CCM_ANALOG_PFD_528_SET_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD2_FRAC_MASK)
  8413. #define CCM_ANALOG_PFD_528_SET_PFD2_STABLE_MASK (0x400000U)
  8414. #define CCM_ANALOG_PFD_528_SET_PFD2_STABLE_SHIFT (22U)
  8415. #define CCM_ANALOG_PFD_528_SET_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD2_STABLE_MASK)
  8416. #define CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE_MASK (0x800000U)
  8417. #define CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE_SHIFT (23U)
  8418. #define CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE_MASK)
  8419. #define CCM_ANALOG_PFD_528_SET_PFD3_FRAC_MASK (0x3F000000U)
  8420. #define CCM_ANALOG_PFD_528_SET_PFD3_FRAC_SHIFT (24U)
  8421. #define CCM_ANALOG_PFD_528_SET_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD3_FRAC_MASK)
  8422. #define CCM_ANALOG_PFD_528_SET_PFD3_STABLE_MASK (0x40000000U)
  8423. #define CCM_ANALOG_PFD_528_SET_PFD3_STABLE_SHIFT (30U)
  8424. #define CCM_ANALOG_PFD_528_SET_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD3_STABLE_MASK)
  8425. #define CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE_MASK (0x80000000U)
  8426. #define CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE_SHIFT (31U)
  8427. #define CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE_MASK)
  8428. /*! @name PFD_528_CLR - 528MHz Clock (PLL2) Phase Fractional Divider Control Register */
  8429. #define CCM_ANALOG_PFD_528_CLR_PFD0_FRAC_MASK (0x3FU)
  8430. #define CCM_ANALOG_PFD_528_CLR_PFD0_FRAC_SHIFT (0U)
  8431. #define CCM_ANALOG_PFD_528_CLR_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD0_FRAC_MASK)
  8432. #define CCM_ANALOG_PFD_528_CLR_PFD0_STABLE_MASK (0x40U)
  8433. #define CCM_ANALOG_PFD_528_CLR_PFD0_STABLE_SHIFT (6U)
  8434. #define CCM_ANALOG_PFD_528_CLR_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD0_STABLE_MASK)
  8435. #define CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE_MASK (0x80U)
  8436. #define CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE_SHIFT (7U)
  8437. #define CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE_MASK)
  8438. #define CCM_ANALOG_PFD_528_CLR_PFD1_FRAC_MASK (0x3F00U)
  8439. #define CCM_ANALOG_PFD_528_CLR_PFD1_FRAC_SHIFT (8U)
  8440. #define CCM_ANALOG_PFD_528_CLR_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD1_FRAC_MASK)
  8441. #define CCM_ANALOG_PFD_528_CLR_PFD1_STABLE_MASK (0x4000U)
  8442. #define CCM_ANALOG_PFD_528_CLR_PFD1_STABLE_SHIFT (14U)
  8443. #define CCM_ANALOG_PFD_528_CLR_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD1_STABLE_MASK)
  8444. #define CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE_MASK (0x8000U)
  8445. #define CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE_SHIFT (15U)
  8446. #define CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE_MASK)
  8447. #define CCM_ANALOG_PFD_528_CLR_PFD2_FRAC_MASK (0x3F0000U)
  8448. #define CCM_ANALOG_PFD_528_CLR_PFD2_FRAC_SHIFT (16U)
  8449. #define CCM_ANALOG_PFD_528_CLR_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD2_FRAC_MASK)
  8450. #define CCM_ANALOG_PFD_528_CLR_PFD2_STABLE_MASK (0x400000U)
  8451. #define CCM_ANALOG_PFD_528_CLR_PFD2_STABLE_SHIFT (22U)
  8452. #define CCM_ANALOG_PFD_528_CLR_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD2_STABLE_MASK)
  8453. #define CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE_MASK (0x800000U)
  8454. #define CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE_SHIFT (23U)
  8455. #define CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE_MASK)
  8456. #define CCM_ANALOG_PFD_528_CLR_PFD3_FRAC_MASK (0x3F000000U)
  8457. #define CCM_ANALOG_PFD_528_CLR_PFD3_FRAC_SHIFT (24U)
  8458. #define CCM_ANALOG_PFD_528_CLR_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD3_FRAC_MASK)
  8459. #define CCM_ANALOG_PFD_528_CLR_PFD3_STABLE_MASK (0x40000000U)
  8460. #define CCM_ANALOG_PFD_528_CLR_PFD3_STABLE_SHIFT (30U)
  8461. #define CCM_ANALOG_PFD_528_CLR_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD3_STABLE_MASK)
  8462. #define CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE_MASK (0x80000000U)
  8463. #define CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE_SHIFT (31U)
  8464. #define CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE_MASK)
  8465. /*! @name PFD_528_TOG - 528MHz Clock (PLL2) Phase Fractional Divider Control Register */
  8466. #define CCM_ANALOG_PFD_528_TOG_PFD0_FRAC_MASK (0x3FU)
  8467. #define CCM_ANALOG_PFD_528_TOG_PFD0_FRAC_SHIFT (0U)
  8468. #define CCM_ANALOG_PFD_528_TOG_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD0_FRAC_MASK)
  8469. #define CCM_ANALOG_PFD_528_TOG_PFD0_STABLE_MASK (0x40U)
  8470. #define CCM_ANALOG_PFD_528_TOG_PFD0_STABLE_SHIFT (6U)
  8471. #define CCM_ANALOG_PFD_528_TOG_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD0_STABLE_MASK)
  8472. #define CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE_MASK (0x80U)
  8473. #define CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE_SHIFT (7U)
  8474. #define CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE_MASK)
  8475. #define CCM_ANALOG_PFD_528_TOG_PFD1_FRAC_MASK (0x3F00U)
  8476. #define CCM_ANALOG_PFD_528_TOG_PFD1_FRAC_SHIFT (8U)
  8477. #define CCM_ANALOG_PFD_528_TOG_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD1_FRAC_MASK)
  8478. #define CCM_ANALOG_PFD_528_TOG_PFD1_STABLE_MASK (0x4000U)
  8479. #define CCM_ANALOG_PFD_528_TOG_PFD1_STABLE_SHIFT (14U)
  8480. #define CCM_ANALOG_PFD_528_TOG_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD1_STABLE_MASK)
  8481. #define CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE_MASK (0x8000U)
  8482. #define CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE_SHIFT (15U)
  8483. #define CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE_MASK)
  8484. #define CCM_ANALOG_PFD_528_TOG_PFD2_FRAC_MASK (0x3F0000U)
  8485. #define CCM_ANALOG_PFD_528_TOG_PFD2_FRAC_SHIFT (16U)
  8486. #define CCM_ANALOG_PFD_528_TOG_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD2_FRAC_MASK)
  8487. #define CCM_ANALOG_PFD_528_TOG_PFD2_STABLE_MASK (0x400000U)
  8488. #define CCM_ANALOG_PFD_528_TOG_PFD2_STABLE_SHIFT (22U)
  8489. #define CCM_ANALOG_PFD_528_TOG_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD2_STABLE_MASK)
  8490. #define CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE_MASK (0x800000U)
  8491. #define CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE_SHIFT (23U)
  8492. #define CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE_MASK)
  8493. #define CCM_ANALOG_PFD_528_TOG_PFD3_FRAC_MASK (0x3F000000U)
  8494. #define CCM_ANALOG_PFD_528_TOG_PFD3_FRAC_SHIFT (24U)
  8495. #define CCM_ANALOG_PFD_528_TOG_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD3_FRAC_MASK)
  8496. #define CCM_ANALOG_PFD_528_TOG_PFD3_STABLE_MASK (0x40000000U)
  8497. #define CCM_ANALOG_PFD_528_TOG_PFD3_STABLE_SHIFT (30U)
  8498. #define CCM_ANALOG_PFD_528_TOG_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD3_STABLE_MASK)
  8499. #define CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE_MASK (0x80000000U)
  8500. #define CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE_SHIFT (31U)
  8501. #define CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE_MASK)
  8502. /*! @name MISC0 - Miscellaneous Register 0 */
  8503. #define CCM_ANALOG_MISC0_REFTOP_PWD_MASK (0x1U)
  8504. #define CCM_ANALOG_MISC0_REFTOP_PWD_SHIFT (0U)
  8505. #define CCM_ANALOG_MISC0_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_REFTOP_PWD_SHIFT)) & CCM_ANALOG_MISC0_REFTOP_PWD_MASK)
  8506. #define CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF_MASK (0x8U)
  8507. #define CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF_SHIFT (3U)
  8508. #define CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF_SHIFT)) & CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF_MASK)
  8509. #define CCM_ANALOG_MISC0_REFTOP_VBGADJ_MASK (0x70U)
  8510. #define CCM_ANALOG_MISC0_REFTOP_VBGADJ_SHIFT (4U)
  8511. #define CCM_ANALOG_MISC0_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_REFTOP_VBGADJ_SHIFT)) & CCM_ANALOG_MISC0_REFTOP_VBGADJ_MASK)
  8512. #define CCM_ANALOG_MISC0_REFTOP_VBGUP_MASK (0x80U)
  8513. #define CCM_ANALOG_MISC0_REFTOP_VBGUP_SHIFT (7U)
  8514. #define CCM_ANALOG_MISC0_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_REFTOP_VBGUP_SHIFT)) & CCM_ANALOG_MISC0_REFTOP_VBGUP_MASK)
  8515. #define CCM_ANALOG_MISC0_STOP_MODE_CONFIG_MASK (0xC00U)
  8516. #define CCM_ANALOG_MISC0_STOP_MODE_CONFIG_SHIFT (10U)
  8517. #define CCM_ANALOG_MISC0_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_STOP_MODE_CONFIG_SHIFT)) & CCM_ANALOG_MISC0_STOP_MODE_CONFIG_MASK)
  8518. #define CCM_ANALOG_MISC0_DISCON_HIGH_SNVS_MASK (0x1000U)
  8519. #define CCM_ANALOG_MISC0_DISCON_HIGH_SNVS_SHIFT (12U)
  8520. #define CCM_ANALOG_MISC0_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_DISCON_HIGH_SNVS_SHIFT)) & CCM_ANALOG_MISC0_DISCON_HIGH_SNVS_MASK)
  8521. #define CCM_ANALOG_MISC0_OSC_I_MASK (0x6000U)
  8522. #define CCM_ANALOG_MISC0_OSC_I_SHIFT (13U)
  8523. #define CCM_ANALOG_MISC0_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_OSC_I_SHIFT)) & CCM_ANALOG_MISC0_OSC_I_MASK)
  8524. #define CCM_ANALOG_MISC0_OSC_XTALOK_MASK (0x8000U)
  8525. #define CCM_ANALOG_MISC0_OSC_XTALOK_SHIFT (15U)
  8526. #define CCM_ANALOG_MISC0_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_OSC_XTALOK_SHIFT)) & CCM_ANALOG_MISC0_OSC_XTALOK_MASK)
  8527. #define CCM_ANALOG_MISC0_OSC_XTALOK_EN_MASK (0x10000U)
  8528. #define CCM_ANALOG_MISC0_OSC_XTALOK_EN_SHIFT (16U)
  8529. #define CCM_ANALOG_MISC0_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_OSC_XTALOK_EN_SHIFT)) & CCM_ANALOG_MISC0_OSC_XTALOK_EN_MASK)
  8530. #define CCM_ANALOG_MISC0_CLKGATE_CTRL_MASK (0x2000000U)
  8531. #define CCM_ANALOG_MISC0_CLKGATE_CTRL_SHIFT (25U)
  8532. #define CCM_ANALOG_MISC0_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLKGATE_CTRL_SHIFT)) & CCM_ANALOG_MISC0_CLKGATE_CTRL_MASK)
  8533. #define CCM_ANALOG_MISC0_CLKGATE_DELAY_MASK (0x1C000000U)
  8534. #define CCM_ANALOG_MISC0_CLKGATE_DELAY_SHIFT (26U)
  8535. #define CCM_ANALOG_MISC0_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLKGATE_DELAY_SHIFT)) & CCM_ANALOG_MISC0_CLKGATE_DELAY_MASK)
  8536. #define CCM_ANALOG_MISC0_RTC_XTAL_SOURCE_MASK (0x20000000U)
  8537. #define CCM_ANALOG_MISC0_RTC_XTAL_SOURCE_SHIFT (29U)
  8538. #define CCM_ANALOG_MISC0_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_RTC_XTAL_SOURCE_SHIFT)) & CCM_ANALOG_MISC0_RTC_XTAL_SOURCE_MASK)
  8539. #define CCM_ANALOG_MISC0_XTAL_24M_PWD_MASK (0x40000000U)
  8540. #define CCM_ANALOG_MISC0_XTAL_24M_PWD_SHIFT (30U)
  8541. #define CCM_ANALOG_MISC0_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_XTAL_24M_PWD_SHIFT)) & CCM_ANALOG_MISC0_XTAL_24M_PWD_MASK)
  8542. #define CCM_ANALOG_MISC0_VID_PLL_PREDIV_MASK (0x80000000U)
  8543. #define CCM_ANALOG_MISC0_VID_PLL_PREDIV_SHIFT (31U)
  8544. #define CCM_ANALOG_MISC0_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_VID_PLL_PREDIV_SHIFT)) & CCM_ANALOG_MISC0_VID_PLL_PREDIV_MASK)
  8545. /*! @name MISC0_SET - Miscellaneous Register 0 */
  8546. #define CCM_ANALOG_MISC0_SET_REFTOP_PWD_MASK (0x1U)
  8547. #define CCM_ANALOG_MISC0_SET_REFTOP_PWD_SHIFT (0U)
  8548. #define CCM_ANALOG_MISC0_SET_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_REFTOP_PWD_SHIFT)) & CCM_ANALOG_MISC0_SET_REFTOP_PWD_MASK)
  8549. #define CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF_MASK (0x8U)
  8550. #define CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT (3U)
  8551. #define CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT)) & CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF_MASK)
  8552. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ_MASK (0x70U)
  8553. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ_SHIFT (4U)
  8554. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ_SHIFT)) & CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ_MASK)
  8555. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGUP_MASK (0x80U)
  8556. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGUP_SHIFT (7U)
  8557. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_REFTOP_VBGUP_SHIFT)) & CCM_ANALOG_MISC0_SET_REFTOP_VBGUP_MASK)
  8558. #define CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG_MASK (0xC00U)
  8559. #define CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG_SHIFT (10U)
  8560. #define CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG_SHIFT)) & CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG_MASK)
  8561. #define CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS_MASK (0x1000U)
  8562. #define CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS_SHIFT (12U)
  8563. #define CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS_SHIFT)) & CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS_MASK)
  8564. #define CCM_ANALOG_MISC0_SET_OSC_I_MASK (0x6000U)
  8565. #define CCM_ANALOG_MISC0_SET_OSC_I_SHIFT (13U)
  8566. #define CCM_ANALOG_MISC0_SET_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_OSC_I_SHIFT)) & CCM_ANALOG_MISC0_SET_OSC_I_MASK)
  8567. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_MASK (0x8000U)
  8568. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_SHIFT (15U)
  8569. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_OSC_XTALOK_SHIFT)) & CCM_ANALOG_MISC0_SET_OSC_XTALOK_MASK)
  8570. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN_MASK (0x10000U)
  8571. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN_SHIFT (16U)
  8572. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN_SHIFT)) & CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN_MASK)
  8573. #define CCM_ANALOG_MISC0_SET_CLKGATE_CTRL_MASK (0x2000000U)
  8574. #define CCM_ANALOG_MISC0_SET_CLKGATE_CTRL_SHIFT (25U)
  8575. #define CCM_ANALOG_MISC0_SET_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_CLKGATE_CTRL_SHIFT)) & CCM_ANALOG_MISC0_SET_CLKGATE_CTRL_MASK)
  8576. #define CCM_ANALOG_MISC0_SET_CLKGATE_DELAY_MASK (0x1C000000U)
  8577. #define CCM_ANALOG_MISC0_SET_CLKGATE_DELAY_SHIFT (26U)
  8578. #define CCM_ANALOG_MISC0_SET_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_CLKGATE_DELAY_SHIFT)) & CCM_ANALOG_MISC0_SET_CLKGATE_DELAY_MASK)
  8579. #define CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE_MASK (0x20000000U)
  8580. #define CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE_SHIFT (29U)
  8581. #define CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE_SHIFT)) & CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE_MASK)
  8582. #define CCM_ANALOG_MISC0_SET_XTAL_24M_PWD_MASK (0x40000000U)
  8583. #define CCM_ANALOG_MISC0_SET_XTAL_24M_PWD_SHIFT (30U)
  8584. #define CCM_ANALOG_MISC0_SET_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_XTAL_24M_PWD_SHIFT)) & CCM_ANALOG_MISC0_SET_XTAL_24M_PWD_MASK)
  8585. #define CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV_MASK (0x80000000U)
  8586. #define CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV_SHIFT (31U)
  8587. #define CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV_SHIFT)) & CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV_MASK)
  8588. /*! @name MISC0_CLR - Miscellaneous Register 0 */
  8589. #define CCM_ANALOG_MISC0_CLR_REFTOP_PWD_MASK (0x1U)
  8590. #define CCM_ANALOG_MISC0_CLR_REFTOP_PWD_SHIFT (0U)
  8591. #define CCM_ANALOG_MISC0_CLR_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_REFTOP_PWD_SHIFT)) & CCM_ANALOG_MISC0_CLR_REFTOP_PWD_MASK)
  8592. #define CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF_MASK (0x8U)
  8593. #define CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT (3U)
  8594. #define CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT)) & CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF_MASK)
  8595. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ_MASK (0x70U)
  8596. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ_SHIFT (4U)
  8597. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ_SHIFT)) & CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ_MASK)
  8598. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP_MASK (0x80U)
  8599. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP_SHIFT (7U)
  8600. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP_SHIFT)) & CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP_MASK)
  8601. #define CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG_MASK (0xC00U)
  8602. #define CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG_SHIFT (10U)
  8603. #define CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG_SHIFT)) & CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG_MASK)
  8604. #define CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS_MASK (0x1000U)
  8605. #define CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT (12U)
  8606. #define CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT)) & CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS_MASK)
  8607. #define CCM_ANALOG_MISC0_CLR_OSC_I_MASK (0x6000U)
  8608. #define CCM_ANALOG_MISC0_CLR_OSC_I_SHIFT (13U)
  8609. #define CCM_ANALOG_MISC0_CLR_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_OSC_I_SHIFT)) & CCM_ANALOG_MISC0_CLR_OSC_I_MASK)
  8610. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_MASK (0x8000U)
  8611. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_SHIFT (15U)
  8612. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_OSC_XTALOK_SHIFT)) & CCM_ANALOG_MISC0_CLR_OSC_XTALOK_MASK)
  8613. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN_MASK (0x10000U)
  8614. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN_SHIFT (16U)
  8615. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN_SHIFT)) & CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN_MASK)
  8616. #define CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL_MASK (0x2000000U)
  8617. #define CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL_SHIFT (25U)
  8618. #define CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL_SHIFT)) & CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL_MASK)
  8619. #define CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY_MASK (0x1C000000U)
  8620. #define CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY_SHIFT (26U)
  8621. #define CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY_SHIFT)) & CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY_MASK)
  8622. #define CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE_MASK (0x20000000U)
  8623. #define CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT (29U)
  8624. #define CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT)) & CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE_MASK)
  8625. #define CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD_MASK (0x40000000U)
  8626. #define CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD_SHIFT (30U)
  8627. #define CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD_SHIFT)) & CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD_MASK)
  8628. #define CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV_MASK (0x80000000U)
  8629. #define CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV_SHIFT (31U)
  8630. #define CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV_SHIFT)) & CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV_MASK)
  8631. /*! @name MISC0_TOG - Miscellaneous Register 0 */
  8632. #define CCM_ANALOG_MISC0_TOG_REFTOP_PWD_MASK (0x1U)
  8633. #define CCM_ANALOG_MISC0_TOG_REFTOP_PWD_SHIFT (0U)
  8634. #define CCM_ANALOG_MISC0_TOG_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_REFTOP_PWD_SHIFT)) & CCM_ANALOG_MISC0_TOG_REFTOP_PWD_MASK)
  8635. #define CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF_MASK (0x8U)
  8636. #define CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT (3U)
  8637. #define CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT)) & CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF_MASK)
  8638. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ_MASK (0x70U)
  8639. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ_SHIFT (4U)
  8640. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ_SHIFT)) & CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ_MASK)
  8641. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP_MASK (0x80U)
  8642. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP_SHIFT (7U)
  8643. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP_SHIFT)) & CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP_MASK)
  8644. #define CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG_MASK (0xC00U)
  8645. #define CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG_SHIFT (10U)
  8646. #define CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG_SHIFT)) & CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG_MASK)
  8647. #define CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS_MASK (0x1000U)
  8648. #define CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT (12U)
  8649. #define CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT)) & CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS_MASK)
  8650. #define CCM_ANALOG_MISC0_TOG_OSC_I_MASK (0x6000U)
  8651. #define CCM_ANALOG_MISC0_TOG_OSC_I_SHIFT (13U)
  8652. #define CCM_ANALOG_MISC0_TOG_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_OSC_I_SHIFT)) & CCM_ANALOG_MISC0_TOG_OSC_I_MASK)
  8653. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_MASK (0x8000U)
  8654. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_SHIFT (15U)
  8655. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_OSC_XTALOK_SHIFT)) & CCM_ANALOG_MISC0_TOG_OSC_XTALOK_MASK)
  8656. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN_MASK (0x10000U)
  8657. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN_SHIFT (16U)
  8658. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN_SHIFT)) & CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN_MASK)
  8659. #define CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL_MASK (0x2000000U)
  8660. #define CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL_SHIFT (25U)
  8661. #define CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL_SHIFT)) & CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL_MASK)
  8662. #define CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY_MASK (0x1C000000U)
  8663. #define CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY_SHIFT (26U)
  8664. #define CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY_SHIFT)) & CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY_MASK)
  8665. #define CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE_MASK (0x20000000U)
  8666. #define CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT (29U)
  8667. #define CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT)) & CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE_MASK)
  8668. #define CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD_MASK (0x40000000U)
  8669. #define CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD_SHIFT (30U)
  8670. #define CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD_SHIFT)) & CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD_MASK)
  8671. #define CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV_MASK (0x80000000U)
  8672. #define CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV_SHIFT (31U)
  8673. #define CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV_SHIFT)) & CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV_MASK)
  8674. /*! @name MISC1 - Miscellaneous Register 1 */
  8675. #define CCM_ANALOG_MISC1_LVDS1_CLK_SEL_MASK (0x1FU)
  8676. #define CCM_ANALOG_MISC1_LVDS1_CLK_SEL_SHIFT (0U)
  8677. #define CCM_ANALOG_MISC1_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_LVDS1_CLK_SEL_SHIFT)) & CCM_ANALOG_MISC1_LVDS1_CLK_SEL_MASK)
  8678. #define CCM_ANALOG_MISC1_LVDSCLK1_OBEN_MASK (0x400U)
  8679. #define CCM_ANALOG_MISC1_LVDSCLK1_OBEN_SHIFT (10U)
  8680. #define CCM_ANALOG_MISC1_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_LVDSCLK1_OBEN_SHIFT)) & CCM_ANALOG_MISC1_LVDSCLK1_OBEN_MASK)
  8681. #define CCM_ANALOG_MISC1_LVDSCLK1_IBEN_MASK (0x1000U)
  8682. #define CCM_ANALOG_MISC1_LVDSCLK1_IBEN_SHIFT (12U)
  8683. #define CCM_ANALOG_MISC1_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_LVDSCLK1_IBEN_SHIFT)) & CCM_ANALOG_MISC1_LVDSCLK1_IBEN_MASK)
  8684. #define CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  8685. #define CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN_SHIFT (16U)
  8686. #define CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN_MASK)
  8687. #define CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  8688. #define CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN_SHIFT (17U)
  8689. #define CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN_MASK)
  8690. #define CCM_ANALOG_MISC1_IRQ_TEMPPANIC_MASK (0x8000000U)
  8691. #define CCM_ANALOG_MISC1_IRQ_TEMPPANIC_SHIFT (27U)
  8692. #define CCM_ANALOG_MISC1_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_TEMPPANIC_SHIFT)) & CCM_ANALOG_MISC1_IRQ_TEMPPANIC_MASK)
  8693. #define CCM_ANALOG_MISC1_IRQ_TEMPLOW_MASK (0x10000000U)
  8694. #define CCM_ANALOG_MISC1_IRQ_TEMPLOW_SHIFT (28U)
  8695. #define CCM_ANALOG_MISC1_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_TEMPLOW_SHIFT)) & CCM_ANALOG_MISC1_IRQ_TEMPLOW_MASK)
  8696. #define CCM_ANALOG_MISC1_IRQ_TEMPHIGH_MASK (0x20000000U)
  8697. #define CCM_ANALOG_MISC1_IRQ_TEMPHIGH_SHIFT (29U)
  8698. #define CCM_ANALOG_MISC1_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_TEMPHIGH_SHIFT)) & CCM_ANALOG_MISC1_IRQ_TEMPHIGH_MASK)
  8699. #define CCM_ANALOG_MISC1_IRQ_ANA_BO_MASK (0x40000000U)
  8700. #define CCM_ANALOG_MISC1_IRQ_ANA_BO_SHIFT (30U)
  8701. #define CCM_ANALOG_MISC1_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_ANA_BO_SHIFT)) & CCM_ANALOG_MISC1_IRQ_ANA_BO_MASK)
  8702. #define CCM_ANALOG_MISC1_IRQ_DIG_BO_MASK (0x80000000U)
  8703. #define CCM_ANALOG_MISC1_IRQ_DIG_BO_SHIFT (31U)
  8704. #define CCM_ANALOG_MISC1_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_DIG_BO_SHIFT)) & CCM_ANALOG_MISC1_IRQ_DIG_BO_MASK)
  8705. /*! @name MISC1_SET - Miscellaneous Register 1 */
  8706. #define CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL_MASK (0x1FU)
  8707. #define CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL_SHIFT (0U)
  8708. #define CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL_SHIFT)) & CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL_MASK)
  8709. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN_MASK (0x400U)
  8710. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN_SHIFT (10U)
  8711. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN_SHIFT)) & CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN_MASK)
  8712. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN_MASK (0x1000U)
  8713. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN_SHIFT (12U)
  8714. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN_SHIFT)) & CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN_MASK)
  8715. #define CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  8716. #define CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN_SHIFT (16U)
  8717. #define CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN_MASK)
  8718. #define CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  8719. #define CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN_SHIFT (17U)
  8720. #define CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN_MASK)
  8721. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC_MASK (0x8000000U)
  8722. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC_SHIFT (27U)
  8723. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC_MASK)
  8724. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW_MASK (0x10000000U)
  8725. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW_SHIFT (28U)
  8726. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW_MASK)
  8727. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH_MASK (0x20000000U)
  8728. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH_SHIFT (29U)
  8729. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH_MASK)
  8730. #define CCM_ANALOG_MISC1_SET_IRQ_ANA_BO_MASK (0x40000000U)
  8731. #define CCM_ANALOG_MISC1_SET_IRQ_ANA_BO_SHIFT (30U)
  8732. #define CCM_ANALOG_MISC1_SET_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_ANA_BO_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_ANA_BO_MASK)
  8733. #define CCM_ANALOG_MISC1_SET_IRQ_DIG_BO_MASK (0x80000000U)
  8734. #define CCM_ANALOG_MISC1_SET_IRQ_DIG_BO_SHIFT (31U)
  8735. #define CCM_ANALOG_MISC1_SET_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_DIG_BO_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_DIG_BO_MASK)
  8736. /*! @name MISC1_CLR - Miscellaneous Register 1 */
  8737. #define CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL_MASK (0x1FU)
  8738. #define CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL_SHIFT (0U)
  8739. #define CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL_SHIFT)) & CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL_MASK)
  8740. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN_MASK (0x400U)
  8741. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN_SHIFT (10U)
  8742. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN_SHIFT)) & CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN_MASK)
  8743. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN_MASK (0x1000U)
  8744. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN_SHIFT (12U)
  8745. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN_SHIFT)) & CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN_MASK)
  8746. #define CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  8747. #define CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN_SHIFT (16U)
  8748. #define CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN_MASK)
  8749. #define CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  8750. #define CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN_SHIFT (17U)
  8751. #define CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN_MASK)
  8752. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC_MASK (0x8000000U)
  8753. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC_SHIFT (27U)
  8754. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC_MASK)
  8755. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW_MASK (0x10000000U)
  8756. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW_SHIFT (28U)
  8757. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW_MASK)
  8758. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH_MASK (0x20000000U)
  8759. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH_SHIFT (29U)
  8760. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH_MASK)
  8761. #define CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO_MASK (0x40000000U)
  8762. #define CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO_SHIFT (30U)
  8763. #define CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO_MASK)
  8764. #define CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO_MASK (0x80000000U)
  8765. #define CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO_SHIFT (31U)
  8766. #define CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO_MASK)
  8767. /*! @name MISC1_TOG - Miscellaneous Register 1 */
  8768. #define CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL_MASK (0x1FU)
  8769. #define CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL_SHIFT (0U)
  8770. #define CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL_SHIFT)) & CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL_MASK)
  8771. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN_MASK (0x400U)
  8772. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN_SHIFT (10U)
  8773. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN_SHIFT)) & CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN_MASK)
  8774. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN_MASK (0x1000U)
  8775. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN_SHIFT (12U)
  8776. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN_SHIFT)) & CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN_MASK)
  8777. #define CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  8778. #define CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN_SHIFT (16U)
  8779. #define CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN_MASK)
  8780. #define CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  8781. #define CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN_SHIFT (17U)
  8782. #define CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN_MASK)
  8783. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC_MASK (0x8000000U)
  8784. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC_SHIFT (27U)
  8785. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC_MASK)
  8786. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW_MASK (0x10000000U)
  8787. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW_SHIFT (28U)
  8788. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW_MASK)
  8789. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH_MASK (0x20000000U)
  8790. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH_SHIFT (29U)
  8791. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH_MASK)
  8792. #define CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO_MASK (0x40000000U)
  8793. #define CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO_SHIFT (30U)
  8794. #define CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO_MASK)
  8795. #define CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO_MASK (0x80000000U)
  8796. #define CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO_SHIFT (31U)
  8797. #define CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO_MASK)
  8798. /*! @name MISC2 - Miscellaneous Register 2 */
  8799. #define CCM_ANALOG_MISC2_REG0_BO_OFFSET_MASK (0x7U)
  8800. #define CCM_ANALOG_MISC2_REG0_BO_OFFSET_SHIFT (0U)
  8801. #define CCM_ANALOG_MISC2_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_REG0_BO_OFFSET_MASK)
  8802. #define CCM_ANALOG_MISC2_REG0_BO_STATUS_MASK (0x8U)
  8803. #define CCM_ANALOG_MISC2_REG0_BO_STATUS_SHIFT (3U)
  8804. #define CCM_ANALOG_MISC2_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_REG0_BO_STATUS_MASK)
  8805. #define CCM_ANALOG_MISC2_REG0_ENABLE_BO_MASK (0x20U)
  8806. #define CCM_ANALOG_MISC2_REG0_ENABLE_BO_SHIFT (5U)
  8807. #define CCM_ANALOG_MISC2_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_REG0_ENABLE_BO_MASK)
  8808. #define CCM_ANALOG_MISC2_REG0_OK_MASK (0x40U)
  8809. #define CCM_ANALOG_MISC2_REG0_OK_SHIFT (6U)
  8810. #define CCM_ANALOG_MISC2_REG0_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_OK_SHIFT)) & CCM_ANALOG_MISC2_REG0_OK_MASK)
  8811. #define CCM_ANALOG_MISC2_PLL3_disable_MASK (0x80U)
  8812. #define CCM_ANALOG_MISC2_PLL3_disable_SHIFT (7U)
  8813. #define CCM_ANALOG_MISC2_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_PLL3_disable_SHIFT)) & CCM_ANALOG_MISC2_PLL3_disable_MASK)
  8814. #define CCM_ANALOG_MISC2_REG1_BO_OFFSET_MASK (0x700U)
  8815. #define CCM_ANALOG_MISC2_REG1_BO_OFFSET_SHIFT (8U)
  8816. #define CCM_ANALOG_MISC2_REG1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_REG1_BO_OFFSET_MASK)
  8817. #define CCM_ANALOG_MISC2_REG1_BO_STATUS_MASK (0x800U)
  8818. #define CCM_ANALOG_MISC2_REG1_BO_STATUS_SHIFT (11U)
  8819. #define CCM_ANALOG_MISC2_REG1_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_REG1_BO_STATUS_MASK)
  8820. #define CCM_ANALOG_MISC2_REG1_ENABLE_BO_MASK (0x2000U)
  8821. #define CCM_ANALOG_MISC2_REG1_ENABLE_BO_SHIFT (13U)
  8822. #define CCM_ANALOG_MISC2_REG1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_REG1_ENABLE_BO_MASK)
  8823. #define CCM_ANALOG_MISC2_REG1_OK_MASK (0x4000U)
  8824. #define CCM_ANALOG_MISC2_REG1_OK_SHIFT (14U)
  8825. #define CCM_ANALOG_MISC2_REG1_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_OK_SHIFT)) & CCM_ANALOG_MISC2_REG1_OK_MASK)
  8826. #define CCM_ANALOG_MISC2_AUDIO_DIV_LSB_MASK (0x8000U)
  8827. #define CCM_ANALOG_MISC2_AUDIO_DIV_LSB_SHIFT (15U)
  8828. #define CCM_ANALOG_MISC2_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_AUDIO_DIV_LSB_SHIFT)) & CCM_ANALOG_MISC2_AUDIO_DIV_LSB_MASK)
  8829. #define CCM_ANALOG_MISC2_REG2_BO_OFFSET_MASK (0x70000U)
  8830. #define CCM_ANALOG_MISC2_REG2_BO_OFFSET_SHIFT (16U)
  8831. #define CCM_ANALOG_MISC2_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_REG2_BO_OFFSET_MASK)
  8832. #define CCM_ANALOG_MISC2_REG2_BO_STATUS_MASK (0x80000U)
  8833. #define CCM_ANALOG_MISC2_REG2_BO_STATUS_SHIFT (19U)
  8834. #define CCM_ANALOG_MISC2_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_REG2_BO_STATUS_MASK)
  8835. #define CCM_ANALOG_MISC2_REG2_ENABLE_BO_MASK (0x200000U)
  8836. #define CCM_ANALOG_MISC2_REG2_ENABLE_BO_SHIFT (21U)
  8837. #define CCM_ANALOG_MISC2_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_REG2_ENABLE_BO_MASK)
  8838. #define CCM_ANALOG_MISC2_REG2_OK_MASK (0x400000U)
  8839. #define CCM_ANALOG_MISC2_REG2_OK_SHIFT (22U)
  8840. #define CCM_ANALOG_MISC2_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_OK_SHIFT)) & CCM_ANALOG_MISC2_REG2_OK_MASK)
  8841. #define CCM_ANALOG_MISC2_AUDIO_DIV_MSB_MASK (0x800000U)
  8842. #define CCM_ANALOG_MISC2_AUDIO_DIV_MSB_SHIFT (23U)
  8843. #define CCM_ANALOG_MISC2_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_AUDIO_DIV_MSB_SHIFT)) & CCM_ANALOG_MISC2_AUDIO_DIV_MSB_MASK)
  8844. #define CCM_ANALOG_MISC2_REG0_STEP_TIME_MASK (0x3000000U)
  8845. #define CCM_ANALOG_MISC2_REG0_STEP_TIME_SHIFT (24U)
  8846. #define CCM_ANALOG_MISC2_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_REG0_STEP_TIME_MASK)
  8847. #define CCM_ANALOG_MISC2_REG1_STEP_TIME_MASK (0xC000000U)
  8848. #define CCM_ANALOG_MISC2_REG1_STEP_TIME_SHIFT (26U)
  8849. #define CCM_ANALOG_MISC2_REG1_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_REG1_STEP_TIME_MASK)
  8850. #define CCM_ANALOG_MISC2_REG2_STEP_TIME_MASK (0x30000000U)
  8851. #define CCM_ANALOG_MISC2_REG2_STEP_TIME_SHIFT (28U)
  8852. #define CCM_ANALOG_MISC2_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_REG2_STEP_TIME_MASK)
  8853. #define CCM_ANALOG_MISC2_VIDEO_DIV_MASK (0xC0000000U)
  8854. #define CCM_ANALOG_MISC2_VIDEO_DIV_SHIFT (30U)
  8855. #define CCM_ANALOG_MISC2_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_VIDEO_DIV_SHIFT)) & CCM_ANALOG_MISC2_VIDEO_DIV_MASK)
  8856. /*! @name MISC2_SET - Miscellaneous Register 2 */
  8857. #define CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET_MASK (0x7U)
  8858. #define CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET_SHIFT (0U)
  8859. #define CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET_MASK)
  8860. #define CCM_ANALOG_MISC2_SET_REG0_BO_STATUS_MASK (0x8U)
  8861. #define CCM_ANALOG_MISC2_SET_REG0_BO_STATUS_SHIFT (3U)
  8862. #define CCM_ANALOG_MISC2_SET_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_BO_STATUS_MASK)
  8863. #define CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO_MASK (0x20U)
  8864. #define CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO_SHIFT (5U)
  8865. #define CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO_MASK)
  8866. #define CCM_ANALOG_MISC2_SET_REG0_OK_MASK (0x40U)
  8867. #define CCM_ANALOG_MISC2_SET_REG0_OK_SHIFT (6U)
  8868. #define CCM_ANALOG_MISC2_SET_REG0_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_OK_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_OK_MASK)
  8869. #define CCM_ANALOG_MISC2_SET_PLL3_disable_MASK (0x80U)
  8870. #define CCM_ANALOG_MISC2_SET_PLL3_disable_SHIFT (7U)
  8871. #define CCM_ANALOG_MISC2_SET_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_PLL3_disable_SHIFT)) & CCM_ANALOG_MISC2_SET_PLL3_disable_MASK)
  8872. #define CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET_MASK (0x700U)
  8873. #define CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET_SHIFT (8U)
  8874. #define CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET_MASK)
  8875. #define CCM_ANALOG_MISC2_SET_REG1_BO_STATUS_MASK (0x800U)
  8876. #define CCM_ANALOG_MISC2_SET_REG1_BO_STATUS_SHIFT (11U)
  8877. #define CCM_ANALOG_MISC2_SET_REG1_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_BO_STATUS_MASK)
  8878. #define CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO_MASK (0x2000U)
  8879. #define CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO_SHIFT (13U)
  8880. #define CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO_MASK)
  8881. #define CCM_ANALOG_MISC2_SET_REG1_OK_MASK (0x4000U)
  8882. #define CCM_ANALOG_MISC2_SET_REG1_OK_SHIFT (14U)
  8883. #define CCM_ANALOG_MISC2_SET_REG1_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_OK_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_OK_MASK)
  8884. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB_MASK (0x8000U)
  8885. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB_SHIFT (15U)
  8886. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB_SHIFT)) & CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB_MASK)
  8887. #define CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET_MASK (0x70000U)
  8888. #define CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET_SHIFT (16U)
  8889. #define CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET_MASK)
  8890. #define CCM_ANALOG_MISC2_SET_REG2_BO_STATUS_MASK (0x80000U)
  8891. #define CCM_ANALOG_MISC2_SET_REG2_BO_STATUS_SHIFT (19U)
  8892. #define CCM_ANALOG_MISC2_SET_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_BO_STATUS_MASK)
  8893. #define CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO_MASK (0x200000U)
  8894. #define CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO_SHIFT (21U)
  8895. #define CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO_MASK)
  8896. #define CCM_ANALOG_MISC2_SET_REG2_OK_MASK (0x400000U)
  8897. #define CCM_ANALOG_MISC2_SET_REG2_OK_SHIFT (22U)
  8898. #define CCM_ANALOG_MISC2_SET_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_OK_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_OK_MASK)
  8899. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB_MASK (0x800000U)
  8900. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB_SHIFT (23U)
  8901. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB_SHIFT)) & CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB_MASK)
  8902. #define CCM_ANALOG_MISC2_SET_REG0_STEP_TIME_MASK (0x3000000U)
  8903. #define CCM_ANALOG_MISC2_SET_REG0_STEP_TIME_SHIFT (24U)
  8904. #define CCM_ANALOG_MISC2_SET_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_STEP_TIME_MASK)
  8905. #define CCM_ANALOG_MISC2_SET_REG1_STEP_TIME_MASK (0xC000000U)
  8906. #define CCM_ANALOG_MISC2_SET_REG1_STEP_TIME_SHIFT (26U)
  8907. #define CCM_ANALOG_MISC2_SET_REG1_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_STEP_TIME_MASK)
  8908. #define CCM_ANALOG_MISC2_SET_REG2_STEP_TIME_MASK (0x30000000U)
  8909. #define CCM_ANALOG_MISC2_SET_REG2_STEP_TIME_SHIFT (28U)
  8910. #define CCM_ANALOG_MISC2_SET_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_STEP_TIME_MASK)
  8911. #define CCM_ANALOG_MISC2_SET_VIDEO_DIV_MASK (0xC0000000U)
  8912. #define CCM_ANALOG_MISC2_SET_VIDEO_DIV_SHIFT (30U)
  8913. #define CCM_ANALOG_MISC2_SET_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_VIDEO_DIV_SHIFT)) & CCM_ANALOG_MISC2_SET_VIDEO_DIV_MASK)
  8914. /*! @name MISC2_CLR - Miscellaneous Register 2 */
  8915. #define CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET_MASK (0x7U)
  8916. #define CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET_SHIFT (0U)
  8917. #define CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET_MASK)
  8918. #define CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS_MASK (0x8U)
  8919. #define CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS_SHIFT (3U)
  8920. #define CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS_MASK)
  8921. #define CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO_MASK (0x20U)
  8922. #define CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO_SHIFT (5U)
  8923. #define CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO_MASK)
  8924. #define CCM_ANALOG_MISC2_CLR_REG0_OK_MASK (0x40U)
  8925. #define CCM_ANALOG_MISC2_CLR_REG0_OK_SHIFT (6U)
  8926. #define CCM_ANALOG_MISC2_CLR_REG0_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_OK_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_OK_MASK)
  8927. #define CCM_ANALOG_MISC2_CLR_PLL3_disable_MASK (0x80U)
  8928. #define CCM_ANALOG_MISC2_CLR_PLL3_disable_SHIFT (7U)
  8929. #define CCM_ANALOG_MISC2_CLR_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_PLL3_disable_SHIFT)) & CCM_ANALOG_MISC2_CLR_PLL3_disable_MASK)
  8930. #define CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET_MASK (0x700U)
  8931. #define CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET_SHIFT (8U)
  8932. #define CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET_MASK)
  8933. #define CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS_MASK (0x800U)
  8934. #define CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS_SHIFT (11U)
  8935. #define CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS_MASK)
  8936. #define CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO_MASK (0x2000U)
  8937. #define CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO_SHIFT (13U)
  8938. #define CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO_MASK)
  8939. #define CCM_ANALOG_MISC2_CLR_REG1_OK_MASK (0x4000U)
  8940. #define CCM_ANALOG_MISC2_CLR_REG1_OK_SHIFT (14U)
  8941. #define CCM_ANALOG_MISC2_CLR_REG1_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_OK_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_OK_MASK)
  8942. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB_MASK (0x8000U)
  8943. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB_SHIFT (15U)
  8944. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB_SHIFT)) & CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB_MASK)
  8945. #define CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET_MASK (0x70000U)
  8946. #define CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET_SHIFT (16U)
  8947. #define CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET_MASK)
  8948. #define CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS_MASK (0x80000U)
  8949. #define CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS_SHIFT (19U)
  8950. #define CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS_MASK)
  8951. #define CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO_MASK (0x200000U)
  8952. #define CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO_SHIFT (21U)
  8953. #define CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO_MASK)
  8954. #define CCM_ANALOG_MISC2_CLR_REG2_OK_MASK (0x400000U)
  8955. #define CCM_ANALOG_MISC2_CLR_REG2_OK_SHIFT (22U)
  8956. #define CCM_ANALOG_MISC2_CLR_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_OK_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_OK_MASK)
  8957. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB_MASK (0x800000U)
  8958. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB_SHIFT (23U)
  8959. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB_SHIFT)) & CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB_MASK)
  8960. #define CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME_MASK (0x3000000U)
  8961. #define CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME_SHIFT (24U)
  8962. #define CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME_MASK)
  8963. #define CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME_MASK (0xC000000U)
  8964. #define CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME_SHIFT (26U)
  8965. #define CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME_MASK)
  8966. #define CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME_MASK (0x30000000U)
  8967. #define CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME_SHIFT (28U)
  8968. #define CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME_MASK)
  8969. #define CCM_ANALOG_MISC2_CLR_VIDEO_DIV_MASK (0xC0000000U)
  8970. #define CCM_ANALOG_MISC2_CLR_VIDEO_DIV_SHIFT (30U)
  8971. #define CCM_ANALOG_MISC2_CLR_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_VIDEO_DIV_SHIFT)) & CCM_ANALOG_MISC2_CLR_VIDEO_DIV_MASK)
  8972. /*! @name MISC2_TOG - Miscellaneous Register 2 */
  8973. #define CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET_MASK (0x7U)
  8974. #define CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET_SHIFT (0U)
  8975. #define CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET_MASK)
  8976. #define CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS_MASK (0x8U)
  8977. #define CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS_SHIFT (3U)
  8978. #define CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS_MASK)
  8979. #define CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO_MASK (0x20U)
  8980. #define CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO_SHIFT (5U)
  8981. #define CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO_MASK)
  8982. #define CCM_ANALOG_MISC2_TOG_REG0_OK_MASK (0x40U)
  8983. #define CCM_ANALOG_MISC2_TOG_REG0_OK_SHIFT (6U)
  8984. #define CCM_ANALOG_MISC2_TOG_REG0_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_OK_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_OK_MASK)
  8985. #define CCM_ANALOG_MISC2_TOG_PLL3_disable_MASK (0x80U)
  8986. #define CCM_ANALOG_MISC2_TOG_PLL3_disable_SHIFT (7U)
  8987. #define CCM_ANALOG_MISC2_TOG_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_PLL3_disable_SHIFT)) & CCM_ANALOG_MISC2_TOG_PLL3_disable_MASK)
  8988. #define CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET_MASK (0x700U)
  8989. #define CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET_SHIFT (8U)
  8990. #define CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET_MASK)
  8991. #define CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS_MASK (0x800U)
  8992. #define CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS_SHIFT (11U)
  8993. #define CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS_MASK)
  8994. #define CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO_MASK (0x2000U)
  8995. #define CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO_SHIFT (13U)
  8996. #define CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO_MASK)
  8997. #define CCM_ANALOG_MISC2_TOG_REG1_OK_MASK (0x4000U)
  8998. #define CCM_ANALOG_MISC2_TOG_REG1_OK_SHIFT (14U)
  8999. #define CCM_ANALOG_MISC2_TOG_REG1_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_OK_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_OK_MASK)
  9000. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB_MASK (0x8000U)
  9001. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB_SHIFT (15U)
  9002. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB_SHIFT)) & CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB_MASK)
  9003. #define CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET_MASK (0x70000U)
  9004. #define CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET_SHIFT (16U)
  9005. #define CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET_MASK)
  9006. #define CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS_MASK (0x80000U)
  9007. #define CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS_SHIFT (19U)
  9008. #define CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS_MASK)
  9009. #define CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO_MASK (0x200000U)
  9010. #define CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO_SHIFT (21U)
  9011. #define CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO_MASK)
  9012. #define CCM_ANALOG_MISC2_TOG_REG2_OK_MASK (0x400000U)
  9013. #define CCM_ANALOG_MISC2_TOG_REG2_OK_SHIFT (22U)
  9014. #define CCM_ANALOG_MISC2_TOG_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_OK_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_OK_MASK)
  9015. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB_MASK (0x800000U)
  9016. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB_SHIFT (23U)
  9017. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB_SHIFT)) & CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB_MASK)
  9018. #define CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME_MASK (0x3000000U)
  9019. #define CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME_SHIFT (24U)
  9020. #define CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME_MASK)
  9021. #define CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME_MASK (0xC000000U)
  9022. #define CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME_SHIFT (26U)
  9023. #define CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME_MASK)
  9024. #define CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME_MASK (0x30000000U)
  9025. #define CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME_SHIFT (28U)
  9026. #define CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME_MASK)
  9027. #define CCM_ANALOG_MISC2_TOG_VIDEO_DIV_MASK (0xC0000000U)
  9028. #define CCM_ANALOG_MISC2_TOG_VIDEO_DIV_SHIFT (30U)
  9029. #define CCM_ANALOG_MISC2_TOG_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_VIDEO_DIV_SHIFT)) & CCM_ANALOG_MISC2_TOG_VIDEO_DIV_MASK)
  9030. /*!
  9031. * @}
  9032. */ /* end of group CCM_ANALOG_Register_Masks */
  9033. /* CCM_ANALOG - Peripheral instance base addresses */
  9034. /** Peripheral CCM_ANALOG base address */
  9035. #define CCM_ANALOG_BASE (g_ccm_analog_vbase) //(0x20C8000u)
  9036. /** Peripheral CCM_ANALOG base pointer */
  9037. #define CCM_ANALOG ((CCM_ANALOG_Type *)CCM_ANALOG_BASE)
  9038. /** Array initializer of CCM_ANALOG peripheral base addresses */
  9039. #define CCM_ANALOG_BASE_ADDRS { CCM_ANALOG_BASE }
  9040. /** Array initializer of CCM_ANALOG peripheral base pointers */
  9041. #define CCM_ANALOG_BASE_PTRS { CCM_ANALOG }
  9042. /*!
  9043. * @}
  9044. */ /* end of group CCM_ANALOG_Peripheral_Access_Layer */
  9045. /* ----------------------------------------------------------------------------
  9046. -- CSI Peripheral Access Layer
  9047. ---------------------------------------------------------------------------- */
  9048. /*!
  9049. * @addtogroup CSI_Peripheral_Access_Layer CSI Peripheral Access Layer
  9050. * @{
  9051. */
  9052. /** CSI - Register Layout Typedef */
  9053. typedef struct {
  9054. __IO uint32_t CSICR1; /**< CSI Control Register 1, offset: 0x0 */
  9055. __IO uint32_t CSICR2; /**< CSI Control Register 2, offset: 0x4 */
  9056. __IO uint32_t CSICR3; /**< CSI Control Register 3, offset: 0x8 */
  9057. __I uint32_t CSISTATFIFO; /**< CSI Statistic FIFO Register, offset: 0xC */
  9058. __I uint32_t CSIRFIFO; /**< CSI RX FIFO Register, offset: 0x10 */
  9059. __IO uint32_t CSIRXCNT; /**< CSI RX Count Register, offset: 0x14 */
  9060. __IO uint32_t CSISR; /**< CSI Status Register, offset: 0x18 */
  9061. uint8_t RESERVED_0[4];
  9062. __IO uint32_t CSIDMASA_STATFIFO; /**< CSI DMA Start Address Register - for STATFIFO, offset: 0x20 */
  9063. __IO uint32_t CSIDMATS_STATFIFO; /**< CSI DMA Transfer Size Register - for STATFIFO, offset: 0x24 */
  9064. __IO uint32_t CSIDMASA_FB1; /**< CSI DMA Start Address Register - for Frame Buffer1, offset: 0x28 */
  9065. __IO uint32_t CSIDMASA_FB2; /**< CSI DMA Transfer Size Register - for Frame Buffer2, offset: 0x2C */
  9066. __IO uint32_t CSIFBUF_PARA; /**< CSI Frame Buffer Parameter Register, offset: 0x30 */
  9067. __IO uint32_t CSIIMAG_PARA; /**< CSI Image Parameter Register, offset: 0x34 */
  9068. uint8_t RESERVED_1[16];
  9069. __IO uint32_t CSICR18; /**< CSI Control Register 18, offset: 0x48 */
  9070. __IO uint32_t CSICR19; /**< CSI Control Register 19, offset: 0x4C */
  9071. } CSI_Type;
  9072. /* ----------------------------------------------------------------------------
  9073. -- CSI Register Masks
  9074. ---------------------------------------------------------------------------- */
  9075. /*!
  9076. * @addtogroup CSI_Register_Masks CSI Register Masks
  9077. * @{
  9078. */
  9079. /*! @name CSICR1 - CSI Control Register 1 */
  9080. #define CSI_CSICR1_PIXEL_BIT_MASK (0x1U)
  9081. #define CSI_CSICR1_PIXEL_BIT_SHIFT (0U)
  9082. #define CSI_CSICR1_PIXEL_BIT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_PIXEL_BIT_SHIFT)) & CSI_CSICR1_PIXEL_BIT_MASK)
  9083. #define CSI_CSICR1_REDGE_MASK (0x2U)
  9084. #define CSI_CSICR1_REDGE_SHIFT (1U)
  9085. #define CSI_CSICR1_REDGE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_REDGE_SHIFT)) & CSI_CSICR1_REDGE_MASK)
  9086. #define CSI_CSICR1_INV_PCLK_MASK (0x4U)
  9087. #define CSI_CSICR1_INV_PCLK_SHIFT (2U)
  9088. #define CSI_CSICR1_INV_PCLK(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_INV_PCLK_SHIFT)) & CSI_CSICR1_INV_PCLK_MASK)
  9089. #define CSI_CSICR1_INV_DATA_MASK (0x8U)
  9090. #define CSI_CSICR1_INV_DATA_SHIFT (3U)
  9091. #define CSI_CSICR1_INV_DATA(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_INV_DATA_SHIFT)) & CSI_CSICR1_INV_DATA_MASK)
  9092. #define CSI_CSICR1_GCLK_MODE_MASK (0x10U)
  9093. #define CSI_CSICR1_GCLK_MODE_SHIFT (4U)
  9094. #define CSI_CSICR1_GCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_GCLK_MODE_SHIFT)) & CSI_CSICR1_GCLK_MODE_MASK)
  9095. #define CSI_CSICR1_CLR_RXFIFO_MASK (0x20U)
  9096. #define CSI_CSICR1_CLR_RXFIFO_SHIFT (5U)
  9097. #define CSI_CSICR1_CLR_RXFIFO(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_CLR_RXFIFO_SHIFT)) & CSI_CSICR1_CLR_RXFIFO_MASK)
  9098. #define CSI_CSICR1_CLR_STATFIFO_MASK (0x40U)
  9099. #define CSI_CSICR1_CLR_STATFIFO_SHIFT (6U)
  9100. #define CSI_CSICR1_CLR_STATFIFO(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_CLR_STATFIFO_SHIFT)) & CSI_CSICR1_CLR_STATFIFO_MASK)
  9101. #define CSI_CSICR1_PACK_DIR_MASK (0x80U)
  9102. #define CSI_CSICR1_PACK_DIR_SHIFT (7U)
  9103. #define CSI_CSICR1_PACK_DIR(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_PACK_DIR_SHIFT)) & CSI_CSICR1_PACK_DIR_MASK)
  9104. #define CSI_CSICR1_FCC_MASK (0x100U)
  9105. #define CSI_CSICR1_FCC_SHIFT (8U)
  9106. #define CSI_CSICR1_FCC(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_FCC_SHIFT)) & CSI_CSICR1_FCC_MASK)
  9107. #define CSI_CSICR1_CCIR_EN_MASK (0x400U)
  9108. #define CSI_CSICR1_CCIR_EN_SHIFT (10U)
  9109. #define CSI_CSICR1_CCIR_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_CCIR_EN_SHIFT)) & CSI_CSICR1_CCIR_EN_MASK)
  9110. #define CSI_CSICR1_HSYNC_POL_MASK (0x800U)
  9111. #define CSI_CSICR1_HSYNC_POL_SHIFT (11U)
  9112. #define CSI_CSICR1_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_HSYNC_POL_SHIFT)) & CSI_CSICR1_HSYNC_POL_MASK)
  9113. #define CSI_CSICR1_SOF_INTEN_MASK (0x10000U)
  9114. #define CSI_CSICR1_SOF_INTEN_SHIFT (16U)
  9115. #define CSI_CSICR1_SOF_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SOF_INTEN_SHIFT)) & CSI_CSICR1_SOF_INTEN_MASK)
  9116. #define CSI_CSICR1_SOF_POL_MASK (0x20000U)
  9117. #define CSI_CSICR1_SOF_POL_SHIFT (17U)
  9118. #define CSI_CSICR1_SOF_POL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SOF_POL_SHIFT)) & CSI_CSICR1_SOF_POL_MASK)
  9119. #define CSI_CSICR1_RXFF_INTEN_MASK (0x40000U)
  9120. #define CSI_CSICR1_RXFF_INTEN_SHIFT (18U)
  9121. #define CSI_CSICR1_RXFF_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_RXFF_INTEN_SHIFT)) & CSI_CSICR1_RXFF_INTEN_MASK)
  9122. #define CSI_CSICR1_FB1_DMA_DONE_INTEN_MASK (0x80000U)
  9123. #define CSI_CSICR1_FB1_DMA_DONE_INTEN_SHIFT (19U)
  9124. #define CSI_CSICR1_FB1_DMA_DONE_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_FB1_DMA_DONE_INTEN_SHIFT)) & CSI_CSICR1_FB1_DMA_DONE_INTEN_MASK)
  9125. #define CSI_CSICR1_FB2_DMA_DONE_INTEN_MASK (0x100000U)
  9126. #define CSI_CSICR1_FB2_DMA_DONE_INTEN_SHIFT (20U)
  9127. #define CSI_CSICR1_FB2_DMA_DONE_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_FB2_DMA_DONE_INTEN_SHIFT)) & CSI_CSICR1_FB2_DMA_DONE_INTEN_MASK)
  9128. #define CSI_CSICR1_STATFF_INTEN_MASK (0x200000U)
  9129. #define CSI_CSICR1_STATFF_INTEN_SHIFT (21U)
  9130. #define CSI_CSICR1_STATFF_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_STATFF_INTEN_SHIFT)) & CSI_CSICR1_STATFF_INTEN_MASK)
  9131. #define CSI_CSICR1_SFF_DMA_DONE_INTEN_MASK (0x400000U)
  9132. #define CSI_CSICR1_SFF_DMA_DONE_INTEN_SHIFT (22U)
  9133. #define CSI_CSICR1_SFF_DMA_DONE_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SFF_DMA_DONE_INTEN_SHIFT)) & CSI_CSICR1_SFF_DMA_DONE_INTEN_MASK)
  9134. #define CSI_CSICR1_RF_OR_INTEN_MASK (0x1000000U)
  9135. #define CSI_CSICR1_RF_OR_INTEN_SHIFT (24U)
  9136. #define CSI_CSICR1_RF_OR_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_RF_OR_INTEN_SHIFT)) & CSI_CSICR1_RF_OR_INTEN_MASK)
  9137. #define CSI_CSICR1_SF_OR_INTEN_MASK (0x2000000U)
  9138. #define CSI_CSICR1_SF_OR_INTEN_SHIFT (25U)
  9139. #define CSI_CSICR1_SF_OR_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SF_OR_INTEN_SHIFT)) & CSI_CSICR1_SF_OR_INTEN_MASK)
  9140. #define CSI_CSICR1_COF_INT_EN_MASK (0x4000000U)
  9141. #define CSI_CSICR1_COF_INT_EN_SHIFT (26U)
  9142. #define CSI_CSICR1_COF_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_COF_INT_EN_SHIFT)) & CSI_CSICR1_COF_INT_EN_MASK)
  9143. #define CSI_CSICR1_VIDEO_MODE_MASK (0x8000000U)
  9144. #define CSI_CSICR1_VIDEO_MODE_SHIFT (27U)
  9145. #define CSI_CSICR1_VIDEO_MODE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_VIDEO_MODE_SHIFT)) & CSI_CSICR1_VIDEO_MODE_MASK)
  9146. #define CSI_CSICR1_PrP_IF_EN_MASK (0x10000000U)
  9147. #define CSI_CSICR1_PrP_IF_EN_SHIFT (28U)
  9148. #define CSI_CSICR1_PrP_IF_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_PrP_IF_EN_SHIFT)) & CSI_CSICR1_PrP_IF_EN_MASK)
  9149. #define CSI_CSICR1_EOF_INT_EN_MASK (0x20000000U)
  9150. #define CSI_CSICR1_EOF_INT_EN_SHIFT (29U)
  9151. #define CSI_CSICR1_EOF_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_EOF_INT_EN_SHIFT)) & CSI_CSICR1_EOF_INT_EN_MASK)
  9152. #define CSI_CSICR1_EXT_VSYNC_MASK (0x40000000U)
  9153. #define CSI_CSICR1_EXT_VSYNC_SHIFT (30U)
  9154. #define CSI_CSICR1_EXT_VSYNC(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_EXT_VSYNC_SHIFT)) & CSI_CSICR1_EXT_VSYNC_MASK)
  9155. #define CSI_CSICR1_SWAP16_EN_MASK (0x80000000U)
  9156. #define CSI_CSICR1_SWAP16_EN_SHIFT (31U)
  9157. #define CSI_CSICR1_SWAP16_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SWAP16_EN_SHIFT)) & CSI_CSICR1_SWAP16_EN_MASK)
  9158. /*! @name CSICR2 - CSI Control Register 2 */
  9159. #define CSI_CSICR2_HSC_MASK (0xFFU)
  9160. #define CSI_CSICR2_HSC_SHIFT (0U)
  9161. #define CSI_CSICR2_HSC(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_HSC_SHIFT)) & CSI_CSICR2_HSC_MASK)
  9162. #define CSI_CSICR2_VSC_MASK (0xFF00U)
  9163. #define CSI_CSICR2_VSC_SHIFT (8U)
  9164. #define CSI_CSICR2_VSC(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_VSC_SHIFT)) & CSI_CSICR2_VSC_MASK)
  9165. #define CSI_CSICR2_LVRM_MASK (0x70000U)
  9166. #define CSI_CSICR2_LVRM_SHIFT (16U)
  9167. #define CSI_CSICR2_LVRM(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_LVRM_SHIFT)) & CSI_CSICR2_LVRM_MASK)
  9168. #define CSI_CSICR2_BTS_MASK (0x180000U)
  9169. #define CSI_CSICR2_BTS_SHIFT (19U)
  9170. #define CSI_CSICR2_BTS(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_BTS_SHIFT)) & CSI_CSICR2_BTS_MASK)
  9171. #define CSI_CSICR2_SCE_MASK (0x800000U)
  9172. #define CSI_CSICR2_SCE_SHIFT (23U)
  9173. #define CSI_CSICR2_SCE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_SCE_SHIFT)) & CSI_CSICR2_SCE_MASK)
  9174. #define CSI_CSICR2_AFS_MASK (0x3000000U)
  9175. #define CSI_CSICR2_AFS_SHIFT (24U)
  9176. #define CSI_CSICR2_AFS(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_AFS_SHIFT)) & CSI_CSICR2_AFS_MASK)
  9177. #define CSI_CSICR2_DRM_MASK (0x4000000U)
  9178. #define CSI_CSICR2_DRM_SHIFT (26U)
  9179. #define CSI_CSICR2_DRM(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_DRM_SHIFT)) & CSI_CSICR2_DRM_MASK)
  9180. #define CSI_CSICR2_DMA_BURST_TYPE_SFF_MASK (0x30000000U)
  9181. #define CSI_CSICR2_DMA_BURST_TYPE_SFF_SHIFT (28U)
  9182. #define CSI_CSICR2_DMA_BURST_TYPE_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_DMA_BURST_TYPE_SFF_SHIFT)) & CSI_CSICR2_DMA_BURST_TYPE_SFF_MASK)
  9183. #define CSI_CSICR2_DMA_BURST_TYPE_RFF_MASK (0xC0000000U)
  9184. #define CSI_CSICR2_DMA_BURST_TYPE_RFF_SHIFT (30U)
  9185. #define CSI_CSICR2_DMA_BURST_TYPE_RFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_DMA_BURST_TYPE_RFF_SHIFT)) & CSI_CSICR2_DMA_BURST_TYPE_RFF_MASK)
  9186. /*! @name CSICR3 - CSI Control Register 3 */
  9187. #define CSI_CSICR3_ECC_AUTO_EN_MASK (0x1U)
  9188. #define CSI_CSICR3_ECC_AUTO_EN_SHIFT (0U)
  9189. #define CSI_CSICR3_ECC_AUTO_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_ECC_AUTO_EN_SHIFT)) & CSI_CSICR3_ECC_AUTO_EN_MASK)
  9190. #define CSI_CSICR3_ECC_INT_EN_MASK (0x2U)
  9191. #define CSI_CSICR3_ECC_INT_EN_SHIFT (1U)
  9192. #define CSI_CSICR3_ECC_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_ECC_INT_EN_SHIFT)) & CSI_CSICR3_ECC_INT_EN_MASK)
  9193. #define CSI_CSICR3_ZERO_PACK_EN_MASK (0x4U)
  9194. #define CSI_CSICR3_ZERO_PACK_EN_SHIFT (2U)
  9195. #define CSI_CSICR3_ZERO_PACK_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_ZERO_PACK_EN_SHIFT)) & CSI_CSICR3_ZERO_PACK_EN_MASK)
  9196. #define CSI_CSICR3_TWO_8BIT_SENSOR_MASK (0x8U)
  9197. #define CSI_CSICR3_TWO_8BIT_SENSOR_SHIFT (3U)
  9198. #define CSI_CSICR3_TWO_8BIT_SENSOR(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_TWO_8BIT_SENSOR_SHIFT)) & CSI_CSICR3_TWO_8BIT_SENSOR_MASK)
  9199. #define CSI_CSICR3_RxFF_LEVEL_MASK (0x70U)
  9200. #define CSI_CSICR3_RxFF_LEVEL_SHIFT (4U)
  9201. #define CSI_CSICR3_RxFF_LEVEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_RxFF_LEVEL_SHIFT)) & CSI_CSICR3_RxFF_LEVEL_MASK)
  9202. #define CSI_CSICR3_HRESP_ERR_EN_MASK (0x80U)
  9203. #define CSI_CSICR3_HRESP_ERR_EN_SHIFT (7U)
  9204. #define CSI_CSICR3_HRESP_ERR_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_HRESP_ERR_EN_SHIFT)) & CSI_CSICR3_HRESP_ERR_EN_MASK)
  9205. #define CSI_CSICR3_STATFF_LEVEL_MASK (0x700U)
  9206. #define CSI_CSICR3_STATFF_LEVEL_SHIFT (8U)
  9207. #define CSI_CSICR3_STATFF_LEVEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_STATFF_LEVEL_SHIFT)) & CSI_CSICR3_STATFF_LEVEL_MASK)
  9208. #define CSI_CSICR3_DMA_REQ_EN_SFF_MASK (0x800U)
  9209. #define CSI_CSICR3_DMA_REQ_EN_SFF_SHIFT (11U)
  9210. #define CSI_CSICR3_DMA_REQ_EN_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_DMA_REQ_EN_SFF_SHIFT)) & CSI_CSICR3_DMA_REQ_EN_SFF_MASK)
  9211. #define CSI_CSICR3_DMA_REQ_EN_RFF_MASK (0x1000U)
  9212. #define CSI_CSICR3_DMA_REQ_EN_RFF_SHIFT (12U)
  9213. #define CSI_CSICR3_DMA_REQ_EN_RFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_DMA_REQ_EN_RFF_SHIFT)) & CSI_CSICR3_DMA_REQ_EN_RFF_MASK)
  9214. #define CSI_CSICR3_DMA_REFLASH_SFF_MASK (0x2000U)
  9215. #define CSI_CSICR3_DMA_REFLASH_SFF_SHIFT (13U)
  9216. #define CSI_CSICR3_DMA_REFLASH_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_DMA_REFLASH_SFF_SHIFT)) & CSI_CSICR3_DMA_REFLASH_SFF_MASK)
  9217. #define CSI_CSICR3_DMA_REFLASH_RFF_MASK (0x4000U)
  9218. #define CSI_CSICR3_DMA_REFLASH_RFF_SHIFT (14U)
  9219. #define CSI_CSICR3_DMA_REFLASH_RFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_DMA_REFLASH_RFF_SHIFT)) & CSI_CSICR3_DMA_REFLASH_RFF_MASK)
  9220. #define CSI_CSICR3_FRMCNT_RST_MASK (0x8000U)
  9221. #define CSI_CSICR3_FRMCNT_RST_SHIFT (15U)
  9222. #define CSI_CSICR3_FRMCNT_RST(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_FRMCNT_RST_SHIFT)) & CSI_CSICR3_FRMCNT_RST_MASK)
  9223. #define CSI_CSICR3_FRMCNT_MASK (0xFFFF0000U)
  9224. #define CSI_CSICR3_FRMCNT_SHIFT (16U)
  9225. #define CSI_CSICR3_FRMCNT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_FRMCNT_SHIFT)) & CSI_CSICR3_FRMCNT_MASK)
  9226. /*! @name CSISTATFIFO - CSI Statistic FIFO Register */
  9227. #define CSI_CSISTATFIFO_STAT_MASK (0xFFFFFFFFU)
  9228. #define CSI_CSISTATFIFO_STAT_SHIFT (0U)
  9229. #define CSI_CSISTATFIFO_STAT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISTATFIFO_STAT_SHIFT)) & CSI_CSISTATFIFO_STAT_MASK)
  9230. /*! @name CSIRFIFO - CSI RX FIFO Register */
  9231. #define CSI_CSIRFIFO_IMAGE_MASK (0xFFFFFFFFU)
  9232. #define CSI_CSIRFIFO_IMAGE_SHIFT (0U)
  9233. #define CSI_CSIRFIFO_IMAGE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIRFIFO_IMAGE_SHIFT)) & CSI_CSIRFIFO_IMAGE_MASK)
  9234. /*! @name CSIRXCNT - CSI RX Count Register */
  9235. #define CSI_CSIRXCNT_RXCNT_MASK (0x3FFFFFU)
  9236. #define CSI_CSIRXCNT_RXCNT_SHIFT (0U)
  9237. #define CSI_CSIRXCNT_RXCNT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIRXCNT_RXCNT_SHIFT)) & CSI_CSIRXCNT_RXCNT_MASK)
  9238. /*! @name CSISR - CSI Status Register */
  9239. #define CSI_CSISR_DRDY_MASK (0x1U)
  9240. #define CSI_CSISR_DRDY_SHIFT (0U)
  9241. #define CSI_CSISR_DRDY(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DRDY_SHIFT)) & CSI_CSISR_DRDY_MASK)
  9242. #define CSI_CSISR_ECC_INT_MASK (0x2U)
  9243. #define CSI_CSISR_ECC_INT_SHIFT (1U)
  9244. #define CSI_CSISR_ECC_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_ECC_INT_SHIFT)) & CSI_CSISR_ECC_INT_MASK)
  9245. #define CSI_CSISR_HRESP_ERR_INT_MASK (0x80U)
  9246. #define CSI_CSISR_HRESP_ERR_INT_SHIFT (7U)
  9247. #define CSI_CSISR_HRESP_ERR_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_HRESP_ERR_INT_SHIFT)) & CSI_CSISR_HRESP_ERR_INT_MASK)
  9248. #define CSI_CSISR_COF_INT_MASK (0x2000U)
  9249. #define CSI_CSISR_COF_INT_SHIFT (13U)
  9250. #define CSI_CSISR_COF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_COF_INT_SHIFT)) & CSI_CSISR_COF_INT_MASK)
  9251. #define CSI_CSISR_F1_INT_MASK (0x4000U)
  9252. #define CSI_CSISR_F1_INT_SHIFT (14U)
  9253. #define CSI_CSISR_F1_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_F1_INT_SHIFT)) & CSI_CSISR_F1_INT_MASK)
  9254. #define CSI_CSISR_F2_INT_MASK (0x8000U)
  9255. #define CSI_CSISR_F2_INT_SHIFT (15U)
  9256. #define CSI_CSISR_F2_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_F2_INT_SHIFT)) & CSI_CSISR_F2_INT_MASK)
  9257. #define CSI_CSISR_SOF_INT_MASK (0x10000U)
  9258. #define CSI_CSISR_SOF_INT_SHIFT (16U)
  9259. #define CSI_CSISR_SOF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_SOF_INT_SHIFT)) & CSI_CSISR_SOF_INT_MASK)
  9260. #define CSI_CSISR_EOF_INT_MASK (0x20000U)
  9261. #define CSI_CSISR_EOF_INT_SHIFT (17U)
  9262. #define CSI_CSISR_EOF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_EOF_INT_SHIFT)) & CSI_CSISR_EOF_INT_MASK)
  9263. #define CSI_CSISR_RxFF_INT_MASK (0x40000U)
  9264. #define CSI_CSISR_RxFF_INT_SHIFT (18U)
  9265. #define CSI_CSISR_RxFF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_RxFF_INT_SHIFT)) & CSI_CSISR_RxFF_INT_MASK)
  9266. #define CSI_CSISR_DMA_TSF_DONE_FB1_MASK (0x80000U)
  9267. #define CSI_CSISR_DMA_TSF_DONE_FB1_SHIFT (19U)
  9268. #define CSI_CSISR_DMA_TSF_DONE_FB1(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_TSF_DONE_FB1_SHIFT)) & CSI_CSISR_DMA_TSF_DONE_FB1_MASK)
  9269. #define CSI_CSISR_DMA_TSF_DONE_FB2_MASK (0x100000U)
  9270. #define CSI_CSISR_DMA_TSF_DONE_FB2_SHIFT (20U)
  9271. #define CSI_CSISR_DMA_TSF_DONE_FB2(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_TSF_DONE_FB2_SHIFT)) & CSI_CSISR_DMA_TSF_DONE_FB2_MASK)
  9272. #define CSI_CSISR_STATFF_INT_MASK (0x200000U)
  9273. #define CSI_CSISR_STATFF_INT_SHIFT (21U)
  9274. #define CSI_CSISR_STATFF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_STATFF_INT_SHIFT)) & CSI_CSISR_STATFF_INT_MASK)
  9275. #define CSI_CSISR_DMA_TSF_DONE_SFF_MASK (0x400000U)
  9276. #define CSI_CSISR_DMA_TSF_DONE_SFF_SHIFT (22U)
  9277. #define CSI_CSISR_DMA_TSF_DONE_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_TSF_DONE_SFF_SHIFT)) & CSI_CSISR_DMA_TSF_DONE_SFF_MASK)
  9278. #define CSI_CSISR_RF_OR_INT_MASK (0x1000000U)
  9279. #define CSI_CSISR_RF_OR_INT_SHIFT (24U)
  9280. #define CSI_CSISR_RF_OR_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_RF_OR_INT_SHIFT)) & CSI_CSISR_RF_OR_INT_MASK)
  9281. #define CSI_CSISR_SF_OR_INT_MASK (0x2000000U)
  9282. #define CSI_CSISR_SF_OR_INT_SHIFT (25U)
  9283. #define CSI_CSISR_SF_OR_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_SF_OR_INT_SHIFT)) & CSI_CSISR_SF_OR_INT_MASK)
  9284. #define CSI_CSISR_DMA_FIELD1_DONE_MASK (0x4000000U)
  9285. #define CSI_CSISR_DMA_FIELD1_DONE_SHIFT (26U)
  9286. #define CSI_CSISR_DMA_FIELD1_DONE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_FIELD1_DONE_SHIFT)) & CSI_CSISR_DMA_FIELD1_DONE_MASK)
  9287. #define CSI_CSISR_DMA_FIELD0_DONE_MASK (0x8000000U)
  9288. #define CSI_CSISR_DMA_FIELD0_DONE_SHIFT (27U)
  9289. #define CSI_CSISR_DMA_FIELD0_DONE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_FIELD0_DONE_SHIFT)) & CSI_CSISR_DMA_FIELD0_DONE_MASK)
  9290. #define CSI_CSISR_BASEADDR_CHHANGE_ERROR_MASK (0x10000000U)
  9291. #define CSI_CSISR_BASEADDR_CHHANGE_ERROR_SHIFT (28U)
  9292. #define CSI_CSISR_BASEADDR_CHHANGE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_BASEADDR_CHHANGE_ERROR_SHIFT)) & CSI_CSISR_BASEADDR_CHHANGE_ERROR_MASK)
  9293. /*! @name CSIDMASA_STATFIFO - CSI DMA Start Address Register - for STATFIFO */
  9294. #define CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF_MASK (0xFFFFFFFCU)
  9295. #define CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF_SHIFT (2U)
  9296. #define CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF_SHIFT)) & CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF_MASK)
  9297. /*! @name CSIDMATS_STATFIFO - CSI DMA Transfer Size Register - for STATFIFO */
  9298. #define CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF_MASK (0xFFFFFFFFU)
  9299. #define CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF_SHIFT (0U)
  9300. #define CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF_SHIFT)) & CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF_MASK)
  9301. /*! @name CSIDMASA_FB1 - CSI DMA Start Address Register - for Frame Buffer1 */
  9302. #define CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1_MASK (0xFFFFFFFCU)
  9303. #define CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1_SHIFT (2U)
  9304. #define CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1_SHIFT)) & CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1_MASK)
  9305. /*! @name CSIDMASA_FB2 - CSI DMA Transfer Size Register - for Frame Buffer2 */
  9306. #define CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2_MASK (0xFFFFFFFCU)
  9307. #define CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2_SHIFT (2U)
  9308. #define CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2_SHIFT)) & CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2_MASK)
  9309. /*! @name CSIFBUF_PARA - CSI Frame Buffer Parameter Register */
  9310. #define CSI_CSIFBUF_PARA_FBUF_STRIDE_MASK (0xFFFFU)
  9311. #define CSI_CSIFBUF_PARA_FBUF_STRIDE_SHIFT (0U)
  9312. #define CSI_CSIFBUF_PARA_FBUF_STRIDE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIFBUF_PARA_FBUF_STRIDE_SHIFT)) & CSI_CSIFBUF_PARA_FBUF_STRIDE_MASK)
  9313. #define CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE_MASK (0xFFFF0000U)
  9314. #define CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE_SHIFT (16U)
  9315. #define CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE_SHIFT)) & CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE_MASK)
  9316. /*! @name CSIIMAG_PARA - CSI Image Parameter Register */
  9317. #define CSI_CSIIMAG_PARA_IMAGE_HEIGHT_MASK (0xFFFFU)
  9318. #define CSI_CSIIMAG_PARA_IMAGE_HEIGHT_SHIFT (0U)
  9319. #define CSI_CSIIMAG_PARA_IMAGE_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIIMAG_PARA_IMAGE_HEIGHT_SHIFT)) & CSI_CSIIMAG_PARA_IMAGE_HEIGHT_MASK)
  9320. #define CSI_CSIIMAG_PARA_IMAGE_WIDTH_MASK (0xFFFF0000U)
  9321. #define CSI_CSIIMAG_PARA_IMAGE_WIDTH_SHIFT (16U)
  9322. #define CSI_CSIIMAG_PARA_IMAGE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIIMAG_PARA_IMAGE_WIDTH_SHIFT)) & CSI_CSIIMAG_PARA_IMAGE_WIDTH_MASK)
  9323. /*! @name CSICR18 - CSI Control Register 18 */
  9324. #define CSI_CSICR18_DEINTERLACE_EN_MASK (0x4U)
  9325. #define CSI_CSICR18_DEINTERLACE_EN_SHIFT (2U)
  9326. #define CSI_CSICR18_DEINTERLACE_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_DEINTERLACE_EN_SHIFT)) & CSI_CSICR18_DEINTERLACE_EN_MASK)
  9327. #define CSI_CSICR18_PARALLEL24_EN_MASK (0x8U)
  9328. #define CSI_CSICR18_PARALLEL24_EN_SHIFT (3U)
  9329. #define CSI_CSICR18_PARALLEL24_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_PARALLEL24_EN_SHIFT)) & CSI_CSICR18_PARALLEL24_EN_MASK)
  9330. #define CSI_CSICR18_BASEADDR_SWITCH_EN_MASK (0x10U)
  9331. #define CSI_CSICR18_BASEADDR_SWITCH_EN_SHIFT (4U)
  9332. #define CSI_CSICR18_BASEADDR_SWITCH_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_BASEADDR_SWITCH_EN_SHIFT)) & CSI_CSICR18_BASEADDR_SWITCH_EN_MASK)
  9333. #define CSI_CSICR18_BASEADDR_SWITCH_SEL_MASK (0x20U)
  9334. #define CSI_CSICR18_BASEADDR_SWITCH_SEL_SHIFT (5U)
  9335. #define CSI_CSICR18_BASEADDR_SWITCH_SEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_BASEADDR_SWITCH_SEL_SHIFT)) & CSI_CSICR18_BASEADDR_SWITCH_SEL_MASK)
  9336. #define CSI_CSICR18_FIELD0_DONE_IE_MASK (0x40U)
  9337. #define CSI_CSICR18_FIELD0_DONE_IE_SHIFT (6U)
  9338. #define CSI_CSICR18_FIELD0_DONE_IE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_FIELD0_DONE_IE_SHIFT)) & CSI_CSICR18_FIELD0_DONE_IE_MASK)
  9339. #define CSI_CSICR18_DMA_FIELD1_DONE_IE_MASK (0x80U)
  9340. #define CSI_CSICR18_DMA_FIELD1_DONE_IE_SHIFT (7U)
  9341. #define CSI_CSICR18_DMA_FIELD1_DONE_IE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_DMA_FIELD1_DONE_IE_SHIFT)) & CSI_CSICR18_DMA_FIELD1_DONE_IE_MASK)
  9342. #define CSI_CSICR18_LAST_DMA_REQ_SEL_MASK (0x100U)
  9343. #define CSI_CSICR18_LAST_DMA_REQ_SEL_SHIFT (8U)
  9344. #define CSI_CSICR18_LAST_DMA_REQ_SEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_LAST_DMA_REQ_SEL_SHIFT)) & CSI_CSICR18_LAST_DMA_REQ_SEL_MASK)
  9345. #define CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE_MASK (0x200U)
  9346. #define CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE_SHIFT (9U)
  9347. #define CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE_SHIFT)) & CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE_MASK)
  9348. #define CSI_CSICR18_RGB888A_FORMAT_SEL_MASK (0x400U)
  9349. #define CSI_CSICR18_RGB888A_FORMAT_SEL_SHIFT (10U)
  9350. #define CSI_CSICR18_RGB888A_FORMAT_SEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_RGB888A_FORMAT_SEL_SHIFT)) & CSI_CSICR18_RGB888A_FORMAT_SEL_MASK)
  9351. #define CSI_CSICR18_AHB_HPROT_MASK (0xF000U)
  9352. #define CSI_CSICR18_AHB_HPROT_SHIFT (12U)
  9353. #define CSI_CSICR18_AHB_HPROT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_AHB_HPROT_SHIFT)) & CSI_CSICR18_AHB_HPROT_MASK)
  9354. #define CSI_CSICR18_CSI_LCDIF_BUFFER_LINES_MASK (0x30000U)
  9355. #define CSI_CSICR18_CSI_LCDIF_BUFFER_LINES_SHIFT (16U)
  9356. #define CSI_CSICR18_CSI_LCDIF_BUFFER_LINES(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_CSI_LCDIF_BUFFER_LINES_SHIFT)) & CSI_CSICR18_CSI_LCDIF_BUFFER_LINES_MASK)
  9357. #define CSI_CSICR18_MASK_OPTION_MASK (0xC0000U)
  9358. #define CSI_CSICR18_MASK_OPTION_SHIFT (18U)
  9359. #define CSI_CSICR18_MASK_OPTION(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_MASK_OPTION_SHIFT)) & CSI_CSICR18_MASK_OPTION_MASK)
  9360. #define CSI_CSICR18_CSI_ENABLE_MASK (0x80000000U)
  9361. #define CSI_CSICR18_CSI_ENABLE_SHIFT (31U)
  9362. #define CSI_CSICR18_CSI_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_CSI_ENABLE_SHIFT)) & CSI_CSICR18_CSI_ENABLE_MASK)
  9363. /*! @name CSICR19 - CSI Control Register 19 */
  9364. #define CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL_MASK (0xFFU)
  9365. #define CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL_SHIFT (0U)
  9366. #define CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL_SHIFT)) & CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL_MASK)
  9367. /*!
  9368. * @}
  9369. */ /* end of group CSI_Register_Masks */
  9370. /* CSI - Peripheral instance base addresses */
  9371. /** Peripheral CSI base address */
  9372. #define CSI_BASE (0x21C4000u)
  9373. /** Peripheral CSI base pointer */
  9374. #define CSI ((CSI_Type *)CSI_BASE)
  9375. /** Array initializer of CSI peripheral base addresses */
  9376. #define CSI_BASE_ADDRS { CSI_BASE }
  9377. /** Array initializer of CSI peripheral base pointers */
  9378. #define CSI_BASE_PTRS { CSI }
  9379. /** Interrupt vectors for the CSI peripheral type */
  9380. #define CSI_IRQS { CSI_IRQn }
  9381. /*!
  9382. * @}
  9383. */ /* end of group CSI_Peripheral_Access_Layer */
  9384. /* ----------------------------------------------------------------------------
  9385. -- DCP Peripheral Access Layer
  9386. ---------------------------------------------------------------------------- */
  9387. /*!
  9388. * @addtogroup DCP_Peripheral_Access_Layer DCP Peripheral Access Layer
  9389. * @{
  9390. */
  9391. /** DCP - Register Layout Typedef */
  9392. typedef struct {
  9393. __IO uint32_t CTRL; /**< DCP control register 0, offset: 0x0 */
  9394. uint8_t RESERVED_0[12];
  9395. __IO uint32_t STAT; /**< DCP status register, offset: 0x10 */
  9396. uint8_t RESERVED_1[12];
  9397. __IO uint32_t CHANNELCTRL; /**< DCP channel control register, offset: 0x20 */
  9398. uint8_t RESERVED_2[12];
  9399. __IO uint32_t CAPABILITY0; /**< DCP capability 0 register, offset: 0x30 */
  9400. uint8_t RESERVED_3[12];
  9401. __I uint32_t CAPABILITY1; /**< DCP capability 1 register, offset: 0x40 */
  9402. uint8_t RESERVED_4[12];
  9403. __IO uint32_t CONTEXT; /**< DCP context buffer pointer, offset: 0x50 */
  9404. uint8_t RESERVED_5[12];
  9405. __IO uint32_t KEY; /**< DCP key index, offset: 0x60 */
  9406. uint8_t RESERVED_6[12];
  9407. __IO uint32_t KEYDATA; /**< DCP key data, offset: 0x70 */
  9408. uint8_t RESERVED_7[12];
  9409. __I uint32_t PACKET0; /**< DCP work packet 0 status register, offset: 0x80 */
  9410. uint8_t RESERVED_8[12];
  9411. __I uint32_t PACKET1; /**< DCP work packet 1 status register, offset: 0x90 */
  9412. uint8_t RESERVED_9[12];
  9413. __I uint32_t PACKET2; /**< DCP work packet 2 status register, offset: 0xA0 */
  9414. uint8_t RESERVED_10[12];
  9415. __I uint32_t PACKET3; /**< DCP work packet 3 status register, offset: 0xB0 */
  9416. uint8_t RESERVED_11[12];
  9417. __I uint32_t PACKET4; /**< DCP work packet 4 status register, offset: 0xC0 */
  9418. uint8_t RESERVED_12[12];
  9419. __I uint32_t PACKET5; /**< DCP work packet 5 status register, offset: 0xD0 */
  9420. uint8_t RESERVED_13[12];
  9421. __I uint32_t PACKET6; /**< DCP work packet 6 status register, offset: 0xE0 */
  9422. uint8_t RESERVED_14[28];
  9423. __IO uint32_t CH0CMDPTR; /**< DCP channel 0 command pointer address register, offset: 0x100 */
  9424. uint8_t RESERVED_15[12];
  9425. __IO uint32_t CH0SEMA; /**< DCP channel 0 semaphore register, offset: 0x110 */
  9426. uint8_t RESERVED_16[12];
  9427. __IO uint32_t CH0STAT; /**< DCP channel 0 status register, offset: 0x120 */
  9428. uint8_t RESERVED_17[12];
  9429. __IO uint32_t CH0OPTS; /**< DCP channel 0 options register, offset: 0x130 */
  9430. uint8_t RESERVED_18[12];
  9431. __IO uint32_t CH1CMDPTR; /**< DCP channel 1 command pointer address register, offset: 0x140 */
  9432. uint8_t RESERVED_19[12];
  9433. __IO uint32_t CH1SEMA; /**< DCP channel 1 semaphore register, offset: 0x150 */
  9434. uint8_t RESERVED_20[12];
  9435. __IO uint32_t CH1STAT; /**< DCP channel 1 status register, offset: 0x160 */
  9436. uint8_t RESERVED_21[12];
  9437. __IO uint32_t CH1OPTS; /**< DCP channel 1 options register, offset: 0x170 */
  9438. uint8_t RESERVED_22[12];
  9439. __IO uint32_t CH2CMDPTR; /**< DCP channel 2 command pointer address register, offset: 0x180 */
  9440. uint8_t RESERVED_23[12];
  9441. __IO uint32_t CH2SEMA; /**< DCP channel 2 semaphore register, offset: 0x190 */
  9442. uint8_t RESERVED_24[12];
  9443. __IO uint32_t CH2STAT; /**< DCP channel 2 status register, offset: 0x1A0 */
  9444. uint8_t RESERVED_25[12];
  9445. __IO uint32_t CH2OPTS; /**< DCP channel 2 options register, offset: 0x1B0 */
  9446. uint8_t RESERVED_26[12];
  9447. __IO uint32_t CH3CMDPTR; /**< DCP channel 3 command pointer address register, offset: 0x1C0 */
  9448. uint8_t RESERVED_27[12];
  9449. __IO uint32_t CH3SEMA; /**< DCP channel 3 semaphore register, offset: 0x1D0 */
  9450. uint8_t RESERVED_28[12];
  9451. __IO uint32_t CH3STAT; /**< DCP channel 3 status register, offset: 0x1E0 */
  9452. uint8_t RESERVED_29[12];
  9453. __IO uint32_t CH3OPTS; /**< DCP channel 3 options register, offset: 0x1F0 */
  9454. uint8_t RESERVED_30[524];
  9455. __IO uint32_t DBGSELECT; /**< DCP debug select register, offset: 0x400 */
  9456. uint8_t RESERVED_31[12];
  9457. __I uint32_t DBGDATA; /**< DCP debug data register, offset: 0x410 */
  9458. uint8_t RESERVED_32[12];
  9459. __IO uint32_t PAGETABLE; /**< DCP page table register, offset: 0x420 */
  9460. uint8_t RESERVED_33[12];
  9461. __I uint32_t VERSION; /**< DCP version register, offset: 0x430 */
  9462. } DCP_Type;
  9463. /* ----------------------------------------------------------------------------
  9464. -- DCP Register Masks
  9465. ---------------------------------------------------------------------------- */
  9466. /*!
  9467. * @addtogroup DCP_Register_Masks DCP Register Masks
  9468. * @{
  9469. */
  9470. /*! @name CTRL - DCP control register 0 */
  9471. #define DCP_CTRL_CHANNEL_INTERRUPT_ENABLE_MASK (0xFFU)
  9472. #define DCP_CTRL_CHANNEL_INTERRUPT_ENABLE_SHIFT (0U)
  9473. #define DCP_CTRL_CHANNEL_INTERRUPT_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_CHANNEL_INTERRUPT_ENABLE_SHIFT)) & DCP_CTRL_CHANNEL_INTERRUPT_ENABLE_MASK)
  9474. #define DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE_MASK (0x100U)
  9475. #define DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE_SHIFT (8U)
  9476. #define DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE_SHIFT)) & DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE_MASK)
  9477. #define DCP_CTRL_ENABLE_CONTEXT_SWITCHING_MASK (0x200000U)
  9478. #define DCP_CTRL_ENABLE_CONTEXT_SWITCHING_SHIFT (21U)
  9479. #define DCP_CTRL_ENABLE_CONTEXT_SWITCHING(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_ENABLE_CONTEXT_SWITCHING_SHIFT)) & DCP_CTRL_ENABLE_CONTEXT_SWITCHING_MASK)
  9480. #define DCP_CTRL_ENABLE_CONTEXT_CACHING_MASK (0x400000U)
  9481. #define DCP_CTRL_ENABLE_CONTEXT_CACHING_SHIFT (22U)
  9482. #define DCP_CTRL_ENABLE_CONTEXT_CACHING(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_ENABLE_CONTEXT_CACHING_SHIFT)) & DCP_CTRL_ENABLE_CONTEXT_CACHING_MASK)
  9483. #define DCP_CTRL_GATHER_RESIDUAL_WRITES_MASK (0x800000U)
  9484. #define DCP_CTRL_GATHER_RESIDUAL_WRITES_SHIFT (23U)
  9485. #define DCP_CTRL_GATHER_RESIDUAL_WRITES(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_GATHER_RESIDUAL_WRITES_SHIFT)) & DCP_CTRL_GATHER_RESIDUAL_WRITES_MASK)
  9486. #define DCP_CTRL_PRESENT_SHA_MASK (0x10000000U)
  9487. #define DCP_CTRL_PRESENT_SHA_SHIFT (28U)
  9488. #define DCP_CTRL_PRESENT_SHA(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_PRESENT_SHA_SHIFT)) & DCP_CTRL_PRESENT_SHA_MASK)
  9489. #define DCP_CTRL_PRESENT_CRYPTO_MASK (0x20000000U)
  9490. #define DCP_CTRL_PRESENT_CRYPTO_SHIFT (29U)
  9491. #define DCP_CTRL_PRESENT_CRYPTO(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_PRESENT_CRYPTO_SHIFT)) & DCP_CTRL_PRESENT_CRYPTO_MASK)
  9492. #define DCP_CTRL_CLKGATE_MASK (0x40000000U)
  9493. #define DCP_CTRL_CLKGATE_SHIFT (30U)
  9494. #define DCP_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_CLKGATE_SHIFT)) & DCP_CTRL_CLKGATE_MASK)
  9495. #define DCP_CTRL_SFTRST_MASK (0x80000000U)
  9496. #define DCP_CTRL_SFTRST_SHIFT (31U)
  9497. #define DCP_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_SFTRST_SHIFT)) & DCP_CTRL_SFTRST_MASK)
  9498. /*! @name STAT - DCP status register */
  9499. #define DCP_STAT_IRQ_MASK (0xFU)
  9500. #define DCP_STAT_IRQ_SHIFT (0U)
  9501. #define DCP_STAT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_IRQ_SHIFT)) & DCP_STAT_IRQ_MASK)
  9502. #define DCP_STAT_RSVD_IRQ_MASK (0x100U)
  9503. #define DCP_STAT_RSVD_IRQ_SHIFT (8U)
  9504. #define DCP_STAT_RSVD_IRQ(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_RSVD_IRQ_SHIFT)) & DCP_STAT_RSVD_IRQ_MASK)
  9505. #define DCP_STAT_READY_CHANNELS_MASK (0xFF0000U)
  9506. #define DCP_STAT_READY_CHANNELS_SHIFT (16U)
  9507. #define DCP_STAT_READY_CHANNELS(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_READY_CHANNELS_SHIFT)) & DCP_STAT_READY_CHANNELS_MASK)
  9508. #define DCP_STAT_CUR_CHANNEL_MASK (0xF000000U)
  9509. #define DCP_STAT_CUR_CHANNEL_SHIFT (24U)
  9510. #define DCP_STAT_CUR_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_CUR_CHANNEL_SHIFT)) & DCP_STAT_CUR_CHANNEL_MASK)
  9511. #define DCP_STAT_OTP_KEY_READY_MASK (0x10000000U)
  9512. #define DCP_STAT_OTP_KEY_READY_SHIFT (28U)
  9513. #define DCP_STAT_OTP_KEY_READY(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_OTP_KEY_READY_SHIFT)) & DCP_STAT_OTP_KEY_READY_MASK)
  9514. /*! @name CHANNELCTRL - DCP channel control register */
  9515. #define DCP_CHANNELCTRL_ENABLE_CHANNEL_MASK (0xFFU)
  9516. #define DCP_CHANNELCTRL_ENABLE_CHANNEL_SHIFT (0U)
  9517. #define DCP_CHANNELCTRL_ENABLE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << DCP_CHANNELCTRL_ENABLE_CHANNEL_SHIFT)) & DCP_CHANNELCTRL_ENABLE_CHANNEL_MASK)
  9518. #define DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL_MASK (0xFF00U)
  9519. #define DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL_SHIFT (8U)
  9520. #define DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL_SHIFT)) & DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL_MASK)
  9521. #define DCP_CHANNELCTRL_CH0_IRQ_MERGED_MASK (0x10000U)
  9522. #define DCP_CHANNELCTRL_CH0_IRQ_MERGED_SHIFT (16U)
  9523. #define DCP_CHANNELCTRL_CH0_IRQ_MERGED(x) (((uint32_t)(((uint32_t)(x)) << DCP_CHANNELCTRL_CH0_IRQ_MERGED_SHIFT)) & DCP_CHANNELCTRL_CH0_IRQ_MERGED_MASK)
  9524. #define DCP_CHANNELCTRL_RSVD_MASK (0xFFFE0000U)
  9525. #define DCP_CHANNELCTRL_RSVD_SHIFT (17U)
  9526. #define DCP_CHANNELCTRL_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CHANNELCTRL_RSVD_SHIFT)) & DCP_CHANNELCTRL_RSVD_MASK)
  9527. /*! @name CAPABILITY0 - DCP capability 0 register */
  9528. #define DCP_CAPABILITY0_NUM_KEYS_MASK (0xFFU)
  9529. #define DCP_CAPABILITY0_NUM_KEYS_SHIFT (0U)
  9530. #define DCP_CAPABILITY0_NUM_KEYS(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_NUM_KEYS_SHIFT)) & DCP_CAPABILITY0_NUM_KEYS_MASK)
  9531. #define DCP_CAPABILITY0_NUM_CHANNELS_MASK (0xF00U)
  9532. #define DCP_CAPABILITY0_NUM_CHANNELS_SHIFT (8U)
  9533. #define DCP_CAPABILITY0_NUM_CHANNELS(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_NUM_CHANNELS_SHIFT)) & DCP_CAPABILITY0_NUM_CHANNELS_MASK)
  9534. #define DCP_CAPABILITY0_RSVD_MASK (0x1FFFF000U)
  9535. #define DCP_CAPABILITY0_RSVD_SHIFT (12U)
  9536. #define DCP_CAPABILITY0_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_RSVD_SHIFT)) & DCP_CAPABILITY0_RSVD_MASK)
  9537. #define DCP_CAPABILITY0_DISABLE_UNIQUE_KEY_MASK (0x20000000U)
  9538. #define DCP_CAPABILITY0_DISABLE_UNIQUE_KEY_SHIFT (29U)
  9539. #define DCP_CAPABILITY0_DISABLE_UNIQUE_KEY(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_DISABLE_UNIQUE_KEY_SHIFT)) & DCP_CAPABILITY0_DISABLE_UNIQUE_KEY_MASK)
  9540. #define DCP_CAPABILITY0_DISABLE_DECRYPT_MASK (0x80000000U)
  9541. #define DCP_CAPABILITY0_DISABLE_DECRYPT_SHIFT (31U)
  9542. #define DCP_CAPABILITY0_DISABLE_DECRYPT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_DISABLE_DECRYPT_SHIFT)) & DCP_CAPABILITY0_DISABLE_DECRYPT_MASK)
  9543. /*! @name CAPABILITY1 - DCP capability 1 register */
  9544. #define DCP_CAPABILITY1_CIPHER_ALGORITHMS_MASK (0xFFFFU)
  9545. #define DCP_CAPABILITY1_CIPHER_ALGORITHMS_SHIFT (0U)
  9546. #define DCP_CAPABILITY1_CIPHER_ALGORITHMS(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY1_CIPHER_ALGORITHMS_SHIFT)) & DCP_CAPABILITY1_CIPHER_ALGORITHMS_MASK)
  9547. #define DCP_CAPABILITY1_HASH_ALGORITHMS_MASK (0xFFFF0000U)
  9548. #define DCP_CAPABILITY1_HASH_ALGORITHMS_SHIFT (16U)
  9549. #define DCP_CAPABILITY1_HASH_ALGORITHMS(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY1_HASH_ALGORITHMS_SHIFT)) & DCP_CAPABILITY1_HASH_ALGORITHMS_MASK)
  9550. /*! @name CONTEXT - DCP context buffer pointer */
  9551. #define DCP_CONTEXT_ADDR_MASK (0xFFFFFFFFU)
  9552. #define DCP_CONTEXT_ADDR_SHIFT (0U)
  9553. #define DCP_CONTEXT_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CONTEXT_ADDR_SHIFT)) & DCP_CONTEXT_ADDR_MASK)
  9554. /*! @name KEY - DCP key index */
  9555. #define DCP_KEY_SUBWORD_MASK (0x3U)
  9556. #define DCP_KEY_SUBWORD_SHIFT (0U)
  9557. #define DCP_KEY_SUBWORD(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_SUBWORD_SHIFT)) & DCP_KEY_SUBWORD_MASK)
  9558. #define DCP_KEY_RSVD_SUBWORD_MASK (0xCU)
  9559. #define DCP_KEY_RSVD_SUBWORD_SHIFT (2U)
  9560. #define DCP_KEY_RSVD_SUBWORD(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_RSVD_SUBWORD_SHIFT)) & DCP_KEY_RSVD_SUBWORD_MASK)
  9561. #define DCP_KEY_INDEX_MASK (0x30U)
  9562. #define DCP_KEY_INDEX_SHIFT (4U)
  9563. #define DCP_KEY_INDEX(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_INDEX_SHIFT)) & DCP_KEY_INDEX_MASK)
  9564. #define DCP_KEY_RSVD_INDEX_MASK (0xC0U)
  9565. #define DCP_KEY_RSVD_INDEX_SHIFT (6U)
  9566. #define DCP_KEY_RSVD_INDEX(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_RSVD_INDEX_SHIFT)) & DCP_KEY_RSVD_INDEX_MASK)
  9567. #define DCP_KEY_RSVD_MASK (0xFFFFFF00U)
  9568. #define DCP_KEY_RSVD_SHIFT (8U)
  9569. #define DCP_KEY_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_RSVD_SHIFT)) & DCP_KEY_RSVD_MASK)
  9570. /*! @name KEYDATA - DCP key data */
  9571. #define DCP_KEYDATA_DATA_MASK (0xFFFFFFFFU)
  9572. #define DCP_KEYDATA_DATA_SHIFT (0U)
  9573. #define DCP_KEYDATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEYDATA_DATA_SHIFT)) & DCP_KEYDATA_DATA_MASK)
  9574. /*! @name PACKET0 - DCP work packet 0 status register */
  9575. #define DCP_PACKET0_ADDR_MASK (0xFFFFFFFFU)
  9576. #define DCP_PACKET0_ADDR_SHIFT (0U)
  9577. #define DCP_PACKET0_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET0_ADDR_SHIFT)) & DCP_PACKET0_ADDR_MASK)
  9578. /*! @name PACKET1 - DCP work packet 1 status register */
  9579. #define DCP_PACKET1_INTERRUPT_MASK (0x1U)
  9580. #define DCP_PACKET1_INTERRUPT_SHIFT (0U)
  9581. #define DCP_PACKET1_INTERRUPT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_INTERRUPT_SHIFT)) & DCP_PACKET1_INTERRUPT_MASK)
  9582. #define DCP_PACKET1_DECR_SEMAPHORE_MASK (0x2U)
  9583. #define DCP_PACKET1_DECR_SEMAPHORE_SHIFT (1U)
  9584. #define DCP_PACKET1_DECR_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_DECR_SEMAPHORE_SHIFT)) & DCP_PACKET1_DECR_SEMAPHORE_MASK)
  9585. #define DCP_PACKET1_CHAIN_MASK (0x4U)
  9586. #define DCP_PACKET1_CHAIN_SHIFT (2U)
  9587. #define DCP_PACKET1_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CHAIN_SHIFT)) & DCP_PACKET1_CHAIN_MASK)
  9588. #define DCP_PACKET1_CHAIN_CONTIGUOUS_MASK (0x8U)
  9589. #define DCP_PACKET1_CHAIN_CONTIGUOUS_SHIFT (3U)
  9590. #define DCP_PACKET1_CHAIN_CONTIGUOUS(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CHAIN_CONTIGUOUS_SHIFT)) & DCP_PACKET1_CHAIN_CONTIGUOUS_MASK)
  9591. #define DCP_PACKET1_ENABLE_MEMCOPY_MASK (0x10U)
  9592. #define DCP_PACKET1_ENABLE_MEMCOPY_SHIFT (4U)
  9593. #define DCP_PACKET1_ENABLE_MEMCOPY(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_ENABLE_MEMCOPY_SHIFT)) & DCP_PACKET1_ENABLE_MEMCOPY_MASK)
  9594. #define DCP_PACKET1_ENABLE_CIPHER_MASK (0x20U)
  9595. #define DCP_PACKET1_ENABLE_CIPHER_SHIFT (5U)
  9596. #define DCP_PACKET1_ENABLE_CIPHER(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_ENABLE_CIPHER_SHIFT)) & DCP_PACKET1_ENABLE_CIPHER_MASK)
  9597. #define DCP_PACKET1_ENABLE_HASH_MASK (0x40U)
  9598. #define DCP_PACKET1_ENABLE_HASH_SHIFT (6U)
  9599. #define DCP_PACKET1_ENABLE_HASH(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_ENABLE_HASH_SHIFT)) & DCP_PACKET1_ENABLE_HASH_MASK)
  9600. #define DCP_PACKET1_ENABLE_BLIT_MASK (0x80U)
  9601. #define DCP_PACKET1_ENABLE_BLIT_SHIFT (7U)
  9602. #define DCP_PACKET1_ENABLE_BLIT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_ENABLE_BLIT_SHIFT)) & DCP_PACKET1_ENABLE_BLIT_MASK)
  9603. #define DCP_PACKET1_CIPHER_ENCRYPT_MASK (0x100U)
  9604. #define DCP_PACKET1_CIPHER_ENCRYPT_SHIFT (8U)
  9605. #define DCP_PACKET1_CIPHER_ENCRYPT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CIPHER_ENCRYPT_SHIFT)) & DCP_PACKET1_CIPHER_ENCRYPT_MASK)
  9606. #define DCP_PACKET1_CIPHER_INIT_MASK (0x200U)
  9607. #define DCP_PACKET1_CIPHER_INIT_SHIFT (9U)
  9608. #define DCP_PACKET1_CIPHER_INIT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CIPHER_INIT_SHIFT)) & DCP_PACKET1_CIPHER_INIT_MASK)
  9609. #define DCP_PACKET1_OTP_KEY_MASK (0x400U)
  9610. #define DCP_PACKET1_OTP_KEY_SHIFT (10U)
  9611. #define DCP_PACKET1_OTP_KEY(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_OTP_KEY_SHIFT)) & DCP_PACKET1_OTP_KEY_MASK)
  9612. #define DCP_PACKET1_PAYLOAD_KEY_MASK (0x800U)
  9613. #define DCP_PACKET1_PAYLOAD_KEY_SHIFT (11U)
  9614. #define DCP_PACKET1_PAYLOAD_KEY(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_PAYLOAD_KEY_SHIFT)) & DCP_PACKET1_PAYLOAD_KEY_MASK)
  9615. #define DCP_PACKET1_HASH_INIT_MASK (0x1000U)
  9616. #define DCP_PACKET1_HASH_INIT_SHIFT (12U)
  9617. #define DCP_PACKET1_HASH_INIT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_HASH_INIT_SHIFT)) & DCP_PACKET1_HASH_INIT_MASK)
  9618. #define DCP_PACKET1_HASH_TERM_MASK (0x2000U)
  9619. #define DCP_PACKET1_HASH_TERM_SHIFT (13U)
  9620. #define DCP_PACKET1_HASH_TERM(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_HASH_TERM_SHIFT)) & DCP_PACKET1_HASH_TERM_MASK)
  9621. #define DCP_PACKET1_CHECK_HASH_MASK (0x4000U)
  9622. #define DCP_PACKET1_CHECK_HASH_SHIFT (14U)
  9623. #define DCP_PACKET1_CHECK_HASH(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CHECK_HASH_SHIFT)) & DCP_PACKET1_CHECK_HASH_MASK)
  9624. #define DCP_PACKET1_HASH_OUTPUT_MASK (0x8000U)
  9625. #define DCP_PACKET1_HASH_OUTPUT_SHIFT (15U)
  9626. #define DCP_PACKET1_HASH_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_HASH_OUTPUT_SHIFT)) & DCP_PACKET1_HASH_OUTPUT_MASK)
  9627. #define DCP_PACKET1_CONSTANT_FILL_MASK (0x10000U)
  9628. #define DCP_PACKET1_CONSTANT_FILL_SHIFT (16U)
  9629. #define DCP_PACKET1_CONSTANT_FILL(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CONSTANT_FILL_SHIFT)) & DCP_PACKET1_CONSTANT_FILL_MASK)
  9630. #define DCP_PACKET1_TEST_SEMA_IRQ_MASK (0x20000U)
  9631. #define DCP_PACKET1_TEST_SEMA_IRQ_SHIFT (17U)
  9632. #define DCP_PACKET1_TEST_SEMA_IRQ(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_TEST_SEMA_IRQ_SHIFT)) & DCP_PACKET1_TEST_SEMA_IRQ_MASK)
  9633. #define DCP_PACKET1_KEY_BYTESWAP_MASK (0x40000U)
  9634. #define DCP_PACKET1_KEY_BYTESWAP_SHIFT (18U)
  9635. #define DCP_PACKET1_KEY_BYTESWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_KEY_BYTESWAP_SHIFT)) & DCP_PACKET1_KEY_BYTESWAP_MASK)
  9636. #define DCP_PACKET1_KEY_WORDSWAP_MASK (0x80000U)
  9637. #define DCP_PACKET1_KEY_WORDSWAP_SHIFT (19U)
  9638. #define DCP_PACKET1_KEY_WORDSWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_KEY_WORDSWAP_SHIFT)) & DCP_PACKET1_KEY_WORDSWAP_MASK)
  9639. #define DCP_PACKET1_INPUT_BYTESWAP_MASK (0x100000U)
  9640. #define DCP_PACKET1_INPUT_BYTESWAP_SHIFT (20U)
  9641. #define DCP_PACKET1_INPUT_BYTESWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_INPUT_BYTESWAP_SHIFT)) & DCP_PACKET1_INPUT_BYTESWAP_MASK)
  9642. #define DCP_PACKET1_INPUT_WORDSWAP_MASK (0x200000U)
  9643. #define DCP_PACKET1_INPUT_WORDSWAP_SHIFT (21U)
  9644. #define DCP_PACKET1_INPUT_WORDSWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_INPUT_WORDSWAP_SHIFT)) & DCP_PACKET1_INPUT_WORDSWAP_MASK)
  9645. #define DCP_PACKET1_OUTPUT_BYTESWAP_MASK (0x400000U)
  9646. #define DCP_PACKET1_OUTPUT_BYTESWAP_SHIFT (22U)
  9647. #define DCP_PACKET1_OUTPUT_BYTESWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_OUTPUT_BYTESWAP_SHIFT)) & DCP_PACKET1_OUTPUT_BYTESWAP_MASK)
  9648. #define DCP_PACKET1_OUTPUT_WORDSWAP_MASK (0x800000U)
  9649. #define DCP_PACKET1_OUTPUT_WORDSWAP_SHIFT (23U)
  9650. #define DCP_PACKET1_OUTPUT_WORDSWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_OUTPUT_WORDSWAP_SHIFT)) & DCP_PACKET1_OUTPUT_WORDSWAP_MASK)
  9651. #define DCP_PACKET1_TAG_MASK (0xFF000000U)
  9652. #define DCP_PACKET1_TAG_SHIFT (24U)
  9653. #define DCP_PACKET1_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_TAG_SHIFT)) & DCP_PACKET1_TAG_MASK)
  9654. /*! @name PACKET2 - DCP work packet 2 status register */
  9655. #define DCP_PACKET2_CIPHER_SELECT_MASK (0xFU)
  9656. #define DCP_PACKET2_CIPHER_SELECT_SHIFT (0U)
  9657. #define DCP_PACKET2_CIPHER_SELECT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_CIPHER_SELECT_SHIFT)) & DCP_PACKET2_CIPHER_SELECT_MASK)
  9658. #define DCP_PACKET2_CIPHER_MODE_MASK (0xF0U)
  9659. #define DCP_PACKET2_CIPHER_MODE_SHIFT (4U)
  9660. #define DCP_PACKET2_CIPHER_MODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_CIPHER_MODE_SHIFT)) & DCP_PACKET2_CIPHER_MODE_MASK)
  9661. #define DCP_PACKET2_KEY_SELECT_MASK (0xFF00U)
  9662. #define DCP_PACKET2_KEY_SELECT_SHIFT (8U)
  9663. #define DCP_PACKET2_KEY_SELECT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_KEY_SELECT_SHIFT)) & DCP_PACKET2_KEY_SELECT_MASK)
  9664. #define DCP_PACKET2_HASH_SELECT_MASK (0xF0000U)
  9665. #define DCP_PACKET2_HASH_SELECT_SHIFT (16U)
  9666. #define DCP_PACKET2_HASH_SELECT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_HASH_SELECT_SHIFT)) & DCP_PACKET2_HASH_SELECT_MASK)
  9667. #define DCP_PACKET2_RSVD_MASK (0xF00000U)
  9668. #define DCP_PACKET2_RSVD_SHIFT (20U)
  9669. #define DCP_PACKET2_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_RSVD_SHIFT)) & DCP_PACKET2_RSVD_MASK)
  9670. #define DCP_PACKET2_CIPHER_CFG_MASK (0xFF000000U)
  9671. #define DCP_PACKET2_CIPHER_CFG_SHIFT (24U)
  9672. #define DCP_PACKET2_CIPHER_CFG(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_CIPHER_CFG_SHIFT)) & DCP_PACKET2_CIPHER_CFG_MASK)
  9673. /*! @name PACKET3 - DCP work packet 3 status register */
  9674. #define DCP_PACKET3_ADDR_MASK (0xFFFFFFFFU)
  9675. #define DCP_PACKET3_ADDR_SHIFT (0U)
  9676. #define DCP_PACKET3_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET3_ADDR_SHIFT)) & DCP_PACKET3_ADDR_MASK)
  9677. /*! @name PACKET4 - DCP work packet 4 status register */
  9678. #define DCP_PACKET4_ADDR_MASK (0xFFFFFFFFU)
  9679. #define DCP_PACKET4_ADDR_SHIFT (0U)
  9680. #define DCP_PACKET4_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET4_ADDR_SHIFT)) & DCP_PACKET4_ADDR_MASK)
  9681. /*! @name PACKET5 - DCP work packet 5 status register */
  9682. #define DCP_PACKET5_COUNT_MASK (0xFFFFFFFFU)
  9683. #define DCP_PACKET5_COUNT_SHIFT (0U)
  9684. #define DCP_PACKET5_COUNT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET5_COUNT_SHIFT)) & DCP_PACKET5_COUNT_MASK)
  9685. /*! @name PACKET6 - DCP work packet 6 status register */
  9686. #define DCP_PACKET6_ADDR_MASK (0xFFFFFFFFU)
  9687. #define DCP_PACKET6_ADDR_SHIFT (0U)
  9688. #define DCP_PACKET6_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET6_ADDR_SHIFT)) & DCP_PACKET6_ADDR_MASK)
  9689. /*! @name CH0CMDPTR - DCP channel 0 command pointer address register */
  9690. #define DCP_CH0CMDPTR_ADDR_MASK (0xFFFFFFFFU)
  9691. #define DCP_CH0CMDPTR_ADDR_SHIFT (0U)
  9692. #define DCP_CH0CMDPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0CMDPTR_ADDR_SHIFT)) & DCP_CH0CMDPTR_ADDR_MASK)
  9693. /*! @name CH0SEMA - DCP channel 0 semaphore register */
  9694. #define DCP_CH0SEMA_INCREMENT_MASK (0xFFU)
  9695. #define DCP_CH0SEMA_INCREMENT_SHIFT (0U)
  9696. #define DCP_CH0SEMA_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0SEMA_INCREMENT_SHIFT)) & DCP_CH0SEMA_INCREMENT_MASK)
  9697. #define DCP_CH0SEMA_VALUE_MASK (0xFF0000U)
  9698. #define DCP_CH0SEMA_VALUE_SHIFT (16U)
  9699. #define DCP_CH0SEMA_VALUE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0SEMA_VALUE_SHIFT)) & DCP_CH0SEMA_VALUE_MASK)
  9700. /*! @name CH0STAT - DCP channel 0 status register */
  9701. #define DCP_CH0STAT_RSVD_COMPLETE_MASK (0x1U)
  9702. #define DCP_CH0STAT_RSVD_COMPLETE_SHIFT (0U)
  9703. #define DCP_CH0STAT_RSVD_COMPLETE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_RSVD_COMPLETE_SHIFT)) & DCP_CH0STAT_RSVD_COMPLETE_MASK)
  9704. #define DCP_CH0STAT_HASH_MISMATCH_MASK (0x2U)
  9705. #define DCP_CH0STAT_HASH_MISMATCH_SHIFT (1U)
  9706. #define DCP_CH0STAT_HASH_MISMATCH(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_HASH_MISMATCH_SHIFT)) & DCP_CH0STAT_HASH_MISMATCH_MASK)
  9707. #define DCP_CH0STAT_ERROR_SETUP_MASK (0x4U)
  9708. #define DCP_CH0STAT_ERROR_SETUP_SHIFT (2U)
  9709. #define DCP_CH0STAT_ERROR_SETUP(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_SETUP_SHIFT)) & DCP_CH0STAT_ERROR_SETUP_MASK)
  9710. #define DCP_CH0STAT_ERROR_PACKET_MASK (0x8U)
  9711. #define DCP_CH0STAT_ERROR_PACKET_SHIFT (3U)
  9712. #define DCP_CH0STAT_ERROR_PACKET(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_PACKET_SHIFT)) & DCP_CH0STAT_ERROR_PACKET_MASK)
  9713. #define DCP_CH0STAT_ERROR_SRC_MASK (0x10U)
  9714. #define DCP_CH0STAT_ERROR_SRC_SHIFT (4U)
  9715. #define DCP_CH0STAT_ERROR_SRC(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_SRC_SHIFT)) & DCP_CH0STAT_ERROR_SRC_MASK)
  9716. #define DCP_CH0STAT_ERROR_DST_MASK (0x20U)
  9717. #define DCP_CH0STAT_ERROR_DST_SHIFT (5U)
  9718. #define DCP_CH0STAT_ERROR_DST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_DST_SHIFT)) & DCP_CH0STAT_ERROR_DST_MASK)
  9719. #define DCP_CH0STAT_ERROR_PAGEFAULT_MASK (0x40U)
  9720. #define DCP_CH0STAT_ERROR_PAGEFAULT_SHIFT (6U)
  9721. #define DCP_CH0STAT_ERROR_PAGEFAULT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_PAGEFAULT_SHIFT)) & DCP_CH0STAT_ERROR_PAGEFAULT_MASK)
  9722. #define DCP_CH0STAT_ERROR_CODE_MASK (0xFF0000U)
  9723. #define DCP_CH0STAT_ERROR_CODE_SHIFT (16U)
  9724. #define DCP_CH0STAT_ERROR_CODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_CODE_SHIFT)) & DCP_CH0STAT_ERROR_CODE_MASK)
  9725. #define DCP_CH0STAT_TAG_MASK (0xFF000000U)
  9726. #define DCP_CH0STAT_TAG_SHIFT (24U)
  9727. #define DCP_CH0STAT_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_TAG_SHIFT)) & DCP_CH0STAT_TAG_MASK)
  9728. /*! @name CH0OPTS - DCP channel 0 options register */
  9729. #define DCP_CH0OPTS_RECOVERY_TIMER_MASK (0xFFFFU)
  9730. #define DCP_CH0OPTS_RECOVERY_TIMER_SHIFT (0U)
  9731. #define DCP_CH0OPTS_RECOVERY_TIMER(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0OPTS_RECOVERY_TIMER_SHIFT)) & DCP_CH0OPTS_RECOVERY_TIMER_MASK)
  9732. #define DCP_CH0OPTS_RSVD_MASK (0xFFFF0000U)
  9733. #define DCP_CH0OPTS_RSVD_SHIFT (16U)
  9734. #define DCP_CH0OPTS_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0OPTS_RSVD_SHIFT)) & DCP_CH0OPTS_RSVD_MASK)
  9735. /*! @name CH1CMDPTR - DCP channel 1 command pointer address register */
  9736. #define DCP_CH1CMDPTR_ADDR_MASK (0xFFFFFFFFU)
  9737. #define DCP_CH1CMDPTR_ADDR_SHIFT (0U)
  9738. #define DCP_CH1CMDPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1CMDPTR_ADDR_SHIFT)) & DCP_CH1CMDPTR_ADDR_MASK)
  9739. /*! @name CH1SEMA - DCP channel 1 semaphore register */
  9740. #define DCP_CH1SEMA_INCREMENT_MASK (0xFFU)
  9741. #define DCP_CH1SEMA_INCREMENT_SHIFT (0U)
  9742. #define DCP_CH1SEMA_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1SEMA_INCREMENT_SHIFT)) & DCP_CH1SEMA_INCREMENT_MASK)
  9743. #define DCP_CH1SEMA_VALUE_MASK (0xFF0000U)
  9744. #define DCP_CH1SEMA_VALUE_SHIFT (16U)
  9745. #define DCP_CH1SEMA_VALUE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1SEMA_VALUE_SHIFT)) & DCP_CH1SEMA_VALUE_MASK)
  9746. /*! @name CH1STAT - DCP channel 1 status register */
  9747. #define DCP_CH1STAT_RSVD_COMPLETE_MASK (0x1U)
  9748. #define DCP_CH1STAT_RSVD_COMPLETE_SHIFT (0U)
  9749. #define DCP_CH1STAT_RSVD_COMPLETE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_RSVD_COMPLETE_SHIFT)) & DCP_CH1STAT_RSVD_COMPLETE_MASK)
  9750. #define DCP_CH1STAT_HASH_MISMATCH_MASK (0x2U)
  9751. #define DCP_CH1STAT_HASH_MISMATCH_SHIFT (1U)
  9752. #define DCP_CH1STAT_HASH_MISMATCH(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_HASH_MISMATCH_SHIFT)) & DCP_CH1STAT_HASH_MISMATCH_MASK)
  9753. #define DCP_CH1STAT_ERROR_SETUP_MASK (0x4U)
  9754. #define DCP_CH1STAT_ERROR_SETUP_SHIFT (2U)
  9755. #define DCP_CH1STAT_ERROR_SETUP(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_SETUP_SHIFT)) & DCP_CH1STAT_ERROR_SETUP_MASK)
  9756. #define DCP_CH1STAT_ERROR_PACKET_MASK (0x8U)
  9757. #define DCP_CH1STAT_ERROR_PACKET_SHIFT (3U)
  9758. #define DCP_CH1STAT_ERROR_PACKET(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_PACKET_SHIFT)) & DCP_CH1STAT_ERROR_PACKET_MASK)
  9759. #define DCP_CH1STAT_ERROR_SRC_MASK (0x10U)
  9760. #define DCP_CH1STAT_ERROR_SRC_SHIFT (4U)
  9761. #define DCP_CH1STAT_ERROR_SRC(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_SRC_SHIFT)) & DCP_CH1STAT_ERROR_SRC_MASK)
  9762. #define DCP_CH1STAT_ERROR_DST_MASK (0x20U)
  9763. #define DCP_CH1STAT_ERROR_DST_SHIFT (5U)
  9764. #define DCP_CH1STAT_ERROR_DST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_DST_SHIFT)) & DCP_CH1STAT_ERROR_DST_MASK)
  9765. #define DCP_CH1STAT_ERROR_PAGEFAULT_MASK (0x40U)
  9766. #define DCP_CH1STAT_ERROR_PAGEFAULT_SHIFT (6U)
  9767. #define DCP_CH1STAT_ERROR_PAGEFAULT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_PAGEFAULT_SHIFT)) & DCP_CH1STAT_ERROR_PAGEFAULT_MASK)
  9768. #define DCP_CH1STAT_ERROR_CODE_MASK (0xFF0000U)
  9769. #define DCP_CH1STAT_ERROR_CODE_SHIFT (16U)
  9770. #define DCP_CH1STAT_ERROR_CODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_CODE_SHIFT)) & DCP_CH1STAT_ERROR_CODE_MASK)
  9771. #define DCP_CH1STAT_TAG_MASK (0xFF000000U)
  9772. #define DCP_CH1STAT_TAG_SHIFT (24U)
  9773. #define DCP_CH1STAT_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_TAG_SHIFT)) & DCP_CH1STAT_TAG_MASK)
  9774. /*! @name CH1OPTS - DCP channel 1 options register */
  9775. #define DCP_CH1OPTS_RECOVERY_TIMER_MASK (0xFFFFU)
  9776. #define DCP_CH1OPTS_RECOVERY_TIMER_SHIFT (0U)
  9777. #define DCP_CH1OPTS_RECOVERY_TIMER(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1OPTS_RECOVERY_TIMER_SHIFT)) & DCP_CH1OPTS_RECOVERY_TIMER_MASK)
  9778. #define DCP_CH1OPTS_RSVD_MASK (0xFFFF0000U)
  9779. #define DCP_CH1OPTS_RSVD_SHIFT (16U)
  9780. #define DCP_CH1OPTS_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1OPTS_RSVD_SHIFT)) & DCP_CH1OPTS_RSVD_MASK)
  9781. /*! @name CH2CMDPTR - DCP channel 2 command pointer address register */
  9782. #define DCP_CH2CMDPTR_ADDR_MASK (0xFFFFFFFFU)
  9783. #define DCP_CH2CMDPTR_ADDR_SHIFT (0U)
  9784. #define DCP_CH2CMDPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2CMDPTR_ADDR_SHIFT)) & DCP_CH2CMDPTR_ADDR_MASK)
  9785. /*! @name CH2SEMA - DCP channel 2 semaphore register */
  9786. #define DCP_CH2SEMA_INCREMENT_MASK (0xFFU)
  9787. #define DCP_CH2SEMA_INCREMENT_SHIFT (0U)
  9788. #define DCP_CH2SEMA_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2SEMA_INCREMENT_SHIFT)) & DCP_CH2SEMA_INCREMENT_MASK)
  9789. #define DCP_CH2SEMA_VALUE_MASK (0xFF0000U)
  9790. #define DCP_CH2SEMA_VALUE_SHIFT (16U)
  9791. #define DCP_CH2SEMA_VALUE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2SEMA_VALUE_SHIFT)) & DCP_CH2SEMA_VALUE_MASK)
  9792. /*! @name CH2STAT - DCP channel 2 status register */
  9793. #define DCP_CH2STAT_RSVD_COMPLETE_MASK (0x1U)
  9794. #define DCP_CH2STAT_RSVD_COMPLETE_SHIFT (0U)
  9795. #define DCP_CH2STAT_RSVD_COMPLETE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_RSVD_COMPLETE_SHIFT)) & DCP_CH2STAT_RSVD_COMPLETE_MASK)
  9796. #define DCP_CH2STAT_HASH_MISMATCH_MASK (0x2U)
  9797. #define DCP_CH2STAT_HASH_MISMATCH_SHIFT (1U)
  9798. #define DCP_CH2STAT_HASH_MISMATCH(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_HASH_MISMATCH_SHIFT)) & DCP_CH2STAT_HASH_MISMATCH_MASK)
  9799. #define DCP_CH2STAT_ERROR_SETUP_MASK (0x4U)
  9800. #define DCP_CH2STAT_ERROR_SETUP_SHIFT (2U)
  9801. #define DCP_CH2STAT_ERROR_SETUP(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_SETUP_SHIFT)) & DCP_CH2STAT_ERROR_SETUP_MASK)
  9802. #define DCP_CH2STAT_ERROR_PACKET_MASK (0x8U)
  9803. #define DCP_CH2STAT_ERROR_PACKET_SHIFT (3U)
  9804. #define DCP_CH2STAT_ERROR_PACKET(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_PACKET_SHIFT)) & DCP_CH2STAT_ERROR_PACKET_MASK)
  9805. #define DCP_CH2STAT_ERROR_SRC_MASK (0x10U)
  9806. #define DCP_CH2STAT_ERROR_SRC_SHIFT (4U)
  9807. #define DCP_CH2STAT_ERROR_SRC(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_SRC_SHIFT)) & DCP_CH2STAT_ERROR_SRC_MASK)
  9808. #define DCP_CH2STAT_ERROR_DST_MASK (0x20U)
  9809. #define DCP_CH2STAT_ERROR_DST_SHIFT (5U)
  9810. #define DCP_CH2STAT_ERROR_DST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_DST_SHIFT)) & DCP_CH2STAT_ERROR_DST_MASK)
  9811. #define DCP_CH2STAT_ERROR_PAGEFAULT_MASK (0x40U)
  9812. #define DCP_CH2STAT_ERROR_PAGEFAULT_SHIFT (6U)
  9813. #define DCP_CH2STAT_ERROR_PAGEFAULT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_PAGEFAULT_SHIFT)) & DCP_CH2STAT_ERROR_PAGEFAULT_MASK)
  9814. #define DCP_CH2STAT_ERROR_CODE_MASK (0xFF0000U)
  9815. #define DCP_CH2STAT_ERROR_CODE_SHIFT (16U)
  9816. #define DCP_CH2STAT_ERROR_CODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_CODE_SHIFT)) & DCP_CH2STAT_ERROR_CODE_MASK)
  9817. #define DCP_CH2STAT_TAG_MASK (0xFF000000U)
  9818. #define DCP_CH2STAT_TAG_SHIFT (24U)
  9819. #define DCP_CH2STAT_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_TAG_SHIFT)) & DCP_CH2STAT_TAG_MASK)
  9820. /*! @name CH2OPTS - DCP channel 2 options register */
  9821. #define DCP_CH2OPTS_RECOVERY_TIMER_MASK (0xFFFFU)
  9822. #define DCP_CH2OPTS_RECOVERY_TIMER_SHIFT (0U)
  9823. #define DCP_CH2OPTS_RECOVERY_TIMER(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2OPTS_RECOVERY_TIMER_SHIFT)) & DCP_CH2OPTS_RECOVERY_TIMER_MASK)
  9824. #define DCP_CH2OPTS_RSVD_MASK (0xFFFF0000U)
  9825. #define DCP_CH2OPTS_RSVD_SHIFT (16U)
  9826. #define DCP_CH2OPTS_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2OPTS_RSVD_SHIFT)) & DCP_CH2OPTS_RSVD_MASK)
  9827. /*! @name CH3CMDPTR - DCP channel 3 command pointer address register */
  9828. #define DCP_CH3CMDPTR_ADDR_MASK (0xFFFFFFFFU)
  9829. #define DCP_CH3CMDPTR_ADDR_SHIFT (0U)
  9830. #define DCP_CH3CMDPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3CMDPTR_ADDR_SHIFT)) & DCP_CH3CMDPTR_ADDR_MASK)
  9831. /*! @name CH3SEMA - DCP channel 3 semaphore register */
  9832. #define DCP_CH3SEMA_INCREMENT_MASK (0xFFU)
  9833. #define DCP_CH3SEMA_INCREMENT_SHIFT (0U)
  9834. #define DCP_CH3SEMA_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3SEMA_INCREMENT_SHIFT)) & DCP_CH3SEMA_INCREMENT_MASK)
  9835. #define DCP_CH3SEMA_VALUE_MASK (0xFF0000U)
  9836. #define DCP_CH3SEMA_VALUE_SHIFT (16U)
  9837. #define DCP_CH3SEMA_VALUE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3SEMA_VALUE_SHIFT)) & DCP_CH3SEMA_VALUE_MASK)
  9838. /*! @name CH3STAT - DCP channel 3 status register */
  9839. #define DCP_CH3STAT_RSVD_COMPLETE_MASK (0x1U)
  9840. #define DCP_CH3STAT_RSVD_COMPLETE_SHIFT (0U)
  9841. #define DCP_CH3STAT_RSVD_COMPLETE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_RSVD_COMPLETE_SHIFT)) & DCP_CH3STAT_RSVD_COMPLETE_MASK)
  9842. #define DCP_CH3STAT_HASH_MISMATCH_MASK (0x2U)
  9843. #define DCP_CH3STAT_HASH_MISMATCH_SHIFT (1U)
  9844. #define DCP_CH3STAT_HASH_MISMATCH(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_HASH_MISMATCH_SHIFT)) & DCP_CH3STAT_HASH_MISMATCH_MASK)
  9845. #define DCP_CH3STAT_ERROR_SETUP_MASK (0x4U)
  9846. #define DCP_CH3STAT_ERROR_SETUP_SHIFT (2U)
  9847. #define DCP_CH3STAT_ERROR_SETUP(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_SETUP_SHIFT)) & DCP_CH3STAT_ERROR_SETUP_MASK)
  9848. #define DCP_CH3STAT_ERROR_PACKET_MASK (0x8U)
  9849. #define DCP_CH3STAT_ERROR_PACKET_SHIFT (3U)
  9850. #define DCP_CH3STAT_ERROR_PACKET(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_PACKET_SHIFT)) & DCP_CH3STAT_ERROR_PACKET_MASK)
  9851. #define DCP_CH3STAT_ERROR_SRC_MASK (0x10U)
  9852. #define DCP_CH3STAT_ERROR_SRC_SHIFT (4U)
  9853. #define DCP_CH3STAT_ERROR_SRC(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_SRC_SHIFT)) & DCP_CH3STAT_ERROR_SRC_MASK)
  9854. #define DCP_CH3STAT_ERROR_DST_MASK (0x20U)
  9855. #define DCP_CH3STAT_ERROR_DST_SHIFT (5U)
  9856. #define DCP_CH3STAT_ERROR_DST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_DST_SHIFT)) & DCP_CH3STAT_ERROR_DST_MASK)
  9857. #define DCP_CH3STAT_ERROR_PAGEFAULT_MASK (0x40U)
  9858. #define DCP_CH3STAT_ERROR_PAGEFAULT_SHIFT (6U)
  9859. #define DCP_CH3STAT_ERROR_PAGEFAULT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_PAGEFAULT_SHIFT)) & DCP_CH3STAT_ERROR_PAGEFAULT_MASK)
  9860. #define DCP_CH3STAT_ERROR_CODE_MASK (0xFF0000U)
  9861. #define DCP_CH3STAT_ERROR_CODE_SHIFT (16U)
  9862. #define DCP_CH3STAT_ERROR_CODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_CODE_SHIFT)) & DCP_CH3STAT_ERROR_CODE_MASK)
  9863. #define DCP_CH3STAT_TAG_MASK (0xFF000000U)
  9864. #define DCP_CH3STAT_TAG_SHIFT (24U)
  9865. #define DCP_CH3STAT_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_TAG_SHIFT)) & DCP_CH3STAT_TAG_MASK)
  9866. /*! @name CH3OPTS - DCP channel 3 options register */
  9867. #define DCP_CH3OPTS_RECOVERY_TIMER_MASK (0xFFFFU)
  9868. #define DCP_CH3OPTS_RECOVERY_TIMER_SHIFT (0U)
  9869. #define DCP_CH3OPTS_RECOVERY_TIMER(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3OPTS_RECOVERY_TIMER_SHIFT)) & DCP_CH3OPTS_RECOVERY_TIMER_MASK)
  9870. #define DCP_CH3OPTS_RSVD_MASK (0xFFFF0000U)
  9871. #define DCP_CH3OPTS_RSVD_SHIFT (16U)
  9872. #define DCP_CH3OPTS_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3OPTS_RSVD_SHIFT)) & DCP_CH3OPTS_RSVD_MASK)
  9873. /*! @name DBGSELECT - DCP debug select register */
  9874. #define DCP_DBGSELECT_INDEX_MASK (0xFFU)
  9875. #define DCP_DBGSELECT_INDEX_SHIFT (0U)
  9876. #define DCP_DBGSELECT_INDEX(x) (((uint32_t)(((uint32_t)(x)) << DCP_DBGSELECT_INDEX_SHIFT)) & DCP_DBGSELECT_INDEX_MASK)
  9877. #define DCP_DBGSELECT_RSVD_MASK (0xFFFFFF00U)
  9878. #define DCP_DBGSELECT_RSVD_SHIFT (8U)
  9879. #define DCP_DBGSELECT_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_DBGSELECT_RSVD_SHIFT)) & DCP_DBGSELECT_RSVD_MASK)
  9880. /*! @name DBGDATA - DCP debug data register */
  9881. #define DCP_DBGDATA_DATA_MASK (0xFFFFFFFFU)
  9882. #define DCP_DBGDATA_DATA_SHIFT (0U)
  9883. #define DCP_DBGDATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << DCP_DBGDATA_DATA_SHIFT)) & DCP_DBGDATA_DATA_MASK)
  9884. /*! @name PAGETABLE - DCP page table register */
  9885. #define DCP_PAGETABLE_ENABLE_MASK (0x1U)
  9886. #define DCP_PAGETABLE_ENABLE_SHIFT (0U)
  9887. #define DCP_PAGETABLE_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << DCP_PAGETABLE_ENABLE_SHIFT)) & DCP_PAGETABLE_ENABLE_MASK)
  9888. #define DCP_PAGETABLE_FLUSH_MASK (0x2U)
  9889. #define DCP_PAGETABLE_FLUSH_SHIFT (1U)
  9890. #define DCP_PAGETABLE_FLUSH(x) (((uint32_t)(((uint32_t)(x)) << DCP_PAGETABLE_FLUSH_SHIFT)) & DCP_PAGETABLE_FLUSH_MASK)
  9891. #define DCP_PAGETABLE_BASE_MASK (0xFFFFFFFCU)
  9892. #define DCP_PAGETABLE_BASE_SHIFT (2U)
  9893. #define DCP_PAGETABLE_BASE(x) (((uint32_t)(((uint32_t)(x)) << DCP_PAGETABLE_BASE_SHIFT)) & DCP_PAGETABLE_BASE_MASK)
  9894. /*! @name VERSION - DCP version register */
  9895. #define DCP_VERSION_STEP_MASK (0xFFFFU)
  9896. #define DCP_VERSION_STEP_SHIFT (0U)
  9897. #define DCP_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << DCP_VERSION_STEP_SHIFT)) & DCP_VERSION_STEP_MASK)
  9898. #define DCP_VERSION_MINOR_MASK (0xFF0000U)
  9899. #define DCP_VERSION_MINOR_SHIFT (16U)
  9900. #define DCP_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << DCP_VERSION_MINOR_SHIFT)) & DCP_VERSION_MINOR_MASK)
  9901. #define DCP_VERSION_MAJOR_MASK (0xFF000000U)
  9902. #define DCP_VERSION_MAJOR_SHIFT (24U)
  9903. #define DCP_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << DCP_VERSION_MAJOR_SHIFT)) & DCP_VERSION_MAJOR_MASK)
  9904. /*!
  9905. * @}
  9906. */ /* end of group DCP_Register_Masks */
  9907. /* DCP - Peripheral instance base addresses */
  9908. /** Peripheral DCP base address */
  9909. #define DCP_BASE (0x2280000u)
  9910. /** Peripheral DCP base pointer */
  9911. #define DCP ((DCP_Type *)DCP_BASE)
  9912. /** Array initializer of DCP peripheral base addresses */
  9913. #define DCP_BASE_ADDRS { DCP_BASE }
  9914. /** Array initializer of DCP peripheral base pointers */
  9915. #define DCP_BASE_PTRS { DCP }
  9916. /** Interrupt vectors for the DCP peripheral type */
  9917. #define DCP_IRQS { DCP_IRQ_IRQn }
  9918. #define DCP_VMI_IRQS { DCP_VMI_IRQ_IRQn }
  9919. #define DCP_SEC_IRQS { DCP_SEC_IRQ_IRQn }
  9920. /*!
  9921. * @}
  9922. */ /* end of group DCP_Peripheral_Access_Layer */
  9923. /* ----------------------------------------------------------------------------
  9924. -- ECSPI Peripheral Access Layer
  9925. ---------------------------------------------------------------------------- */
  9926. /*!
  9927. * @addtogroup ECSPI_Peripheral_Access_Layer ECSPI Peripheral Access Layer
  9928. * @{
  9929. */
  9930. /** ECSPI - Register Layout Typedef */
  9931. typedef struct {
  9932. __I uint32_t RXDATA; /**< Receive Data Register, offset: 0x0 */
  9933. __O uint32_t TXDATA; /**< Transmit Data Register, offset: 0x4 */
  9934. __IO uint32_t CONREG; /**< Control Register, offset: 0x8 */
  9935. __IO uint32_t CONFIGREG; /**< Config Register, offset: 0xC */
  9936. __IO uint32_t INTREG; /**< Interrupt Control Register, offset: 0x10 */
  9937. __IO uint32_t DMAREG; /**< DMA Control Register, offset: 0x14 */
  9938. __IO uint32_t STATREG; /**< Status Register, offset: 0x18 */
  9939. __IO uint32_t PERIODREG; /**< Sample Period Control Register, offset: 0x1C */
  9940. __IO uint32_t TESTREG; /**< Test Control Register, offset: 0x20 */
  9941. uint8_t RESERVED_0[28];
  9942. __O uint32_t MSGDATA; /**< Message Data Register, offset: 0x40 */
  9943. } ECSPI_Type;
  9944. /* ----------------------------------------------------------------------------
  9945. -- ECSPI Register Masks
  9946. ---------------------------------------------------------------------------- */
  9947. /*!
  9948. * @addtogroup ECSPI_Register_Masks ECSPI Register Masks
  9949. * @{
  9950. */
  9951. /*! @name RXDATA - Receive Data Register */
  9952. #define ECSPI_RXDATA_ECSPI_RXDATA_MASK (0xFFFFFFFFU)
  9953. #define ECSPI_RXDATA_ECSPI_RXDATA_SHIFT (0U)
  9954. #define ECSPI_RXDATA_ECSPI_RXDATA(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_RXDATA_ECSPI_RXDATA_SHIFT)) & ECSPI_RXDATA_ECSPI_RXDATA_MASK)
  9955. /*! @name TXDATA - Transmit Data Register */
  9956. #define ECSPI_TXDATA_ECSPI_TXDATA_MASK (0xFFFFFFFFU)
  9957. #define ECSPI_TXDATA_ECSPI_TXDATA_SHIFT (0U)
  9958. #define ECSPI_TXDATA_ECSPI_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_TXDATA_ECSPI_TXDATA_SHIFT)) & ECSPI_TXDATA_ECSPI_TXDATA_MASK)
  9959. /*! @name CONREG - Control Register */
  9960. #define ECSPI_CONREG_EN_MASK (0x1U)
  9961. #define ECSPI_CONREG_EN_SHIFT (0U)
  9962. #define ECSPI_CONREG_EN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_EN_SHIFT)) & ECSPI_CONREG_EN_MASK)
  9963. #define ECSPI_CONREG_HT_MASK (0x2U)
  9964. #define ECSPI_CONREG_HT_SHIFT (1U)
  9965. #define ECSPI_CONREG_HT(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_HT_SHIFT)) & ECSPI_CONREG_HT_MASK)
  9966. #define ECSPI_CONREG_XCH_MASK (0x4U)
  9967. #define ECSPI_CONREG_XCH_SHIFT (2U)
  9968. #define ECSPI_CONREG_XCH(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_XCH_SHIFT)) & ECSPI_CONREG_XCH_MASK)
  9969. #define ECSPI_CONREG_SMC_MASK (0x8U)
  9970. #define ECSPI_CONREG_SMC_SHIFT (3U)
  9971. #define ECSPI_CONREG_SMC(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_SMC_SHIFT)) & ECSPI_CONREG_SMC_MASK)
  9972. #define ECSPI_CONREG_CHANNEL_MODE_MASK (0xF0U)
  9973. #define ECSPI_CONREG_CHANNEL_MODE_SHIFT (4U)
  9974. #define ECSPI_CONREG_CHANNEL_MODE(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_CHANNEL_MODE_SHIFT)) & ECSPI_CONREG_CHANNEL_MODE_MASK)
  9975. #define ECSPI_CONREG_POST_DIVIDER_MASK (0xF00U)
  9976. #define ECSPI_CONREG_POST_DIVIDER_SHIFT (8U)
  9977. #define ECSPI_CONREG_POST_DIVIDER(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_POST_DIVIDER_SHIFT)) & ECSPI_CONREG_POST_DIVIDER_MASK)
  9978. #define ECSPI_CONREG_PRE_DIVIDER_MASK (0xF000U)
  9979. #define ECSPI_CONREG_PRE_DIVIDER_SHIFT (12U)
  9980. #define ECSPI_CONREG_PRE_DIVIDER(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_PRE_DIVIDER_SHIFT)) & ECSPI_CONREG_PRE_DIVIDER_MASK)
  9981. #define ECSPI_CONREG_DRCTL_MASK (0x30000U)
  9982. #define ECSPI_CONREG_DRCTL_SHIFT (16U)
  9983. #define ECSPI_CONREG_DRCTL(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_DRCTL_SHIFT)) & ECSPI_CONREG_DRCTL_MASK)
  9984. #define ECSPI_CONREG_CHANNEL_SELECT_MASK (0xC0000U)
  9985. #define ECSPI_CONREG_CHANNEL_SELECT_SHIFT (18U)
  9986. #define ECSPI_CONREG_CHANNEL_SELECT(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_CHANNEL_SELECT_SHIFT)) & ECSPI_CONREG_CHANNEL_SELECT_MASK)
  9987. #define ECSPI_CONREG_BURST_LENGTH_MASK (0xFFF00000U)
  9988. #define ECSPI_CONREG_BURST_LENGTH_SHIFT (20U)
  9989. #define ECSPI_CONREG_BURST_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONREG_BURST_LENGTH_SHIFT)) & ECSPI_CONREG_BURST_LENGTH_MASK)
  9990. /*! @name CONFIGREG - Config Register */
  9991. #define ECSPI_CONFIGREG_SCLK_PHA_MASK (0xFU)
  9992. #define ECSPI_CONFIGREG_SCLK_PHA_SHIFT (0U)
  9993. #define ECSPI_CONFIGREG_SCLK_PHA(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONFIGREG_SCLK_PHA_SHIFT)) & ECSPI_CONFIGREG_SCLK_PHA_MASK)
  9994. #define ECSPI_CONFIGREG_SCLK_POL_MASK (0xF0U)
  9995. #define ECSPI_CONFIGREG_SCLK_POL_SHIFT (4U)
  9996. #define ECSPI_CONFIGREG_SCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONFIGREG_SCLK_POL_SHIFT)) & ECSPI_CONFIGREG_SCLK_POL_MASK)
  9997. #define ECSPI_CONFIGREG_SS_CTL_MASK (0xF00U)
  9998. #define ECSPI_CONFIGREG_SS_CTL_SHIFT (8U)
  9999. #define ECSPI_CONFIGREG_SS_CTL(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONFIGREG_SS_CTL_SHIFT)) & ECSPI_CONFIGREG_SS_CTL_MASK)
  10000. #define ECSPI_CONFIGREG_SS_POL_MASK (0xF000U)
  10001. #define ECSPI_CONFIGREG_SS_POL_SHIFT (12U)
  10002. #define ECSPI_CONFIGREG_SS_POL(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONFIGREG_SS_POL_SHIFT)) & ECSPI_CONFIGREG_SS_POL_MASK)
  10003. #define ECSPI_CONFIGREG_DATA_CTL_MASK (0xF0000U)
  10004. #define ECSPI_CONFIGREG_DATA_CTL_SHIFT (16U)
  10005. #define ECSPI_CONFIGREG_DATA_CTL(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONFIGREG_DATA_CTL_SHIFT)) & ECSPI_CONFIGREG_DATA_CTL_MASK)
  10006. #define ECSPI_CONFIGREG_SCLK_CTL_MASK (0xF00000U)
  10007. #define ECSPI_CONFIGREG_SCLK_CTL_SHIFT (20U)
  10008. #define ECSPI_CONFIGREG_SCLK_CTL(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONFIGREG_SCLK_CTL_SHIFT)) & ECSPI_CONFIGREG_SCLK_CTL_MASK)
  10009. #define ECSPI_CONFIGREG_HT_LENGTH_MASK (0x1F000000U)
  10010. #define ECSPI_CONFIGREG_HT_LENGTH_SHIFT (24U)
  10011. #define ECSPI_CONFIGREG_HT_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_CONFIGREG_HT_LENGTH_SHIFT)) & ECSPI_CONFIGREG_HT_LENGTH_MASK)
  10012. /*! @name INTREG - Interrupt Control Register */
  10013. #define ECSPI_INTREG_TEEN_MASK (0x1U)
  10014. #define ECSPI_INTREG_TEEN_SHIFT (0U)
  10015. #define ECSPI_INTREG_TEEN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_INTREG_TEEN_SHIFT)) & ECSPI_INTREG_TEEN_MASK)
  10016. #define ECSPI_INTREG_TDREN_MASK (0x2U)
  10017. #define ECSPI_INTREG_TDREN_SHIFT (1U)
  10018. #define ECSPI_INTREG_TDREN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_INTREG_TDREN_SHIFT)) & ECSPI_INTREG_TDREN_MASK)
  10019. #define ECSPI_INTREG_TFEN_MASK (0x4U)
  10020. #define ECSPI_INTREG_TFEN_SHIFT (2U)
  10021. #define ECSPI_INTREG_TFEN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_INTREG_TFEN_SHIFT)) & ECSPI_INTREG_TFEN_MASK)
  10022. #define ECSPI_INTREG_RREN_MASK (0x8U)
  10023. #define ECSPI_INTREG_RREN_SHIFT (3U)
  10024. #define ECSPI_INTREG_RREN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_INTREG_RREN_SHIFT)) & ECSPI_INTREG_RREN_MASK)
  10025. #define ECSPI_INTREG_RDREN_MASK (0x10U)
  10026. #define ECSPI_INTREG_RDREN_SHIFT (4U)
  10027. #define ECSPI_INTREG_RDREN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_INTREG_RDREN_SHIFT)) & ECSPI_INTREG_RDREN_MASK)
  10028. #define ECSPI_INTREG_RFEN_MASK (0x20U)
  10029. #define ECSPI_INTREG_RFEN_SHIFT (5U)
  10030. #define ECSPI_INTREG_RFEN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_INTREG_RFEN_SHIFT)) & ECSPI_INTREG_RFEN_MASK)
  10031. #define ECSPI_INTREG_ROEN_MASK (0x40U)
  10032. #define ECSPI_INTREG_ROEN_SHIFT (6U)
  10033. #define ECSPI_INTREG_ROEN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_INTREG_ROEN_SHIFT)) & ECSPI_INTREG_ROEN_MASK)
  10034. #define ECSPI_INTREG_TCEN_MASK (0x80U)
  10035. #define ECSPI_INTREG_TCEN_SHIFT (7U)
  10036. #define ECSPI_INTREG_TCEN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_INTREG_TCEN_SHIFT)) & ECSPI_INTREG_TCEN_MASK)
  10037. /*! @name DMAREG - DMA Control Register */
  10038. #define ECSPI_DMAREG_TX_THRESHOLD_MASK (0x3FU)
  10039. #define ECSPI_DMAREG_TX_THRESHOLD_SHIFT (0U)
  10040. #define ECSPI_DMAREG_TX_THRESHOLD(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_DMAREG_TX_THRESHOLD_SHIFT)) & ECSPI_DMAREG_TX_THRESHOLD_MASK)
  10041. #define ECSPI_DMAREG_TEDEN_MASK (0x80U)
  10042. #define ECSPI_DMAREG_TEDEN_SHIFT (7U)
  10043. #define ECSPI_DMAREG_TEDEN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_DMAREG_TEDEN_SHIFT)) & ECSPI_DMAREG_TEDEN_MASK)
  10044. #define ECSPI_DMAREG_RX_THRESHOLD_MASK (0x3F0000U)
  10045. #define ECSPI_DMAREG_RX_THRESHOLD_SHIFT (16U)
  10046. #define ECSPI_DMAREG_RX_THRESHOLD(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_DMAREG_RX_THRESHOLD_SHIFT)) & ECSPI_DMAREG_RX_THRESHOLD_MASK)
  10047. #define ECSPI_DMAREG_RXDEN_MASK (0x800000U)
  10048. #define ECSPI_DMAREG_RXDEN_SHIFT (23U)
  10049. #define ECSPI_DMAREG_RXDEN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_DMAREG_RXDEN_SHIFT)) & ECSPI_DMAREG_RXDEN_MASK)
  10050. #define ECSPI_DMAREG_RX_DMA_LENGTH_MASK (0x3F000000U)
  10051. #define ECSPI_DMAREG_RX_DMA_LENGTH_SHIFT (24U)
  10052. #define ECSPI_DMAREG_RX_DMA_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_DMAREG_RX_DMA_LENGTH_SHIFT)) & ECSPI_DMAREG_RX_DMA_LENGTH_MASK)
  10053. #define ECSPI_DMAREG_RXTDEN_MASK (0x80000000U)
  10054. #define ECSPI_DMAREG_RXTDEN_SHIFT (31U)
  10055. #define ECSPI_DMAREG_RXTDEN(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_DMAREG_RXTDEN_SHIFT)) & ECSPI_DMAREG_RXTDEN_MASK)
  10056. /*! @name STATREG - Status Register */
  10057. #define ECSPI_STATREG_TE_MASK (0x1U)
  10058. #define ECSPI_STATREG_TE_SHIFT (0U)
  10059. #define ECSPI_STATREG_TE(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_STATREG_TE_SHIFT)) & ECSPI_STATREG_TE_MASK)
  10060. #define ECSPI_STATREG_TDR_MASK (0x2U)
  10061. #define ECSPI_STATREG_TDR_SHIFT (1U)
  10062. #define ECSPI_STATREG_TDR(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_STATREG_TDR_SHIFT)) & ECSPI_STATREG_TDR_MASK)
  10063. #define ECSPI_STATREG_TF_MASK (0x4U)
  10064. #define ECSPI_STATREG_TF_SHIFT (2U)
  10065. #define ECSPI_STATREG_TF(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_STATREG_TF_SHIFT)) & ECSPI_STATREG_TF_MASK)
  10066. #define ECSPI_STATREG_RR_MASK (0x8U)
  10067. #define ECSPI_STATREG_RR_SHIFT (3U)
  10068. #define ECSPI_STATREG_RR(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_STATREG_RR_SHIFT)) & ECSPI_STATREG_RR_MASK)
  10069. #define ECSPI_STATREG_RDR_MASK (0x10U)
  10070. #define ECSPI_STATREG_RDR_SHIFT (4U)
  10071. #define ECSPI_STATREG_RDR(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_STATREG_RDR_SHIFT)) & ECSPI_STATREG_RDR_MASK)
  10072. #define ECSPI_STATREG_RF_MASK (0x20U)
  10073. #define ECSPI_STATREG_RF_SHIFT (5U)
  10074. #define ECSPI_STATREG_RF(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_STATREG_RF_SHIFT)) & ECSPI_STATREG_RF_MASK)
  10075. #define ECSPI_STATREG_RO_MASK (0x40U)
  10076. #define ECSPI_STATREG_RO_SHIFT (6U)
  10077. #define ECSPI_STATREG_RO(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_STATREG_RO_SHIFT)) & ECSPI_STATREG_RO_MASK)
  10078. #define ECSPI_STATREG_TC_MASK (0x80U)
  10079. #define ECSPI_STATREG_TC_SHIFT (7U)
  10080. #define ECSPI_STATREG_TC(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_STATREG_TC_SHIFT)) & ECSPI_STATREG_TC_MASK)
  10081. /*! @name PERIODREG - Sample Period Control Register */
  10082. #define ECSPI_PERIODREG_SAMPLE_PERIOD_MASK (0x7FFFU)
  10083. #define ECSPI_PERIODREG_SAMPLE_PERIOD_SHIFT (0U)
  10084. #define ECSPI_PERIODREG_SAMPLE_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_PERIODREG_SAMPLE_PERIOD_SHIFT)) & ECSPI_PERIODREG_SAMPLE_PERIOD_MASK)
  10085. #define ECSPI_PERIODREG_CSRC_MASK (0x8000U)
  10086. #define ECSPI_PERIODREG_CSRC_SHIFT (15U)
  10087. #define ECSPI_PERIODREG_CSRC(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_PERIODREG_CSRC_SHIFT)) & ECSPI_PERIODREG_CSRC_MASK)
  10088. #define ECSPI_PERIODREG_CSD_CTL_MASK (0x3F0000U)
  10089. #define ECSPI_PERIODREG_CSD_CTL_SHIFT (16U)
  10090. #define ECSPI_PERIODREG_CSD_CTL(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_PERIODREG_CSD_CTL_SHIFT)) & ECSPI_PERIODREG_CSD_CTL_MASK)
  10091. /*! @name TESTREG - Test Control Register */
  10092. #define ECSPI_TESTREG_TXCNT_MASK (0x7FU)
  10093. #define ECSPI_TESTREG_TXCNT_SHIFT (0U)
  10094. #define ECSPI_TESTREG_TXCNT(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_TESTREG_TXCNT_SHIFT)) & ECSPI_TESTREG_TXCNT_MASK)
  10095. #define ECSPI_TESTREG_RXCNT_MASK (0x7F00U)
  10096. #define ECSPI_TESTREG_RXCNT_SHIFT (8U)
  10097. #define ECSPI_TESTREG_RXCNT(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_TESTREG_RXCNT_SHIFT)) & ECSPI_TESTREG_RXCNT_MASK)
  10098. #define ECSPI_TESTREG_LBC_MASK (0x80000000U)
  10099. #define ECSPI_TESTREG_LBC_SHIFT (31U)
  10100. #define ECSPI_TESTREG_LBC(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_TESTREG_LBC_SHIFT)) & ECSPI_TESTREG_LBC_MASK)
  10101. /*! @name MSGDATA - Message Data Register */
  10102. #define ECSPI_MSGDATA_ECSPI_MSGDATA_MASK (0xFFFFFFFFU)
  10103. #define ECSPI_MSGDATA_ECSPI_MSGDATA_SHIFT (0U)
  10104. #define ECSPI_MSGDATA_ECSPI_MSGDATA(x) (((uint32_t)(((uint32_t)(x)) << ECSPI_MSGDATA_ECSPI_MSGDATA_SHIFT)) & ECSPI_MSGDATA_ECSPI_MSGDATA_MASK)
  10105. /*!
  10106. * @}
  10107. */ /* end of group ECSPI_Register_Masks */
  10108. /* ECSPI - Peripheral instance base addresses */
  10109. /** Peripheral ECSPI1 base address */
  10110. #define ECSPI1_BASE (0x2008000u)
  10111. /** Peripheral ECSPI1 base pointer */
  10112. #define ECSPI1 ((ECSPI_Type *)ECSPI1_BASE)
  10113. /** Peripheral ECSPI2 base address */
  10114. #define ECSPI2_BASE (0x200C000u)
  10115. /** Peripheral ECSPI2 base pointer */
  10116. #define ECSPI2 ((ECSPI_Type *)ECSPI2_BASE)
  10117. /** Peripheral ECSPI3 base address */
  10118. #define ECSPI3_BASE (0x2010000u)
  10119. /** Peripheral ECSPI3 base pointer */
  10120. #define ECSPI3 ((ECSPI_Type *)ECSPI3_BASE)
  10121. /** Peripheral ECSPI4 base address */
  10122. #define ECSPI4_BASE (0x2014000u)
  10123. /** Peripheral ECSPI4 base pointer */
  10124. #define ECSPI4 ((ECSPI_Type *)ECSPI4_BASE)
  10125. /** Array initializer of ECSPI peripheral base addresses */
  10126. #define ECSPI_BASE_ADDRS { 0u, ECSPI1_BASE, ECSPI2_BASE, ECSPI3_BASE, ECSPI4_BASE }
  10127. /** Array initializer of ECSPI peripheral base pointers */
  10128. #define ECSPI_BASE_PTRS { (ECSPI_Type *)0u, ECSPI1, ECSPI2, ECSPI3, ECSPI4 }
  10129. /** Interrupt vectors for the ECSPI peripheral type */
  10130. #define ECSPI_IRQS { NotAvail_IRQn, eCSPI1_IRQn, eCSPI2_IRQn, eCSPI3_IRQn, eCSPI4_IRQn }
  10131. /*!
  10132. * @}
  10133. */ /* end of group ECSPI_Peripheral_Access_Layer */
  10134. /* ----------------------------------------------------------------------------
  10135. -- EIM Peripheral Access Layer
  10136. ---------------------------------------------------------------------------- */
  10137. /*!
  10138. * @addtogroup EIM_Peripheral_Access_Layer EIM Peripheral Access Layer
  10139. * @{
  10140. */
  10141. /** EIM - Register Layout Typedef */
  10142. typedef struct {
  10143. __IO uint32_t CS0GCR1; /**< Chip Select n General Configuration Register 1, offset: 0x0 */
  10144. __IO uint32_t CS0GCR2; /**< Chip Select n General Configuration Register 2, offset: 0x4 */
  10145. __IO uint32_t CS0RCR1; /**< Chip Select n Read Configuration Register 1, offset: 0x8 */
  10146. __IO uint32_t CS0RCR2; /**< Chip Select n Read Configuration Register 2, offset: 0xC */
  10147. __IO uint32_t CS0WCR1; /**< Chip Select n Write Configuration Register 1, offset: 0x10 */
  10148. __IO uint32_t CS0WCR2; /**< Chip Select n Write Configuration Register 2, offset: 0x14 */
  10149. __IO uint32_t CS1GCR1; /**< Chip Select n General Configuration Register 1, offset: 0x18 */
  10150. __IO uint32_t CS1GCR2; /**< Chip Select n General Configuration Register 2, offset: 0x1C */
  10151. __IO uint32_t CS1RCR1; /**< Chip Select n Read Configuration Register 1, offset: 0x20 */
  10152. __IO uint32_t CS1RCR2; /**< Chip Select n Read Configuration Register 2, offset: 0x24 */
  10153. __IO uint32_t CS1WCR1; /**< Chip Select n Write Configuration Register 1, offset: 0x28 */
  10154. __IO uint32_t CS1WCR2; /**< Chip Select n Write Configuration Register 2, offset: 0x2C */
  10155. __IO uint32_t CS2GCR1; /**< Chip Select n General Configuration Register 1, offset: 0x30 */
  10156. __IO uint32_t CS2GCR2; /**< Chip Select n General Configuration Register 2, offset: 0x34 */
  10157. __IO uint32_t CS2RCR1; /**< Chip Select n Read Configuration Register 1, offset: 0x38 */
  10158. __IO uint32_t CS2RCR2; /**< Chip Select n Read Configuration Register 2, offset: 0x3C */
  10159. __IO uint32_t CS2WCR1; /**< Chip Select n Write Configuration Register 1, offset: 0x40 */
  10160. __IO uint32_t CS2WCR2; /**< Chip Select n Write Configuration Register 2, offset: 0x44 */
  10161. __IO uint32_t CS3GCR1; /**< Chip Select n General Configuration Register 1, offset: 0x48 */
  10162. __IO uint32_t CS3GCR2; /**< Chip Select n General Configuration Register 2, offset: 0x4C */
  10163. __IO uint32_t CS3RCR1; /**< Chip Select n Read Configuration Register 1, offset: 0x50 */
  10164. __IO uint32_t CS3RCR2; /**< Chip Select n Read Configuration Register 2, offset: 0x54 */
  10165. __IO uint32_t CS3WCR1; /**< Chip Select n Write Configuration Register 1, offset: 0x58 */
  10166. __IO uint32_t CS3WCR2; /**< Chip Select n Write Configuration Register 2, offset: 0x5C */
  10167. __IO uint32_t CS4GCR1; /**< Chip Select n General Configuration Register 1, offset: 0x60 */
  10168. __IO uint32_t CS4GCR2; /**< Chip Select n General Configuration Register 2, offset: 0x64 */
  10169. __IO uint32_t CS4RCR1; /**< Chip Select n Read Configuration Register 1, offset: 0x68 */
  10170. __IO uint32_t CS4RCR2; /**< Chip Select n Read Configuration Register 2, offset: 0x6C */
  10171. __IO uint32_t CS4WCR1; /**< Chip Select n Write Configuration Register 1, offset: 0x70 */
  10172. __IO uint32_t CS4WCR2; /**< Chip Select n Write Configuration Register 2, offset: 0x74 */
  10173. __IO uint32_t CS5GCR1; /**< Chip Select n General Configuration Register 1, offset: 0x78 */
  10174. __IO uint32_t CS5GCR2; /**< Chip Select n General Configuration Register 2, offset: 0x7C */
  10175. __IO uint32_t CS5RCR1; /**< Chip Select n Read Configuration Register 1, offset: 0x80 */
  10176. __IO uint32_t CS5RCR2; /**< Chip Select n Read Configuration Register 2, offset: 0x84 */
  10177. __IO uint32_t CS5WCR1; /**< Chip Select n Write Configuration Register 1, offset: 0x88 */
  10178. __IO uint32_t CS5WCR2; /**< Chip Select n Write Configuration Register 2, offset: 0x8C */
  10179. __IO uint32_t WCR; /**< EIM Configuration Register, offset: 0x90 */
  10180. } EIM_Type;
  10181. /* ----------------------------------------------------------------------------
  10182. -- EIM Register Masks
  10183. ---------------------------------------------------------------------------- */
  10184. /*!
  10185. * @addtogroup EIM_Register_Masks EIM Register Masks
  10186. * @{
  10187. */
  10188. /*! @name CS0GCR1 - Chip Select n General Configuration Register 1 */
  10189. #define EIM_CS0GCR1_CSEN_MASK (0x1U)
  10190. #define EIM_CS0GCR1_CSEN_SHIFT (0U)
  10191. #define EIM_CS0GCR1_CSEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_CSEN_SHIFT)) & EIM_CS0GCR1_CSEN_MASK)
  10192. #define EIM_CS0GCR1_SWR_MASK (0x2U)
  10193. #define EIM_CS0GCR1_SWR_SHIFT (1U)
  10194. #define EIM_CS0GCR1_SWR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_SWR_SHIFT)) & EIM_CS0GCR1_SWR_MASK)
  10195. #define EIM_CS0GCR1_SRD_MASK (0x4U)
  10196. #define EIM_CS0GCR1_SRD_SHIFT (2U)
  10197. #define EIM_CS0GCR1_SRD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_SRD_SHIFT)) & EIM_CS0GCR1_SRD_MASK)
  10198. #define EIM_CS0GCR1_MUM_MASK (0x8U)
  10199. #define EIM_CS0GCR1_MUM_SHIFT (3U)
  10200. #define EIM_CS0GCR1_MUM(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_MUM_SHIFT)) & EIM_CS0GCR1_MUM_MASK)
  10201. #define EIM_CS0GCR1_WFL_MASK (0x10U)
  10202. #define EIM_CS0GCR1_WFL_SHIFT (4U)
  10203. #define EIM_CS0GCR1_WFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_WFL_SHIFT)) & EIM_CS0GCR1_WFL_MASK)
  10204. #define EIM_CS0GCR1_RFL_MASK (0x20U)
  10205. #define EIM_CS0GCR1_RFL_SHIFT (5U)
  10206. #define EIM_CS0GCR1_RFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_RFL_SHIFT)) & EIM_CS0GCR1_RFL_MASK)
  10207. #define EIM_CS0GCR1_CRE_MASK (0x40U)
  10208. #define EIM_CS0GCR1_CRE_SHIFT (6U)
  10209. #define EIM_CS0GCR1_CRE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_CRE_SHIFT)) & EIM_CS0GCR1_CRE_MASK)
  10210. #define EIM_CS0GCR1_CREP_MASK (0x80U)
  10211. #define EIM_CS0GCR1_CREP_SHIFT (7U)
  10212. #define EIM_CS0GCR1_CREP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_CREP_SHIFT)) & EIM_CS0GCR1_CREP_MASK)
  10213. #define EIM_CS0GCR1_BL_MASK (0x700U)
  10214. #define EIM_CS0GCR1_BL_SHIFT (8U)
  10215. #define EIM_CS0GCR1_BL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_BL_SHIFT)) & EIM_CS0GCR1_BL_MASK)
  10216. #define EIM_CS0GCR1_WC_MASK (0x800U)
  10217. #define EIM_CS0GCR1_WC_SHIFT (11U)
  10218. #define EIM_CS0GCR1_WC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_WC_SHIFT)) & EIM_CS0GCR1_WC_MASK)
  10219. #define EIM_CS0GCR1_BCD_MASK (0x3000U)
  10220. #define EIM_CS0GCR1_BCD_SHIFT (12U)
  10221. #define EIM_CS0GCR1_BCD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_BCD_SHIFT)) & EIM_CS0GCR1_BCD_MASK)
  10222. #define EIM_CS0GCR1_BCS_MASK (0xC000U)
  10223. #define EIM_CS0GCR1_BCS_SHIFT (14U)
  10224. #define EIM_CS0GCR1_BCS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_BCS_SHIFT)) & EIM_CS0GCR1_BCS_MASK)
  10225. #define EIM_CS0GCR1_DSZ_MASK (0x70000U)
  10226. #define EIM_CS0GCR1_DSZ_SHIFT (16U)
  10227. #define EIM_CS0GCR1_DSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_DSZ_SHIFT)) & EIM_CS0GCR1_DSZ_MASK)
  10228. #define EIM_CS0GCR1_SP_MASK (0x80000U)
  10229. #define EIM_CS0GCR1_SP_SHIFT (19U)
  10230. #define EIM_CS0GCR1_SP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_SP_SHIFT)) & EIM_CS0GCR1_SP_MASK)
  10231. #define EIM_CS0GCR1_CSREC_MASK (0x700000U)
  10232. #define EIM_CS0GCR1_CSREC_SHIFT (20U)
  10233. #define EIM_CS0GCR1_CSREC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_CSREC_SHIFT)) & EIM_CS0GCR1_CSREC_MASK)
  10234. #define EIM_CS0GCR1_AUS_MASK (0x800000U)
  10235. #define EIM_CS0GCR1_AUS_SHIFT (23U)
  10236. #define EIM_CS0GCR1_AUS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_AUS_SHIFT)) & EIM_CS0GCR1_AUS_MASK)
  10237. #define EIM_CS0GCR1_GBC_MASK (0x7000000U)
  10238. #define EIM_CS0GCR1_GBC_SHIFT (24U)
  10239. #define EIM_CS0GCR1_GBC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_GBC_SHIFT)) & EIM_CS0GCR1_GBC_MASK)
  10240. #define EIM_CS0GCR1_WP_MASK (0x8000000U)
  10241. #define EIM_CS0GCR1_WP_SHIFT (27U)
  10242. #define EIM_CS0GCR1_WP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_WP_SHIFT)) & EIM_CS0GCR1_WP_MASK)
  10243. #define EIM_CS0GCR1_PSZ_MASK (0xF0000000U)
  10244. #define EIM_CS0GCR1_PSZ_SHIFT (28U)
  10245. #define EIM_CS0GCR1_PSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR1_PSZ_SHIFT)) & EIM_CS0GCR1_PSZ_MASK)
  10246. /*! @name CS0GCR2 - Chip Select n General Configuration Register 2 */
  10247. #define EIM_CS0GCR2_ADH_MASK (0x3U)
  10248. #define EIM_CS0GCR2_ADH_SHIFT (0U)
  10249. #define EIM_CS0GCR2_ADH(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR2_ADH_SHIFT)) & EIM_CS0GCR2_ADH_MASK)
  10250. #define EIM_CS0GCR2_DAPS_MASK (0xF0U)
  10251. #define EIM_CS0GCR2_DAPS_SHIFT (4U)
  10252. #define EIM_CS0GCR2_DAPS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR2_DAPS_SHIFT)) & EIM_CS0GCR2_DAPS_MASK)
  10253. #define EIM_CS0GCR2_DAE_MASK (0x100U)
  10254. #define EIM_CS0GCR2_DAE_SHIFT (8U)
  10255. #define EIM_CS0GCR2_DAE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR2_DAE_SHIFT)) & EIM_CS0GCR2_DAE_MASK)
  10256. #define EIM_CS0GCR2_DAP_MASK (0x200U)
  10257. #define EIM_CS0GCR2_DAP_SHIFT (9U)
  10258. #define EIM_CS0GCR2_DAP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR2_DAP_SHIFT)) & EIM_CS0GCR2_DAP_MASK)
  10259. #define EIM_CS0GCR2_MUX16_BYP_GRANT_MASK (0x1000U)
  10260. #define EIM_CS0GCR2_MUX16_BYP_GRANT_SHIFT (12U)
  10261. #define EIM_CS0GCR2_MUX16_BYP_GRANT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0GCR2_MUX16_BYP_GRANT_SHIFT)) & EIM_CS0GCR2_MUX16_BYP_GRANT_MASK)
  10262. /*! @name CS0RCR1 - Chip Select n Read Configuration Register 1 */
  10263. #define EIM_CS0RCR1_RCSN_MASK (0x7U)
  10264. #define EIM_CS0RCR1_RCSN_SHIFT (0U)
  10265. #define EIM_CS0RCR1_RCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR1_RCSN_SHIFT)) & EIM_CS0RCR1_RCSN_MASK)
  10266. #define EIM_CS0RCR1_RCSA_MASK (0x70U)
  10267. #define EIM_CS0RCR1_RCSA_SHIFT (4U)
  10268. #define EIM_CS0RCR1_RCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR1_RCSA_SHIFT)) & EIM_CS0RCR1_RCSA_MASK)
  10269. #define EIM_CS0RCR1_OEN_MASK (0x700U)
  10270. #define EIM_CS0RCR1_OEN_SHIFT (8U)
  10271. #define EIM_CS0RCR1_OEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR1_OEN_SHIFT)) & EIM_CS0RCR1_OEN_MASK)
  10272. #define EIM_CS0RCR1_OEA_MASK (0x7000U)
  10273. #define EIM_CS0RCR1_OEA_SHIFT (12U)
  10274. #define EIM_CS0RCR1_OEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR1_OEA_SHIFT)) & EIM_CS0RCR1_OEA_MASK)
  10275. #define EIM_CS0RCR1_RADVN_MASK (0x70000U)
  10276. #define EIM_CS0RCR1_RADVN_SHIFT (16U)
  10277. #define EIM_CS0RCR1_RADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR1_RADVN_SHIFT)) & EIM_CS0RCR1_RADVN_MASK)
  10278. #define EIM_CS0RCR1_RAL_MASK (0x80000U)
  10279. #define EIM_CS0RCR1_RAL_SHIFT (19U)
  10280. #define EIM_CS0RCR1_RAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR1_RAL_SHIFT)) & EIM_CS0RCR1_RAL_MASK)
  10281. #define EIM_CS0RCR1_RADVA_MASK (0x700000U)
  10282. #define EIM_CS0RCR1_RADVA_SHIFT (20U)
  10283. #define EIM_CS0RCR1_RADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR1_RADVA_SHIFT)) & EIM_CS0RCR1_RADVA_MASK)
  10284. #define EIM_CS0RCR1_RWSC_MASK (0x3F000000U)
  10285. #define EIM_CS0RCR1_RWSC_SHIFT (24U)
  10286. #define EIM_CS0RCR1_RWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR1_RWSC_SHIFT)) & EIM_CS0RCR1_RWSC_MASK)
  10287. /*! @name CS0RCR2 - Chip Select n Read Configuration Register 2 */
  10288. #define EIM_CS0RCR2_RBEN_MASK (0x7U)
  10289. #define EIM_CS0RCR2_RBEN_SHIFT (0U)
  10290. #define EIM_CS0RCR2_RBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR2_RBEN_SHIFT)) & EIM_CS0RCR2_RBEN_MASK)
  10291. #define EIM_CS0RCR2_RBE_MASK (0x8U)
  10292. #define EIM_CS0RCR2_RBE_SHIFT (3U)
  10293. #define EIM_CS0RCR2_RBE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR2_RBE_SHIFT)) & EIM_CS0RCR2_RBE_MASK)
  10294. #define EIM_CS0RCR2_RBEA_MASK (0x70U)
  10295. #define EIM_CS0RCR2_RBEA_SHIFT (4U)
  10296. #define EIM_CS0RCR2_RBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR2_RBEA_SHIFT)) & EIM_CS0RCR2_RBEA_MASK)
  10297. #define EIM_CS0RCR2_RL_MASK (0x300U)
  10298. #define EIM_CS0RCR2_RL_SHIFT (8U)
  10299. #define EIM_CS0RCR2_RL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR2_RL_SHIFT)) & EIM_CS0RCR2_RL_MASK)
  10300. #define EIM_CS0RCR2_PAT_MASK (0x7000U)
  10301. #define EIM_CS0RCR2_PAT_SHIFT (12U)
  10302. #define EIM_CS0RCR2_PAT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR2_PAT_SHIFT)) & EIM_CS0RCR2_PAT_MASK)
  10303. #define EIM_CS0RCR2_APR_MASK (0x8000U)
  10304. #define EIM_CS0RCR2_APR_SHIFT (15U)
  10305. #define EIM_CS0RCR2_APR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0RCR2_APR_SHIFT)) & EIM_CS0RCR2_APR_MASK)
  10306. /*! @name CS0WCR1 - Chip Select n Write Configuration Register 1 */
  10307. #define EIM_CS0WCR1_WCSN_MASK (0x7U)
  10308. #define EIM_CS0WCR1_WCSN_SHIFT (0U)
  10309. #define EIM_CS0WCR1_WCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WCSN_SHIFT)) & EIM_CS0WCR1_WCSN_MASK)
  10310. #define EIM_CS0WCR1_WCSA_MASK (0x38U)
  10311. #define EIM_CS0WCR1_WCSA_SHIFT (3U)
  10312. #define EIM_CS0WCR1_WCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WCSA_SHIFT)) & EIM_CS0WCR1_WCSA_MASK)
  10313. #define EIM_CS0WCR1_WEN_MASK (0x1C0U)
  10314. #define EIM_CS0WCR1_WEN_SHIFT (6U)
  10315. #define EIM_CS0WCR1_WEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WEN_SHIFT)) & EIM_CS0WCR1_WEN_MASK)
  10316. #define EIM_CS0WCR1_WEA_MASK (0xE00U)
  10317. #define EIM_CS0WCR1_WEA_SHIFT (9U)
  10318. #define EIM_CS0WCR1_WEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WEA_SHIFT)) & EIM_CS0WCR1_WEA_MASK)
  10319. #define EIM_CS0WCR1_WBEN_MASK (0x7000U)
  10320. #define EIM_CS0WCR1_WBEN_SHIFT (12U)
  10321. #define EIM_CS0WCR1_WBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WBEN_SHIFT)) & EIM_CS0WCR1_WBEN_MASK)
  10322. #define EIM_CS0WCR1_WBEA_MASK (0x38000U)
  10323. #define EIM_CS0WCR1_WBEA_SHIFT (15U)
  10324. #define EIM_CS0WCR1_WBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WBEA_SHIFT)) & EIM_CS0WCR1_WBEA_MASK)
  10325. #define EIM_CS0WCR1_WADVN_MASK (0x1C0000U)
  10326. #define EIM_CS0WCR1_WADVN_SHIFT (18U)
  10327. #define EIM_CS0WCR1_WADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WADVN_SHIFT)) & EIM_CS0WCR1_WADVN_MASK)
  10328. #define EIM_CS0WCR1_WADVA_MASK (0xE00000U)
  10329. #define EIM_CS0WCR1_WADVA_SHIFT (21U)
  10330. #define EIM_CS0WCR1_WADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WADVA_SHIFT)) & EIM_CS0WCR1_WADVA_MASK)
  10331. #define EIM_CS0WCR1_WWSC_MASK (0x3F000000U)
  10332. #define EIM_CS0WCR1_WWSC_SHIFT (24U)
  10333. #define EIM_CS0WCR1_WWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WWSC_SHIFT)) & EIM_CS0WCR1_WWSC_MASK)
  10334. #define EIM_CS0WCR1_WBED_MASK (0x40000000U)
  10335. #define EIM_CS0WCR1_WBED_SHIFT (30U)
  10336. #define EIM_CS0WCR1_WBED(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WBED_SHIFT)) & EIM_CS0WCR1_WBED_MASK)
  10337. #define EIM_CS0WCR1_WAL_MASK (0x80000000U)
  10338. #define EIM_CS0WCR1_WAL_SHIFT (31U)
  10339. #define EIM_CS0WCR1_WAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR1_WAL_SHIFT)) & EIM_CS0WCR1_WAL_MASK)
  10340. /*! @name CS0WCR2 - Chip Select n Write Configuration Register 2 */
  10341. #define EIM_CS0WCR2_WBCDD_MASK (0x1U)
  10342. #define EIM_CS0WCR2_WBCDD_SHIFT (0U)
  10343. #define EIM_CS0WCR2_WBCDD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS0WCR2_WBCDD_SHIFT)) & EIM_CS0WCR2_WBCDD_MASK)
  10344. /*! @name CS1GCR1 - Chip Select n General Configuration Register 1 */
  10345. #define EIM_CS1GCR1_CSEN_MASK (0x1U)
  10346. #define EIM_CS1GCR1_CSEN_SHIFT (0U)
  10347. #define EIM_CS1GCR1_CSEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_CSEN_SHIFT)) & EIM_CS1GCR1_CSEN_MASK)
  10348. #define EIM_CS1GCR1_SWR_MASK (0x2U)
  10349. #define EIM_CS1GCR1_SWR_SHIFT (1U)
  10350. #define EIM_CS1GCR1_SWR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_SWR_SHIFT)) & EIM_CS1GCR1_SWR_MASK)
  10351. #define EIM_CS1GCR1_SRD_MASK (0x4U)
  10352. #define EIM_CS1GCR1_SRD_SHIFT (2U)
  10353. #define EIM_CS1GCR1_SRD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_SRD_SHIFT)) & EIM_CS1GCR1_SRD_MASK)
  10354. #define EIM_CS1GCR1_MUM_MASK (0x8U)
  10355. #define EIM_CS1GCR1_MUM_SHIFT (3U)
  10356. #define EIM_CS1GCR1_MUM(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_MUM_SHIFT)) & EIM_CS1GCR1_MUM_MASK)
  10357. #define EIM_CS1GCR1_WFL_MASK (0x10U)
  10358. #define EIM_CS1GCR1_WFL_SHIFT (4U)
  10359. #define EIM_CS1GCR1_WFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_WFL_SHIFT)) & EIM_CS1GCR1_WFL_MASK)
  10360. #define EIM_CS1GCR1_RFL_MASK (0x20U)
  10361. #define EIM_CS1GCR1_RFL_SHIFT (5U)
  10362. #define EIM_CS1GCR1_RFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_RFL_SHIFT)) & EIM_CS1GCR1_RFL_MASK)
  10363. #define EIM_CS1GCR1_CRE_MASK (0x40U)
  10364. #define EIM_CS1GCR1_CRE_SHIFT (6U)
  10365. #define EIM_CS1GCR1_CRE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_CRE_SHIFT)) & EIM_CS1GCR1_CRE_MASK)
  10366. #define EIM_CS1GCR1_CREP_MASK (0x80U)
  10367. #define EIM_CS1GCR1_CREP_SHIFT (7U)
  10368. #define EIM_CS1GCR1_CREP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_CREP_SHIFT)) & EIM_CS1GCR1_CREP_MASK)
  10369. #define EIM_CS1GCR1_BL_MASK (0x700U)
  10370. #define EIM_CS1GCR1_BL_SHIFT (8U)
  10371. #define EIM_CS1GCR1_BL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_BL_SHIFT)) & EIM_CS1GCR1_BL_MASK)
  10372. #define EIM_CS1GCR1_WC_MASK (0x800U)
  10373. #define EIM_CS1GCR1_WC_SHIFT (11U)
  10374. #define EIM_CS1GCR1_WC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_WC_SHIFT)) & EIM_CS1GCR1_WC_MASK)
  10375. #define EIM_CS1GCR1_BCD_MASK (0x3000U)
  10376. #define EIM_CS1GCR1_BCD_SHIFT (12U)
  10377. #define EIM_CS1GCR1_BCD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_BCD_SHIFT)) & EIM_CS1GCR1_BCD_MASK)
  10378. #define EIM_CS1GCR1_BCS_MASK (0xC000U)
  10379. #define EIM_CS1GCR1_BCS_SHIFT (14U)
  10380. #define EIM_CS1GCR1_BCS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_BCS_SHIFT)) & EIM_CS1GCR1_BCS_MASK)
  10381. #define EIM_CS1GCR1_DSZ_MASK (0x70000U)
  10382. #define EIM_CS1GCR1_DSZ_SHIFT (16U)
  10383. #define EIM_CS1GCR1_DSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_DSZ_SHIFT)) & EIM_CS1GCR1_DSZ_MASK)
  10384. #define EIM_CS1GCR1_SP_MASK (0x80000U)
  10385. #define EIM_CS1GCR1_SP_SHIFT (19U)
  10386. #define EIM_CS1GCR1_SP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_SP_SHIFT)) & EIM_CS1GCR1_SP_MASK)
  10387. #define EIM_CS1GCR1_CSREC_MASK (0x700000U)
  10388. #define EIM_CS1GCR1_CSREC_SHIFT (20U)
  10389. #define EIM_CS1GCR1_CSREC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_CSREC_SHIFT)) & EIM_CS1GCR1_CSREC_MASK)
  10390. #define EIM_CS1GCR1_AUS_MASK (0x800000U)
  10391. #define EIM_CS1GCR1_AUS_SHIFT (23U)
  10392. #define EIM_CS1GCR1_AUS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_AUS_SHIFT)) & EIM_CS1GCR1_AUS_MASK)
  10393. #define EIM_CS1GCR1_GBC_MASK (0x7000000U)
  10394. #define EIM_CS1GCR1_GBC_SHIFT (24U)
  10395. #define EIM_CS1GCR1_GBC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_GBC_SHIFT)) & EIM_CS1GCR1_GBC_MASK)
  10396. #define EIM_CS1GCR1_WP_MASK (0x8000000U)
  10397. #define EIM_CS1GCR1_WP_SHIFT (27U)
  10398. #define EIM_CS1GCR1_WP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_WP_SHIFT)) & EIM_CS1GCR1_WP_MASK)
  10399. #define EIM_CS1GCR1_PSZ_MASK (0xF0000000U)
  10400. #define EIM_CS1GCR1_PSZ_SHIFT (28U)
  10401. #define EIM_CS1GCR1_PSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR1_PSZ_SHIFT)) & EIM_CS1GCR1_PSZ_MASK)
  10402. /*! @name CS1GCR2 - Chip Select n General Configuration Register 2 */
  10403. #define EIM_CS1GCR2_ADH_MASK (0x3U)
  10404. #define EIM_CS1GCR2_ADH_SHIFT (0U)
  10405. #define EIM_CS1GCR2_ADH(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR2_ADH_SHIFT)) & EIM_CS1GCR2_ADH_MASK)
  10406. #define EIM_CS1GCR2_DAPS_MASK (0xF0U)
  10407. #define EIM_CS1GCR2_DAPS_SHIFT (4U)
  10408. #define EIM_CS1GCR2_DAPS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR2_DAPS_SHIFT)) & EIM_CS1GCR2_DAPS_MASK)
  10409. #define EIM_CS1GCR2_DAE_MASK (0x100U)
  10410. #define EIM_CS1GCR2_DAE_SHIFT (8U)
  10411. #define EIM_CS1GCR2_DAE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR2_DAE_SHIFT)) & EIM_CS1GCR2_DAE_MASK)
  10412. #define EIM_CS1GCR2_DAP_MASK (0x200U)
  10413. #define EIM_CS1GCR2_DAP_SHIFT (9U)
  10414. #define EIM_CS1GCR2_DAP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR2_DAP_SHIFT)) & EIM_CS1GCR2_DAP_MASK)
  10415. #define EIM_CS1GCR2_MUX16_BYP_GRANT_MASK (0x1000U)
  10416. #define EIM_CS1GCR2_MUX16_BYP_GRANT_SHIFT (12U)
  10417. #define EIM_CS1GCR2_MUX16_BYP_GRANT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1GCR2_MUX16_BYP_GRANT_SHIFT)) & EIM_CS1GCR2_MUX16_BYP_GRANT_MASK)
  10418. /*! @name CS1RCR1 - Chip Select n Read Configuration Register 1 */
  10419. #define EIM_CS1RCR1_RCSN_MASK (0x7U)
  10420. #define EIM_CS1RCR1_RCSN_SHIFT (0U)
  10421. #define EIM_CS1RCR1_RCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR1_RCSN_SHIFT)) & EIM_CS1RCR1_RCSN_MASK)
  10422. #define EIM_CS1RCR1_RCSA_MASK (0x70U)
  10423. #define EIM_CS1RCR1_RCSA_SHIFT (4U)
  10424. #define EIM_CS1RCR1_RCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR1_RCSA_SHIFT)) & EIM_CS1RCR1_RCSA_MASK)
  10425. #define EIM_CS1RCR1_OEN_MASK (0x700U)
  10426. #define EIM_CS1RCR1_OEN_SHIFT (8U)
  10427. #define EIM_CS1RCR1_OEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR1_OEN_SHIFT)) & EIM_CS1RCR1_OEN_MASK)
  10428. #define EIM_CS1RCR1_OEA_MASK (0x7000U)
  10429. #define EIM_CS1RCR1_OEA_SHIFT (12U)
  10430. #define EIM_CS1RCR1_OEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR1_OEA_SHIFT)) & EIM_CS1RCR1_OEA_MASK)
  10431. #define EIM_CS1RCR1_RADVN_MASK (0x70000U)
  10432. #define EIM_CS1RCR1_RADVN_SHIFT (16U)
  10433. #define EIM_CS1RCR1_RADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR1_RADVN_SHIFT)) & EIM_CS1RCR1_RADVN_MASK)
  10434. #define EIM_CS1RCR1_RAL_MASK (0x80000U)
  10435. #define EIM_CS1RCR1_RAL_SHIFT (19U)
  10436. #define EIM_CS1RCR1_RAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR1_RAL_SHIFT)) & EIM_CS1RCR1_RAL_MASK)
  10437. #define EIM_CS1RCR1_RADVA_MASK (0x700000U)
  10438. #define EIM_CS1RCR1_RADVA_SHIFT (20U)
  10439. #define EIM_CS1RCR1_RADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR1_RADVA_SHIFT)) & EIM_CS1RCR1_RADVA_MASK)
  10440. #define EIM_CS1RCR1_RWSC_MASK (0x3F000000U)
  10441. #define EIM_CS1RCR1_RWSC_SHIFT (24U)
  10442. #define EIM_CS1RCR1_RWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR1_RWSC_SHIFT)) & EIM_CS1RCR1_RWSC_MASK)
  10443. /*! @name CS1RCR2 - Chip Select n Read Configuration Register 2 */
  10444. #define EIM_CS1RCR2_RBEN_MASK (0x7U)
  10445. #define EIM_CS1RCR2_RBEN_SHIFT (0U)
  10446. #define EIM_CS1RCR2_RBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR2_RBEN_SHIFT)) & EIM_CS1RCR2_RBEN_MASK)
  10447. #define EIM_CS1RCR2_RBE_MASK (0x8U)
  10448. #define EIM_CS1RCR2_RBE_SHIFT (3U)
  10449. #define EIM_CS1RCR2_RBE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR2_RBE_SHIFT)) & EIM_CS1RCR2_RBE_MASK)
  10450. #define EIM_CS1RCR2_RBEA_MASK (0x70U)
  10451. #define EIM_CS1RCR2_RBEA_SHIFT (4U)
  10452. #define EIM_CS1RCR2_RBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR2_RBEA_SHIFT)) & EIM_CS1RCR2_RBEA_MASK)
  10453. #define EIM_CS1RCR2_RL_MASK (0x300U)
  10454. #define EIM_CS1RCR2_RL_SHIFT (8U)
  10455. #define EIM_CS1RCR2_RL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR2_RL_SHIFT)) & EIM_CS1RCR2_RL_MASK)
  10456. #define EIM_CS1RCR2_PAT_MASK (0x7000U)
  10457. #define EIM_CS1RCR2_PAT_SHIFT (12U)
  10458. #define EIM_CS1RCR2_PAT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR2_PAT_SHIFT)) & EIM_CS1RCR2_PAT_MASK)
  10459. #define EIM_CS1RCR2_APR_MASK (0x8000U)
  10460. #define EIM_CS1RCR2_APR_SHIFT (15U)
  10461. #define EIM_CS1RCR2_APR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1RCR2_APR_SHIFT)) & EIM_CS1RCR2_APR_MASK)
  10462. /*! @name CS1WCR1 - Chip Select n Write Configuration Register 1 */
  10463. #define EIM_CS1WCR1_WCSN_MASK (0x7U)
  10464. #define EIM_CS1WCR1_WCSN_SHIFT (0U)
  10465. #define EIM_CS1WCR1_WCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WCSN_SHIFT)) & EIM_CS1WCR1_WCSN_MASK)
  10466. #define EIM_CS1WCR1_WCSA_MASK (0x38U)
  10467. #define EIM_CS1WCR1_WCSA_SHIFT (3U)
  10468. #define EIM_CS1WCR1_WCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WCSA_SHIFT)) & EIM_CS1WCR1_WCSA_MASK)
  10469. #define EIM_CS1WCR1_WEN_MASK (0x1C0U)
  10470. #define EIM_CS1WCR1_WEN_SHIFT (6U)
  10471. #define EIM_CS1WCR1_WEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WEN_SHIFT)) & EIM_CS1WCR1_WEN_MASK)
  10472. #define EIM_CS1WCR1_WEA_MASK (0xE00U)
  10473. #define EIM_CS1WCR1_WEA_SHIFT (9U)
  10474. #define EIM_CS1WCR1_WEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WEA_SHIFT)) & EIM_CS1WCR1_WEA_MASK)
  10475. #define EIM_CS1WCR1_WBEN_MASK (0x7000U)
  10476. #define EIM_CS1WCR1_WBEN_SHIFT (12U)
  10477. #define EIM_CS1WCR1_WBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WBEN_SHIFT)) & EIM_CS1WCR1_WBEN_MASK)
  10478. #define EIM_CS1WCR1_WBEA_MASK (0x38000U)
  10479. #define EIM_CS1WCR1_WBEA_SHIFT (15U)
  10480. #define EIM_CS1WCR1_WBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WBEA_SHIFT)) & EIM_CS1WCR1_WBEA_MASK)
  10481. #define EIM_CS1WCR1_WADVN_MASK (0x1C0000U)
  10482. #define EIM_CS1WCR1_WADVN_SHIFT (18U)
  10483. #define EIM_CS1WCR1_WADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WADVN_SHIFT)) & EIM_CS1WCR1_WADVN_MASK)
  10484. #define EIM_CS1WCR1_WADVA_MASK (0xE00000U)
  10485. #define EIM_CS1WCR1_WADVA_SHIFT (21U)
  10486. #define EIM_CS1WCR1_WADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WADVA_SHIFT)) & EIM_CS1WCR1_WADVA_MASK)
  10487. #define EIM_CS1WCR1_WWSC_MASK (0x3F000000U)
  10488. #define EIM_CS1WCR1_WWSC_SHIFT (24U)
  10489. #define EIM_CS1WCR1_WWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WWSC_SHIFT)) & EIM_CS1WCR1_WWSC_MASK)
  10490. #define EIM_CS1WCR1_WBED_MASK (0x40000000U)
  10491. #define EIM_CS1WCR1_WBED_SHIFT (30U)
  10492. #define EIM_CS1WCR1_WBED(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WBED_SHIFT)) & EIM_CS1WCR1_WBED_MASK)
  10493. #define EIM_CS1WCR1_WAL_MASK (0x80000000U)
  10494. #define EIM_CS1WCR1_WAL_SHIFT (31U)
  10495. #define EIM_CS1WCR1_WAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR1_WAL_SHIFT)) & EIM_CS1WCR1_WAL_MASK)
  10496. /*! @name CS1WCR2 - Chip Select n Write Configuration Register 2 */
  10497. #define EIM_CS1WCR2_WBCDD_MASK (0x1U)
  10498. #define EIM_CS1WCR2_WBCDD_SHIFT (0U)
  10499. #define EIM_CS1WCR2_WBCDD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS1WCR2_WBCDD_SHIFT)) & EIM_CS1WCR2_WBCDD_MASK)
  10500. /*! @name CS2GCR1 - Chip Select n General Configuration Register 1 */
  10501. #define EIM_CS2GCR1_CSEN_MASK (0x1U)
  10502. #define EIM_CS2GCR1_CSEN_SHIFT (0U)
  10503. #define EIM_CS2GCR1_CSEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_CSEN_SHIFT)) & EIM_CS2GCR1_CSEN_MASK)
  10504. #define EIM_CS2GCR1_SWR_MASK (0x2U)
  10505. #define EIM_CS2GCR1_SWR_SHIFT (1U)
  10506. #define EIM_CS2GCR1_SWR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_SWR_SHIFT)) & EIM_CS2GCR1_SWR_MASK)
  10507. #define EIM_CS2GCR1_SRD_MASK (0x4U)
  10508. #define EIM_CS2GCR1_SRD_SHIFT (2U)
  10509. #define EIM_CS2GCR1_SRD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_SRD_SHIFT)) & EIM_CS2GCR1_SRD_MASK)
  10510. #define EIM_CS2GCR1_MUM_MASK (0x8U)
  10511. #define EIM_CS2GCR1_MUM_SHIFT (3U)
  10512. #define EIM_CS2GCR1_MUM(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_MUM_SHIFT)) & EIM_CS2GCR1_MUM_MASK)
  10513. #define EIM_CS2GCR1_WFL_MASK (0x10U)
  10514. #define EIM_CS2GCR1_WFL_SHIFT (4U)
  10515. #define EIM_CS2GCR1_WFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_WFL_SHIFT)) & EIM_CS2GCR1_WFL_MASK)
  10516. #define EIM_CS2GCR1_RFL_MASK (0x20U)
  10517. #define EIM_CS2GCR1_RFL_SHIFT (5U)
  10518. #define EIM_CS2GCR1_RFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_RFL_SHIFT)) & EIM_CS2GCR1_RFL_MASK)
  10519. #define EIM_CS2GCR1_CRE_MASK (0x40U)
  10520. #define EIM_CS2GCR1_CRE_SHIFT (6U)
  10521. #define EIM_CS2GCR1_CRE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_CRE_SHIFT)) & EIM_CS2GCR1_CRE_MASK)
  10522. #define EIM_CS2GCR1_CREP_MASK (0x80U)
  10523. #define EIM_CS2GCR1_CREP_SHIFT (7U)
  10524. #define EIM_CS2GCR1_CREP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_CREP_SHIFT)) & EIM_CS2GCR1_CREP_MASK)
  10525. #define EIM_CS2GCR1_BL_MASK (0x700U)
  10526. #define EIM_CS2GCR1_BL_SHIFT (8U)
  10527. #define EIM_CS2GCR1_BL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_BL_SHIFT)) & EIM_CS2GCR1_BL_MASK)
  10528. #define EIM_CS2GCR1_WC_MASK (0x800U)
  10529. #define EIM_CS2GCR1_WC_SHIFT (11U)
  10530. #define EIM_CS2GCR1_WC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_WC_SHIFT)) & EIM_CS2GCR1_WC_MASK)
  10531. #define EIM_CS2GCR1_BCD_MASK (0x3000U)
  10532. #define EIM_CS2GCR1_BCD_SHIFT (12U)
  10533. #define EIM_CS2GCR1_BCD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_BCD_SHIFT)) & EIM_CS2GCR1_BCD_MASK)
  10534. #define EIM_CS2GCR1_BCS_MASK (0xC000U)
  10535. #define EIM_CS2GCR1_BCS_SHIFT (14U)
  10536. #define EIM_CS2GCR1_BCS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_BCS_SHIFT)) & EIM_CS2GCR1_BCS_MASK)
  10537. #define EIM_CS2GCR1_DSZ_MASK (0x70000U)
  10538. #define EIM_CS2GCR1_DSZ_SHIFT (16U)
  10539. #define EIM_CS2GCR1_DSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_DSZ_SHIFT)) & EIM_CS2GCR1_DSZ_MASK)
  10540. #define EIM_CS2GCR1_SP_MASK (0x80000U)
  10541. #define EIM_CS2GCR1_SP_SHIFT (19U)
  10542. #define EIM_CS2GCR1_SP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_SP_SHIFT)) & EIM_CS2GCR1_SP_MASK)
  10543. #define EIM_CS2GCR1_CSREC_MASK (0x700000U)
  10544. #define EIM_CS2GCR1_CSREC_SHIFT (20U)
  10545. #define EIM_CS2GCR1_CSREC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_CSREC_SHIFT)) & EIM_CS2GCR1_CSREC_MASK)
  10546. #define EIM_CS2GCR1_AUS_MASK (0x800000U)
  10547. #define EIM_CS2GCR1_AUS_SHIFT (23U)
  10548. #define EIM_CS2GCR1_AUS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_AUS_SHIFT)) & EIM_CS2GCR1_AUS_MASK)
  10549. #define EIM_CS2GCR1_GBC_MASK (0x7000000U)
  10550. #define EIM_CS2GCR1_GBC_SHIFT (24U)
  10551. #define EIM_CS2GCR1_GBC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_GBC_SHIFT)) & EIM_CS2GCR1_GBC_MASK)
  10552. #define EIM_CS2GCR1_WP_MASK (0x8000000U)
  10553. #define EIM_CS2GCR1_WP_SHIFT (27U)
  10554. #define EIM_CS2GCR1_WP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_WP_SHIFT)) & EIM_CS2GCR1_WP_MASK)
  10555. #define EIM_CS2GCR1_PSZ_MASK (0xF0000000U)
  10556. #define EIM_CS2GCR1_PSZ_SHIFT (28U)
  10557. #define EIM_CS2GCR1_PSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR1_PSZ_SHIFT)) & EIM_CS2GCR1_PSZ_MASK)
  10558. /*! @name CS2GCR2 - Chip Select n General Configuration Register 2 */
  10559. #define EIM_CS2GCR2_ADH_MASK (0x3U)
  10560. #define EIM_CS2GCR2_ADH_SHIFT (0U)
  10561. #define EIM_CS2GCR2_ADH(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR2_ADH_SHIFT)) & EIM_CS2GCR2_ADH_MASK)
  10562. #define EIM_CS2GCR2_DAPS_MASK (0xF0U)
  10563. #define EIM_CS2GCR2_DAPS_SHIFT (4U)
  10564. #define EIM_CS2GCR2_DAPS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR2_DAPS_SHIFT)) & EIM_CS2GCR2_DAPS_MASK)
  10565. #define EIM_CS2GCR2_DAE_MASK (0x100U)
  10566. #define EIM_CS2GCR2_DAE_SHIFT (8U)
  10567. #define EIM_CS2GCR2_DAE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR2_DAE_SHIFT)) & EIM_CS2GCR2_DAE_MASK)
  10568. #define EIM_CS2GCR2_DAP_MASK (0x200U)
  10569. #define EIM_CS2GCR2_DAP_SHIFT (9U)
  10570. #define EIM_CS2GCR2_DAP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR2_DAP_SHIFT)) & EIM_CS2GCR2_DAP_MASK)
  10571. #define EIM_CS2GCR2_MUX16_BYP_GRANT_MASK (0x1000U)
  10572. #define EIM_CS2GCR2_MUX16_BYP_GRANT_SHIFT (12U)
  10573. #define EIM_CS2GCR2_MUX16_BYP_GRANT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2GCR2_MUX16_BYP_GRANT_SHIFT)) & EIM_CS2GCR2_MUX16_BYP_GRANT_MASK)
  10574. /*! @name CS2RCR1 - Chip Select n Read Configuration Register 1 */
  10575. #define EIM_CS2RCR1_RCSN_MASK (0x7U)
  10576. #define EIM_CS2RCR1_RCSN_SHIFT (0U)
  10577. #define EIM_CS2RCR1_RCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR1_RCSN_SHIFT)) & EIM_CS2RCR1_RCSN_MASK)
  10578. #define EIM_CS2RCR1_RCSA_MASK (0x70U)
  10579. #define EIM_CS2RCR1_RCSA_SHIFT (4U)
  10580. #define EIM_CS2RCR1_RCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR1_RCSA_SHIFT)) & EIM_CS2RCR1_RCSA_MASK)
  10581. #define EIM_CS2RCR1_OEN_MASK (0x700U)
  10582. #define EIM_CS2RCR1_OEN_SHIFT (8U)
  10583. #define EIM_CS2RCR1_OEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR1_OEN_SHIFT)) & EIM_CS2RCR1_OEN_MASK)
  10584. #define EIM_CS2RCR1_OEA_MASK (0x7000U)
  10585. #define EIM_CS2RCR1_OEA_SHIFT (12U)
  10586. #define EIM_CS2RCR1_OEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR1_OEA_SHIFT)) & EIM_CS2RCR1_OEA_MASK)
  10587. #define EIM_CS2RCR1_RADVN_MASK (0x70000U)
  10588. #define EIM_CS2RCR1_RADVN_SHIFT (16U)
  10589. #define EIM_CS2RCR1_RADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR1_RADVN_SHIFT)) & EIM_CS2RCR1_RADVN_MASK)
  10590. #define EIM_CS2RCR1_RAL_MASK (0x80000U)
  10591. #define EIM_CS2RCR1_RAL_SHIFT (19U)
  10592. #define EIM_CS2RCR1_RAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR1_RAL_SHIFT)) & EIM_CS2RCR1_RAL_MASK)
  10593. #define EIM_CS2RCR1_RADVA_MASK (0x700000U)
  10594. #define EIM_CS2RCR1_RADVA_SHIFT (20U)
  10595. #define EIM_CS2RCR1_RADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR1_RADVA_SHIFT)) & EIM_CS2RCR1_RADVA_MASK)
  10596. #define EIM_CS2RCR1_RWSC_MASK (0x3F000000U)
  10597. #define EIM_CS2RCR1_RWSC_SHIFT (24U)
  10598. #define EIM_CS2RCR1_RWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR1_RWSC_SHIFT)) & EIM_CS2RCR1_RWSC_MASK)
  10599. /*! @name CS2RCR2 - Chip Select n Read Configuration Register 2 */
  10600. #define EIM_CS2RCR2_RBEN_MASK (0x7U)
  10601. #define EIM_CS2RCR2_RBEN_SHIFT (0U)
  10602. #define EIM_CS2RCR2_RBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR2_RBEN_SHIFT)) & EIM_CS2RCR2_RBEN_MASK)
  10603. #define EIM_CS2RCR2_RBE_MASK (0x8U)
  10604. #define EIM_CS2RCR2_RBE_SHIFT (3U)
  10605. #define EIM_CS2RCR2_RBE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR2_RBE_SHIFT)) & EIM_CS2RCR2_RBE_MASK)
  10606. #define EIM_CS2RCR2_RBEA_MASK (0x70U)
  10607. #define EIM_CS2RCR2_RBEA_SHIFT (4U)
  10608. #define EIM_CS2RCR2_RBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR2_RBEA_SHIFT)) & EIM_CS2RCR2_RBEA_MASK)
  10609. #define EIM_CS2RCR2_RL_MASK (0x300U)
  10610. #define EIM_CS2RCR2_RL_SHIFT (8U)
  10611. #define EIM_CS2RCR2_RL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR2_RL_SHIFT)) & EIM_CS2RCR2_RL_MASK)
  10612. #define EIM_CS2RCR2_PAT_MASK (0x7000U)
  10613. #define EIM_CS2RCR2_PAT_SHIFT (12U)
  10614. #define EIM_CS2RCR2_PAT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR2_PAT_SHIFT)) & EIM_CS2RCR2_PAT_MASK)
  10615. #define EIM_CS2RCR2_APR_MASK (0x8000U)
  10616. #define EIM_CS2RCR2_APR_SHIFT (15U)
  10617. #define EIM_CS2RCR2_APR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2RCR2_APR_SHIFT)) & EIM_CS2RCR2_APR_MASK)
  10618. /*! @name CS2WCR1 - Chip Select n Write Configuration Register 1 */
  10619. #define EIM_CS2WCR1_WCSN_MASK (0x7U)
  10620. #define EIM_CS2WCR1_WCSN_SHIFT (0U)
  10621. #define EIM_CS2WCR1_WCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WCSN_SHIFT)) & EIM_CS2WCR1_WCSN_MASK)
  10622. #define EIM_CS2WCR1_WCSA_MASK (0x38U)
  10623. #define EIM_CS2WCR1_WCSA_SHIFT (3U)
  10624. #define EIM_CS2WCR1_WCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WCSA_SHIFT)) & EIM_CS2WCR1_WCSA_MASK)
  10625. #define EIM_CS2WCR1_WEN_MASK (0x1C0U)
  10626. #define EIM_CS2WCR1_WEN_SHIFT (6U)
  10627. #define EIM_CS2WCR1_WEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WEN_SHIFT)) & EIM_CS2WCR1_WEN_MASK)
  10628. #define EIM_CS2WCR1_WEA_MASK (0xE00U)
  10629. #define EIM_CS2WCR1_WEA_SHIFT (9U)
  10630. #define EIM_CS2WCR1_WEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WEA_SHIFT)) & EIM_CS2WCR1_WEA_MASK)
  10631. #define EIM_CS2WCR1_WBEN_MASK (0x7000U)
  10632. #define EIM_CS2WCR1_WBEN_SHIFT (12U)
  10633. #define EIM_CS2WCR1_WBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WBEN_SHIFT)) & EIM_CS2WCR1_WBEN_MASK)
  10634. #define EIM_CS2WCR1_WBEA_MASK (0x38000U)
  10635. #define EIM_CS2WCR1_WBEA_SHIFT (15U)
  10636. #define EIM_CS2WCR1_WBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WBEA_SHIFT)) & EIM_CS2WCR1_WBEA_MASK)
  10637. #define EIM_CS2WCR1_WADVN_MASK (0x1C0000U)
  10638. #define EIM_CS2WCR1_WADVN_SHIFT (18U)
  10639. #define EIM_CS2WCR1_WADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WADVN_SHIFT)) & EIM_CS2WCR1_WADVN_MASK)
  10640. #define EIM_CS2WCR1_WADVA_MASK (0xE00000U)
  10641. #define EIM_CS2WCR1_WADVA_SHIFT (21U)
  10642. #define EIM_CS2WCR1_WADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WADVA_SHIFT)) & EIM_CS2WCR1_WADVA_MASK)
  10643. #define EIM_CS2WCR1_WWSC_MASK (0x3F000000U)
  10644. #define EIM_CS2WCR1_WWSC_SHIFT (24U)
  10645. #define EIM_CS2WCR1_WWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WWSC_SHIFT)) & EIM_CS2WCR1_WWSC_MASK)
  10646. #define EIM_CS2WCR1_WBED_MASK (0x40000000U)
  10647. #define EIM_CS2WCR1_WBED_SHIFT (30U)
  10648. #define EIM_CS2WCR1_WBED(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WBED_SHIFT)) & EIM_CS2WCR1_WBED_MASK)
  10649. #define EIM_CS2WCR1_WAL_MASK (0x80000000U)
  10650. #define EIM_CS2WCR1_WAL_SHIFT (31U)
  10651. #define EIM_CS2WCR1_WAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR1_WAL_SHIFT)) & EIM_CS2WCR1_WAL_MASK)
  10652. /*! @name CS2WCR2 - Chip Select n Write Configuration Register 2 */
  10653. #define EIM_CS2WCR2_WBCDD_MASK (0x1U)
  10654. #define EIM_CS2WCR2_WBCDD_SHIFT (0U)
  10655. #define EIM_CS2WCR2_WBCDD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS2WCR2_WBCDD_SHIFT)) & EIM_CS2WCR2_WBCDD_MASK)
  10656. /*! @name CS3GCR1 - Chip Select n General Configuration Register 1 */
  10657. #define EIM_CS3GCR1_CSEN_MASK (0x1U)
  10658. #define EIM_CS3GCR1_CSEN_SHIFT (0U)
  10659. #define EIM_CS3GCR1_CSEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_CSEN_SHIFT)) & EIM_CS3GCR1_CSEN_MASK)
  10660. #define EIM_CS3GCR1_SWR_MASK (0x2U)
  10661. #define EIM_CS3GCR1_SWR_SHIFT (1U)
  10662. #define EIM_CS3GCR1_SWR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_SWR_SHIFT)) & EIM_CS3GCR1_SWR_MASK)
  10663. #define EIM_CS3GCR1_SRD_MASK (0x4U)
  10664. #define EIM_CS3GCR1_SRD_SHIFT (2U)
  10665. #define EIM_CS3GCR1_SRD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_SRD_SHIFT)) & EIM_CS3GCR1_SRD_MASK)
  10666. #define EIM_CS3GCR1_MUM_MASK (0x8U)
  10667. #define EIM_CS3GCR1_MUM_SHIFT (3U)
  10668. #define EIM_CS3GCR1_MUM(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_MUM_SHIFT)) & EIM_CS3GCR1_MUM_MASK)
  10669. #define EIM_CS3GCR1_WFL_MASK (0x10U)
  10670. #define EIM_CS3GCR1_WFL_SHIFT (4U)
  10671. #define EIM_CS3GCR1_WFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_WFL_SHIFT)) & EIM_CS3GCR1_WFL_MASK)
  10672. #define EIM_CS3GCR1_RFL_MASK (0x20U)
  10673. #define EIM_CS3GCR1_RFL_SHIFT (5U)
  10674. #define EIM_CS3GCR1_RFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_RFL_SHIFT)) & EIM_CS3GCR1_RFL_MASK)
  10675. #define EIM_CS3GCR1_CRE_MASK (0x40U)
  10676. #define EIM_CS3GCR1_CRE_SHIFT (6U)
  10677. #define EIM_CS3GCR1_CRE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_CRE_SHIFT)) & EIM_CS3GCR1_CRE_MASK)
  10678. #define EIM_CS3GCR1_CREP_MASK (0x80U)
  10679. #define EIM_CS3GCR1_CREP_SHIFT (7U)
  10680. #define EIM_CS3GCR1_CREP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_CREP_SHIFT)) & EIM_CS3GCR1_CREP_MASK)
  10681. #define EIM_CS3GCR1_BL_MASK (0x700U)
  10682. #define EIM_CS3GCR1_BL_SHIFT (8U)
  10683. #define EIM_CS3GCR1_BL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_BL_SHIFT)) & EIM_CS3GCR1_BL_MASK)
  10684. #define EIM_CS3GCR1_WC_MASK (0x800U)
  10685. #define EIM_CS3GCR1_WC_SHIFT (11U)
  10686. #define EIM_CS3GCR1_WC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_WC_SHIFT)) & EIM_CS3GCR1_WC_MASK)
  10687. #define EIM_CS3GCR1_BCD_MASK (0x3000U)
  10688. #define EIM_CS3GCR1_BCD_SHIFT (12U)
  10689. #define EIM_CS3GCR1_BCD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_BCD_SHIFT)) & EIM_CS3GCR1_BCD_MASK)
  10690. #define EIM_CS3GCR1_BCS_MASK (0xC000U)
  10691. #define EIM_CS3GCR1_BCS_SHIFT (14U)
  10692. #define EIM_CS3GCR1_BCS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_BCS_SHIFT)) & EIM_CS3GCR1_BCS_MASK)
  10693. #define EIM_CS3GCR1_DSZ_MASK (0x70000U)
  10694. #define EIM_CS3GCR1_DSZ_SHIFT (16U)
  10695. #define EIM_CS3GCR1_DSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_DSZ_SHIFT)) & EIM_CS3GCR1_DSZ_MASK)
  10696. #define EIM_CS3GCR1_SP_MASK (0x80000U)
  10697. #define EIM_CS3GCR1_SP_SHIFT (19U)
  10698. #define EIM_CS3GCR1_SP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_SP_SHIFT)) & EIM_CS3GCR1_SP_MASK)
  10699. #define EIM_CS3GCR1_CSREC_MASK (0x700000U)
  10700. #define EIM_CS3GCR1_CSREC_SHIFT (20U)
  10701. #define EIM_CS3GCR1_CSREC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_CSREC_SHIFT)) & EIM_CS3GCR1_CSREC_MASK)
  10702. #define EIM_CS3GCR1_AUS_MASK (0x800000U)
  10703. #define EIM_CS3GCR1_AUS_SHIFT (23U)
  10704. #define EIM_CS3GCR1_AUS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_AUS_SHIFT)) & EIM_CS3GCR1_AUS_MASK)
  10705. #define EIM_CS3GCR1_GBC_MASK (0x7000000U)
  10706. #define EIM_CS3GCR1_GBC_SHIFT (24U)
  10707. #define EIM_CS3GCR1_GBC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_GBC_SHIFT)) & EIM_CS3GCR1_GBC_MASK)
  10708. #define EIM_CS3GCR1_WP_MASK (0x8000000U)
  10709. #define EIM_CS3GCR1_WP_SHIFT (27U)
  10710. #define EIM_CS3GCR1_WP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_WP_SHIFT)) & EIM_CS3GCR1_WP_MASK)
  10711. #define EIM_CS3GCR1_PSZ_MASK (0xF0000000U)
  10712. #define EIM_CS3GCR1_PSZ_SHIFT (28U)
  10713. #define EIM_CS3GCR1_PSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR1_PSZ_SHIFT)) & EIM_CS3GCR1_PSZ_MASK)
  10714. /*! @name CS3GCR2 - Chip Select n General Configuration Register 2 */
  10715. #define EIM_CS3GCR2_ADH_MASK (0x3U)
  10716. #define EIM_CS3GCR2_ADH_SHIFT (0U)
  10717. #define EIM_CS3GCR2_ADH(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR2_ADH_SHIFT)) & EIM_CS3GCR2_ADH_MASK)
  10718. #define EIM_CS3GCR2_DAPS_MASK (0xF0U)
  10719. #define EIM_CS3GCR2_DAPS_SHIFT (4U)
  10720. #define EIM_CS3GCR2_DAPS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR2_DAPS_SHIFT)) & EIM_CS3GCR2_DAPS_MASK)
  10721. #define EIM_CS3GCR2_DAE_MASK (0x100U)
  10722. #define EIM_CS3GCR2_DAE_SHIFT (8U)
  10723. #define EIM_CS3GCR2_DAE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR2_DAE_SHIFT)) & EIM_CS3GCR2_DAE_MASK)
  10724. #define EIM_CS3GCR2_DAP_MASK (0x200U)
  10725. #define EIM_CS3GCR2_DAP_SHIFT (9U)
  10726. #define EIM_CS3GCR2_DAP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR2_DAP_SHIFT)) & EIM_CS3GCR2_DAP_MASK)
  10727. #define EIM_CS3GCR2_MUX16_BYP_GRANT_MASK (0x1000U)
  10728. #define EIM_CS3GCR2_MUX16_BYP_GRANT_SHIFT (12U)
  10729. #define EIM_CS3GCR2_MUX16_BYP_GRANT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3GCR2_MUX16_BYP_GRANT_SHIFT)) & EIM_CS3GCR2_MUX16_BYP_GRANT_MASK)
  10730. /*! @name CS3RCR1 - Chip Select n Read Configuration Register 1 */
  10731. #define EIM_CS3RCR1_RCSN_MASK (0x7U)
  10732. #define EIM_CS3RCR1_RCSN_SHIFT (0U)
  10733. #define EIM_CS3RCR1_RCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR1_RCSN_SHIFT)) & EIM_CS3RCR1_RCSN_MASK)
  10734. #define EIM_CS3RCR1_RCSA_MASK (0x70U)
  10735. #define EIM_CS3RCR1_RCSA_SHIFT (4U)
  10736. #define EIM_CS3RCR1_RCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR1_RCSA_SHIFT)) & EIM_CS3RCR1_RCSA_MASK)
  10737. #define EIM_CS3RCR1_OEN_MASK (0x700U)
  10738. #define EIM_CS3RCR1_OEN_SHIFT (8U)
  10739. #define EIM_CS3RCR1_OEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR1_OEN_SHIFT)) & EIM_CS3RCR1_OEN_MASK)
  10740. #define EIM_CS3RCR1_OEA_MASK (0x7000U)
  10741. #define EIM_CS3RCR1_OEA_SHIFT (12U)
  10742. #define EIM_CS3RCR1_OEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR1_OEA_SHIFT)) & EIM_CS3RCR1_OEA_MASK)
  10743. #define EIM_CS3RCR1_RADVN_MASK (0x70000U)
  10744. #define EIM_CS3RCR1_RADVN_SHIFT (16U)
  10745. #define EIM_CS3RCR1_RADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR1_RADVN_SHIFT)) & EIM_CS3RCR1_RADVN_MASK)
  10746. #define EIM_CS3RCR1_RAL_MASK (0x80000U)
  10747. #define EIM_CS3RCR1_RAL_SHIFT (19U)
  10748. #define EIM_CS3RCR1_RAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR1_RAL_SHIFT)) & EIM_CS3RCR1_RAL_MASK)
  10749. #define EIM_CS3RCR1_RADVA_MASK (0x700000U)
  10750. #define EIM_CS3RCR1_RADVA_SHIFT (20U)
  10751. #define EIM_CS3RCR1_RADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR1_RADVA_SHIFT)) & EIM_CS3RCR1_RADVA_MASK)
  10752. #define EIM_CS3RCR1_RWSC_MASK (0x3F000000U)
  10753. #define EIM_CS3RCR1_RWSC_SHIFT (24U)
  10754. #define EIM_CS3RCR1_RWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR1_RWSC_SHIFT)) & EIM_CS3RCR1_RWSC_MASK)
  10755. /*! @name CS3RCR2 - Chip Select n Read Configuration Register 2 */
  10756. #define EIM_CS3RCR2_RBEN_MASK (0x7U)
  10757. #define EIM_CS3RCR2_RBEN_SHIFT (0U)
  10758. #define EIM_CS3RCR2_RBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR2_RBEN_SHIFT)) & EIM_CS3RCR2_RBEN_MASK)
  10759. #define EIM_CS3RCR2_RBE_MASK (0x8U)
  10760. #define EIM_CS3RCR2_RBE_SHIFT (3U)
  10761. #define EIM_CS3RCR2_RBE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR2_RBE_SHIFT)) & EIM_CS3RCR2_RBE_MASK)
  10762. #define EIM_CS3RCR2_RBEA_MASK (0x70U)
  10763. #define EIM_CS3RCR2_RBEA_SHIFT (4U)
  10764. #define EIM_CS3RCR2_RBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR2_RBEA_SHIFT)) & EIM_CS3RCR2_RBEA_MASK)
  10765. #define EIM_CS3RCR2_RL_MASK (0x300U)
  10766. #define EIM_CS3RCR2_RL_SHIFT (8U)
  10767. #define EIM_CS3RCR2_RL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR2_RL_SHIFT)) & EIM_CS3RCR2_RL_MASK)
  10768. #define EIM_CS3RCR2_PAT_MASK (0x7000U)
  10769. #define EIM_CS3RCR2_PAT_SHIFT (12U)
  10770. #define EIM_CS3RCR2_PAT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR2_PAT_SHIFT)) & EIM_CS3RCR2_PAT_MASK)
  10771. #define EIM_CS3RCR2_APR_MASK (0x8000U)
  10772. #define EIM_CS3RCR2_APR_SHIFT (15U)
  10773. #define EIM_CS3RCR2_APR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3RCR2_APR_SHIFT)) & EIM_CS3RCR2_APR_MASK)
  10774. /*! @name CS3WCR1 - Chip Select n Write Configuration Register 1 */
  10775. #define EIM_CS3WCR1_WCSN_MASK (0x7U)
  10776. #define EIM_CS3WCR1_WCSN_SHIFT (0U)
  10777. #define EIM_CS3WCR1_WCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WCSN_SHIFT)) & EIM_CS3WCR1_WCSN_MASK)
  10778. #define EIM_CS3WCR1_WCSA_MASK (0x38U)
  10779. #define EIM_CS3WCR1_WCSA_SHIFT (3U)
  10780. #define EIM_CS3WCR1_WCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WCSA_SHIFT)) & EIM_CS3WCR1_WCSA_MASK)
  10781. #define EIM_CS3WCR1_WEN_MASK (0x1C0U)
  10782. #define EIM_CS3WCR1_WEN_SHIFT (6U)
  10783. #define EIM_CS3WCR1_WEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WEN_SHIFT)) & EIM_CS3WCR1_WEN_MASK)
  10784. #define EIM_CS3WCR1_WEA_MASK (0xE00U)
  10785. #define EIM_CS3WCR1_WEA_SHIFT (9U)
  10786. #define EIM_CS3WCR1_WEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WEA_SHIFT)) & EIM_CS3WCR1_WEA_MASK)
  10787. #define EIM_CS3WCR1_WBEN_MASK (0x7000U)
  10788. #define EIM_CS3WCR1_WBEN_SHIFT (12U)
  10789. #define EIM_CS3WCR1_WBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WBEN_SHIFT)) & EIM_CS3WCR1_WBEN_MASK)
  10790. #define EIM_CS3WCR1_WBEA_MASK (0x38000U)
  10791. #define EIM_CS3WCR1_WBEA_SHIFT (15U)
  10792. #define EIM_CS3WCR1_WBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WBEA_SHIFT)) & EIM_CS3WCR1_WBEA_MASK)
  10793. #define EIM_CS3WCR1_WADVN_MASK (0x1C0000U)
  10794. #define EIM_CS3WCR1_WADVN_SHIFT (18U)
  10795. #define EIM_CS3WCR1_WADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WADVN_SHIFT)) & EIM_CS3WCR1_WADVN_MASK)
  10796. #define EIM_CS3WCR1_WADVA_MASK (0xE00000U)
  10797. #define EIM_CS3WCR1_WADVA_SHIFT (21U)
  10798. #define EIM_CS3WCR1_WADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WADVA_SHIFT)) & EIM_CS3WCR1_WADVA_MASK)
  10799. #define EIM_CS3WCR1_WWSC_MASK (0x3F000000U)
  10800. #define EIM_CS3WCR1_WWSC_SHIFT (24U)
  10801. #define EIM_CS3WCR1_WWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WWSC_SHIFT)) & EIM_CS3WCR1_WWSC_MASK)
  10802. #define EIM_CS3WCR1_WBED_MASK (0x40000000U)
  10803. #define EIM_CS3WCR1_WBED_SHIFT (30U)
  10804. #define EIM_CS3WCR1_WBED(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WBED_SHIFT)) & EIM_CS3WCR1_WBED_MASK)
  10805. #define EIM_CS3WCR1_WAL_MASK (0x80000000U)
  10806. #define EIM_CS3WCR1_WAL_SHIFT (31U)
  10807. #define EIM_CS3WCR1_WAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR1_WAL_SHIFT)) & EIM_CS3WCR1_WAL_MASK)
  10808. /*! @name CS3WCR2 - Chip Select n Write Configuration Register 2 */
  10809. #define EIM_CS3WCR2_WBCDD_MASK (0x1U)
  10810. #define EIM_CS3WCR2_WBCDD_SHIFT (0U)
  10811. #define EIM_CS3WCR2_WBCDD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS3WCR2_WBCDD_SHIFT)) & EIM_CS3WCR2_WBCDD_MASK)
  10812. /*! @name CS4GCR1 - Chip Select n General Configuration Register 1 */
  10813. #define EIM_CS4GCR1_CSEN_MASK (0x1U)
  10814. #define EIM_CS4GCR1_CSEN_SHIFT (0U)
  10815. #define EIM_CS4GCR1_CSEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_CSEN_SHIFT)) & EIM_CS4GCR1_CSEN_MASK)
  10816. #define EIM_CS4GCR1_SWR_MASK (0x2U)
  10817. #define EIM_CS4GCR1_SWR_SHIFT (1U)
  10818. #define EIM_CS4GCR1_SWR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_SWR_SHIFT)) & EIM_CS4GCR1_SWR_MASK)
  10819. #define EIM_CS4GCR1_SRD_MASK (0x4U)
  10820. #define EIM_CS4GCR1_SRD_SHIFT (2U)
  10821. #define EIM_CS4GCR1_SRD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_SRD_SHIFT)) & EIM_CS4GCR1_SRD_MASK)
  10822. #define EIM_CS4GCR1_MUM_MASK (0x8U)
  10823. #define EIM_CS4GCR1_MUM_SHIFT (3U)
  10824. #define EIM_CS4GCR1_MUM(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_MUM_SHIFT)) & EIM_CS4GCR1_MUM_MASK)
  10825. #define EIM_CS4GCR1_WFL_MASK (0x10U)
  10826. #define EIM_CS4GCR1_WFL_SHIFT (4U)
  10827. #define EIM_CS4GCR1_WFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_WFL_SHIFT)) & EIM_CS4GCR1_WFL_MASK)
  10828. #define EIM_CS4GCR1_RFL_MASK (0x20U)
  10829. #define EIM_CS4GCR1_RFL_SHIFT (5U)
  10830. #define EIM_CS4GCR1_RFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_RFL_SHIFT)) & EIM_CS4GCR1_RFL_MASK)
  10831. #define EIM_CS4GCR1_CRE_MASK (0x40U)
  10832. #define EIM_CS4GCR1_CRE_SHIFT (6U)
  10833. #define EIM_CS4GCR1_CRE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_CRE_SHIFT)) & EIM_CS4GCR1_CRE_MASK)
  10834. #define EIM_CS4GCR1_CREP_MASK (0x80U)
  10835. #define EIM_CS4GCR1_CREP_SHIFT (7U)
  10836. #define EIM_CS4GCR1_CREP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_CREP_SHIFT)) & EIM_CS4GCR1_CREP_MASK)
  10837. #define EIM_CS4GCR1_BL_MASK (0x700U)
  10838. #define EIM_CS4GCR1_BL_SHIFT (8U)
  10839. #define EIM_CS4GCR1_BL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_BL_SHIFT)) & EIM_CS4GCR1_BL_MASK)
  10840. #define EIM_CS4GCR1_WC_MASK (0x800U)
  10841. #define EIM_CS4GCR1_WC_SHIFT (11U)
  10842. #define EIM_CS4GCR1_WC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_WC_SHIFT)) & EIM_CS4GCR1_WC_MASK)
  10843. #define EIM_CS4GCR1_BCD_MASK (0x3000U)
  10844. #define EIM_CS4GCR1_BCD_SHIFT (12U)
  10845. #define EIM_CS4GCR1_BCD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_BCD_SHIFT)) & EIM_CS4GCR1_BCD_MASK)
  10846. #define EIM_CS4GCR1_BCS_MASK (0xC000U)
  10847. #define EIM_CS4GCR1_BCS_SHIFT (14U)
  10848. #define EIM_CS4GCR1_BCS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_BCS_SHIFT)) & EIM_CS4GCR1_BCS_MASK)
  10849. #define EIM_CS4GCR1_DSZ_MASK (0x70000U)
  10850. #define EIM_CS4GCR1_DSZ_SHIFT (16U)
  10851. #define EIM_CS4GCR1_DSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_DSZ_SHIFT)) & EIM_CS4GCR1_DSZ_MASK)
  10852. #define EIM_CS4GCR1_SP_MASK (0x80000U)
  10853. #define EIM_CS4GCR1_SP_SHIFT (19U)
  10854. #define EIM_CS4GCR1_SP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_SP_SHIFT)) & EIM_CS4GCR1_SP_MASK)
  10855. #define EIM_CS4GCR1_CSREC_MASK (0x700000U)
  10856. #define EIM_CS4GCR1_CSREC_SHIFT (20U)
  10857. #define EIM_CS4GCR1_CSREC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_CSREC_SHIFT)) & EIM_CS4GCR1_CSREC_MASK)
  10858. #define EIM_CS4GCR1_AUS_MASK (0x800000U)
  10859. #define EIM_CS4GCR1_AUS_SHIFT (23U)
  10860. #define EIM_CS4GCR1_AUS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_AUS_SHIFT)) & EIM_CS4GCR1_AUS_MASK)
  10861. #define EIM_CS4GCR1_GBC_MASK (0x7000000U)
  10862. #define EIM_CS4GCR1_GBC_SHIFT (24U)
  10863. #define EIM_CS4GCR1_GBC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_GBC_SHIFT)) & EIM_CS4GCR1_GBC_MASK)
  10864. #define EIM_CS4GCR1_WP_MASK (0x8000000U)
  10865. #define EIM_CS4GCR1_WP_SHIFT (27U)
  10866. #define EIM_CS4GCR1_WP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_WP_SHIFT)) & EIM_CS4GCR1_WP_MASK)
  10867. #define EIM_CS4GCR1_PSZ_MASK (0xF0000000U)
  10868. #define EIM_CS4GCR1_PSZ_SHIFT (28U)
  10869. #define EIM_CS4GCR1_PSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR1_PSZ_SHIFT)) & EIM_CS4GCR1_PSZ_MASK)
  10870. /*! @name CS4GCR2 - Chip Select n General Configuration Register 2 */
  10871. #define EIM_CS4GCR2_ADH_MASK (0x3U)
  10872. #define EIM_CS4GCR2_ADH_SHIFT (0U)
  10873. #define EIM_CS4GCR2_ADH(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR2_ADH_SHIFT)) & EIM_CS4GCR2_ADH_MASK)
  10874. #define EIM_CS4GCR2_DAPS_MASK (0xF0U)
  10875. #define EIM_CS4GCR2_DAPS_SHIFT (4U)
  10876. #define EIM_CS4GCR2_DAPS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR2_DAPS_SHIFT)) & EIM_CS4GCR2_DAPS_MASK)
  10877. #define EIM_CS4GCR2_DAE_MASK (0x100U)
  10878. #define EIM_CS4GCR2_DAE_SHIFT (8U)
  10879. #define EIM_CS4GCR2_DAE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR2_DAE_SHIFT)) & EIM_CS4GCR2_DAE_MASK)
  10880. #define EIM_CS4GCR2_DAP_MASK (0x200U)
  10881. #define EIM_CS4GCR2_DAP_SHIFT (9U)
  10882. #define EIM_CS4GCR2_DAP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR2_DAP_SHIFT)) & EIM_CS4GCR2_DAP_MASK)
  10883. #define EIM_CS4GCR2_MUX16_BYP_GRANT_MASK (0x1000U)
  10884. #define EIM_CS4GCR2_MUX16_BYP_GRANT_SHIFT (12U)
  10885. #define EIM_CS4GCR2_MUX16_BYP_GRANT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4GCR2_MUX16_BYP_GRANT_SHIFT)) & EIM_CS4GCR2_MUX16_BYP_GRANT_MASK)
  10886. /*! @name CS4RCR1 - Chip Select n Read Configuration Register 1 */
  10887. #define EIM_CS4RCR1_RCSN_MASK (0x7U)
  10888. #define EIM_CS4RCR1_RCSN_SHIFT (0U)
  10889. #define EIM_CS4RCR1_RCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR1_RCSN_SHIFT)) & EIM_CS4RCR1_RCSN_MASK)
  10890. #define EIM_CS4RCR1_RCSA_MASK (0x70U)
  10891. #define EIM_CS4RCR1_RCSA_SHIFT (4U)
  10892. #define EIM_CS4RCR1_RCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR1_RCSA_SHIFT)) & EIM_CS4RCR1_RCSA_MASK)
  10893. #define EIM_CS4RCR1_OEN_MASK (0x700U)
  10894. #define EIM_CS4RCR1_OEN_SHIFT (8U)
  10895. #define EIM_CS4RCR1_OEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR1_OEN_SHIFT)) & EIM_CS4RCR1_OEN_MASK)
  10896. #define EIM_CS4RCR1_OEA_MASK (0x7000U)
  10897. #define EIM_CS4RCR1_OEA_SHIFT (12U)
  10898. #define EIM_CS4RCR1_OEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR1_OEA_SHIFT)) & EIM_CS4RCR1_OEA_MASK)
  10899. #define EIM_CS4RCR1_RADVN_MASK (0x70000U)
  10900. #define EIM_CS4RCR1_RADVN_SHIFT (16U)
  10901. #define EIM_CS4RCR1_RADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR1_RADVN_SHIFT)) & EIM_CS4RCR1_RADVN_MASK)
  10902. #define EIM_CS4RCR1_RAL_MASK (0x80000U)
  10903. #define EIM_CS4RCR1_RAL_SHIFT (19U)
  10904. #define EIM_CS4RCR1_RAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR1_RAL_SHIFT)) & EIM_CS4RCR1_RAL_MASK)
  10905. #define EIM_CS4RCR1_RADVA_MASK (0x700000U)
  10906. #define EIM_CS4RCR1_RADVA_SHIFT (20U)
  10907. #define EIM_CS4RCR1_RADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR1_RADVA_SHIFT)) & EIM_CS4RCR1_RADVA_MASK)
  10908. #define EIM_CS4RCR1_RWSC_MASK (0x3F000000U)
  10909. #define EIM_CS4RCR1_RWSC_SHIFT (24U)
  10910. #define EIM_CS4RCR1_RWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR1_RWSC_SHIFT)) & EIM_CS4RCR1_RWSC_MASK)
  10911. /*! @name CS4RCR2 - Chip Select n Read Configuration Register 2 */
  10912. #define EIM_CS4RCR2_RBEN_MASK (0x7U)
  10913. #define EIM_CS4RCR2_RBEN_SHIFT (0U)
  10914. #define EIM_CS4RCR2_RBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR2_RBEN_SHIFT)) & EIM_CS4RCR2_RBEN_MASK)
  10915. #define EIM_CS4RCR2_RBE_MASK (0x8U)
  10916. #define EIM_CS4RCR2_RBE_SHIFT (3U)
  10917. #define EIM_CS4RCR2_RBE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR2_RBE_SHIFT)) & EIM_CS4RCR2_RBE_MASK)
  10918. #define EIM_CS4RCR2_RBEA_MASK (0x70U)
  10919. #define EIM_CS4RCR2_RBEA_SHIFT (4U)
  10920. #define EIM_CS4RCR2_RBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR2_RBEA_SHIFT)) & EIM_CS4RCR2_RBEA_MASK)
  10921. #define EIM_CS4RCR2_RL_MASK (0x300U)
  10922. #define EIM_CS4RCR2_RL_SHIFT (8U)
  10923. #define EIM_CS4RCR2_RL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR2_RL_SHIFT)) & EIM_CS4RCR2_RL_MASK)
  10924. #define EIM_CS4RCR2_PAT_MASK (0x7000U)
  10925. #define EIM_CS4RCR2_PAT_SHIFT (12U)
  10926. #define EIM_CS4RCR2_PAT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR2_PAT_SHIFT)) & EIM_CS4RCR2_PAT_MASK)
  10927. #define EIM_CS4RCR2_APR_MASK (0x8000U)
  10928. #define EIM_CS4RCR2_APR_SHIFT (15U)
  10929. #define EIM_CS4RCR2_APR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4RCR2_APR_SHIFT)) & EIM_CS4RCR2_APR_MASK)
  10930. /*! @name CS4WCR1 - Chip Select n Write Configuration Register 1 */
  10931. #define EIM_CS4WCR1_WCSN_MASK (0x7U)
  10932. #define EIM_CS4WCR1_WCSN_SHIFT (0U)
  10933. #define EIM_CS4WCR1_WCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WCSN_SHIFT)) & EIM_CS4WCR1_WCSN_MASK)
  10934. #define EIM_CS4WCR1_WCSA_MASK (0x38U)
  10935. #define EIM_CS4WCR1_WCSA_SHIFT (3U)
  10936. #define EIM_CS4WCR1_WCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WCSA_SHIFT)) & EIM_CS4WCR1_WCSA_MASK)
  10937. #define EIM_CS4WCR1_WEN_MASK (0x1C0U)
  10938. #define EIM_CS4WCR1_WEN_SHIFT (6U)
  10939. #define EIM_CS4WCR1_WEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WEN_SHIFT)) & EIM_CS4WCR1_WEN_MASK)
  10940. #define EIM_CS4WCR1_WEA_MASK (0xE00U)
  10941. #define EIM_CS4WCR1_WEA_SHIFT (9U)
  10942. #define EIM_CS4WCR1_WEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WEA_SHIFT)) & EIM_CS4WCR1_WEA_MASK)
  10943. #define EIM_CS4WCR1_WBEN_MASK (0x7000U)
  10944. #define EIM_CS4WCR1_WBEN_SHIFT (12U)
  10945. #define EIM_CS4WCR1_WBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WBEN_SHIFT)) & EIM_CS4WCR1_WBEN_MASK)
  10946. #define EIM_CS4WCR1_WBEA_MASK (0x38000U)
  10947. #define EIM_CS4WCR1_WBEA_SHIFT (15U)
  10948. #define EIM_CS4WCR1_WBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WBEA_SHIFT)) & EIM_CS4WCR1_WBEA_MASK)
  10949. #define EIM_CS4WCR1_WADVN_MASK (0x1C0000U)
  10950. #define EIM_CS4WCR1_WADVN_SHIFT (18U)
  10951. #define EIM_CS4WCR1_WADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WADVN_SHIFT)) & EIM_CS4WCR1_WADVN_MASK)
  10952. #define EIM_CS4WCR1_WADVA_MASK (0xE00000U)
  10953. #define EIM_CS4WCR1_WADVA_SHIFT (21U)
  10954. #define EIM_CS4WCR1_WADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WADVA_SHIFT)) & EIM_CS4WCR1_WADVA_MASK)
  10955. #define EIM_CS4WCR1_WWSC_MASK (0x3F000000U)
  10956. #define EIM_CS4WCR1_WWSC_SHIFT (24U)
  10957. #define EIM_CS4WCR1_WWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WWSC_SHIFT)) & EIM_CS4WCR1_WWSC_MASK)
  10958. #define EIM_CS4WCR1_WBED_MASK (0x40000000U)
  10959. #define EIM_CS4WCR1_WBED_SHIFT (30U)
  10960. #define EIM_CS4WCR1_WBED(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WBED_SHIFT)) & EIM_CS4WCR1_WBED_MASK)
  10961. #define EIM_CS4WCR1_WAL_MASK (0x80000000U)
  10962. #define EIM_CS4WCR1_WAL_SHIFT (31U)
  10963. #define EIM_CS4WCR1_WAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR1_WAL_SHIFT)) & EIM_CS4WCR1_WAL_MASK)
  10964. /*! @name CS4WCR2 - Chip Select n Write Configuration Register 2 */
  10965. #define EIM_CS4WCR2_WBCDD_MASK (0x1U)
  10966. #define EIM_CS4WCR2_WBCDD_SHIFT (0U)
  10967. #define EIM_CS4WCR2_WBCDD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS4WCR2_WBCDD_SHIFT)) & EIM_CS4WCR2_WBCDD_MASK)
  10968. /*! @name CS5GCR1 - Chip Select n General Configuration Register 1 */
  10969. #define EIM_CS5GCR1_CSEN_MASK (0x1U)
  10970. #define EIM_CS5GCR1_CSEN_SHIFT (0U)
  10971. #define EIM_CS5GCR1_CSEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_CSEN_SHIFT)) & EIM_CS5GCR1_CSEN_MASK)
  10972. #define EIM_CS5GCR1_SWR_MASK (0x2U)
  10973. #define EIM_CS5GCR1_SWR_SHIFT (1U)
  10974. #define EIM_CS5GCR1_SWR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_SWR_SHIFT)) & EIM_CS5GCR1_SWR_MASK)
  10975. #define EIM_CS5GCR1_SRD_MASK (0x4U)
  10976. #define EIM_CS5GCR1_SRD_SHIFT (2U)
  10977. #define EIM_CS5GCR1_SRD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_SRD_SHIFT)) & EIM_CS5GCR1_SRD_MASK)
  10978. #define EIM_CS5GCR1_MUM_MASK (0x8U)
  10979. #define EIM_CS5GCR1_MUM_SHIFT (3U)
  10980. #define EIM_CS5GCR1_MUM(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_MUM_SHIFT)) & EIM_CS5GCR1_MUM_MASK)
  10981. #define EIM_CS5GCR1_WFL_MASK (0x10U)
  10982. #define EIM_CS5GCR1_WFL_SHIFT (4U)
  10983. #define EIM_CS5GCR1_WFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_WFL_SHIFT)) & EIM_CS5GCR1_WFL_MASK)
  10984. #define EIM_CS5GCR1_RFL_MASK (0x20U)
  10985. #define EIM_CS5GCR1_RFL_SHIFT (5U)
  10986. #define EIM_CS5GCR1_RFL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_RFL_SHIFT)) & EIM_CS5GCR1_RFL_MASK)
  10987. #define EIM_CS5GCR1_CRE_MASK (0x40U)
  10988. #define EIM_CS5GCR1_CRE_SHIFT (6U)
  10989. #define EIM_CS5GCR1_CRE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_CRE_SHIFT)) & EIM_CS5GCR1_CRE_MASK)
  10990. #define EIM_CS5GCR1_CREP_MASK (0x80U)
  10991. #define EIM_CS5GCR1_CREP_SHIFT (7U)
  10992. #define EIM_CS5GCR1_CREP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_CREP_SHIFT)) & EIM_CS5GCR1_CREP_MASK)
  10993. #define EIM_CS5GCR1_BL_MASK (0x700U)
  10994. #define EIM_CS5GCR1_BL_SHIFT (8U)
  10995. #define EIM_CS5GCR1_BL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_BL_SHIFT)) & EIM_CS5GCR1_BL_MASK)
  10996. #define EIM_CS5GCR1_WC_MASK (0x800U)
  10997. #define EIM_CS5GCR1_WC_SHIFT (11U)
  10998. #define EIM_CS5GCR1_WC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_WC_SHIFT)) & EIM_CS5GCR1_WC_MASK)
  10999. #define EIM_CS5GCR1_BCD_MASK (0x3000U)
  11000. #define EIM_CS5GCR1_BCD_SHIFT (12U)
  11001. #define EIM_CS5GCR1_BCD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_BCD_SHIFT)) & EIM_CS5GCR1_BCD_MASK)
  11002. #define EIM_CS5GCR1_BCS_MASK (0xC000U)
  11003. #define EIM_CS5GCR1_BCS_SHIFT (14U)
  11004. #define EIM_CS5GCR1_BCS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_BCS_SHIFT)) & EIM_CS5GCR1_BCS_MASK)
  11005. #define EIM_CS5GCR1_DSZ_MASK (0x70000U)
  11006. #define EIM_CS5GCR1_DSZ_SHIFT (16U)
  11007. #define EIM_CS5GCR1_DSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_DSZ_SHIFT)) & EIM_CS5GCR1_DSZ_MASK)
  11008. #define EIM_CS5GCR1_SP_MASK (0x80000U)
  11009. #define EIM_CS5GCR1_SP_SHIFT (19U)
  11010. #define EIM_CS5GCR1_SP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_SP_SHIFT)) & EIM_CS5GCR1_SP_MASK)
  11011. #define EIM_CS5GCR1_CSREC_MASK (0x700000U)
  11012. #define EIM_CS5GCR1_CSREC_SHIFT (20U)
  11013. #define EIM_CS5GCR1_CSREC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_CSREC_SHIFT)) & EIM_CS5GCR1_CSREC_MASK)
  11014. #define EIM_CS5GCR1_AUS_MASK (0x800000U)
  11015. #define EIM_CS5GCR1_AUS_SHIFT (23U)
  11016. #define EIM_CS5GCR1_AUS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_AUS_SHIFT)) & EIM_CS5GCR1_AUS_MASK)
  11017. #define EIM_CS5GCR1_GBC_MASK (0x7000000U)
  11018. #define EIM_CS5GCR1_GBC_SHIFT (24U)
  11019. #define EIM_CS5GCR1_GBC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_GBC_SHIFT)) & EIM_CS5GCR1_GBC_MASK)
  11020. #define EIM_CS5GCR1_WP_MASK (0x8000000U)
  11021. #define EIM_CS5GCR1_WP_SHIFT (27U)
  11022. #define EIM_CS5GCR1_WP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_WP_SHIFT)) & EIM_CS5GCR1_WP_MASK)
  11023. #define EIM_CS5GCR1_PSZ_MASK (0xF0000000U)
  11024. #define EIM_CS5GCR1_PSZ_SHIFT (28U)
  11025. #define EIM_CS5GCR1_PSZ(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR1_PSZ_SHIFT)) & EIM_CS5GCR1_PSZ_MASK)
  11026. /*! @name CS5GCR2 - Chip Select n General Configuration Register 2 */
  11027. #define EIM_CS5GCR2_ADH_MASK (0x3U)
  11028. #define EIM_CS5GCR2_ADH_SHIFT (0U)
  11029. #define EIM_CS5GCR2_ADH(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR2_ADH_SHIFT)) & EIM_CS5GCR2_ADH_MASK)
  11030. #define EIM_CS5GCR2_DAPS_MASK (0xF0U)
  11031. #define EIM_CS5GCR2_DAPS_SHIFT (4U)
  11032. #define EIM_CS5GCR2_DAPS(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR2_DAPS_SHIFT)) & EIM_CS5GCR2_DAPS_MASK)
  11033. #define EIM_CS5GCR2_DAE_MASK (0x100U)
  11034. #define EIM_CS5GCR2_DAE_SHIFT (8U)
  11035. #define EIM_CS5GCR2_DAE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR2_DAE_SHIFT)) & EIM_CS5GCR2_DAE_MASK)
  11036. #define EIM_CS5GCR2_DAP_MASK (0x200U)
  11037. #define EIM_CS5GCR2_DAP_SHIFT (9U)
  11038. #define EIM_CS5GCR2_DAP(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR2_DAP_SHIFT)) & EIM_CS5GCR2_DAP_MASK)
  11039. #define EIM_CS5GCR2_MUX16_BYP_GRANT_MASK (0x1000U)
  11040. #define EIM_CS5GCR2_MUX16_BYP_GRANT_SHIFT (12U)
  11041. #define EIM_CS5GCR2_MUX16_BYP_GRANT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5GCR2_MUX16_BYP_GRANT_SHIFT)) & EIM_CS5GCR2_MUX16_BYP_GRANT_MASK)
  11042. /*! @name CS5RCR1 - Chip Select n Read Configuration Register 1 */
  11043. #define EIM_CS5RCR1_RCSN_MASK (0x7U)
  11044. #define EIM_CS5RCR1_RCSN_SHIFT (0U)
  11045. #define EIM_CS5RCR1_RCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR1_RCSN_SHIFT)) & EIM_CS5RCR1_RCSN_MASK)
  11046. #define EIM_CS5RCR1_RCSA_MASK (0x70U)
  11047. #define EIM_CS5RCR1_RCSA_SHIFT (4U)
  11048. #define EIM_CS5RCR1_RCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR1_RCSA_SHIFT)) & EIM_CS5RCR1_RCSA_MASK)
  11049. #define EIM_CS5RCR1_OEN_MASK (0x700U)
  11050. #define EIM_CS5RCR1_OEN_SHIFT (8U)
  11051. #define EIM_CS5RCR1_OEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR1_OEN_SHIFT)) & EIM_CS5RCR1_OEN_MASK)
  11052. #define EIM_CS5RCR1_OEA_MASK (0x7000U)
  11053. #define EIM_CS5RCR1_OEA_SHIFT (12U)
  11054. #define EIM_CS5RCR1_OEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR1_OEA_SHIFT)) & EIM_CS5RCR1_OEA_MASK)
  11055. #define EIM_CS5RCR1_RADVN_MASK (0x70000U)
  11056. #define EIM_CS5RCR1_RADVN_SHIFT (16U)
  11057. #define EIM_CS5RCR1_RADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR1_RADVN_SHIFT)) & EIM_CS5RCR1_RADVN_MASK)
  11058. #define EIM_CS5RCR1_RAL_MASK (0x80000U)
  11059. #define EIM_CS5RCR1_RAL_SHIFT (19U)
  11060. #define EIM_CS5RCR1_RAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR1_RAL_SHIFT)) & EIM_CS5RCR1_RAL_MASK)
  11061. #define EIM_CS5RCR1_RADVA_MASK (0x700000U)
  11062. #define EIM_CS5RCR1_RADVA_SHIFT (20U)
  11063. #define EIM_CS5RCR1_RADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR1_RADVA_SHIFT)) & EIM_CS5RCR1_RADVA_MASK)
  11064. #define EIM_CS5RCR1_RWSC_MASK (0x3F000000U)
  11065. #define EIM_CS5RCR1_RWSC_SHIFT (24U)
  11066. #define EIM_CS5RCR1_RWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR1_RWSC_SHIFT)) & EIM_CS5RCR1_RWSC_MASK)
  11067. /*! @name CS5RCR2 - Chip Select n Read Configuration Register 2 */
  11068. #define EIM_CS5RCR2_RBEN_MASK (0x7U)
  11069. #define EIM_CS5RCR2_RBEN_SHIFT (0U)
  11070. #define EIM_CS5RCR2_RBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR2_RBEN_SHIFT)) & EIM_CS5RCR2_RBEN_MASK)
  11071. #define EIM_CS5RCR2_RBE_MASK (0x8U)
  11072. #define EIM_CS5RCR2_RBE_SHIFT (3U)
  11073. #define EIM_CS5RCR2_RBE(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR2_RBE_SHIFT)) & EIM_CS5RCR2_RBE_MASK)
  11074. #define EIM_CS5RCR2_RBEA_MASK (0x70U)
  11075. #define EIM_CS5RCR2_RBEA_SHIFT (4U)
  11076. #define EIM_CS5RCR2_RBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR2_RBEA_SHIFT)) & EIM_CS5RCR2_RBEA_MASK)
  11077. #define EIM_CS5RCR2_RL_MASK (0x300U)
  11078. #define EIM_CS5RCR2_RL_SHIFT (8U)
  11079. #define EIM_CS5RCR2_RL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR2_RL_SHIFT)) & EIM_CS5RCR2_RL_MASK)
  11080. #define EIM_CS5RCR2_PAT_MASK (0x7000U)
  11081. #define EIM_CS5RCR2_PAT_SHIFT (12U)
  11082. #define EIM_CS5RCR2_PAT(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR2_PAT_SHIFT)) & EIM_CS5RCR2_PAT_MASK)
  11083. #define EIM_CS5RCR2_APR_MASK (0x8000U)
  11084. #define EIM_CS5RCR2_APR_SHIFT (15U)
  11085. #define EIM_CS5RCR2_APR(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5RCR2_APR_SHIFT)) & EIM_CS5RCR2_APR_MASK)
  11086. /*! @name CS5WCR1 - Chip Select n Write Configuration Register 1 */
  11087. #define EIM_CS5WCR1_WCSN_MASK (0x7U)
  11088. #define EIM_CS5WCR1_WCSN_SHIFT (0U)
  11089. #define EIM_CS5WCR1_WCSN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WCSN_SHIFT)) & EIM_CS5WCR1_WCSN_MASK)
  11090. #define EIM_CS5WCR1_WCSA_MASK (0x38U)
  11091. #define EIM_CS5WCR1_WCSA_SHIFT (3U)
  11092. #define EIM_CS5WCR1_WCSA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WCSA_SHIFT)) & EIM_CS5WCR1_WCSA_MASK)
  11093. #define EIM_CS5WCR1_WEN_MASK (0x1C0U)
  11094. #define EIM_CS5WCR1_WEN_SHIFT (6U)
  11095. #define EIM_CS5WCR1_WEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WEN_SHIFT)) & EIM_CS5WCR1_WEN_MASK)
  11096. #define EIM_CS5WCR1_WEA_MASK (0xE00U)
  11097. #define EIM_CS5WCR1_WEA_SHIFT (9U)
  11098. #define EIM_CS5WCR1_WEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WEA_SHIFT)) & EIM_CS5WCR1_WEA_MASK)
  11099. #define EIM_CS5WCR1_WBEN_MASK (0x7000U)
  11100. #define EIM_CS5WCR1_WBEN_SHIFT (12U)
  11101. #define EIM_CS5WCR1_WBEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WBEN_SHIFT)) & EIM_CS5WCR1_WBEN_MASK)
  11102. #define EIM_CS5WCR1_WBEA_MASK (0x38000U)
  11103. #define EIM_CS5WCR1_WBEA_SHIFT (15U)
  11104. #define EIM_CS5WCR1_WBEA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WBEA_SHIFT)) & EIM_CS5WCR1_WBEA_MASK)
  11105. #define EIM_CS5WCR1_WADVN_MASK (0x1C0000U)
  11106. #define EIM_CS5WCR1_WADVN_SHIFT (18U)
  11107. #define EIM_CS5WCR1_WADVN(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WADVN_SHIFT)) & EIM_CS5WCR1_WADVN_MASK)
  11108. #define EIM_CS5WCR1_WADVA_MASK (0xE00000U)
  11109. #define EIM_CS5WCR1_WADVA_SHIFT (21U)
  11110. #define EIM_CS5WCR1_WADVA(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WADVA_SHIFT)) & EIM_CS5WCR1_WADVA_MASK)
  11111. #define EIM_CS5WCR1_WWSC_MASK (0x3F000000U)
  11112. #define EIM_CS5WCR1_WWSC_SHIFT (24U)
  11113. #define EIM_CS5WCR1_WWSC(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WWSC_SHIFT)) & EIM_CS5WCR1_WWSC_MASK)
  11114. #define EIM_CS5WCR1_WBED_MASK (0x40000000U)
  11115. #define EIM_CS5WCR1_WBED_SHIFT (30U)
  11116. #define EIM_CS5WCR1_WBED(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WBED_SHIFT)) & EIM_CS5WCR1_WBED_MASK)
  11117. #define EIM_CS5WCR1_WAL_MASK (0x80000000U)
  11118. #define EIM_CS5WCR1_WAL_SHIFT (31U)
  11119. #define EIM_CS5WCR1_WAL(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR1_WAL_SHIFT)) & EIM_CS5WCR1_WAL_MASK)
  11120. /*! @name CS5WCR2 - Chip Select n Write Configuration Register 2 */
  11121. #define EIM_CS5WCR2_WBCDD_MASK (0x1U)
  11122. #define EIM_CS5WCR2_WBCDD_SHIFT (0U)
  11123. #define EIM_CS5WCR2_WBCDD(x) (((uint32_t)(((uint32_t)(x)) << EIM_CS5WCR2_WBCDD_SHIFT)) & EIM_CS5WCR2_WBCDD_MASK)
  11124. /*! @name WCR - EIM Configuration Register */
  11125. #define EIM_WCR_BCM_MASK (0x1U)
  11126. #define EIM_WCR_BCM_SHIFT (0U)
  11127. #define EIM_WCR_BCM(x) (((uint32_t)(((uint32_t)(x)) << EIM_WCR_BCM_SHIFT)) & EIM_WCR_BCM_MASK)
  11128. #define EIM_WCR_GBCD_MASK (0x6U)
  11129. #define EIM_WCR_GBCD_SHIFT (1U)
  11130. #define EIM_WCR_GBCD(x) (((uint32_t)(((uint32_t)(x)) << EIM_WCR_GBCD_SHIFT)) & EIM_WCR_GBCD_MASK)
  11131. #define EIM_WCR_CONT_BCLK_SEL_MASK (0x8U)
  11132. #define EIM_WCR_CONT_BCLK_SEL_SHIFT (3U)
  11133. #define EIM_WCR_CONT_BCLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << EIM_WCR_CONT_BCLK_SEL_SHIFT)) & EIM_WCR_CONT_BCLK_SEL_MASK)
  11134. #define EIM_WCR_INTEN_MASK (0x10U)
  11135. #define EIM_WCR_INTEN_SHIFT (4U)
  11136. #define EIM_WCR_INTEN(x) (((uint32_t)(((uint32_t)(x)) << EIM_WCR_INTEN_SHIFT)) & EIM_WCR_INTEN_MASK)
  11137. #define EIM_WCR_INTPOL_MASK (0x20U)
  11138. #define EIM_WCR_INTPOL_SHIFT (5U)
  11139. #define EIM_WCR_INTPOL(x) (((uint32_t)(((uint32_t)(x)) << EIM_WCR_INTPOL_SHIFT)) & EIM_WCR_INTPOL_MASK)
  11140. #define EIM_WCR_WDOG_EN_MASK (0x100U)
  11141. #define EIM_WCR_WDOG_EN_SHIFT (8U)
  11142. #define EIM_WCR_WDOG_EN(x) (((uint32_t)(((uint32_t)(x)) << EIM_WCR_WDOG_EN_SHIFT)) & EIM_WCR_WDOG_EN_MASK)
  11143. #define EIM_WCR_WDOG_LIMIT_MASK (0x600U)
  11144. #define EIM_WCR_WDOG_LIMIT_SHIFT (9U)
  11145. #define EIM_WCR_WDOG_LIMIT(x) (((uint32_t)(((uint32_t)(x)) << EIM_WCR_WDOG_LIMIT_SHIFT)) & EIM_WCR_WDOG_LIMIT_MASK)
  11146. #define EIM_WCR_FRUN_ACLK_EN_MASK (0x800U)
  11147. #define EIM_WCR_FRUN_ACLK_EN_SHIFT (11U)
  11148. #define EIM_WCR_FRUN_ACLK_EN(x) (((uint32_t)(((uint32_t)(x)) << EIM_WCR_FRUN_ACLK_EN_SHIFT)) & EIM_WCR_FRUN_ACLK_EN_MASK)
  11149. /*!
  11150. * @}
  11151. */ /* end of group EIM_Register_Masks */
  11152. /* EIM - Peripheral instance base addresses */
  11153. /** Peripheral EIM base address */
  11154. #define EIM_BASE (0x21B8000u)
  11155. /** Peripheral EIM base pointer */
  11156. #define EIM ((EIM_Type *)EIM_BASE)
  11157. /** Array initializer of EIM peripheral base addresses */
  11158. #define EIM_BASE_ADDRS { EIM_BASE }
  11159. /** Array initializer of EIM peripheral base pointers */
  11160. #define EIM_BASE_PTRS { EIM }
  11161. /** Interrupt vectors for the EIM peripheral type */
  11162. #define EIM_IRQS { WEIM_IRQn }
  11163. /*!
  11164. * @}
  11165. */ /* end of group EIM_Peripheral_Access_Layer */
  11166. /* ----------------------------------------------------------------------------
  11167. -- ENET Peripheral Access Layer
  11168. ---------------------------------------------------------------------------- */
  11169. /*!
  11170. * @addtogroup ENET_Peripheral_Access_Layer ENET Peripheral Access Layer
  11171. * @{
  11172. */
  11173. /** ENET - Register Layout Typedef */
  11174. typedef struct {
  11175. uint8_t RESERVED_0[4];
  11176. __IO uint32_t EIR; /**< Interrupt Event Register, offset: 0x4 */
  11177. __IO uint32_t EIMR; /**< Interrupt Mask Register, offset: 0x8 */
  11178. uint8_t RESERVED_1[4];
  11179. __IO uint32_t RDAR; /**< Receive Descriptor Active Register, offset: 0x10 */
  11180. __IO uint32_t TDAR; /**< Transmit Descriptor Active Register, offset: 0x14 */
  11181. uint8_t RESERVED_2[12];
  11182. __IO uint32_t ECR; /**< Ethernet Control Register, offset: 0x24 */
  11183. uint8_t RESERVED_3[24];
  11184. __IO uint32_t MMFR; /**< MII Management Frame Register, offset: 0x40 */
  11185. __IO uint32_t MSCR; /**< MII Speed Control Register, offset: 0x44 */
  11186. uint8_t RESERVED_4[28];
  11187. __IO uint32_t MIBC; /**< MIB Control Register, offset: 0x64 */
  11188. uint8_t RESERVED_5[28];
  11189. __IO uint32_t RCR; /**< Receive Control Register, offset: 0x84 */
  11190. uint8_t RESERVED_6[60];
  11191. __IO uint32_t TCR; /**< Transmit Control Register, offset: 0xC4 */
  11192. uint8_t RESERVED_7[28];
  11193. __IO uint32_t PALR; /**< Physical Address Lower Register, offset: 0xE4 */
  11194. __IO uint32_t PAUR; /**< Physical Address Upper Register, offset: 0xE8 */
  11195. __IO uint32_t OPD; /**< Opcode/Pause Duration Register, offset: 0xEC */
  11196. __IO uint32_t TXIC; /**< Transmit Interrupt Coalescing Register, offset: 0xF0 */
  11197. uint8_t RESERVED_8[12];
  11198. __IO uint32_t RXIC; /**< Receive Interrupt Coalescing Register, offset: 0x100 */
  11199. uint8_t RESERVED_9[20];
  11200. __IO uint32_t IAUR; /**< Descriptor Individual Upper Address Register, offset: 0x118 */
  11201. __IO uint32_t IALR; /**< Descriptor Individual Lower Address Register, offset: 0x11C */
  11202. __IO uint32_t GAUR; /**< Descriptor Group Upper Address Register, offset: 0x120 */
  11203. __IO uint32_t GALR; /**< Descriptor Group Lower Address Register, offset: 0x124 */
  11204. uint8_t RESERVED_10[28];
  11205. __IO uint32_t TFWR; /**< Transmit FIFO Watermark Register, offset: 0x144 */
  11206. uint8_t RESERVED_11[56];
  11207. __IO uint32_t RDSR; /**< Receive Descriptor Ring Start Register, offset: 0x180 */
  11208. __IO uint32_t TDSR; /**< Transmit Buffer Descriptor Ring Start Register, offset: 0x184 */
  11209. __IO uint32_t MRBR; /**< Maximum Receive Buffer Size Register, offset: 0x188 */
  11210. uint8_t RESERVED_12[4];
  11211. __IO uint32_t RSFL; /**< Receive FIFO Section Full Threshold, offset: 0x190 */
  11212. __IO uint32_t RSEM; /**< Receive FIFO Section Empty Threshold, offset: 0x194 */
  11213. __IO uint32_t RAEM; /**< Receive FIFO Almost Empty Threshold, offset: 0x198 */
  11214. __IO uint32_t RAFL; /**< Receive FIFO Almost Full Threshold, offset: 0x19C */
  11215. __IO uint32_t TSEM; /**< Transmit FIFO Section Empty Threshold, offset: 0x1A0 */
  11216. __IO uint32_t TAEM; /**< Transmit FIFO Almost Empty Threshold, offset: 0x1A4 */
  11217. __IO uint32_t TAFL; /**< Transmit FIFO Almost Full Threshold, offset: 0x1A8 */
  11218. __IO uint32_t TIPG; /**< Transmit Inter-Packet Gap, offset: 0x1AC */
  11219. __IO uint32_t FTRL; /**< Frame Truncation Length, offset: 0x1B0 */
  11220. uint8_t RESERVED_13[12];
  11221. __IO uint32_t TACC; /**< Transmit Accelerator Function Configuration, offset: 0x1C0 */
  11222. __IO uint32_t RACC; /**< Receive Accelerator Function Configuration, offset: 0x1C4 */
  11223. uint8_t RESERVED_14[56];
  11224. __I uint32_t RMON_T_DROP; /**< Reserved Statistic Register, offset: 0x200 */
  11225. __I uint32_t RMON_T_PACKETS; /**< Tx Packet Count Statistic Register, offset: 0x204 */
  11226. __I uint32_t RMON_T_BC_PKT; /**< Tx Broadcast Packets Statistic Register, offset: 0x208 */
  11227. __I uint32_t RMON_T_MC_PKT; /**< Tx Multicast Packets Statistic Register, offset: 0x20C */
  11228. __I uint32_t RMON_T_CRC_ALIGN; /**< Tx Packets with CRC/Align Error Statistic Register, offset: 0x210 */
  11229. __I uint32_t RMON_T_UNDERSIZE; /**< Tx Packets Less Than Bytes and Good CRC Statistic Register, offset: 0x214 */
  11230. __I uint32_t RMON_T_OVERSIZE; /**< Tx Packets GT MAX_FL bytes and Good CRC Statistic Register, offset: 0x218 */
  11231. __I uint32_t RMON_T_FRAG; /**< Tx Packets Less Than 64 Bytes and Bad CRC Statistic Register, offset: 0x21C */
  11232. __I uint32_t RMON_T_JAB; /**< Tx Packets Greater Than MAX_FL bytes and Bad CRC Statistic Register, offset: 0x220 */
  11233. __I uint32_t RMON_T_COL; /**< Tx Collision Count Statistic Register, offset: 0x224 */
  11234. __I uint32_t RMON_T_P64; /**< Tx 64-Byte Packets Statistic Register, offset: 0x228 */
  11235. __I uint32_t RMON_T_P65TO127; /**< Tx 65- to 127-byte Packets Statistic Register, offset: 0x22C */
  11236. __I uint32_t RMON_T_P128TO255; /**< Tx 128- to 255-byte Packets Statistic Register, offset: 0x230 */
  11237. __I uint32_t RMON_T_P256TO511; /**< Tx 256- to 511-byte Packets Statistic Register, offset: 0x234 */
  11238. __I uint32_t RMON_T_P512TO1023; /**< Tx 512- to 1023-byte Packets Statistic Register, offset: 0x238 */
  11239. __I uint32_t RMON_T_P1024TO2047; /**< Tx 1024- to 2047-byte Packets Statistic Register, offset: 0x23C */
  11240. __I uint32_t RMON_T_P_GTE2048; /**< Tx Packets Greater Than 2048 Bytes Statistic Register, offset: 0x240 */
  11241. __I uint32_t RMON_T_OCTETS; /**< Tx Octets Statistic Register, offset: 0x244 */
  11242. __I uint32_t IEEE_T_DROP; /**< Reserved Statistic Register, offset: 0x248 */
  11243. __I uint32_t IEEE_T_FRAME_OK; /**< Frames Transmitted OK Statistic Register, offset: 0x24C */
  11244. __I uint32_t IEEE_T_1COL; /**< Frames Transmitted with Single Collision Statistic Register, offset: 0x250 */
  11245. __I uint32_t IEEE_T_MCOL; /**< Frames Transmitted with Multiple Collisions Statistic Register, offset: 0x254 */
  11246. __I uint32_t IEEE_T_DEF; /**< Frames Transmitted after Deferral Delay Statistic Register, offset: 0x258 */
  11247. __I uint32_t IEEE_T_LCOL; /**< Frames Transmitted with Late Collision Statistic Register, offset: 0x25C */
  11248. __I uint32_t IEEE_T_EXCOL; /**< Frames Transmitted with Excessive Collisions Statistic Register, offset: 0x260 */
  11249. __I uint32_t IEEE_T_MACERR; /**< Frames Transmitted with Tx FIFO Underrun Statistic Register, offset: 0x264 */
  11250. __I uint32_t IEEE_T_CSERR; /**< Frames Transmitted with Carrier Sense Error Statistic Register, offset: 0x268 */
  11251. __I uint32_t IEEE_T_SQE; /**< Reserved Statistic Register, offset: 0x26C */
  11252. __I uint32_t IEEE_T_FDXFC; /**< Flow Control Pause Frames Transmitted Statistic Register, offset: 0x270 */
  11253. __I uint32_t IEEE_T_OCTETS_OK; /**< Octet Count for Frames Transmitted w/o Error Statistic Register, offset: 0x274 */
  11254. uint8_t RESERVED_15[12];
  11255. __I uint32_t RMON_R_PACKETS; /**< Rx Packet Count Statistic Register, offset: 0x284 */
  11256. __I uint32_t RMON_R_BC_PKT; /**< Rx Broadcast Packets Statistic Register, offset: 0x288 */
  11257. __I uint32_t RMON_R_MC_PKT; /**< Rx Multicast Packets Statistic Register, offset: 0x28C */
  11258. __I uint32_t RMON_R_CRC_ALIGN; /**< Rx Packets with CRC/Align Error Statistic Register, offset: 0x290 */
  11259. __I uint32_t RMON_R_UNDERSIZE; /**< Rx Packets with Less Than 64 Bytes and Good CRC Statistic Register, offset: 0x294 */
  11260. __I uint32_t RMON_R_OVERSIZE; /**< Rx Packets Greater Than MAX_FL and Good CRC Statistic Register, offset: 0x298 */
  11261. __I uint32_t RMON_R_FRAG; /**< Rx Packets Less Than 64 Bytes and Bad CRC Statistic Register, offset: 0x29C */
  11262. __I uint32_t RMON_R_JAB; /**< Rx Packets Greater Than MAX_FL Bytes and Bad CRC Statistic Register, offset: 0x2A0 */
  11263. __I uint32_t RMON_R_RESVD_0; /**< Reserved Statistic Register, offset: 0x2A4 */
  11264. __I uint32_t RMON_R_P64; /**< Rx 64-Byte Packets Statistic Register, offset: 0x2A8 */
  11265. __I uint32_t RMON_R_P65TO127; /**< Rx 65- to 127-Byte Packets Statistic Register, offset: 0x2AC */
  11266. __I uint32_t RMON_R_P128TO255; /**< Rx 128- to 255-Byte Packets Statistic Register, offset: 0x2B0 */
  11267. __I uint32_t RMON_R_P256TO511; /**< Rx 256- to 511-Byte Packets Statistic Register, offset: 0x2B4 */
  11268. __I uint32_t RMON_R_P512TO1023; /**< Rx 512- to 1023-Byte Packets Statistic Register, offset: 0x2B8 */
  11269. __I uint32_t RMON_R_P1024TO2047; /**< Rx 1024- to 2047-Byte Packets Statistic Register, offset: 0x2BC */
  11270. __I uint32_t RMON_R_P_GTE2048; /**< Rx Packets Greater than 2048 Bytes Statistic Register, offset: 0x2C0 */
  11271. __I uint32_t RMON_R_OCTETS; /**< Rx Octets Statistic Register, offset: 0x2C4 */
  11272. __I uint32_t IEEE_R_DROP; /**< Frames not Counted Correctly Statistic Register, offset: 0x2C8 */
  11273. __I uint32_t IEEE_R_FRAME_OK; /**< Frames Received OK Statistic Register, offset: 0x2CC */
  11274. __I uint32_t IEEE_R_CRC; /**< Frames Received with CRC Error Statistic Register, offset: 0x2D0 */
  11275. __I uint32_t IEEE_R_ALIGN; /**< Frames Received with Alignment Error Statistic Register, offset: 0x2D4 */
  11276. __I uint32_t IEEE_R_MACERR; /**< Receive FIFO Overflow Count Statistic Register, offset: 0x2D8 */
  11277. __I uint32_t IEEE_R_FDXFC; /**< Flow Control Pause Frames Received Statistic Register, offset: 0x2DC */
  11278. __I uint32_t IEEE_R_OCTETS_OK; /**< Octet Count for Frames Received without Error Statistic Register, offset: 0x2E0 */
  11279. uint8_t RESERVED_16[284];
  11280. __IO uint32_t ATCR; /**< Adjustable Timer Control Register, offset: 0x400 */
  11281. __IO uint32_t ATVR; /**< Timer Value Register, offset: 0x404 */
  11282. __IO uint32_t ATOFF; /**< Timer Offset Register, offset: 0x408 */
  11283. __IO uint32_t ATPER; /**< Timer Period Register, offset: 0x40C */
  11284. __IO uint32_t ATCOR; /**< Timer Correction Register, offset: 0x410 */
  11285. __IO uint32_t ATINC; /**< Time-Stamping Clock Period Register, offset: 0x414 */
  11286. __I uint32_t ATSTMP; /**< Timestamp of Last Transmitted Frame, offset: 0x418 */
  11287. uint8_t RESERVED_17[488];
  11288. __IO uint32_t TGSR; /**< Timer Global Status Register, offset: 0x604 */
  11289. struct { /* offset: 0x608, array step: 0x8 */
  11290. __IO uint32_t TCSR; /**< Timer Control Status Register, array offset: 0x608, array step: 0x8 */
  11291. __IO uint32_t TCCR; /**< Timer Compare Capture Register, array offset: 0x60C, array step: 0x8 */
  11292. } CHANNEL[4];
  11293. } ENET_Type;
  11294. /* ----------------------------------------------------------------------------
  11295. -- ENET Register Masks
  11296. ---------------------------------------------------------------------------- */
  11297. /*!
  11298. * @addtogroup ENET_Register_Masks ENET Register Masks
  11299. * @{
  11300. */
  11301. /*! @name EIR - Interrupt Event Register */
  11302. #define ENET_EIR_TS_TIMER_MASK (0x8000U)
  11303. #define ENET_EIR_TS_TIMER_SHIFT (15U)
  11304. #define ENET_EIR_TS_TIMER(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TS_TIMER_SHIFT)) & ENET_EIR_TS_TIMER_MASK)
  11305. #define ENET_EIR_TS_AVAIL_MASK (0x10000U)
  11306. #define ENET_EIR_TS_AVAIL_SHIFT (16U)
  11307. #define ENET_EIR_TS_AVAIL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TS_AVAIL_SHIFT)) & ENET_EIR_TS_AVAIL_MASK)
  11308. #define ENET_EIR_WAKEUP_MASK (0x20000U)
  11309. #define ENET_EIR_WAKEUP_SHIFT (17U)
  11310. #define ENET_EIR_WAKEUP(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_WAKEUP_SHIFT)) & ENET_EIR_WAKEUP_MASK)
  11311. #define ENET_EIR_PLR_MASK (0x40000U)
  11312. #define ENET_EIR_PLR_SHIFT (18U)
  11313. #define ENET_EIR_PLR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_PLR_SHIFT)) & ENET_EIR_PLR_MASK)
  11314. #define ENET_EIR_UN_MASK (0x80000U)
  11315. #define ENET_EIR_UN_SHIFT (19U)
  11316. #define ENET_EIR_UN(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_UN_SHIFT)) & ENET_EIR_UN_MASK)
  11317. #define ENET_EIR_RL_MASK (0x100000U)
  11318. #define ENET_EIR_RL_SHIFT (20U)
  11319. #define ENET_EIR_RL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RL_SHIFT)) & ENET_EIR_RL_MASK)
  11320. #define ENET_EIR_LC_MASK (0x200000U)
  11321. #define ENET_EIR_LC_SHIFT (21U)
  11322. #define ENET_EIR_LC(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_LC_SHIFT)) & ENET_EIR_LC_MASK)
  11323. #define ENET_EIR_EBERR_MASK (0x400000U)
  11324. #define ENET_EIR_EBERR_SHIFT (22U)
  11325. #define ENET_EIR_EBERR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_EBERR_SHIFT)) & ENET_EIR_EBERR_MASK)
  11326. #define ENET_EIR_MII_MASK (0x800000U)
  11327. #define ENET_EIR_MII_SHIFT (23U)
  11328. #define ENET_EIR_MII(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_MII_SHIFT)) & ENET_EIR_MII_MASK)
  11329. #define ENET_EIR_RXB_MASK (0x1000000U)
  11330. #define ENET_EIR_RXB_SHIFT (24U)
  11331. #define ENET_EIR_RXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RXB_SHIFT)) & ENET_EIR_RXB_MASK)
  11332. #define ENET_EIR_RXF_MASK (0x2000000U)
  11333. #define ENET_EIR_RXF_SHIFT (25U)
  11334. #define ENET_EIR_RXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RXF_SHIFT)) & ENET_EIR_RXF_MASK)
  11335. #define ENET_EIR_TXB_MASK (0x4000000U)
  11336. #define ENET_EIR_TXB_SHIFT (26U)
  11337. #define ENET_EIR_TXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TXB_SHIFT)) & ENET_EIR_TXB_MASK)
  11338. #define ENET_EIR_TXF_MASK (0x8000000U)
  11339. #define ENET_EIR_TXF_SHIFT (27U)
  11340. #define ENET_EIR_TXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TXF_SHIFT)) & ENET_EIR_TXF_MASK)
  11341. #define ENET_EIR_GRA_MASK (0x10000000U)
  11342. #define ENET_EIR_GRA_SHIFT (28U)
  11343. #define ENET_EIR_GRA(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_GRA_SHIFT)) & ENET_EIR_GRA_MASK)
  11344. #define ENET_EIR_BABT_MASK (0x20000000U)
  11345. #define ENET_EIR_BABT_SHIFT (29U)
  11346. #define ENET_EIR_BABT(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_BABT_SHIFT)) & ENET_EIR_BABT_MASK)
  11347. #define ENET_EIR_BABR_MASK (0x40000000U)
  11348. #define ENET_EIR_BABR_SHIFT (30U)
  11349. #define ENET_EIR_BABR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_BABR_SHIFT)) & ENET_EIR_BABR_MASK)
  11350. /*! @name EIMR - Interrupt Mask Register */
  11351. #define ENET_EIMR_TS_TIMER_MASK (0x8000U)
  11352. #define ENET_EIMR_TS_TIMER_SHIFT (15U)
  11353. #define ENET_EIMR_TS_TIMER(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TS_TIMER_SHIFT)) & ENET_EIMR_TS_TIMER_MASK)
  11354. #define ENET_EIMR_TS_AVAIL_MASK (0x10000U)
  11355. #define ENET_EIMR_TS_AVAIL_SHIFT (16U)
  11356. #define ENET_EIMR_TS_AVAIL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TS_AVAIL_SHIFT)) & ENET_EIMR_TS_AVAIL_MASK)
  11357. #define ENET_EIMR_WAKEUP_MASK (0x20000U)
  11358. #define ENET_EIMR_WAKEUP_SHIFT (17U)
  11359. #define ENET_EIMR_WAKEUP(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_WAKEUP_SHIFT)) & ENET_EIMR_WAKEUP_MASK)
  11360. #define ENET_EIMR_PLR_MASK (0x40000U)
  11361. #define ENET_EIMR_PLR_SHIFT (18U)
  11362. #define ENET_EIMR_PLR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_PLR_SHIFT)) & ENET_EIMR_PLR_MASK)
  11363. #define ENET_EIMR_UN_MASK (0x80000U)
  11364. #define ENET_EIMR_UN_SHIFT (19U)
  11365. #define ENET_EIMR_UN(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_UN_SHIFT)) & ENET_EIMR_UN_MASK)
  11366. #define ENET_EIMR_RL_MASK (0x100000U)
  11367. #define ENET_EIMR_RL_SHIFT (20U)
  11368. #define ENET_EIMR_RL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RL_SHIFT)) & ENET_EIMR_RL_MASK)
  11369. #define ENET_EIMR_LC_MASK (0x200000U)
  11370. #define ENET_EIMR_LC_SHIFT (21U)
  11371. #define ENET_EIMR_LC(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_LC_SHIFT)) & ENET_EIMR_LC_MASK)
  11372. #define ENET_EIMR_EBERR_MASK (0x400000U)
  11373. #define ENET_EIMR_EBERR_SHIFT (22U)
  11374. #define ENET_EIMR_EBERR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_EBERR_SHIFT)) & ENET_EIMR_EBERR_MASK)
  11375. #define ENET_EIMR_MII_MASK (0x800000U)
  11376. #define ENET_EIMR_MII_SHIFT (23U)
  11377. #define ENET_EIMR_MII(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_MII_SHIFT)) & ENET_EIMR_MII_MASK)
  11378. #define ENET_EIMR_RXB_MASK (0x1000000U)
  11379. #define ENET_EIMR_RXB_SHIFT (24U)
  11380. #define ENET_EIMR_RXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RXB_SHIFT)) & ENET_EIMR_RXB_MASK)
  11381. #define ENET_EIMR_RXF_MASK (0x2000000U)
  11382. #define ENET_EIMR_RXF_SHIFT (25U)
  11383. #define ENET_EIMR_RXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RXF_SHIFT)) & ENET_EIMR_RXF_MASK)
  11384. #define ENET_EIMR_TXB_MASK (0x4000000U)
  11385. #define ENET_EIMR_TXB_SHIFT (26U)
  11386. #define ENET_EIMR_TXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TXB_SHIFT)) & ENET_EIMR_TXB_MASK)
  11387. #define ENET_EIMR_TXF_MASK (0x8000000U)
  11388. #define ENET_EIMR_TXF_SHIFT (27U)
  11389. #define ENET_EIMR_TXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TXF_SHIFT)) & ENET_EIMR_TXF_MASK)
  11390. #define ENET_EIMR_GRA_MASK (0x10000000U)
  11391. #define ENET_EIMR_GRA_SHIFT (28U)
  11392. #define ENET_EIMR_GRA(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_GRA_SHIFT)) & ENET_EIMR_GRA_MASK)
  11393. #define ENET_EIMR_BABT_MASK (0x20000000U)
  11394. #define ENET_EIMR_BABT_SHIFT (29U)
  11395. #define ENET_EIMR_BABT(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_BABT_SHIFT)) & ENET_EIMR_BABT_MASK)
  11396. #define ENET_EIMR_BABR_MASK (0x40000000U)
  11397. #define ENET_EIMR_BABR_SHIFT (30U)
  11398. #define ENET_EIMR_BABR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_BABR_SHIFT)) & ENET_EIMR_BABR_MASK)
  11399. /*! @name RDAR - Receive Descriptor Active Register */
  11400. #define ENET_RDAR_RDAR_MASK (0x1000000U)
  11401. #define ENET_RDAR_RDAR_SHIFT (24U)
  11402. #define ENET_RDAR_RDAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_RDAR_RDAR_SHIFT)) & ENET_RDAR_RDAR_MASK)
  11403. /*! @name TDAR - Transmit Descriptor Active Register */
  11404. #define ENET_TDAR_TDAR_MASK (0x1000000U)
  11405. #define ENET_TDAR_TDAR_SHIFT (24U)
  11406. #define ENET_TDAR_TDAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_TDAR_TDAR_SHIFT)) & ENET_TDAR_TDAR_MASK)
  11407. /*! @name ECR - Ethernet Control Register */
  11408. #define ENET_ECR_RESET_MASK (0x1U)
  11409. #define ENET_ECR_RESET_SHIFT (0U)
  11410. #define ENET_ECR_RESET(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_RESET_SHIFT)) & ENET_ECR_RESET_MASK)
  11411. #define ENET_ECR_ETHEREN_MASK (0x2U)
  11412. #define ENET_ECR_ETHEREN_SHIFT (1U)
  11413. #define ENET_ECR_ETHEREN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_ETHEREN_SHIFT)) & ENET_ECR_ETHEREN_MASK)
  11414. #define ENET_ECR_MAGICEN_MASK (0x4U)
  11415. #define ENET_ECR_MAGICEN_SHIFT (2U)
  11416. #define ENET_ECR_MAGICEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_MAGICEN_SHIFT)) & ENET_ECR_MAGICEN_MASK)
  11417. #define ENET_ECR_SLEEP_MASK (0x8U)
  11418. #define ENET_ECR_SLEEP_SHIFT (3U)
  11419. #define ENET_ECR_SLEEP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_SLEEP_SHIFT)) & ENET_ECR_SLEEP_MASK)
  11420. #define ENET_ECR_EN1588_MASK (0x10U)
  11421. #define ENET_ECR_EN1588_SHIFT (4U)
  11422. #define ENET_ECR_EN1588(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_EN1588_SHIFT)) & ENET_ECR_EN1588_MASK)
  11423. #define ENET_ECR_DBGEN_MASK (0x40U)
  11424. #define ENET_ECR_DBGEN_SHIFT (6U)
  11425. #define ENET_ECR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_DBGEN_SHIFT)) & ENET_ECR_DBGEN_MASK)
  11426. #define ENET_ECR_DBSWP_MASK (0x100U)
  11427. #define ENET_ECR_DBSWP_SHIFT (8U)
  11428. #define ENET_ECR_DBSWP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_DBSWP_SHIFT)) & ENET_ECR_DBSWP_MASK)
  11429. /*! @name MMFR - MII Management Frame Register */
  11430. #define ENET_MMFR_DATA_MASK (0xFFFFU)
  11431. #define ENET_MMFR_DATA_SHIFT (0U)
  11432. #define ENET_MMFR_DATA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_DATA_SHIFT)) & ENET_MMFR_DATA_MASK)
  11433. #define ENET_MMFR_TA_MASK (0x30000U)
  11434. #define ENET_MMFR_TA_SHIFT (16U)
  11435. #define ENET_MMFR_TA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_TA_SHIFT)) & ENET_MMFR_TA_MASK)
  11436. #define ENET_MMFR_RA_MASK (0x7C0000U)
  11437. #define ENET_MMFR_RA_SHIFT (18U)
  11438. #define ENET_MMFR_RA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_RA_SHIFT)) & ENET_MMFR_RA_MASK)
  11439. #define ENET_MMFR_PA_MASK (0xF800000U)
  11440. #define ENET_MMFR_PA_SHIFT (23U)
  11441. #define ENET_MMFR_PA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_PA_SHIFT)) & ENET_MMFR_PA_MASK)
  11442. #define ENET_MMFR_OP_MASK (0x30000000U)
  11443. #define ENET_MMFR_OP_SHIFT (28U)
  11444. #define ENET_MMFR_OP(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_OP_SHIFT)) & ENET_MMFR_OP_MASK)
  11445. #define ENET_MMFR_ST_MASK (0xC0000000U)
  11446. #define ENET_MMFR_ST_SHIFT (30U)
  11447. #define ENET_MMFR_ST(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_ST_SHIFT)) & ENET_MMFR_ST_MASK)
  11448. /*! @name MSCR - MII Speed Control Register */
  11449. #define ENET_MSCR_MII_SPEED_MASK (0x7EU)
  11450. #define ENET_MSCR_MII_SPEED_SHIFT (1U)
  11451. #define ENET_MSCR_MII_SPEED(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_MII_SPEED_SHIFT)) & ENET_MSCR_MII_SPEED_MASK)
  11452. #define ENET_MSCR_DIS_PRE_MASK (0x80U)
  11453. #define ENET_MSCR_DIS_PRE_SHIFT (7U)
  11454. #define ENET_MSCR_DIS_PRE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_DIS_PRE_SHIFT)) & ENET_MSCR_DIS_PRE_MASK)
  11455. #define ENET_MSCR_HOLDTIME_MASK (0x700U)
  11456. #define ENET_MSCR_HOLDTIME_SHIFT (8U)
  11457. #define ENET_MSCR_HOLDTIME(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_HOLDTIME_SHIFT)) & ENET_MSCR_HOLDTIME_MASK)
  11458. /*! @name MIBC - MIB Control Register */
  11459. #define ENET_MIBC_MIB_CLEAR_MASK (0x20000000U)
  11460. #define ENET_MIBC_MIB_CLEAR_SHIFT (29U)
  11461. #define ENET_MIBC_MIB_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_CLEAR_SHIFT)) & ENET_MIBC_MIB_CLEAR_MASK)
  11462. #define ENET_MIBC_MIB_IDLE_MASK (0x40000000U)
  11463. #define ENET_MIBC_MIB_IDLE_SHIFT (30U)
  11464. #define ENET_MIBC_MIB_IDLE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_IDLE_SHIFT)) & ENET_MIBC_MIB_IDLE_MASK)
  11465. #define ENET_MIBC_MIB_DIS_MASK (0x80000000U)
  11466. #define ENET_MIBC_MIB_DIS_SHIFT (31U)
  11467. #define ENET_MIBC_MIB_DIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_DIS_SHIFT)) & ENET_MIBC_MIB_DIS_MASK)
  11468. /*! @name RCR - Receive Control Register */
  11469. #define ENET_RCR_LOOP_MASK (0x1U)
  11470. #define ENET_RCR_LOOP_SHIFT (0U)
  11471. #define ENET_RCR_LOOP(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_LOOP_SHIFT)) & ENET_RCR_LOOP_MASK)
  11472. #define ENET_RCR_DRT_MASK (0x2U)
  11473. #define ENET_RCR_DRT_SHIFT (1U)
  11474. #define ENET_RCR_DRT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_DRT_SHIFT)) & ENET_RCR_DRT_MASK)
  11475. #define ENET_RCR_MII_MODE_MASK (0x4U)
  11476. #define ENET_RCR_MII_MODE_SHIFT (2U)
  11477. #define ENET_RCR_MII_MODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_MII_MODE_SHIFT)) & ENET_RCR_MII_MODE_MASK)
  11478. #define ENET_RCR_PROM_MASK (0x8U)
  11479. #define ENET_RCR_PROM_SHIFT (3U)
  11480. #define ENET_RCR_PROM(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PROM_SHIFT)) & ENET_RCR_PROM_MASK)
  11481. #define ENET_RCR_BC_REJ_MASK (0x10U)
  11482. #define ENET_RCR_BC_REJ_SHIFT (4U)
  11483. #define ENET_RCR_BC_REJ(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_BC_REJ_SHIFT)) & ENET_RCR_BC_REJ_MASK)
  11484. #define ENET_RCR_FCE_MASK (0x20U)
  11485. #define ENET_RCR_FCE_SHIFT (5U)
  11486. #define ENET_RCR_FCE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_FCE_SHIFT)) & ENET_RCR_FCE_MASK)
  11487. #define ENET_RCR_RMII_MODE_MASK (0x100U)
  11488. #define ENET_RCR_RMII_MODE_SHIFT (8U)
  11489. #define ENET_RCR_RMII_MODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_RMII_MODE_SHIFT)) & ENET_RCR_RMII_MODE_MASK)
  11490. #define ENET_RCR_RMII_10T_MASK (0x200U)
  11491. #define ENET_RCR_RMII_10T_SHIFT (9U)
  11492. #define ENET_RCR_RMII_10T(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_RMII_10T_SHIFT)) & ENET_RCR_RMII_10T_MASK)
  11493. #define ENET_RCR_PADEN_MASK (0x1000U)
  11494. #define ENET_RCR_PADEN_SHIFT (12U)
  11495. #define ENET_RCR_PADEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PADEN_SHIFT)) & ENET_RCR_PADEN_MASK)
  11496. #define ENET_RCR_PAUFWD_MASK (0x2000U)
  11497. #define ENET_RCR_PAUFWD_SHIFT (13U)
  11498. #define ENET_RCR_PAUFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PAUFWD_SHIFT)) & ENET_RCR_PAUFWD_MASK)
  11499. #define ENET_RCR_CRCFWD_MASK (0x4000U)
  11500. #define ENET_RCR_CRCFWD_SHIFT (14U)
  11501. #define ENET_RCR_CRCFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_CRCFWD_SHIFT)) & ENET_RCR_CRCFWD_MASK)
  11502. #define ENET_RCR_CFEN_MASK (0x8000U)
  11503. #define ENET_RCR_CFEN_SHIFT (15U)
  11504. #define ENET_RCR_CFEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_CFEN_SHIFT)) & ENET_RCR_CFEN_MASK)
  11505. #define ENET_RCR_MAX_FL_MASK (0x3FFF0000U)
  11506. #define ENET_RCR_MAX_FL_SHIFT (16U)
  11507. #define ENET_RCR_MAX_FL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_MAX_FL_SHIFT)) & ENET_RCR_MAX_FL_MASK)
  11508. #define ENET_RCR_NLC_MASK (0x40000000U)
  11509. #define ENET_RCR_NLC_SHIFT (30U)
  11510. #define ENET_RCR_NLC(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_NLC_SHIFT)) & ENET_RCR_NLC_MASK)
  11511. #define ENET_RCR_GRS_MASK (0x80000000U)
  11512. #define ENET_RCR_GRS_SHIFT (31U)
  11513. #define ENET_RCR_GRS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_GRS_SHIFT)) & ENET_RCR_GRS_MASK)
  11514. /*! @name TCR - Transmit Control Register */
  11515. #define ENET_TCR_GTS_MASK (0x1U)
  11516. #define ENET_TCR_GTS_SHIFT (0U)
  11517. #define ENET_TCR_GTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_GTS_SHIFT)) & ENET_TCR_GTS_MASK)
  11518. #define ENET_TCR_FDEN_MASK (0x4U)
  11519. #define ENET_TCR_FDEN_SHIFT (2U)
  11520. #define ENET_TCR_FDEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_FDEN_SHIFT)) & ENET_TCR_FDEN_MASK)
  11521. #define ENET_TCR_TFC_PAUSE_MASK (0x8U)
  11522. #define ENET_TCR_TFC_PAUSE_SHIFT (3U)
  11523. #define ENET_TCR_TFC_PAUSE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_TFC_PAUSE_SHIFT)) & ENET_TCR_TFC_PAUSE_MASK)
  11524. #define ENET_TCR_RFC_PAUSE_MASK (0x10U)
  11525. #define ENET_TCR_RFC_PAUSE_SHIFT (4U)
  11526. #define ENET_TCR_RFC_PAUSE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_RFC_PAUSE_SHIFT)) & ENET_TCR_RFC_PAUSE_MASK)
  11527. #define ENET_TCR_ADDSEL_MASK (0xE0U)
  11528. #define ENET_TCR_ADDSEL_SHIFT (5U)
  11529. #define ENET_TCR_ADDSEL(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_ADDSEL_SHIFT)) & ENET_TCR_ADDSEL_MASK)
  11530. #define ENET_TCR_ADDINS_MASK (0x100U)
  11531. #define ENET_TCR_ADDINS_SHIFT (8U)
  11532. #define ENET_TCR_ADDINS(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_ADDINS_SHIFT)) & ENET_TCR_ADDINS_MASK)
  11533. #define ENET_TCR_CRCFWD_MASK (0x200U)
  11534. #define ENET_TCR_CRCFWD_SHIFT (9U)
  11535. #define ENET_TCR_CRCFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_CRCFWD_SHIFT)) & ENET_TCR_CRCFWD_MASK)
  11536. /*! @name PALR - Physical Address Lower Register */
  11537. #define ENET_PALR_PADDR1_MASK (0xFFFFFFFFU)
  11538. #define ENET_PALR_PADDR1_SHIFT (0U)
  11539. #define ENET_PALR_PADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_PALR_PADDR1_SHIFT)) & ENET_PALR_PADDR1_MASK)
  11540. /*! @name PAUR - Physical Address Upper Register */
  11541. #define ENET_PAUR_TYPE_MASK (0xFFFFU)
  11542. #define ENET_PAUR_TYPE_SHIFT (0U)
  11543. #define ENET_PAUR_TYPE(x) (((uint32_t)(((uint32_t)(x)) << ENET_PAUR_TYPE_SHIFT)) & ENET_PAUR_TYPE_MASK)
  11544. #define ENET_PAUR_PADDR2_MASK (0xFFFF0000U)
  11545. #define ENET_PAUR_PADDR2_SHIFT (16U)
  11546. #define ENET_PAUR_PADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_PAUR_PADDR2_SHIFT)) & ENET_PAUR_PADDR2_MASK)
  11547. /*! @name OPD - Opcode/Pause Duration Register */
  11548. #define ENET_OPD_PAUSE_DUR_MASK (0xFFFFU)
  11549. #define ENET_OPD_PAUSE_DUR_SHIFT (0U)
  11550. #define ENET_OPD_PAUSE_DUR(x) (((uint32_t)(((uint32_t)(x)) << ENET_OPD_PAUSE_DUR_SHIFT)) & ENET_OPD_PAUSE_DUR_MASK)
  11551. #define ENET_OPD_OPCODE_MASK (0xFFFF0000U)
  11552. #define ENET_OPD_OPCODE_SHIFT (16U)
  11553. #define ENET_OPD_OPCODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_OPD_OPCODE_SHIFT)) & ENET_OPD_OPCODE_MASK)
  11554. /*! @name TXIC - Transmit Interrupt Coalescing Register */
  11555. #define ENET_TXIC_ICTT_MASK (0xFFFFU)
  11556. #define ENET_TXIC_ICTT_SHIFT (0U)
  11557. #define ENET_TXIC_ICTT(x) (((uint32_t)(((uint32_t)(x)) << ENET_TXIC_ICTT_SHIFT)) & ENET_TXIC_ICTT_MASK)
  11558. #define ENET_TXIC_ICFT_MASK (0xFF00000U)
  11559. #define ENET_TXIC_ICFT_SHIFT (20U)
  11560. #define ENET_TXIC_ICFT(x) (((uint32_t)(((uint32_t)(x)) << ENET_TXIC_ICFT_SHIFT)) & ENET_TXIC_ICFT_MASK)
  11561. #define ENET_TXIC_ICCS_MASK (0x40000000U)
  11562. #define ENET_TXIC_ICCS_SHIFT (30U)
  11563. #define ENET_TXIC_ICCS(x) (((uint32_t)(((uint32_t)(x)) << ENET_TXIC_ICCS_SHIFT)) & ENET_TXIC_ICCS_MASK)
  11564. #define ENET_TXIC_ICEN_MASK (0x80000000U)
  11565. #define ENET_TXIC_ICEN_SHIFT (31U)
  11566. #define ENET_TXIC_ICEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_TXIC_ICEN_SHIFT)) & ENET_TXIC_ICEN_MASK)
  11567. /*! @name RXIC - Receive Interrupt Coalescing Register */
  11568. #define ENET_RXIC_ICTT_MASK (0xFFFFU)
  11569. #define ENET_RXIC_ICTT_SHIFT (0U)
  11570. #define ENET_RXIC_ICTT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RXIC_ICTT_SHIFT)) & ENET_RXIC_ICTT_MASK)
  11571. #define ENET_RXIC_ICFT_MASK (0xFF00000U)
  11572. #define ENET_RXIC_ICFT_SHIFT (20U)
  11573. #define ENET_RXIC_ICFT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RXIC_ICFT_SHIFT)) & ENET_RXIC_ICFT_MASK)
  11574. #define ENET_RXIC_ICCS_MASK (0x40000000U)
  11575. #define ENET_RXIC_ICCS_SHIFT (30U)
  11576. #define ENET_RXIC_ICCS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RXIC_ICCS_SHIFT)) & ENET_RXIC_ICCS_MASK)
  11577. #define ENET_RXIC_ICEN_MASK (0x80000000U)
  11578. #define ENET_RXIC_ICEN_SHIFT (31U)
  11579. #define ENET_RXIC_ICEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_RXIC_ICEN_SHIFT)) & ENET_RXIC_ICEN_MASK)
  11580. /*! @name IAUR - Descriptor Individual Upper Address Register */
  11581. #define ENET_IAUR_IADDR1_MASK (0xFFFFFFFFU)
  11582. #define ENET_IAUR_IADDR1_SHIFT (0U)
  11583. #define ENET_IAUR_IADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_IAUR_IADDR1_SHIFT)) & ENET_IAUR_IADDR1_MASK)
  11584. /*! @name IALR - Descriptor Individual Lower Address Register */
  11585. #define ENET_IALR_IADDR2_MASK (0xFFFFFFFFU)
  11586. #define ENET_IALR_IADDR2_SHIFT (0U)
  11587. #define ENET_IALR_IADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_IALR_IADDR2_SHIFT)) & ENET_IALR_IADDR2_MASK)
  11588. /*! @name GAUR - Descriptor Group Upper Address Register */
  11589. #define ENET_GAUR_GADDR1_MASK (0xFFFFFFFFU)
  11590. #define ENET_GAUR_GADDR1_SHIFT (0U)
  11591. #define ENET_GAUR_GADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_GAUR_GADDR1_SHIFT)) & ENET_GAUR_GADDR1_MASK)
  11592. /*! @name GALR - Descriptor Group Lower Address Register */
  11593. #define ENET_GALR_GADDR2_MASK (0xFFFFFFFFU)
  11594. #define ENET_GALR_GADDR2_SHIFT (0U)
  11595. #define ENET_GALR_GADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_GALR_GADDR2_SHIFT)) & ENET_GALR_GADDR2_MASK)
  11596. /*! @name TFWR - Transmit FIFO Watermark Register */
  11597. #define ENET_TFWR_TFWR_MASK (0x3FU)
  11598. #define ENET_TFWR_TFWR_SHIFT (0U)
  11599. #define ENET_TFWR_TFWR(x) (((uint32_t)(((uint32_t)(x)) << ENET_TFWR_TFWR_SHIFT)) & ENET_TFWR_TFWR_MASK)
  11600. #define ENET_TFWR_STRFWD_MASK (0x100U)
  11601. #define ENET_TFWR_STRFWD_SHIFT (8U)
  11602. #define ENET_TFWR_STRFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_TFWR_STRFWD_SHIFT)) & ENET_TFWR_STRFWD_MASK)
  11603. /*! @name RDSR - Receive Descriptor Ring Start Register */
  11604. #define ENET_RDSR_R_DES_START_MASK (0xFFFFFFF8U)
  11605. #define ENET_RDSR_R_DES_START_SHIFT (3U)
  11606. #define ENET_RDSR_R_DES_START(x) (((uint32_t)(((uint32_t)(x)) << ENET_RDSR_R_DES_START_SHIFT)) & ENET_RDSR_R_DES_START_MASK)
  11607. /*! @name TDSR - Transmit Buffer Descriptor Ring Start Register */
  11608. #define ENET_TDSR_X_DES_START_MASK (0xFFFFFFF8U)
  11609. #define ENET_TDSR_X_DES_START_SHIFT (3U)
  11610. #define ENET_TDSR_X_DES_START(x) (((uint32_t)(((uint32_t)(x)) << ENET_TDSR_X_DES_START_SHIFT)) & ENET_TDSR_X_DES_START_MASK)
  11611. /*! @name MRBR - Maximum Receive Buffer Size Register */
  11612. #define ENET_MRBR_R_BUF_SIZE_MASK (0x3FF0U)
  11613. #define ENET_MRBR_R_BUF_SIZE_SHIFT (4U)
  11614. #define ENET_MRBR_R_BUF_SIZE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MRBR_R_BUF_SIZE_SHIFT)) & ENET_MRBR_R_BUF_SIZE_MASK)
  11615. /*! @name RSFL - Receive FIFO Section Full Threshold */
  11616. #define ENET_RSFL_RX_SECTION_FULL_MASK (0xFFU)
  11617. #define ENET_RSFL_RX_SECTION_FULL_SHIFT (0U)
  11618. #define ENET_RSFL_RX_SECTION_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSFL_RX_SECTION_FULL_SHIFT)) & ENET_RSFL_RX_SECTION_FULL_MASK)
  11619. /*! @name RSEM - Receive FIFO Section Empty Threshold */
  11620. #define ENET_RSEM_RX_SECTION_EMPTY_MASK (0xFFU)
  11621. #define ENET_RSEM_RX_SECTION_EMPTY_SHIFT (0U)
  11622. #define ENET_RSEM_RX_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSEM_RX_SECTION_EMPTY_SHIFT)) & ENET_RSEM_RX_SECTION_EMPTY_MASK)
  11623. #define ENET_RSEM_STAT_SECTION_EMPTY_MASK (0x1F0000U)
  11624. #define ENET_RSEM_STAT_SECTION_EMPTY_SHIFT (16U)
  11625. #define ENET_RSEM_STAT_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSEM_STAT_SECTION_EMPTY_SHIFT)) & ENET_RSEM_STAT_SECTION_EMPTY_MASK)
  11626. /*! @name RAEM - Receive FIFO Almost Empty Threshold */
  11627. #define ENET_RAEM_RX_ALMOST_EMPTY_MASK (0xFFU)
  11628. #define ENET_RAEM_RX_ALMOST_EMPTY_SHIFT (0U)
  11629. #define ENET_RAEM_RX_ALMOST_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RAEM_RX_ALMOST_EMPTY_SHIFT)) & ENET_RAEM_RX_ALMOST_EMPTY_MASK)
  11630. /*! @name RAFL - Receive FIFO Almost Full Threshold */
  11631. #define ENET_RAFL_RX_ALMOST_FULL_MASK (0xFFU)
  11632. #define ENET_RAFL_RX_ALMOST_FULL_SHIFT (0U)
  11633. #define ENET_RAFL_RX_ALMOST_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RAFL_RX_ALMOST_FULL_SHIFT)) & ENET_RAFL_RX_ALMOST_FULL_MASK)
  11634. /*! @name TSEM - Transmit FIFO Section Empty Threshold */
  11635. #define ENET_TSEM_TX_SECTION_EMPTY_MASK (0xFFU)
  11636. #define ENET_TSEM_TX_SECTION_EMPTY_SHIFT (0U)
  11637. #define ENET_TSEM_TX_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_TSEM_TX_SECTION_EMPTY_SHIFT)) & ENET_TSEM_TX_SECTION_EMPTY_MASK)
  11638. /*! @name TAEM - Transmit FIFO Almost Empty Threshold */
  11639. #define ENET_TAEM_TX_ALMOST_EMPTY_MASK (0xFFU)
  11640. #define ENET_TAEM_TX_ALMOST_EMPTY_SHIFT (0U)
  11641. #define ENET_TAEM_TX_ALMOST_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_TAEM_TX_ALMOST_EMPTY_SHIFT)) & ENET_TAEM_TX_ALMOST_EMPTY_MASK)
  11642. /*! @name TAFL - Transmit FIFO Almost Full Threshold */
  11643. #define ENET_TAFL_TX_ALMOST_FULL_MASK (0xFFU)
  11644. #define ENET_TAFL_TX_ALMOST_FULL_SHIFT (0U)
  11645. #define ENET_TAFL_TX_ALMOST_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_TAFL_TX_ALMOST_FULL_SHIFT)) & ENET_TAFL_TX_ALMOST_FULL_MASK)
  11646. /*! @name TIPG - Transmit Inter-Packet Gap */
  11647. #define ENET_TIPG_IPG_MASK (0x1FU)
  11648. #define ENET_TIPG_IPG_SHIFT (0U)
  11649. #define ENET_TIPG_IPG(x) (((uint32_t)(((uint32_t)(x)) << ENET_TIPG_IPG_SHIFT)) & ENET_TIPG_IPG_MASK)
  11650. /*! @name FTRL - Frame Truncation Length */
  11651. #define ENET_FTRL_TRUNC_FL_MASK (0x3FFFU)
  11652. #define ENET_FTRL_TRUNC_FL_SHIFT (0U)
  11653. #define ENET_FTRL_TRUNC_FL(x) (((uint32_t)(((uint32_t)(x)) << ENET_FTRL_TRUNC_FL_SHIFT)) & ENET_FTRL_TRUNC_FL_MASK)
  11654. /*! @name TACC - Transmit Accelerator Function Configuration */
  11655. #define ENET_TACC_SHIFT16_MASK (0x1U)
  11656. #define ENET_TACC_SHIFT16_SHIFT (0U)
  11657. #define ENET_TACC_SHIFT16(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_SHIFT16_SHIFT)) & ENET_TACC_SHIFT16_MASK)
  11658. #define ENET_TACC_IPCHK_MASK (0x8U)
  11659. #define ENET_TACC_IPCHK_SHIFT (3U)
  11660. #define ENET_TACC_IPCHK(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_IPCHK_SHIFT)) & ENET_TACC_IPCHK_MASK)
  11661. #define ENET_TACC_PROCHK_MASK (0x10U)
  11662. #define ENET_TACC_PROCHK_SHIFT (4U)
  11663. #define ENET_TACC_PROCHK(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_PROCHK_SHIFT)) & ENET_TACC_PROCHK_MASK)
  11664. /*! @name RACC - Receive Accelerator Function Configuration */
  11665. #define ENET_RACC_PADREM_MASK (0x1U)
  11666. #define ENET_RACC_PADREM_SHIFT (0U)
  11667. #define ENET_RACC_PADREM(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_PADREM_SHIFT)) & ENET_RACC_PADREM_MASK)
  11668. #define ENET_RACC_IPDIS_MASK (0x2U)
  11669. #define ENET_RACC_IPDIS_SHIFT (1U)
  11670. #define ENET_RACC_IPDIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_IPDIS_SHIFT)) & ENET_RACC_IPDIS_MASK)
  11671. #define ENET_RACC_PRODIS_MASK (0x4U)
  11672. #define ENET_RACC_PRODIS_SHIFT (2U)
  11673. #define ENET_RACC_PRODIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_PRODIS_SHIFT)) & ENET_RACC_PRODIS_MASK)
  11674. #define ENET_RACC_LINEDIS_MASK (0x40U)
  11675. #define ENET_RACC_LINEDIS_SHIFT (6U)
  11676. #define ENET_RACC_LINEDIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_LINEDIS_SHIFT)) & ENET_RACC_LINEDIS_MASK)
  11677. #define ENET_RACC_SHIFT16_MASK (0x80U)
  11678. #define ENET_RACC_SHIFT16_SHIFT (7U)
  11679. #define ENET_RACC_SHIFT16(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_SHIFT16_SHIFT)) & ENET_RACC_SHIFT16_MASK)
  11680. /*! @name RMON_T_PACKETS - Tx Packet Count Statistic Register */
  11681. #define ENET_RMON_T_PACKETS_TXPKTS_MASK (0xFFFFU)
  11682. #define ENET_RMON_T_PACKETS_TXPKTS_SHIFT (0U)
  11683. #define ENET_RMON_T_PACKETS_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_PACKETS_TXPKTS_SHIFT)) & ENET_RMON_T_PACKETS_TXPKTS_MASK)
  11684. /*! @name RMON_T_BC_PKT - Tx Broadcast Packets Statistic Register */
  11685. #define ENET_RMON_T_BC_PKT_TXPKTS_MASK (0xFFFFU)
  11686. #define ENET_RMON_T_BC_PKT_TXPKTS_SHIFT (0U)
  11687. #define ENET_RMON_T_BC_PKT_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_BC_PKT_TXPKTS_SHIFT)) & ENET_RMON_T_BC_PKT_TXPKTS_MASK)
  11688. /*! @name RMON_T_MC_PKT - Tx Multicast Packets Statistic Register */
  11689. #define ENET_RMON_T_MC_PKT_TXPKTS_MASK (0xFFFFU)
  11690. #define ENET_RMON_T_MC_PKT_TXPKTS_SHIFT (0U)
  11691. #define ENET_RMON_T_MC_PKT_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_MC_PKT_TXPKTS_SHIFT)) & ENET_RMON_T_MC_PKT_TXPKTS_MASK)
  11692. /*! @name RMON_T_CRC_ALIGN - Tx Packets with CRC/Align Error Statistic Register */
  11693. #define ENET_RMON_T_CRC_ALIGN_TXPKTS_MASK (0xFFFFU)
  11694. #define ENET_RMON_T_CRC_ALIGN_TXPKTS_SHIFT (0U)
  11695. #define ENET_RMON_T_CRC_ALIGN_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_CRC_ALIGN_TXPKTS_SHIFT)) & ENET_RMON_T_CRC_ALIGN_TXPKTS_MASK)
  11696. /*! @name RMON_T_UNDERSIZE - Tx Packets Less Than Bytes and Good CRC Statistic Register */
  11697. #define ENET_RMON_T_UNDERSIZE_TXPKTS_MASK (0xFFFFU)
  11698. #define ENET_RMON_T_UNDERSIZE_TXPKTS_SHIFT (0U)
  11699. #define ENET_RMON_T_UNDERSIZE_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_UNDERSIZE_TXPKTS_SHIFT)) & ENET_RMON_T_UNDERSIZE_TXPKTS_MASK)
  11700. /*! @name RMON_T_OVERSIZE - Tx Packets GT MAX_FL bytes and Good CRC Statistic Register */
  11701. #define ENET_RMON_T_OVERSIZE_TXPKTS_MASK (0xFFFFU)
  11702. #define ENET_RMON_T_OVERSIZE_TXPKTS_SHIFT (0U)
  11703. #define ENET_RMON_T_OVERSIZE_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_OVERSIZE_TXPKTS_SHIFT)) & ENET_RMON_T_OVERSIZE_TXPKTS_MASK)
  11704. /*! @name RMON_T_FRAG - Tx Packets Less Than 64 Bytes and Bad CRC Statistic Register */
  11705. #define ENET_RMON_T_FRAG_TXPKTS_MASK (0xFFFFU)
  11706. #define ENET_RMON_T_FRAG_TXPKTS_SHIFT (0U)
  11707. #define ENET_RMON_T_FRAG_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_FRAG_TXPKTS_SHIFT)) & ENET_RMON_T_FRAG_TXPKTS_MASK)
  11708. /*! @name RMON_T_JAB - Tx Packets Greater Than MAX_FL bytes and Bad CRC Statistic Register */
  11709. #define ENET_RMON_T_JAB_TXPKTS_MASK (0xFFFFU)
  11710. #define ENET_RMON_T_JAB_TXPKTS_SHIFT (0U)
  11711. #define ENET_RMON_T_JAB_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_JAB_TXPKTS_SHIFT)) & ENET_RMON_T_JAB_TXPKTS_MASK)
  11712. /*! @name RMON_T_COL - Tx Collision Count Statistic Register */
  11713. #define ENET_RMON_T_COL_TXPKTS_MASK (0xFFFFU)
  11714. #define ENET_RMON_T_COL_TXPKTS_SHIFT (0U)
  11715. #define ENET_RMON_T_COL_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_COL_TXPKTS_SHIFT)) & ENET_RMON_T_COL_TXPKTS_MASK)
  11716. /*! @name RMON_T_P64 - Tx 64-Byte Packets Statistic Register */
  11717. #define ENET_RMON_T_P64_TXPKTS_MASK (0xFFFFU)
  11718. #define ENET_RMON_T_P64_TXPKTS_SHIFT (0U)
  11719. #define ENET_RMON_T_P64_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P64_TXPKTS_SHIFT)) & ENET_RMON_T_P64_TXPKTS_MASK)
  11720. /*! @name RMON_T_P65TO127 - Tx 65- to 127-byte Packets Statistic Register */
  11721. #define ENET_RMON_T_P65TO127_TXPKTS_MASK (0xFFFFU)
  11722. #define ENET_RMON_T_P65TO127_TXPKTS_SHIFT (0U)
  11723. #define ENET_RMON_T_P65TO127_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P65TO127_TXPKTS_SHIFT)) & ENET_RMON_T_P65TO127_TXPKTS_MASK)
  11724. /*! @name RMON_T_P128TO255 - Tx 128- to 255-byte Packets Statistic Register */
  11725. #define ENET_RMON_T_P128TO255_TXPKTS_MASK (0xFFFFU)
  11726. #define ENET_RMON_T_P128TO255_TXPKTS_SHIFT (0U)
  11727. #define ENET_RMON_T_P128TO255_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P128TO255_TXPKTS_SHIFT)) & ENET_RMON_T_P128TO255_TXPKTS_MASK)
  11728. /*! @name RMON_T_P256TO511 - Tx 256- to 511-byte Packets Statistic Register */
  11729. #define ENET_RMON_T_P256TO511_TXPKTS_MASK (0xFFFFU)
  11730. #define ENET_RMON_T_P256TO511_TXPKTS_SHIFT (0U)
  11731. #define ENET_RMON_T_P256TO511_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P256TO511_TXPKTS_SHIFT)) & ENET_RMON_T_P256TO511_TXPKTS_MASK)
  11732. /*! @name RMON_T_P512TO1023 - Tx 512- to 1023-byte Packets Statistic Register */
  11733. #define ENET_RMON_T_P512TO1023_TXPKTS_MASK (0xFFFFU)
  11734. #define ENET_RMON_T_P512TO1023_TXPKTS_SHIFT (0U)
  11735. #define ENET_RMON_T_P512TO1023_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P512TO1023_TXPKTS_SHIFT)) & ENET_RMON_T_P512TO1023_TXPKTS_MASK)
  11736. /*! @name RMON_T_P1024TO2047 - Tx 1024- to 2047-byte Packets Statistic Register */
  11737. #define ENET_RMON_T_P1024TO2047_TXPKTS_MASK (0xFFFFU)
  11738. #define ENET_RMON_T_P1024TO2047_TXPKTS_SHIFT (0U)
  11739. #define ENET_RMON_T_P1024TO2047_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P1024TO2047_TXPKTS_SHIFT)) & ENET_RMON_T_P1024TO2047_TXPKTS_MASK)
  11740. /*! @name RMON_T_P_GTE2048 - Tx Packets Greater Than 2048 Bytes Statistic Register */
  11741. #define ENET_RMON_T_P_GTE2048_TXPKTS_MASK (0xFFFFU)
  11742. #define ENET_RMON_T_P_GTE2048_TXPKTS_SHIFT (0U)
  11743. #define ENET_RMON_T_P_GTE2048_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P_GTE2048_TXPKTS_SHIFT)) & ENET_RMON_T_P_GTE2048_TXPKTS_MASK)
  11744. /*! @name RMON_T_OCTETS - Tx Octets Statistic Register */
  11745. #define ENET_RMON_T_OCTETS_TXOCTS_MASK (0xFFFFFFFFU)
  11746. #define ENET_RMON_T_OCTETS_TXOCTS_SHIFT (0U)
  11747. #define ENET_RMON_T_OCTETS_TXOCTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_OCTETS_TXOCTS_SHIFT)) & ENET_RMON_T_OCTETS_TXOCTS_MASK)
  11748. /*! @name IEEE_T_FRAME_OK - Frames Transmitted OK Statistic Register */
  11749. #define ENET_IEEE_T_FRAME_OK_COUNT_MASK (0xFFFFU)
  11750. #define ENET_IEEE_T_FRAME_OK_COUNT_SHIFT (0U)
  11751. #define ENET_IEEE_T_FRAME_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_FRAME_OK_COUNT_SHIFT)) & ENET_IEEE_T_FRAME_OK_COUNT_MASK)
  11752. /*! @name IEEE_T_1COL - Frames Transmitted with Single Collision Statistic Register */
  11753. #define ENET_IEEE_T_1COL_COUNT_MASK (0xFFFFU)
  11754. #define ENET_IEEE_T_1COL_COUNT_SHIFT (0U)
  11755. #define ENET_IEEE_T_1COL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_1COL_COUNT_SHIFT)) & ENET_IEEE_T_1COL_COUNT_MASK)
  11756. /*! @name IEEE_T_MCOL - Frames Transmitted with Multiple Collisions Statistic Register */
  11757. #define ENET_IEEE_T_MCOL_COUNT_MASK (0xFFFFU)
  11758. #define ENET_IEEE_T_MCOL_COUNT_SHIFT (0U)
  11759. #define ENET_IEEE_T_MCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_MCOL_COUNT_SHIFT)) & ENET_IEEE_T_MCOL_COUNT_MASK)
  11760. /*! @name IEEE_T_DEF - Frames Transmitted after Deferral Delay Statistic Register */
  11761. #define ENET_IEEE_T_DEF_COUNT_MASK (0xFFFFU)
  11762. #define ENET_IEEE_T_DEF_COUNT_SHIFT (0U)
  11763. #define ENET_IEEE_T_DEF_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_DEF_COUNT_SHIFT)) & ENET_IEEE_T_DEF_COUNT_MASK)
  11764. /*! @name IEEE_T_LCOL - Frames Transmitted with Late Collision Statistic Register */
  11765. #define ENET_IEEE_T_LCOL_COUNT_MASK (0xFFFFU)
  11766. #define ENET_IEEE_T_LCOL_COUNT_SHIFT (0U)
  11767. #define ENET_IEEE_T_LCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_LCOL_COUNT_SHIFT)) & ENET_IEEE_T_LCOL_COUNT_MASK)
  11768. /*! @name IEEE_T_EXCOL - Frames Transmitted with Excessive Collisions Statistic Register */
  11769. #define ENET_IEEE_T_EXCOL_COUNT_MASK (0xFFFFU)
  11770. #define ENET_IEEE_T_EXCOL_COUNT_SHIFT (0U)
  11771. #define ENET_IEEE_T_EXCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_EXCOL_COUNT_SHIFT)) & ENET_IEEE_T_EXCOL_COUNT_MASK)
  11772. /*! @name IEEE_T_MACERR - Frames Transmitted with Tx FIFO Underrun Statistic Register */
  11773. #define ENET_IEEE_T_MACERR_COUNT_MASK (0xFFFFU)
  11774. #define ENET_IEEE_T_MACERR_COUNT_SHIFT (0U)
  11775. #define ENET_IEEE_T_MACERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_MACERR_COUNT_SHIFT)) & ENET_IEEE_T_MACERR_COUNT_MASK)
  11776. /*! @name IEEE_T_CSERR - Frames Transmitted with Carrier Sense Error Statistic Register */
  11777. #define ENET_IEEE_T_CSERR_COUNT_MASK (0xFFFFU)
  11778. #define ENET_IEEE_T_CSERR_COUNT_SHIFT (0U)
  11779. #define ENET_IEEE_T_CSERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_CSERR_COUNT_SHIFT)) & ENET_IEEE_T_CSERR_COUNT_MASK)
  11780. /*! @name IEEE_T_SQE - Reserved Statistic Register */
  11781. #define ENET_IEEE_T_SQE_COUNT_MASK (0xFFFFU)
  11782. #define ENET_IEEE_T_SQE_COUNT_SHIFT (0U)
  11783. #define ENET_IEEE_T_SQE_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_SQE_COUNT_SHIFT)) & ENET_IEEE_T_SQE_COUNT_MASK)
  11784. /*! @name IEEE_T_FDXFC - Flow Control Pause Frames Transmitted Statistic Register */
  11785. #define ENET_IEEE_T_FDXFC_COUNT_MASK (0xFFFFU)
  11786. #define ENET_IEEE_T_FDXFC_COUNT_SHIFT (0U)
  11787. #define ENET_IEEE_T_FDXFC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_FDXFC_COUNT_SHIFT)) & ENET_IEEE_T_FDXFC_COUNT_MASK)
  11788. /*! @name IEEE_T_OCTETS_OK - Octet Count for Frames Transmitted w/o Error Statistic Register */
  11789. #define ENET_IEEE_T_OCTETS_OK_COUNT_MASK (0xFFFFFFFFU)
  11790. #define ENET_IEEE_T_OCTETS_OK_COUNT_SHIFT (0U)
  11791. #define ENET_IEEE_T_OCTETS_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_OCTETS_OK_COUNT_SHIFT)) & ENET_IEEE_T_OCTETS_OK_COUNT_MASK)
  11792. /*! @name RMON_R_PACKETS - Rx Packet Count Statistic Register */
  11793. #define ENET_RMON_R_PACKETS_COUNT_MASK (0xFFFFU)
  11794. #define ENET_RMON_R_PACKETS_COUNT_SHIFT (0U)
  11795. #define ENET_RMON_R_PACKETS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_PACKETS_COUNT_SHIFT)) & ENET_RMON_R_PACKETS_COUNT_MASK)
  11796. /*! @name RMON_R_BC_PKT - Rx Broadcast Packets Statistic Register */
  11797. #define ENET_RMON_R_BC_PKT_COUNT_MASK (0xFFFFU)
  11798. #define ENET_RMON_R_BC_PKT_COUNT_SHIFT (0U)
  11799. #define ENET_RMON_R_BC_PKT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_BC_PKT_COUNT_SHIFT)) & ENET_RMON_R_BC_PKT_COUNT_MASK)
  11800. /*! @name RMON_R_MC_PKT - Rx Multicast Packets Statistic Register */
  11801. #define ENET_RMON_R_MC_PKT_COUNT_MASK (0xFFFFU)
  11802. #define ENET_RMON_R_MC_PKT_COUNT_SHIFT (0U)
  11803. #define ENET_RMON_R_MC_PKT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_MC_PKT_COUNT_SHIFT)) & ENET_RMON_R_MC_PKT_COUNT_MASK)
  11804. /*! @name RMON_R_CRC_ALIGN - Rx Packets with CRC/Align Error Statistic Register */
  11805. #define ENET_RMON_R_CRC_ALIGN_COUNT_MASK (0xFFFFU)
  11806. #define ENET_RMON_R_CRC_ALIGN_COUNT_SHIFT (0U)
  11807. #define ENET_RMON_R_CRC_ALIGN_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_CRC_ALIGN_COUNT_SHIFT)) & ENET_RMON_R_CRC_ALIGN_COUNT_MASK)
  11808. /*! @name RMON_R_UNDERSIZE - Rx Packets with Less Than 64 Bytes and Good CRC Statistic Register */
  11809. #define ENET_RMON_R_UNDERSIZE_COUNT_MASK (0xFFFFU)
  11810. #define ENET_RMON_R_UNDERSIZE_COUNT_SHIFT (0U)
  11811. #define ENET_RMON_R_UNDERSIZE_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_UNDERSIZE_COUNT_SHIFT)) & ENET_RMON_R_UNDERSIZE_COUNT_MASK)
  11812. /*! @name RMON_R_OVERSIZE - Rx Packets Greater Than MAX_FL and Good CRC Statistic Register */
  11813. #define ENET_RMON_R_OVERSIZE_COUNT_MASK (0xFFFFU)
  11814. #define ENET_RMON_R_OVERSIZE_COUNT_SHIFT (0U)
  11815. #define ENET_RMON_R_OVERSIZE_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_OVERSIZE_COUNT_SHIFT)) & ENET_RMON_R_OVERSIZE_COUNT_MASK)
  11816. /*! @name RMON_R_FRAG - Rx Packets Less Than 64 Bytes and Bad CRC Statistic Register */
  11817. #define ENET_RMON_R_FRAG_COUNT_MASK (0xFFFFU)
  11818. #define ENET_RMON_R_FRAG_COUNT_SHIFT (0U)
  11819. #define ENET_RMON_R_FRAG_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_FRAG_COUNT_SHIFT)) & ENET_RMON_R_FRAG_COUNT_MASK)
  11820. /*! @name RMON_R_JAB - Rx Packets Greater Than MAX_FL Bytes and Bad CRC Statistic Register */
  11821. #define ENET_RMON_R_JAB_COUNT_MASK (0xFFFFU)
  11822. #define ENET_RMON_R_JAB_COUNT_SHIFT (0U)
  11823. #define ENET_RMON_R_JAB_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_JAB_COUNT_SHIFT)) & ENET_RMON_R_JAB_COUNT_MASK)
  11824. /*! @name RMON_R_P64 - Rx 64-Byte Packets Statistic Register */
  11825. #define ENET_RMON_R_P64_COUNT_MASK (0xFFFFU)
  11826. #define ENET_RMON_R_P64_COUNT_SHIFT (0U)
  11827. #define ENET_RMON_R_P64_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P64_COUNT_SHIFT)) & ENET_RMON_R_P64_COUNT_MASK)
  11828. /*! @name RMON_R_P65TO127 - Rx 65- to 127-Byte Packets Statistic Register */
  11829. #define ENET_RMON_R_P65TO127_COUNT_MASK (0xFFFFU)
  11830. #define ENET_RMON_R_P65TO127_COUNT_SHIFT (0U)
  11831. #define ENET_RMON_R_P65TO127_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P65TO127_COUNT_SHIFT)) & ENET_RMON_R_P65TO127_COUNT_MASK)
  11832. /*! @name RMON_R_P128TO255 - Rx 128- to 255-Byte Packets Statistic Register */
  11833. #define ENET_RMON_R_P128TO255_COUNT_MASK (0xFFFFU)
  11834. #define ENET_RMON_R_P128TO255_COUNT_SHIFT (0U)
  11835. #define ENET_RMON_R_P128TO255_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P128TO255_COUNT_SHIFT)) & ENET_RMON_R_P128TO255_COUNT_MASK)
  11836. /*! @name RMON_R_P256TO511 - Rx 256- to 511-Byte Packets Statistic Register */
  11837. #define ENET_RMON_R_P256TO511_COUNT_MASK (0xFFFFU)
  11838. #define ENET_RMON_R_P256TO511_COUNT_SHIFT (0U)
  11839. #define ENET_RMON_R_P256TO511_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P256TO511_COUNT_SHIFT)) & ENET_RMON_R_P256TO511_COUNT_MASK)
  11840. /*! @name RMON_R_P512TO1023 - Rx 512- to 1023-Byte Packets Statistic Register */
  11841. #define ENET_RMON_R_P512TO1023_COUNT_MASK (0xFFFFU)
  11842. #define ENET_RMON_R_P512TO1023_COUNT_SHIFT (0U)
  11843. #define ENET_RMON_R_P512TO1023_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P512TO1023_COUNT_SHIFT)) & ENET_RMON_R_P512TO1023_COUNT_MASK)
  11844. /*! @name RMON_R_P1024TO2047 - Rx 1024- to 2047-Byte Packets Statistic Register */
  11845. #define ENET_RMON_R_P1024TO2047_COUNT_MASK (0xFFFFU)
  11846. #define ENET_RMON_R_P1024TO2047_COUNT_SHIFT (0U)
  11847. #define ENET_RMON_R_P1024TO2047_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P1024TO2047_COUNT_SHIFT)) & ENET_RMON_R_P1024TO2047_COUNT_MASK)
  11848. /*! @name RMON_R_P_GTE2048 - Rx Packets Greater than 2048 Bytes Statistic Register */
  11849. #define ENET_RMON_R_P_GTE2048_COUNT_MASK (0xFFFFU)
  11850. #define ENET_RMON_R_P_GTE2048_COUNT_SHIFT (0U)
  11851. #define ENET_RMON_R_P_GTE2048_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P_GTE2048_COUNT_SHIFT)) & ENET_RMON_R_P_GTE2048_COUNT_MASK)
  11852. /*! @name RMON_R_OCTETS - Rx Octets Statistic Register */
  11853. #define ENET_RMON_R_OCTETS_COUNT_MASK (0xFFFFFFFFU)
  11854. #define ENET_RMON_R_OCTETS_COUNT_SHIFT (0U)
  11855. #define ENET_RMON_R_OCTETS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_OCTETS_COUNT_SHIFT)) & ENET_RMON_R_OCTETS_COUNT_MASK)
  11856. /*! @name IEEE_R_DROP - Frames not Counted Correctly Statistic Register */
  11857. #define ENET_IEEE_R_DROP_COUNT_MASK (0xFFFFU)
  11858. #define ENET_IEEE_R_DROP_COUNT_SHIFT (0U)
  11859. #define ENET_IEEE_R_DROP_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_DROP_COUNT_SHIFT)) & ENET_IEEE_R_DROP_COUNT_MASK)
  11860. /*! @name IEEE_R_FRAME_OK - Frames Received OK Statistic Register */
  11861. #define ENET_IEEE_R_FRAME_OK_COUNT_MASK (0xFFFFU)
  11862. #define ENET_IEEE_R_FRAME_OK_COUNT_SHIFT (0U)
  11863. #define ENET_IEEE_R_FRAME_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_FRAME_OK_COUNT_SHIFT)) & ENET_IEEE_R_FRAME_OK_COUNT_MASK)
  11864. /*! @name IEEE_R_CRC - Frames Received with CRC Error Statistic Register */
  11865. #define ENET_IEEE_R_CRC_COUNT_MASK (0xFFFFU)
  11866. #define ENET_IEEE_R_CRC_COUNT_SHIFT (0U)
  11867. #define ENET_IEEE_R_CRC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_CRC_COUNT_SHIFT)) & ENET_IEEE_R_CRC_COUNT_MASK)
  11868. /*! @name IEEE_R_ALIGN - Frames Received with Alignment Error Statistic Register */
  11869. #define ENET_IEEE_R_ALIGN_COUNT_MASK (0xFFFFU)
  11870. #define ENET_IEEE_R_ALIGN_COUNT_SHIFT (0U)
  11871. #define ENET_IEEE_R_ALIGN_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_ALIGN_COUNT_SHIFT)) & ENET_IEEE_R_ALIGN_COUNT_MASK)
  11872. /*! @name IEEE_R_MACERR - Receive FIFO Overflow Count Statistic Register */
  11873. #define ENET_IEEE_R_MACERR_COUNT_MASK (0xFFFFU)
  11874. #define ENET_IEEE_R_MACERR_COUNT_SHIFT (0U)
  11875. #define ENET_IEEE_R_MACERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_MACERR_COUNT_SHIFT)) & ENET_IEEE_R_MACERR_COUNT_MASK)
  11876. /*! @name IEEE_R_FDXFC - Flow Control Pause Frames Received Statistic Register */
  11877. #define ENET_IEEE_R_FDXFC_COUNT_MASK (0xFFFFU)
  11878. #define ENET_IEEE_R_FDXFC_COUNT_SHIFT (0U)
  11879. #define ENET_IEEE_R_FDXFC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_FDXFC_COUNT_SHIFT)) & ENET_IEEE_R_FDXFC_COUNT_MASK)
  11880. /*! @name IEEE_R_OCTETS_OK - Octet Count for Frames Received without Error Statistic Register */
  11881. #define ENET_IEEE_R_OCTETS_OK_COUNT_MASK (0xFFFFFFFFU)
  11882. #define ENET_IEEE_R_OCTETS_OK_COUNT_SHIFT (0U)
  11883. #define ENET_IEEE_R_OCTETS_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_OCTETS_OK_COUNT_SHIFT)) & ENET_IEEE_R_OCTETS_OK_COUNT_MASK)
  11884. /*! @name ATCR - Adjustable Timer Control Register */
  11885. #define ENET_ATCR_EN_MASK (0x1U)
  11886. #define ENET_ATCR_EN_SHIFT (0U)
  11887. #define ENET_ATCR_EN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_EN_SHIFT)) & ENET_ATCR_EN_MASK)
  11888. #define ENET_ATCR_OFFEN_MASK (0x4U)
  11889. #define ENET_ATCR_OFFEN_SHIFT (2U)
  11890. #define ENET_ATCR_OFFEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_OFFEN_SHIFT)) & ENET_ATCR_OFFEN_MASK)
  11891. #define ENET_ATCR_OFFRST_MASK (0x8U)
  11892. #define ENET_ATCR_OFFRST_SHIFT (3U)
  11893. #define ENET_ATCR_OFFRST(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_OFFRST_SHIFT)) & ENET_ATCR_OFFRST_MASK)
  11894. #define ENET_ATCR_PEREN_MASK (0x10U)
  11895. #define ENET_ATCR_PEREN_SHIFT (4U)
  11896. #define ENET_ATCR_PEREN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_PEREN_SHIFT)) & ENET_ATCR_PEREN_MASK)
  11897. #define ENET_ATCR_PINPER_MASK (0x80U)
  11898. #define ENET_ATCR_PINPER_SHIFT (7U)
  11899. #define ENET_ATCR_PINPER(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_PINPER_SHIFT)) & ENET_ATCR_PINPER_MASK)
  11900. #define ENET_ATCR_RESTART_MASK (0x200U)
  11901. #define ENET_ATCR_RESTART_SHIFT (9U)
  11902. #define ENET_ATCR_RESTART(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_RESTART_SHIFT)) & ENET_ATCR_RESTART_MASK)
  11903. #define ENET_ATCR_CAPTURE_MASK (0x800U)
  11904. #define ENET_ATCR_CAPTURE_SHIFT (11U)
  11905. #define ENET_ATCR_CAPTURE(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_CAPTURE_SHIFT)) & ENET_ATCR_CAPTURE_MASK)
  11906. #define ENET_ATCR_SLAVE_MASK (0x2000U)
  11907. #define ENET_ATCR_SLAVE_SHIFT (13U)
  11908. #define ENET_ATCR_SLAVE(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_SLAVE_SHIFT)) & ENET_ATCR_SLAVE_MASK)
  11909. /*! @name ATVR - Timer Value Register */
  11910. #define ENET_ATVR_ATIME_MASK (0xFFFFFFFFU)
  11911. #define ENET_ATVR_ATIME_SHIFT (0U)
  11912. #define ENET_ATVR_ATIME(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATVR_ATIME_SHIFT)) & ENET_ATVR_ATIME_MASK)
  11913. /*! @name ATOFF - Timer Offset Register */
  11914. #define ENET_ATOFF_OFFSET_MASK (0xFFFFFFFFU)
  11915. #define ENET_ATOFF_OFFSET_SHIFT (0U)
  11916. #define ENET_ATOFF_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATOFF_OFFSET_SHIFT)) & ENET_ATOFF_OFFSET_MASK)
  11917. /*! @name ATPER - Timer Period Register */
  11918. #define ENET_ATPER_PERIOD_MASK (0xFFFFFFFFU)
  11919. #define ENET_ATPER_PERIOD_SHIFT (0U)
  11920. #define ENET_ATPER_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATPER_PERIOD_SHIFT)) & ENET_ATPER_PERIOD_MASK)
  11921. /*! @name ATCOR - Timer Correction Register */
  11922. #define ENET_ATCOR_COR_MASK (0x7FFFFFFFU)
  11923. #define ENET_ATCOR_COR_SHIFT (0U)
  11924. #define ENET_ATCOR_COR(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCOR_COR_SHIFT)) & ENET_ATCOR_COR_MASK)
  11925. /*! @name ATINC - Time-Stamping Clock Period Register */
  11926. #define ENET_ATINC_INC_MASK (0x7FU)
  11927. #define ENET_ATINC_INC_SHIFT (0U)
  11928. #define ENET_ATINC_INC(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATINC_INC_SHIFT)) & ENET_ATINC_INC_MASK)
  11929. #define ENET_ATINC_INC_CORR_MASK (0x7F00U)
  11930. #define ENET_ATINC_INC_CORR_SHIFT (8U)
  11931. #define ENET_ATINC_INC_CORR(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATINC_INC_CORR_SHIFT)) & ENET_ATINC_INC_CORR_MASK)
  11932. /*! @name ATSTMP - Timestamp of Last Transmitted Frame */
  11933. #define ENET_ATSTMP_TIMESTAMP_MASK (0xFFFFFFFFU)
  11934. #define ENET_ATSTMP_TIMESTAMP_SHIFT (0U)
  11935. #define ENET_ATSTMP_TIMESTAMP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATSTMP_TIMESTAMP_SHIFT)) & ENET_ATSTMP_TIMESTAMP_MASK)
  11936. /*! @name TGSR - Timer Global Status Register */
  11937. #define ENET_TGSR_TF0_MASK (0x1U)
  11938. #define ENET_TGSR_TF0_SHIFT (0U)
  11939. #define ENET_TGSR_TF0(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF0_SHIFT)) & ENET_TGSR_TF0_MASK)
  11940. #define ENET_TGSR_TF1_MASK (0x2U)
  11941. #define ENET_TGSR_TF1_SHIFT (1U)
  11942. #define ENET_TGSR_TF1(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF1_SHIFT)) & ENET_TGSR_TF1_MASK)
  11943. #define ENET_TGSR_TF2_MASK (0x4U)
  11944. #define ENET_TGSR_TF2_SHIFT (2U)
  11945. #define ENET_TGSR_TF2(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF2_SHIFT)) & ENET_TGSR_TF2_MASK)
  11946. #define ENET_TGSR_TF3_MASK (0x8U)
  11947. #define ENET_TGSR_TF3_SHIFT (3U)
  11948. #define ENET_TGSR_TF3(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF3_SHIFT)) & ENET_TGSR_TF3_MASK)
  11949. /*! @name TCSR - Timer Control Status Register */
  11950. #define ENET_TCSR_TDRE_MASK (0x1U)
  11951. #define ENET_TCSR_TDRE_SHIFT (0U)
  11952. #define ENET_TCSR_TDRE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TDRE_SHIFT)) & ENET_TCSR_TDRE_MASK)
  11953. #define ENET_TCSR_TMODE_MASK (0x3CU)
  11954. #define ENET_TCSR_TMODE_SHIFT (2U)
  11955. #define ENET_TCSR_TMODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TMODE_SHIFT)) & ENET_TCSR_TMODE_MASK)
  11956. #define ENET_TCSR_TIE_MASK (0x40U)
  11957. #define ENET_TCSR_TIE_SHIFT (6U)
  11958. #define ENET_TCSR_TIE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TIE_SHIFT)) & ENET_TCSR_TIE_MASK)
  11959. #define ENET_TCSR_TF_MASK (0x80U)
  11960. #define ENET_TCSR_TF_SHIFT (7U)
  11961. #define ENET_TCSR_TF(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TF_SHIFT)) & ENET_TCSR_TF_MASK)
  11962. #define ENET_TCSR_TPWC_MASK (0xF800U)
  11963. #define ENET_TCSR_TPWC_SHIFT (11U)
  11964. #define ENET_TCSR_TPWC(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TPWC_SHIFT)) & ENET_TCSR_TPWC_MASK)
  11965. /* The count of ENET_TCSR */
  11966. #define ENET_TCSR_COUNT (4U)
  11967. /*! @name TCCR - Timer Compare Capture Register */
  11968. #define ENET_TCCR_TCC_MASK (0xFFFFFFFFU)
  11969. #define ENET_TCCR_TCC_SHIFT (0U)
  11970. #define ENET_TCCR_TCC(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCCR_TCC_SHIFT)) & ENET_TCCR_TCC_MASK)
  11971. /* The count of ENET_TCCR */
  11972. #define ENET_TCCR_COUNT (4U)
  11973. /*!
  11974. * @}
  11975. */ /* end of group ENET_Register_Masks */
  11976. /* ENET - Peripheral instance base addresses */
  11977. /** Peripheral ENET1 base address */
  11978. #define ENET1_BASE (0x2188000u)
  11979. /** Peripheral ENET1 base pointer */
  11980. #define ENET1 ((ENET_Type *)ENET1_BASE)
  11981. /** Peripheral ENET2 base address */
  11982. #define ENET2_BASE (0x20B4000u)
  11983. /** Peripheral ENET2 base pointer */
  11984. #define ENET2 ((ENET_Type *)ENET2_BASE)
  11985. /** Array initializer of ENET peripheral base addresses */
  11986. #define ENET_BASE_ADDRS { 0u, ENET1_BASE, ENET2_BASE }
  11987. /** Array initializer of ENET peripheral base pointers */
  11988. #define ENET_BASE_PTRS { (ENET_Type *)0u, ENET1, ENET2 }
  11989. /** Interrupt vectors for the ENET peripheral type */
  11990. #define ENET_Transmit_IRQS { NotAvail_IRQn, ENET1_IRQn, ENET2_IRQn }
  11991. #define ENET_Receive_IRQS { NotAvail_IRQn, ENET1_IRQn, ENET2_IRQn }
  11992. #define ENET_Error_IRQS { NotAvail_IRQn, ENET1_IRQn, ENET2_IRQn }
  11993. #define ENET_1588_Timer_IRQS { NotAvail_IRQn, ENET1_IRQn, ENET2_IRQn }
  11994. /* ENET Buffer Descriptor and Buffer Address Alignment. */
  11995. #define ENET_BUFF_ALIGNMENT (64U)
  11996. /*!
  11997. * @}
  11998. */ /* end of group ENET_Peripheral_Access_Layer */
  11999. /* ----------------------------------------------------------------------------
  12000. -- EPIT Peripheral Access Layer
  12001. ---------------------------------------------------------------------------- */
  12002. /*!
  12003. * @addtogroup EPIT_Peripheral_Access_Layer EPIT Peripheral Access Layer
  12004. * @{
  12005. */
  12006. /** EPIT - Register Layout Typedef */
  12007. typedef struct {
  12008. __IO uint32_t CR; /**< Control register, offset: 0x0 */
  12009. __IO uint32_t SR; /**< Status register, offset: 0x4 */
  12010. __IO uint32_t LR; /**< Load register, offset: 0x8 */
  12011. __IO uint32_t CMPR; /**< Compare register, offset: 0xC */
  12012. __I uint32_t CNR; /**< Counter register, offset: 0x10 */
  12013. } EPIT_Type;
  12014. /* ----------------------------------------------------------------------------
  12015. -- EPIT Register Masks
  12016. ---------------------------------------------------------------------------- */
  12017. /*!
  12018. * @addtogroup EPIT_Register_Masks EPIT Register Masks
  12019. * @{
  12020. */
  12021. /*! @name CR - Control register */
  12022. #define EPIT_CR_EN_MASK (0x1U)
  12023. #define EPIT_CR_EN_SHIFT (0U)
  12024. #define EPIT_CR_EN(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_EN_SHIFT)) & EPIT_CR_EN_MASK)
  12025. #define EPIT_CR_ENMOD_MASK (0x2U)
  12026. #define EPIT_CR_ENMOD_SHIFT (1U)
  12027. #define EPIT_CR_ENMOD(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_ENMOD_SHIFT)) & EPIT_CR_ENMOD_MASK)
  12028. #define EPIT_CR_OCIEN_MASK (0x4U)
  12029. #define EPIT_CR_OCIEN_SHIFT (2U)
  12030. #define EPIT_CR_OCIEN(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_OCIEN_SHIFT)) & EPIT_CR_OCIEN_MASK)
  12031. #define EPIT_CR_RLD_MASK (0x8U)
  12032. #define EPIT_CR_RLD_SHIFT (3U)
  12033. #define EPIT_CR_RLD(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_RLD_SHIFT)) & EPIT_CR_RLD_MASK)
  12034. #define EPIT_CR_PRESCALAR_MASK (0xFFF0U)
  12035. #define EPIT_CR_PRESCALAR_SHIFT (4U)
  12036. #define EPIT_CR_PRESCALAR(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_PRESCALAR_SHIFT)) & EPIT_CR_PRESCALAR_MASK)
  12037. #define EPIT_CR_SWR_MASK (0x10000U)
  12038. #define EPIT_CR_SWR_SHIFT (16U)
  12039. #define EPIT_CR_SWR(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_SWR_SHIFT)) & EPIT_CR_SWR_MASK)
  12040. #define EPIT_CR_IOVW_MASK (0x20000U)
  12041. #define EPIT_CR_IOVW_SHIFT (17U)
  12042. #define EPIT_CR_IOVW(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_IOVW_SHIFT)) & EPIT_CR_IOVW_MASK)
  12043. #define EPIT_CR_DBGEN_MASK (0x40000U)
  12044. #define EPIT_CR_DBGEN_SHIFT (18U)
  12045. #define EPIT_CR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_DBGEN_SHIFT)) & EPIT_CR_DBGEN_MASK)
  12046. #define EPIT_CR_WAITEN_MASK (0x80000U)
  12047. #define EPIT_CR_WAITEN_SHIFT (19U)
  12048. #define EPIT_CR_WAITEN(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_WAITEN_SHIFT)) & EPIT_CR_WAITEN_MASK)
  12049. #define EPIT_CR_STOPEN_MASK (0x200000U)
  12050. #define EPIT_CR_STOPEN_SHIFT (21U)
  12051. #define EPIT_CR_STOPEN(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_STOPEN_SHIFT)) & EPIT_CR_STOPEN_MASK)
  12052. #define EPIT_CR_OM_MASK (0xC00000U)
  12053. #define EPIT_CR_OM_SHIFT (22U)
  12054. #define EPIT_CR_OM(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_OM_SHIFT)) & EPIT_CR_OM_MASK)
  12055. #define EPIT_CR_CLKSRC_MASK (0x3000000U)
  12056. #define EPIT_CR_CLKSRC_SHIFT (24U)
  12057. #define EPIT_CR_CLKSRC(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CR_CLKSRC_SHIFT)) & EPIT_CR_CLKSRC_MASK)
  12058. /*! @name SR - Status register */
  12059. #define EPIT_SR_OCIF_MASK (0x1U)
  12060. #define EPIT_SR_OCIF_SHIFT (0U)
  12061. #define EPIT_SR_OCIF(x) (((uint32_t)(((uint32_t)(x)) << EPIT_SR_OCIF_SHIFT)) & EPIT_SR_OCIF_MASK)
  12062. /*! @name LR - Load register */
  12063. #define EPIT_LR_LOAD_MASK (0xFFFFFFFFU)
  12064. #define EPIT_LR_LOAD_SHIFT (0U)
  12065. #define EPIT_LR_LOAD(x) (((uint32_t)(((uint32_t)(x)) << EPIT_LR_LOAD_SHIFT)) & EPIT_LR_LOAD_MASK)
  12066. /*! @name CMPR - Compare register */
  12067. #define EPIT_CMPR_COMPARE_MASK (0xFFFFFFFFU)
  12068. #define EPIT_CMPR_COMPARE_SHIFT (0U)
  12069. #define EPIT_CMPR_COMPARE(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CMPR_COMPARE_SHIFT)) & EPIT_CMPR_COMPARE_MASK)
  12070. /*! @name CNR - Counter register */
  12071. #define EPIT_CNR_COUNT_MASK (0xFFFFFFFFU)
  12072. #define EPIT_CNR_COUNT_SHIFT (0U)
  12073. #define EPIT_CNR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << EPIT_CNR_COUNT_SHIFT)) & EPIT_CNR_COUNT_MASK)
  12074. /*!
  12075. * @}
  12076. */ /* end of group EPIT_Register_Masks */
  12077. /* EPIT - Peripheral instance base addresses */
  12078. /** Peripheral EPIT1 base address */
  12079. #define EPIT1_BASE (0x20D0000u)
  12080. /** Peripheral EPIT1 base pointer */
  12081. #define EPIT1 ((EPIT_Type *)EPIT1_BASE)
  12082. /** Peripheral EPIT2 base address */
  12083. #define EPIT2_BASE (0x20D4000u)
  12084. /** Peripheral EPIT2 base pointer */
  12085. #define EPIT2 ((EPIT_Type *)EPIT2_BASE)
  12086. /** Array initializer of EPIT peripheral base addresses */
  12087. #define EPIT_BASE_ADDRS { 0u, EPIT1_BASE, EPIT2_BASE }
  12088. /** Array initializer of EPIT peripheral base pointers */
  12089. #define EPIT_BASE_PTRS { (EPIT_Type *)0u, EPIT1, EPIT2 }
  12090. /** Interrupt vectors for the EPIT peripheral type */
  12091. #define EPIT_IRQS { NotAvail_IRQn, EPIT1_IRQn, EPIT2_IRQn }
  12092. /*!
  12093. * @}
  12094. */ /* end of group EPIT_Peripheral_Access_Layer */
  12095. /* ----------------------------------------------------------------------------
  12096. -- ESAI Peripheral Access Layer
  12097. ---------------------------------------------------------------------------- */
  12098. /*!
  12099. * @addtogroup ESAI_Peripheral_Access_Layer ESAI Peripheral Access Layer
  12100. * @{
  12101. */
  12102. /** ESAI - Register Layout Typedef */
  12103. typedef struct {
  12104. __O uint32_t ETDR; /**< ESAI Transmit Data Register, offset: 0x0 */
  12105. __I uint32_t ERDR; /**< ESAI Receive Data Register, offset: 0x4 */
  12106. __IO uint32_t ECR; /**< ESAI Control Register, offset: 0x8 */
  12107. __I uint32_t ESR; /**< ESAI Status Register, offset: 0xC */
  12108. __IO uint32_t TFCR; /**< Transmit FIFO Configuration Register, offset: 0x10 */
  12109. __I uint32_t TFSR; /**< Transmit FIFO Status Register, offset: 0x14 */
  12110. __IO uint32_t RFCR; /**< Receive FIFO Configuration Register, offset: 0x18 */
  12111. __I uint32_t RFSR; /**< Receive FIFO Status Register, offset: 0x1C */
  12112. uint8_t RESERVED_0[96];
  12113. __IO uint32_t TX[6]; /**< Transmit Data Register n, array offset: 0x80, array step: 0x4 */
  12114. __IO uint32_t TSR; /**< ESAI Transmit Slot Register, offset: 0x98 */
  12115. uint8_t RESERVED_1[4];
  12116. __I uint32_t RX[4]; /**< Receive Data Register n, array offset: 0xA0, array step: 0x4 */
  12117. uint8_t RESERVED_2[28];
  12118. __I uint32_t SAISR; /**< Serial Audio Interface Status Register, offset: 0xCC */
  12119. __IO uint32_t SAICR; /**< Serial Audio Interface Control Register, offset: 0xD0 */
  12120. __IO uint32_t TCR; /**< Transmit Control Register, offset: 0xD4 */
  12121. __IO uint32_t TCCR; /**< Transmit Clock Control Register, offset: 0xD8 */
  12122. __IO uint32_t RCR; /**< Receive Control Register, offset: 0xDC */
  12123. __IO uint32_t RCCR; /**< Receive Clock Control Register, offset: 0xE0 */
  12124. __IO uint32_t TSMA; /**< Transmit Slot Mask Register A, offset: 0xE4 */
  12125. __IO uint32_t TSMB; /**< Transmit Slot Mask Register B, offset: 0xE8 */
  12126. __IO uint32_t RSMA; /**< Receive Slot Mask Register A, offset: 0xEC */
  12127. __IO uint32_t RSMB; /**< Receive Slot Mask Register B, offset: 0xF0 */
  12128. uint8_t RESERVED_3[4];
  12129. __IO uint32_t PRRC; /**< Port C Direction Register, offset: 0xF8 */
  12130. __IO uint32_t PCRC; /**< Port C Control Register, offset: 0xFC */
  12131. } ESAI_Type;
  12132. /* ----------------------------------------------------------------------------
  12133. -- ESAI Register Masks
  12134. ---------------------------------------------------------------------------- */
  12135. /*!
  12136. * @addtogroup ESAI_Register_Masks ESAI Register Masks
  12137. * @{
  12138. */
  12139. /*! @name ETDR - ESAI Transmit Data Register */
  12140. #define ESAI_ETDR_ETDR_MASK (0xFFFFFFFFU)
  12141. #define ESAI_ETDR_ETDR_SHIFT (0U)
  12142. #define ESAI_ETDR_ETDR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ETDR_ETDR_SHIFT)) & ESAI_ETDR_ETDR_MASK)
  12143. /*! @name ERDR - ESAI Receive Data Register */
  12144. #define ESAI_ERDR_ERDR_MASK (0xFFFFFFFFU)
  12145. #define ESAI_ERDR_ERDR_SHIFT (0U)
  12146. #define ESAI_ERDR_ERDR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ERDR_ERDR_SHIFT)) & ESAI_ERDR_ERDR_MASK)
  12147. /*! @name ECR - ESAI Control Register */
  12148. #define ESAI_ECR_ESAIEN_MASK (0x1U)
  12149. #define ESAI_ECR_ESAIEN_SHIFT (0U)
  12150. #define ESAI_ECR_ESAIEN(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ECR_ESAIEN_SHIFT)) & ESAI_ECR_ESAIEN_MASK)
  12151. #define ESAI_ECR_ERST_MASK (0x2U)
  12152. #define ESAI_ECR_ERST_SHIFT (1U)
  12153. #define ESAI_ECR_ERST(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ECR_ERST_SHIFT)) & ESAI_ECR_ERST_MASK)
  12154. #define ESAI_ECR_ERO_MASK (0x10000U)
  12155. #define ESAI_ECR_ERO_SHIFT (16U)
  12156. #define ESAI_ECR_ERO(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ECR_ERO_SHIFT)) & ESAI_ECR_ERO_MASK)
  12157. #define ESAI_ECR_ERI_MASK (0x20000U)
  12158. #define ESAI_ECR_ERI_SHIFT (17U)
  12159. #define ESAI_ECR_ERI(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ECR_ERI_SHIFT)) & ESAI_ECR_ERI_MASK)
  12160. #define ESAI_ECR_ETO_MASK (0x40000U)
  12161. #define ESAI_ECR_ETO_SHIFT (18U)
  12162. #define ESAI_ECR_ETO(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ECR_ETO_SHIFT)) & ESAI_ECR_ETO_MASK)
  12163. #define ESAI_ECR_ETI_MASK (0x80000U)
  12164. #define ESAI_ECR_ETI_SHIFT (19U)
  12165. #define ESAI_ECR_ETI(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ECR_ETI_SHIFT)) & ESAI_ECR_ETI_MASK)
  12166. /*! @name ESR - ESAI Status Register */
  12167. #define ESAI_ESR_RD_MASK (0x1U)
  12168. #define ESAI_ESR_RD_SHIFT (0U)
  12169. #define ESAI_ESR_RD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_RD_SHIFT)) & ESAI_ESR_RD_MASK)
  12170. #define ESAI_ESR_RED_MASK (0x2U)
  12171. #define ESAI_ESR_RED_SHIFT (1U)
  12172. #define ESAI_ESR_RED(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_RED_SHIFT)) & ESAI_ESR_RED_MASK)
  12173. #define ESAI_ESR_RDE_MASK (0x4U)
  12174. #define ESAI_ESR_RDE_SHIFT (2U)
  12175. #define ESAI_ESR_RDE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_RDE_SHIFT)) & ESAI_ESR_RDE_MASK)
  12176. #define ESAI_ESR_RLS_MASK (0x8U)
  12177. #define ESAI_ESR_RLS_SHIFT (3U)
  12178. #define ESAI_ESR_RLS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_RLS_SHIFT)) & ESAI_ESR_RLS_MASK)
  12179. #define ESAI_ESR_TD_MASK (0x10U)
  12180. #define ESAI_ESR_TD_SHIFT (4U)
  12181. #define ESAI_ESR_TD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_TD_SHIFT)) & ESAI_ESR_TD_MASK)
  12182. #define ESAI_ESR_TED_MASK (0x20U)
  12183. #define ESAI_ESR_TED_SHIFT (5U)
  12184. #define ESAI_ESR_TED(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_TED_SHIFT)) & ESAI_ESR_TED_MASK)
  12185. #define ESAI_ESR_TDE_MASK (0x40U)
  12186. #define ESAI_ESR_TDE_SHIFT (6U)
  12187. #define ESAI_ESR_TDE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_TDE_SHIFT)) & ESAI_ESR_TDE_MASK)
  12188. #define ESAI_ESR_TLS_MASK (0x80U)
  12189. #define ESAI_ESR_TLS_SHIFT (7U)
  12190. #define ESAI_ESR_TLS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_TLS_SHIFT)) & ESAI_ESR_TLS_MASK)
  12191. #define ESAI_ESR_TFE_MASK (0x100U)
  12192. #define ESAI_ESR_TFE_SHIFT (8U)
  12193. #define ESAI_ESR_TFE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_TFE_SHIFT)) & ESAI_ESR_TFE_MASK)
  12194. #define ESAI_ESR_RFF_MASK (0x200U)
  12195. #define ESAI_ESR_RFF_SHIFT (9U)
  12196. #define ESAI_ESR_RFF(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_RFF_SHIFT)) & ESAI_ESR_RFF_MASK)
  12197. #define ESAI_ESR_TINIT_MASK (0x400U)
  12198. #define ESAI_ESR_TINIT_SHIFT (10U)
  12199. #define ESAI_ESR_TINIT(x) (((uint32_t)(((uint32_t)(x)) << ESAI_ESR_TINIT_SHIFT)) & ESAI_ESR_TINIT_MASK)
  12200. /*! @name TFCR - Transmit FIFO Configuration Register */
  12201. #define ESAI_TFCR_TFE_MASK (0x1U)
  12202. #define ESAI_TFCR_TFE_SHIFT (0U)
  12203. #define ESAI_TFCR_TFE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TFE_SHIFT)) & ESAI_TFCR_TFE_MASK)
  12204. #define ESAI_TFCR_TFR_MASK (0x2U)
  12205. #define ESAI_TFCR_TFR_SHIFT (1U)
  12206. #define ESAI_TFCR_TFR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TFR_SHIFT)) & ESAI_TFCR_TFR_MASK)
  12207. #define ESAI_TFCR_TE0_MASK (0x4U)
  12208. #define ESAI_TFCR_TE0_SHIFT (2U)
  12209. #define ESAI_TFCR_TE0(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TE0_SHIFT)) & ESAI_TFCR_TE0_MASK)
  12210. #define ESAI_TFCR_TE1_MASK (0x8U)
  12211. #define ESAI_TFCR_TE1_SHIFT (3U)
  12212. #define ESAI_TFCR_TE1(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TE1_SHIFT)) & ESAI_TFCR_TE1_MASK)
  12213. #define ESAI_TFCR_TE2_MASK (0x10U)
  12214. #define ESAI_TFCR_TE2_SHIFT (4U)
  12215. #define ESAI_TFCR_TE2(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TE2_SHIFT)) & ESAI_TFCR_TE2_MASK)
  12216. #define ESAI_TFCR_TE3_MASK (0x20U)
  12217. #define ESAI_TFCR_TE3_SHIFT (5U)
  12218. #define ESAI_TFCR_TE3(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TE3_SHIFT)) & ESAI_TFCR_TE3_MASK)
  12219. #define ESAI_TFCR_TE4_MASK (0x40U)
  12220. #define ESAI_TFCR_TE4_SHIFT (6U)
  12221. #define ESAI_TFCR_TE4(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TE4_SHIFT)) & ESAI_TFCR_TE4_MASK)
  12222. #define ESAI_TFCR_TE5_MASK (0x80U)
  12223. #define ESAI_TFCR_TE5_SHIFT (7U)
  12224. #define ESAI_TFCR_TE5(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TE5_SHIFT)) & ESAI_TFCR_TE5_MASK)
  12225. #define ESAI_TFCR_TFWM_MASK (0xFF00U)
  12226. #define ESAI_TFCR_TFWM_SHIFT (8U)
  12227. #define ESAI_TFCR_TFWM(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TFWM_SHIFT)) & ESAI_TFCR_TFWM_MASK)
  12228. #define ESAI_TFCR_TWA_MASK (0x70000U)
  12229. #define ESAI_TFCR_TWA_SHIFT (16U)
  12230. #define ESAI_TFCR_TWA(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TWA_SHIFT)) & ESAI_TFCR_TWA_MASK)
  12231. #define ESAI_TFCR_TIEN_MASK (0x80000U)
  12232. #define ESAI_TFCR_TIEN_SHIFT (19U)
  12233. #define ESAI_TFCR_TIEN(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TIEN_SHIFT)) & ESAI_TFCR_TIEN_MASK)
  12234. #define ESAI_TFCR_TAENB_MASK (0x100000U)
  12235. #define ESAI_TFCR_TAENB_SHIFT (20U)
  12236. #define ESAI_TFCR_TAENB(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TAENB_SHIFT)) & ESAI_TFCR_TAENB_MASK)
  12237. #define ESAI_TFCR_TFIN_MASK (0x200000U)
  12238. #define ESAI_TFCR_TFIN_SHIFT (21U)
  12239. #define ESAI_TFCR_TFIN(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFCR_TFIN_SHIFT)) & ESAI_TFCR_TFIN_MASK)
  12240. /*! @name TFSR - Transmit FIFO Status Register */
  12241. #define ESAI_TFSR_TFCNT_MASK (0xFFU)
  12242. #define ESAI_TFSR_TFCNT_SHIFT (0U)
  12243. #define ESAI_TFSR_TFCNT(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFSR_TFCNT_SHIFT)) & ESAI_TFSR_TFCNT_MASK)
  12244. #define ESAI_TFSR_NTFI_MASK (0x700U)
  12245. #define ESAI_TFSR_NTFI_SHIFT (8U)
  12246. #define ESAI_TFSR_NTFI(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFSR_NTFI_SHIFT)) & ESAI_TFSR_NTFI_MASK)
  12247. #define ESAI_TFSR_NTFO_MASK (0x7000U)
  12248. #define ESAI_TFSR_NTFO_SHIFT (12U)
  12249. #define ESAI_TFSR_NTFO(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TFSR_NTFO_SHIFT)) & ESAI_TFSR_NTFO_MASK)
  12250. /*! @name RFCR - Receive FIFO Configuration Register */
  12251. #define ESAI_RFCR_RFE_MASK (0x1U)
  12252. #define ESAI_RFCR_RFE_SHIFT (0U)
  12253. #define ESAI_RFCR_RFE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RFE_SHIFT)) & ESAI_RFCR_RFE_MASK)
  12254. #define ESAI_RFCR_RFR_MASK (0x2U)
  12255. #define ESAI_RFCR_RFR_SHIFT (1U)
  12256. #define ESAI_RFCR_RFR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RFR_SHIFT)) & ESAI_RFCR_RFR_MASK)
  12257. #define ESAI_RFCR_RE0_MASK (0x4U)
  12258. #define ESAI_RFCR_RE0_SHIFT (2U)
  12259. #define ESAI_RFCR_RE0(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RE0_SHIFT)) & ESAI_RFCR_RE0_MASK)
  12260. #define ESAI_RFCR_RE1_MASK (0x8U)
  12261. #define ESAI_RFCR_RE1_SHIFT (3U)
  12262. #define ESAI_RFCR_RE1(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RE1_SHIFT)) & ESAI_RFCR_RE1_MASK)
  12263. #define ESAI_RFCR_RE2_MASK (0x10U)
  12264. #define ESAI_RFCR_RE2_SHIFT (4U)
  12265. #define ESAI_RFCR_RE2(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RE2_SHIFT)) & ESAI_RFCR_RE2_MASK)
  12266. #define ESAI_RFCR_RE3_MASK (0x20U)
  12267. #define ESAI_RFCR_RE3_SHIFT (5U)
  12268. #define ESAI_RFCR_RE3(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RE3_SHIFT)) & ESAI_RFCR_RE3_MASK)
  12269. #define ESAI_RFCR_RFWM_MASK (0xFF00U)
  12270. #define ESAI_RFCR_RFWM_SHIFT (8U)
  12271. #define ESAI_RFCR_RFWM(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RFWM_SHIFT)) & ESAI_RFCR_RFWM_MASK)
  12272. #define ESAI_RFCR_RWA_MASK (0x70000U)
  12273. #define ESAI_RFCR_RWA_SHIFT (16U)
  12274. #define ESAI_RFCR_RWA(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RWA_SHIFT)) & ESAI_RFCR_RWA_MASK)
  12275. #define ESAI_RFCR_REXT_MASK (0x80000U)
  12276. #define ESAI_RFCR_REXT_SHIFT (19U)
  12277. #define ESAI_RFCR_REXT(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_REXT_SHIFT)) & ESAI_RFCR_REXT_MASK)
  12278. #define ESAI_RFCR_RAENB_MASK (0x100000U)
  12279. #define ESAI_RFCR_RAENB_SHIFT (20U)
  12280. #define ESAI_RFCR_RAENB(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RAENB_SHIFT)) & ESAI_RFCR_RAENB_MASK)
  12281. #define ESAI_RFCR_RFIN_MASK (0x200000U)
  12282. #define ESAI_RFCR_RFIN_SHIFT (21U)
  12283. #define ESAI_RFCR_RFIN(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFCR_RFIN_SHIFT)) & ESAI_RFCR_RFIN_MASK)
  12284. /*! @name RFSR - Receive FIFO Status Register */
  12285. #define ESAI_RFSR_RFCNT_MASK (0xFFU)
  12286. #define ESAI_RFSR_RFCNT_SHIFT (0U)
  12287. #define ESAI_RFSR_RFCNT(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFSR_RFCNT_SHIFT)) & ESAI_RFSR_RFCNT_MASK)
  12288. #define ESAI_RFSR_NRFO_MASK (0x300U)
  12289. #define ESAI_RFSR_NRFO_SHIFT (8U)
  12290. #define ESAI_RFSR_NRFO(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFSR_NRFO_SHIFT)) & ESAI_RFSR_NRFO_MASK)
  12291. #define ESAI_RFSR_NRFI_MASK (0x3000U)
  12292. #define ESAI_RFSR_NRFI_SHIFT (12U)
  12293. #define ESAI_RFSR_NRFI(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RFSR_NRFI_SHIFT)) & ESAI_RFSR_NRFI_MASK)
  12294. /*! @name TX - Transmit Data Register n */
  12295. #define ESAI_TX_TXn_MASK (0xFFFFFFU)
  12296. #define ESAI_TX_TXn_SHIFT (0U)
  12297. #define ESAI_TX_TXn(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TX_TXn_SHIFT)) & ESAI_TX_TXn_MASK)
  12298. /* The count of ESAI_TX */
  12299. #define ESAI_TX_COUNT (6U)
  12300. /*! @name TSR - ESAI Transmit Slot Register */
  12301. #define ESAI_TSR_TSR_MASK (0xFFFFFFU)
  12302. #define ESAI_TSR_TSR_SHIFT (0U)
  12303. #define ESAI_TSR_TSR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TSR_TSR_SHIFT)) & ESAI_TSR_TSR_MASK)
  12304. /*! @name RX - Receive Data Register n */
  12305. #define ESAI_RX_RXn_MASK (0xFFFFFFU)
  12306. #define ESAI_RX_RXn_SHIFT (0U)
  12307. #define ESAI_RX_RXn(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RX_RXn_SHIFT)) & ESAI_RX_RXn_MASK)
  12308. /* The count of ESAI_RX */
  12309. #define ESAI_RX_COUNT (4U)
  12310. /*! @name SAISR - Serial Audio Interface Status Register */
  12311. #define ESAI_SAISR_IF0_MASK (0x1U)
  12312. #define ESAI_SAISR_IF0_SHIFT (0U)
  12313. #define ESAI_SAISR_IF0(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_IF0_SHIFT)) & ESAI_SAISR_IF0_MASK)
  12314. #define ESAI_SAISR_IF1_MASK (0x2U)
  12315. #define ESAI_SAISR_IF1_SHIFT (1U)
  12316. #define ESAI_SAISR_IF1(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_IF1_SHIFT)) & ESAI_SAISR_IF1_MASK)
  12317. #define ESAI_SAISR_IF2_MASK (0x4U)
  12318. #define ESAI_SAISR_IF2_SHIFT (2U)
  12319. #define ESAI_SAISR_IF2(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_IF2_SHIFT)) & ESAI_SAISR_IF2_MASK)
  12320. #define ESAI_SAISR_RFS_MASK (0x40U)
  12321. #define ESAI_SAISR_RFS_SHIFT (6U)
  12322. #define ESAI_SAISR_RFS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_RFS_SHIFT)) & ESAI_SAISR_RFS_MASK)
  12323. #define ESAI_SAISR_ROE_MASK (0x80U)
  12324. #define ESAI_SAISR_ROE_SHIFT (7U)
  12325. #define ESAI_SAISR_ROE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_ROE_SHIFT)) & ESAI_SAISR_ROE_MASK)
  12326. #define ESAI_SAISR_RDF_MASK (0x100U)
  12327. #define ESAI_SAISR_RDF_SHIFT (8U)
  12328. #define ESAI_SAISR_RDF(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_RDF_SHIFT)) & ESAI_SAISR_RDF_MASK)
  12329. #define ESAI_SAISR_REDF_MASK (0x200U)
  12330. #define ESAI_SAISR_REDF_SHIFT (9U)
  12331. #define ESAI_SAISR_REDF(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_REDF_SHIFT)) & ESAI_SAISR_REDF_MASK)
  12332. #define ESAI_SAISR_RODF_MASK (0x400U)
  12333. #define ESAI_SAISR_RODF_SHIFT (10U)
  12334. #define ESAI_SAISR_RODF(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_RODF_SHIFT)) & ESAI_SAISR_RODF_MASK)
  12335. #define ESAI_SAISR_TFS_MASK (0x2000U)
  12336. #define ESAI_SAISR_TFS_SHIFT (13U)
  12337. #define ESAI_SAISR_TFS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_TFS_SHIFT)) & ESAI_SAISR_TFS_MASK)
  12338. #define ESAI_SAISR_TUE_MASK (0x4000U)
  12339. #define ESAI_SAISR_TUE_SHIFT (14U)
  12340. #define ESAI_SAISR_TUE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_TUE_SHIFT)) & ESAI_SAISR_TUE_MASK)
  12341. #define ESAI_SAISR_TDE_MASK (0x8000U)
  12342. #define ESAI_SAISR_TDE_SHIFT (15U)
  12343. #define ESAI_SAISR_TDE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_TDE_SHIFT)) & ESAI_SAISR_TDE_MASK)
  12344. #define ESAI_SAISR_TEDE_MASK (0x10000U)
  12345. #define ESAI_SAISR_TEDE_SHIFT (16U)
  12346. #define ESAI_SAISR_TEDE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_TEDE_SHIFT)) & ESAI_SAISR_TEDE_MASK)
  12347. #define ESAI_SAISR_TODFE_MASK (0x20000U)
  12348. #define ESAI_SAISR_TODFE_SHIFT (17U)
  12349. #define ESAI_SAISR_TODFE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAISR_TODFE_SHIFT)) & ESAI_SAISR_TODFE_MASK)
  12350. /*! @name SAICR - Serial Audio Interface Control Register */
  12351. #define ESAI_SAICR_OF0_MASK (0x1U)
  12352. #define ESAI_SAICR_OF0_SHIFT (0U)
  12353. #define ESAI_SAICR_OF0(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAICR_OF0_SHIFT)) & ESAI_SAICR_OF0_MASK)
  12354. #define ESAI_SAICR_OF1_MASK (0x2U)
  12355. #define ESAI_SAICR_OF1_SHIFT (1U)
  12356. #define ESAI_SAICR_OF1(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAICR_OF1_SHIFT)) & ESAI_SAICR_OF1_MASK)
  12357. #define ESAI_SAICR_OF2_MASK (0x4U)
  12358. #define ESAI_SAICR_OF2_SHIFT (2U)
  12359. #define ESAI_SAICR_OF2(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAICR_OF2_SHIFT)) & ESAI_SAICR_OF2_MASK)
  12360. #define ESAI_SAICR_SYN_MASK (0x40U)
  12361. #define ESAI_SAICR_SYN_SHIFT (6U)
  12362. #define ESAI_SAICR_SYN(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAICR_SYN_SHIFT)) & ESAI_SAICR_SYN_MASK)
  12363. #define ESAI_SAICR_TEBE_MASK (0x80U)
  12364. #define ESAI_SAICR_TEBE_SHIFT (7U)
  12365. #define ESAI_SAICR_TEBE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAICR_TEBE_SHIFT)) & ESAI_SAICR_TEBE_MASK)
  12366. #define ESAI_SAICR_ALC_MASK (0x100U)
  12367. #define ESAI_SAICR_ALC_SHIFT (8U)
  12368. #define ESAI_SAICR_ALC(x) (((uint32_t)(((uint32_t)(x)) << ESAI_SAICR_ALC_SHIFT)) & ESAI_SAICR_ALC_MASK)
  12369. /*! @name TCR - Transmit Control Register */
  12370. #define ESAI_TCR_TE0_MASK (0x1U)
  12371. #define ESAI_TCR_TE0_SHIFT (0U)
  12372. #define ESAI_TCR_TE0(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TE0_SHIFT)) & ESAI_TCR_TE0_MASK)
  12373. #define ESAI_TCR_TE1_MASK (0x2U)
  12374. #define ESAI_TCR_TE1_SHIFT (1U)
  12375. #define ESAI_TCR_TE1(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TE1_SHIFT)) & ESAI_TCR_TE1_MASK)
  12376. #define ESAI_TCR_TE2_MASK (0x4U)
  12377. #define ESAI_TCR_TE2_SHIFT (2U)
  12378. #define ESAI_TCR_TE2(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TE2_SHIFT)) & ESAI_TCR_TE2_MASK)
  12379. #define ESAI_TCR_TE3_MASK (0x8U)
  12380. #define ESAI_TCR_TE3_SHIFT (3U)
  12381. #define ESAI_TCR_TE3(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TE3_SHIFT)) & ESAI_TCR_TE3_MASK)
  12382. #define ESAI_TCR_TE4_MASK (0x10U)
  12383. #define ESAI_TCR_TE4_SHIFT (4U)
  12384. #define ESAI_TCR_TE4(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TE4_SHIFT)) & ESAI_TCR_TE4_MASK)
  12385. #define ESAI_TCR_TE5_MASK (0x20U)
  12386. #define ESAI_TCR_TE5_SHIFT (5U)
  12387. #define ESAI_TCR_TE5(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TE5_SHIFT)) & ESAI_TCR_TE5_MASK)
  12388. #define ESAI_TCR_TSHFD_MASK (0x40U)
  12389. #define ESAI_TCR_TSHFD_SHIFT (6U)
  12390. #define ESAI_TCR_TSHFD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TSHFD_SHIFT)) & ESAI_TCR_TSHFD_MASK)
  12391. #define ESAI_TCR_TWA_MASK (0x80U)
  12392. #define ESAI_TCR_TWA_SHIFT (7U)
  12393. #define ESAI_TCR_TWA(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TWA_SHIFT)) & ESAI_TCR_TWA_MASK)
  12394. #define ESAI_TCR_TMOD_MASK (0x300U)
  12395. #define ESAI_TCR_TMOD_SHIFT (8U)
  12396. #define ESAI_TCR_TMOD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TMOD_SHIFT)) & ESAI_TCR_TMOD_MASK)
  12397. #define ESAI_TCR_TSWS_MASK (0x7C00U)
  12398. #define ESAI_TCR_TSWS_SHIFT (10U)
  12399. #define ESAI_TCR_TSWS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TSWS_SHIFT)) & ESAI_TCR_TSWS_MASK)
  12400. #define ESAI_TCR_TFSL_MASK (0x8000U)
  12401. #define ESAI_TCR_TFSL_SHIFT (15U)
  12402. #define ESAI_TCR_TFSL(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TFSL_SHIFT)) & ESAI_TCR_TFSL_MASK)
  12403. #define ESAI_TCR_TFSR_MASK (0x10000U)
  12404. #define ESAI_TCR_TFSR_SHIFT (16U)
  12405. #define ESAI_TCR_TFSR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TFSR_SHIFT)) & ESAI_TCR_TFSR_MASK)
  12406. #define ESAI_TCR_PADC_MASK (0x20000U)
  12407. #define ESAI_TCR_PADC_SHIFT (17U)
  12408. #define ESAI_TCR_PADC(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_PADC_SHIFT)) & ESAI_TCR_PADC_MASK)
  12409. #define ESAI_TCR_TPR_MASK (0x80000U)
  12410. #define ESAI_TCR_TPR_SHIFT (19U)
  12411. #define ESAI_TCR_TPR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TPR_SHIFT)) & ESAI_TCR_TPR_MASK)
  12412. #define ESAI_TCR_TEIE_MASK (0x100000U)
  12413. #define ESAI_TCR_TEIE_SHIFT (20U)
  12414. #define ESAI_TCR_TEIE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TEIE_SHIFT)) & ESAI_TCR_TEIE_MASK)
  12415. #define ESAI_TCR_TEDIE_MASK (0x200000U)
  12416. #define ESAI_TCR_TEDIE_SHIFT (21U)
  12417. #define ESAI_TCR_TEDIE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TEDIE_SHIFT)) & ESAI_TCR_TEDIE_MASK)
  12418. #define ESAI_TCR_TIE_MASK (0x400000U)
  12419. #define ESAI_TCR_TIE_SHIFT (22U)
  12420. #define ESAI_TCR_TIE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TIE_SHIFT)) & ESAI_TCR_TIE_MASK)
  12421. #define ESAI_TCR_TLIE_MASK (0x800000U)
  12422. #define ESAI_TCR_TLIE_SHIFT (23U)
  12423. #define ESAI_TCR_TLIE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCR_TLIE_SHIFT)) & ESAI_TCR_TLIE_MASK)
  12424. /*! @name TCCR - Transmit Clock Control Register */
  12425. #define ESAI_TCCR_TPM_MASK (0xFFU)
  12426. #define ESAI_TCCR_TPM_SHIFT (0U)
  12427. #define ESAI_TCCR_TPM(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_TPM_SHIFT)) & ESAI_TCCR_TPM_MASK)
  12428. #define ESAI_TCCR_TPSR_MASK (0x100U)
  12429. #define ESAI_TCCR_TPSR_SHIFT (8U)
  12430. #define ESAI_TCCR_TPSR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_TPSR_SHIFT)) & ESAI_TCCR_TPSR_MASK)
  12431. #define ESAI_TCCR_TDC_MASK (0x3E00U)
  12432. #define ESAI_TCCR_TDC_SHIFT (9U)
  12433. #define ESAI_TCCR_TDC(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_TDC_SHIFT)) & ESAI_TCCR_TDC_MASK)
  12434. #define ESAI_TCCR_TFP_MASK (0x3C000U)
  12435. #define ESAI_TCCR_TFP_SHIFT (14U)
  12436. #define ESAI_TCCR_TFP(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_TFP_SHIFT)) & ESAI_TCCR_TFP_MASK)
  12437. #define ESAI_TCCR_TCKP_MASK (0x40000U)
  12438. #define ESAI_TCCR_TCKP_SHIFT (18U)
  12439. #define ESAI_TCCR_TCKP(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_TCKP_SHIFT)) & ESAI_TCCR_TCKP_MASK)
  12440. #define ESAI_TCCR_TFSP_MASK (0x80000U)
  12441. #define ESAI_TCCR_TFSP_SHIFT (19U)
  12442. #define ESAI_TCCR_TFSP(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_TFSP_SHIFT)) & ESAI_TCCR_TFSP_MASK)
  12443. #define ESAI_TCCR_THCKP_MASK (0x100000U)
  12444. #define ESAI_TCCR_THCKP_SHIFT (20U)
  12445. #define ESAI_TCCR_THCKP(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_THCKP_SHIFT)) & ESAI_TCCR_THCKP_MASK)
  12446. #define ESAI_TCCR_TCKD_MASK (0x200000U)
  12447. #define ESAI_TCCR_TCKD_SHIFT (21U)
  12448. #define ESAI_TCCR_TCKD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_TCKD_SHIFT)) & ESAI_TCCR_TCKD_MASK)
  12449. #define ESAI_TCCR_TFSD_MASK (0x400000U)
  12450. #define ESAI_TCCR_TFSD_SHIFT (22U)
  12451. #define ESAI_TCCR_TFSD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_TFSD_SHIFT)) & ESAI_TCCR_TFSD_MASK)
  12452. #define ESAI_TCCR_THCKD_MASK (0x800000U)
  12453. #define ESAI_TCCR_THCKD_SHIFT (23U)
  12454. #define ESAI_TCCR_THCKD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TCCR_THCKD_SHIFT)) & ESAI_TCCR_THCKD_MASK)
  12455. /*! @name RCR - Receive Control Register */
  12456. #define ESAI_RCR_RE0_MASK (0x1U)
  12457. #define ESAI_RCR_RE0_SHIFT (0U)
  12458. #define ESAI_RCR_RE0(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RE0_SHIFT)) & ESAI_RCR_RE0_MASK)
  12459. #define ESAI_RCR_RE1_MASK (0x2U)
  12460. #define ESAI_RCR_RE1_SHIFT (1U)
  12461. #define ESAI_RCR_RE1(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RE1_SHIFT)) & ESAI_RCR_RE1_MASK)
  12462. #define ESAI_RCR_RE2_MASK (0x4U)
  12463. #define ESAI_RCR_RE2_SHIFT (2U)
  12464. #define ESAI_RCR_RE2(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RE2_SHIFT)) & ESAI_RCR_RE2_MASK)
  12465. #define ESAI_RCR_RE3_MASK (0x8U)
  12466. #define ESAI_RCR_RE3_SHIFT (3U)
  12467. #define ESAI_RCR_RE3(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RE3_SHIFT)) & ESAI_RCR_RE3_MASK)
  12468. #define ESAI_RCR_RSHFD_MASK (0x40U)
  12469. #define ESAI_RCR_RSHFD_SHIFT (6U)
  12470. #define ESAI_RCR_RSHFD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RSHFD_SHIFT)) & ESAI_RCR_RSHFD_MASK)
  12471. #define ESAI_RCR_RWA_MASK (0x80U)
  12472. #define ESAI_RCR_RWA_SHIFT (7U)
  12473. #define ESAI_RCR_RWA(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RWA_SHIFT)) & ESAI_RCR_RWA_MASK)
  12474. #define ESAI_RCR_RMOD_MASK (0x300U)
  12475. #define ESAI_RCR_RMOD_SHIFT (8U)
  12476. #define ESAI_RCR_RMOD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RMOD_SHIFT)) & ESAI_RCR_RMOD_MASK)
  12477. #define ESAI_RCR_RSWS_MASK (0x7C00U)
  12478. #define ESAI_RCR_RSWS_SHIFT (10U)
  12479. #define ESAI_RCR_RSWS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RSWS_SHIFT)) & ESAI_RCR_RSWS_MASK)
  12480. #define ESAI_RCR_RFSL_MASK (0x8000U)
  12481. #define ESAI_RCR_RFSL_SHIFT (15U)
  12482. #define ESAI_RCR_RFSL(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RFSL_SHIFT)) & ESAI_RCR_RFSL_MASK)
  12483. #define ESAI_RCR_RFSR_MASK (0x10000U)
  12484. #define ESAI_RCR_RFSR_SHIFT (16U)
  12485. #define ESAI_RCR_RFSR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RFSR_SHIFT)) & ESAI_RCR_RFSR_MASK)
  12486. #define ESAI_RCR_RPR_MASK (0x80000U)
  12487. #define ESAI_RCR_RPR_SHIFT (19U)
  12488. #define ESAI_RCR_RPR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RPR_SHIFT)) & ESAI_RCR_RPR_MASK)
  12489. #define ESAI_RCR_REIE_MASK (0x100000U)
  12490. #define ESAI_RCR_REIE_SHIFT (20U)
  12491. #define ESAI_RCR_REIE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_REIE_SHIFT)) & ESAI_RCR_REIE_MASK)
  12492. #define ESAI_RCR_REDIE_MASK (0x200000U)
  12493. #define ESAI_RCR_REDIE_SHIFT (21U)
  12494. #define ESAI_RCR_REDIE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_REDIE_SHIFT)) & ESAI_RCR_REDIE_MASK)
  12495. #define ESAI_RCR_RIE_MASK (0x400000U)
  12496. #define ESAI_RCR_RIE_SHIFT (22U)
  12497. #define ESAI_RCR_RIE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RIE_SHIFT)) & ESAI_RCR_RIE_MASK)
  12498. #define ESAI_RCR_RLIE_MASK (0x800000U)
  12499. #define ESAI_RCR_RLIE_SHIFT (23U)
  12500. #define ESAI_RCR_RLIE(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCR_RLIE_SHIFT)) & ESAI_RCR_RLIE_MASK)
  12501. /*! @name RCCR - Receive Clock Control Register */
  12502. #define ESAI_RCCR_RPM_MASK (0xFFU)
  12503. #define ESAI_RCCR_RPM_SHIFT (0U)
  12504. #define ESAI_RCCR_RPM(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RPM_SHIFT)) & ESAI_RCCR_RPM_MASK)
  12505. #define ESAI_RCCR_RPSR_MASK (0x100U)
  12506. #define ESAI_RCCR_RPSR_SHIFT (8U)
  12507. #define ESAI_RCCR_RPSR(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RPSR_SHIFT)) & ESAI_RCCR_RPSR_MASK)
  12508. #define ESAI_RCCR_RDC_MASK (0x3E00U)
  12509. #define ESAI_RCCR_RDC_SHIFT (9U)
  12510. #define ESAI_RCCR_RDC(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RDC_SHIFT)) & ESAI_RCCR_RDC_MASK)
  12511. #define ESAI_RCCR_RFP_MASK (0x3C000U)
  12512. #define ESAI_RCCR_RFP_SHIFT (14U)
  12513. #define ESAI_RCCR_RFP(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RFP_SHIFT)) & ESAI_RCCR_RFP_MASK)
  12514. #define ESAI_RCCR_RCKP_MASK (0x40000U)
  12515. #define ESAI_RCCR_RCKP_SHIFT (18U)
  12516. #define ESAI_RCCR_RCKP(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RCKP_SHIFT)) & ESAI_RCCR_RCKP_MASK)
  12517. #define ESAI_RCCR_RFSP_MASK (0x80000U)
  12518. #define ESAI_RCCR_RFSP_SHIFT (19U)
  12519. #define ESAI_RCCR_RFSP(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RFSP_SHIFT)) & ESAI_RCCR_RFSP_MASK)
  12520. #define ESAI_RCCR_RHCKP_MASK (0x100000U)
  12521. #define ESAI_RCCR_RHCKP_SHIFT (20U)
  12522. #define ESAI_RCCR_RHCKP(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RHCKP_SHIFT)) & ESAI_RCCR_RHCKP_MASK)
  12523. #define ESAI_RCCR_RCKD_MASK (0x200000U)
  12524. #define ESAI_RCCR_RCKD_SHIFT (21U)
  12525. #define ESAI_RCCR_RCKD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RCKD_SHIFT)) & ESAI_RCCR_RCKD_MASK)
  12526. #define ESAI_RCCR_RFSD_MASK (0x400000U)
  12527. #define ESAI_RCCR_RFSD_SHIFT (22U)
  12528. #define ESAI_RCCR_RFSD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RFSD_SHIFT)) & ESAI_RCCR_RFSD_MASK)
  12529. #define ESAI_RCCR_RHCKD_MASK (0x800000U)
  12530. #define ESAI_RCCR_RHCKD_SHIFT (23U)
  12531. #define ESAI_RCCR_RHCKD(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RCCR_RHCKD_SHIFT)) & ESAI_RCCR_RHCKD_MASK)
  12532. /*! @name TSMA - Transmit Slot Mask Register A */
  12533. #define ESAI_TSMA_TS_MASK (0xFFFFU)
  12534. #define ESAI_TSMA_TS_SHIFT (0U)
  12535. #define ESAI_TSMA_TS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TSMA_TS_SHIFT)) & ESAI_TSMA_TS_MASK)
  12536. /*! @name TSMB - Transmit Slot Mask Register B */
  12537. #define ESAI_TSMB_TS_MASK (0xFFFFU)
  12538. #define ESAI_TSMB_TS_SHIFT (0U)
  12539. #define ESAI_TSMB_TS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_TSMB_TS_SHIFT)) & ESAI_TSMB_TS_MASK)
  12540. /*! @name RSMA - Receive Slot Mask Register A */
  12541. #define ESAI_RSMA_RS_MASK (0xFFFFU)
  12542. #define ESAI_RSMA_RS_SHIFT (0U)
  12543. #define ESAI_RSMA_RS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RSMA_RS_SHIFT)) & ESAI_RSMA_RS_MASK)
  12544. /*! @name RSMB - Receive Slot Mask Register B */
  12545. #define ESAI_RSMB_RS_MASK (0xFFFFU)
  12546. #define ESAI_RSMB_RS_SHIFT (0U)
  12547. #define ESAI_RSMB_RS(x) (((uint32_t)(((uint32_t)(x)) << ESAI_RSMB_RS_SHIFT)) & ESAI_RSMB_RS_MASK)
  12548. /*! @name PRRC - Port C Direction Register */
  12549. #define ESAI_PRRC_PDC_MASK (0xFFFU)
  12550. #define ESAI_PRRC_PDC_SHIFT (0U)
  12551. #define ESAI_PRRC_PDC(x) (((uint32_t)(((uint32_t)(x)) << ESAI_PRRC_PDC_SHIFT)) & ESAI_PRRC_PDC_MASK)
  12552. /*! @name PCRC - Port C Control Register */
  12553. #define ESAI_PCRC_PC_MASK (0xFFFU)
  12554. #define ESAI_PCRC_PC_SHIFT (0U)
  12555. #define ESAI_PCRC_PC(x) (((uint32_t)(((uint32_t)(x)) << ESAI_PCRC_PC_SHIFT)) & ESAI_PCRC_PC_MASK)
  12556. /*!
  12557. * @}
  12558. */ /* end of group ESAI_Register_Masks */
  12559. /* ESAI - Peripheral instance base addresses */
  12560. /** Peripheral ESAI base address */
  12561. #define ESAI_BASE (0x2024000u)
  12562. /** Peripheral ESAI base pointer */
  12563. #define ESAI ((ESAI_Type *)ESAI_BASE)
  12564. /** Array initializer of ESAI peripheral base addresses */
  12565. #define ESAI_BASE_ADDRS { ESAI_BASE }
  12566. /** Array initializer of ESAI peripheral base pointers */
  12567. #define ESAI_BASE_PTRS { ESAI }
  12568. /** Interrupt vectors for the ESAI peripheral type */
  12569. #define ESAI_IRQS { ESAI_IRQn }
  12570. /*!
  12571. * @}
  12572. */ /* end of group ESAI_Peripheral_Access_Layer */
  12573. /* ----------------------------------------------------------------------------
  12574. -- GPC Peripheral Access Layer
  12575. ---------------------------------------------------------------------------- */
  12576. /*!
  12577. * @addtogroup GPC_Peripheral_Access_Layer GPC Peripheral Access Layer
  12578. * @{
  12579. */
  12580. /** GPC - Register Layout Typedef */
  12581. typedef struct {
  12582. __IO uint32_t CNTR; /**< GPC Interface control register, offset: 0x0 */
  12583. __IO uint32_t PGR; /**< GPC Power Gating Register, offset: 0x4 */
  12584. __IO uint32_t IMR[4]; /**< IRQ masking register 1..IRQ masking register 4, array offset: 0x8, array step: 0x4 */
  12585. __I uint32_t ISR[4]; /**< IRQ status resister 1..IRQ status resister 4, array offset: 0x18, array step: 0x4 */
  12586. } GPC_Type;
  12587. /* ----------------------------------------------------------------------------
  12588. -- GPC Register Masks
  12589. ---------------------------------------------------------------------------- */
  12590. /*!
  12591. * @addtogroup GPC_Register_Masks GPC Register Masks
  12592. * @{
  12593. */
  12594. /*! @name CNTR - GPC Interface control register */
  12595. #define GPC_CNTR_MEGA_PDN_REQ_MASK (0x4U)
  12596. #define GPC_CNTR_MEGA_PDN_REQ_SHIFT (2U)
  12597. #define GPC_CNTR_MEGA_PDN_REQ(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_MEGA_PDN_REQ_SHIFT)) & GPC_CNTR_MEGA_PDN_REQ_MASK)
  12598. #define GPC_CNTR_MEGA_PUP_REQ_MASK (0x8U)
  12599. #define GPC_CNTR_MEGA_PUP_REQ_SHIFT (3U)
  12600. #define GPC_CNTR_MEGA_PUP_REQ(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_MEGA_PUP_REQ_SHIFT)) & GPC_CNTR_MEGA_PUP_REQ_MASK)
  12601. #define GPC_CNTR_DISPLAY_PDN_REQ_MASK (0x10U)
  12602. #define GPC_CNTR_DISPLAY_PDN_REQ_SHIFT (4U)
  12603. #define GPC_CNTR_DISPLAY_PDN_REQ(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_DISPLAY_PDN_REQ_SHIFT)) & GPC_CNTR_DISPLAY_PDN_REQ_MASK)
  12604. #define GPC_CNTR_DISPLAY_PUP_REQ_MASK (0x20U)
  12605. #define GPC_CNTR_DISPLAY_PUP_REQ_SHIFT (5U)
  12606. #define GPC_CNTR_DISPLAY_PUP_REQ(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_DISPLAY_PUP_REQ_SHIFT)) & GPC_CNTR_DISPLAY_PUP_REQ_MASK)
  12607. #define GPC_CNTR_VADC_ANALOG_OFF_MASK (0x20000U)
  12608. #define GPC_CNTR_VADC_ANALOG_OFF_SHIFT (17U)
  12609. #define GPC_CNTR_VADC_ANALOG_OFF(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_VADC_ANALOG_OFF_SHIFT)) & GPC_CNTR_VADC_ANALOG_OFF_MASK)
  12610. #define GPC_CNTR_VADC_EXT_PWD_N_MASK (0x40000U)
  12611. #define GPC_CNTR_VADC_EXT_PWD_N_SHIFT (18U)
  12612. #define GPC_CNTR_VADC_EXT_PWD_N(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_VADC_EXT_PWD_N_SHIFT)) & GPC_CNTR_VADC_EXT_PWD_N_MASK)
  12613. #define GPC_CNTR_GPCIRQM_MASK (0x200000U)
  12614. #define GPC_CNTR_GPCIRQM_SHIFT (21U)
  12615. #define GPC_CNTR_GPCIRQM(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_GPCIRQM_SHIFT)) & GPC_CNTR_GPCIRQM_MASK)
  12616. #define GPC_CNTR_L2_PGE_MASK (0x400000U)
  12617. #define GPC_CNTR_L2_PGE_SHIFT (22U)
  12618. #define GPC_CNTR_L2_PGE(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_L2_PGE_SHIFT)) & GPC_CNTR_L2_PGE_MASK)
  12619. /*! @name PGR - GPC Power Gating Register */
  12620. #define GPC_PGR_DRCIC_MASK (0x60000000U)
  12621. #define GPC_PGR_DRCIC_SHIFT (29U)
  12622. #define GPC_PGR_DRCIC(x) (((uint32_t)(((uint32_t)(x)) << GPC_PGR_DRCIC_SHIFT)) & GPC_PGR_DRCIC_MASK)
  12623. /*! @name IMR - IRQ masking register 1..IRQ masking register 4 */
  12624. #define GPC_IMR_IMR1_MASK (0xFFFFFFFFU)
  12625. #define GPC_IMR_IMR1_SHIFT (0U)
  12626. #define GPC_IMR_IMR1(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR_IMR1_SHIFT)) & GPC_IMR_IMR1_MASK)
  12627. #define GPC_IMR_IMR2_MASK (0xFFFFFFFFU)
  12628. #define GPC_IMR_IMR2_SHIFT (0U)
  12629. #define GPC_IMR_IMR2(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR_IMR2_SHIFT)) & GPC_IMR_IMR2_MASK)
  12630. #define GPC_IMR_IMR3_MASK (0xFFFFFFFFU)
  12631. #define GPC_IMR_IMR3_SHIFT (0U)
  12632. #define GPC_IMR_IMR3(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR_IMR3_SHIFT)) & GPC_IMR_IMR3_MASK)
  12633. #define GPC_IMR_IMR4_MASK (0xFFFFFFFFU)
  12634. #define GPC_IMR_IMR4_SHIFT (0U)
  12635. #define GPC_IMR_IMR4(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR_IMR4_SHIFT)) & GPC_IMR_IMR4_MASK)
  12636. /* The count of GPC_IMR */
  12637. #define GPC_IMR_COUNT (4U)
  12638. /*! @name ISR - IRQ status resister 1..IRQ status resister 4 */
  12639. #define GPC_ISR_ISR1_MASK (0xFFFFFFFFU)
  12640. #define GPC_ISR_ISR1_SHIFT (0U)
  12641. #define GPC_ISR_ISR1(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR_ISR1_SHIFT)) & GPC_ISR_ISR1_MASK)
  12642. #define GPC_ISR_ISR2_MASK (0xFFFFFFFFU)
  12643. #define GPC_ISR_ISR2_SHIFT (0U)
  12644. #define GPC_ISR_ISR2(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR_ISR2_SHIFT)) & GPC_ISR_ISR2_MASK)
  12645. #define GPC_ISR_ISR3_MASK (0xFFFFFFFFU)
  12646. #define GPC_ISR_ISR3_SHIFT (0U)
  12647. #define GPC_ISR_ISR3(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR_ISR3_SHIFT)) & GPC_ISR_ISR3_MASK)
  12648. #define GPC_ISR_ISR4_MASK (0xFFFFFFFFU)
  12649. #define GPC_ISR_ISR4_SHIFT (0U)
  12650. #define GPC_ISR_ISR4(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR_ISR4_SHIFT)) & GPC_ISR_ISR4_MASK)
  12651. /* The count of GPC_ISR */
  12652. #define GPC_ISR_COUNT (4U)
  12653. /*!
  12654. * @}
  12655. */ /* end of group GPC_Register_Masks */
  12656. /* GPC - Peripheral instance base addresses */
  12657. /** Peripheral GPC base address */
  12658. #define GPC_BASE (0x20DC000u)
  12659. /** Peripheral GPC base pointer */
  12660. #define GPC ((GPC_Type *)GPC_BASE)
  12661. /** Array initializer of GPC peripheral base addresses */
  12662. #define GPC_BASE_ADDRS { GPC_BASE }
  12663. /** Array initializer of GPC peripheral base pointers */
  12664. #define GPC_BASE_PTRS { GPC }
  12665. /** Interrupt vectors for the GPC peripheral type */
  12666. #define GPC_IRQS { GPC_IRQn }
  12667. /*!
  12668. * @}
  12669. */ /* end of group GPC_Peripheral_Access_Layer */
  12670. /* ----------------------------------------------------------------------------
  12671. -- GPIO Peripheral Access Layer
  12672. ---------------------------------------------------------------------------- */
  12673. /*!
  12674. * @addtogroup GPIO_Peripheral_Access_Layer GPIO Peripheral Access Layer
  12675. * @{
  12676. */
  12677. /** GPIO - Register Layout Typedef */
  12678. typedef struct {
  12679. __IO uint32_t DR; /**< GPIO data register, offset: 0x0 */
  12680. __IO uint32_t GDIR; /**< GPIO direction register, offset: 0x4 */
  12681. __I uint32_t PSR; /**< GPIO pad status register, offset: 0x8 */
  12682. __IO uint32_t ICR1; /**< GPIO interrupt configuration register1, offset: 0xC */
  12683. __IO uint32_t ICR2; /**< GPIO interrupt configuration register2, offset: 0x10 */
  12684. __IO uint32_t IMR; /**< GPIO interrupt mask register, offset: 0x14 */
  12685. __IO uint32_t ISR; /**< GPIO interrupt status register, offset: 0x18 */
  12686. __IO uint32_t EDGE_SEL; /**< GPIO edge select register, offset: 0x1C */
  12687. } GPIO_Type;
  12688. /* ----------------------------------------------------------------------------
  12689. -- GPIO Register Masks
  12690. ---------------------------------------------------------------------------- */
  12691. /*!
  12692. * @addtogroup GPIO_Register_Masks GPIO Register Masks
  12693. * @{
  12694. */
  12695. /*! @name DR - GPIO data register */
  12696. #define GPIO_DR_DR_MASK (0xFFFFFFFFU)
  12697. #define GPIO_DR_DR_SHIFT (0U)
  12698. #define GPIO_DR_DR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_DR_DR_SHIFT)) & GPIO_DR_DR_MASK)
  12699. /*! @name GDIR - GPIO direction register */
  12700. #define GPIO_GDIR_GDIR_MASK (0xFFFFFFFFU)
  12701. #define GPIO_GDIR_GDIR_SHIFT (0U)
  12702. #define GPIO_GDIR_GDIR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_GDIR_GDIR_SHIFT)) & GPIO_GDIR_GDIR_MASK)
  12703. /*! @name PSR - GPIO pad status register */
  12704. #define GPIO_PSR_PSR_MASK (0xFFFFFFFFU)
  12705. #define GPIO_PSR_PSR_SHIFT (0U)
  12706. #define GPIO_PSR_PSR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_PSR_PSR_SHIFT)) & GPIO_PSR_PSR_MASK)
  12707. /*! @name ICR1 - GPIO interrupt configuration register1 */
  12708. #define GPIO_ICR1_ICR0_MASK (0x3U)
  12709. #define GPIO_ICR1_ICR0_SHIFT (0U)
  12710. #define GPIO_ICR1_ICR0(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR0_SHIFT)) & GPIO_ICR1_ICR0_MASK)
  12711. #define GPIO_ICR1_ICR1_MASK (0xCU)
  12712. #define GPIO_ICR1_ICR1_SHIFT (2U)
  12713. #define GPIO_ICR1_ICR1(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR1_SHIFT)) & GPIO_ICR1_ICR1_MASK)
  12714. #define GPIO_ICR1_ICR2_MASK (0x30U)
  12715. #define GPIO_ICR1_ICR2_SHIFT (4U)
  12716. #define GPIO_ICR1_ICR2(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR2_SHIFT)) & GPIO_ICR1_ICR2_MASK)
  12717. #define GPIO_ICR1_ICR3_MASK (0xC0U)
  12718. #define GPIO_ICR1_ICR3_SHIFT (6U)
  12719. #define GPIO_ICR1_ICR3(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR3_SHIFT)) & GPIO_ICR1_ICR3_MASK)
  12720. #define GPIO_ICR1_ICR4_MASK (0x300U)
  12721. #define GPIO_ICR1_ICR4_SHIFT (8U)
  12722. #define GPIO_ICR1_ICR4(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR4_SHIFT)) & GPIO_ICR1_ICR4_MASK)
  12723. #define GPIO_ICR1_ICR5_MASK (0xC00U)
  12724. #define GPIO_ICR1_ICR5_SHIFT (10U)
  12725. #define GPIO_ICR1_ICR5(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR5_SHIFT)) & GPIO_ICR1_ICR5_MASK)
  12726. #define GPIO_ICR1_ICR6_MASK (0x3000U)
  12727. #define GPIO_ICR1_ICR6_SHIFT (12U)
  12728. #define GPIO_ICR1_ICR6(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR6_SHIFT)) & GPIO_ICR1_ICR6_MASK)
  12729. #define GPIO_ICR1_ICR7_MASK (0xC000U)
  12730. #define GPIO_ICR1_ICR7_SHIFT (14U)
  12731. #define GPIO_ICR1_ICR7(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR7_SHIFT)) & GPIO_ICR1_ICR7_MASK)
  12732. #define GPIO_ICR1_ICR8_MASK (0x30000U)
  12733. #define GPIO_ICR1_ICR8_SHIFT (16U)
  12734. #define GPIO_ICR1_ICR8(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR8_SHIFT)) & GPIO_ICR1_ICR8_MASK)
  12735. #define GPIO_ICR1_ICR9_MASK (0xC0000U)
  12736. #define GPIO_ICR1_ICR9_SHIFT (18U)
  12737. #define GPIO_ICR1_ICR9(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR9_SHIFT)) & GPIO_ICR1_ICR9_MASK)
  12738. #define GPIO_ICR1_ICR10_MASK (0x300000U)
  12739. #define GPIO_ICR1_ICR10_SHIFT (20U)
  12740. #define GPIO_ICR1_ICR10(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR10_SHIFT)) & GPIO_ICR1_ICR10_MASK)
  12741. #define GPIO_ICR1_ICR11_MASK (0xC00000U)
  12742. #define GPIO_ICR1_ICR11_SHIFT (22U)
  12743. #define GPIO_ICR1_ICR11(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR11_SHIFT)) & GPIO_ICR1_ICR11_MASK)
  12744. #define GPIO_ICR1_ICR12_MASK (0x3000000U)
  12745. #define GPIO_ICR1_ICR12_SHIFT (24U)
  12746. #define GPIO_ICR1_ICR12(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR12_SHIFT)) & GPIO_ICR1_ICR12_MASK)
  12747. #define GPIO_ICR1_ICR13_MASK (0xC000000U)
  12748. #define GPIO_ICR1_ICR13_SHIFT (26U)
  12749. #define GPIO_ICR1_ICR13(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR13_SHIFT)) & GPIO_ICR1_ICR13_MASK)
  12750. #define GPIO_ICR1_ICR14_MASK (0x30000000U)
  12751. #define GPIO_ICR1_ICR14_SHIFT (28U)
  12752. #define GPIO_ICR1_ICR14(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR14_SHIFT)) & GPIO_ICR1_ICR14_MASK)
  12753. #define GPIO_ICR1_ICR15_MASK (0xC0000000U)
  12754. #define GPIO_ICR1_ICR15_SHIFT (30U)
  12755. #define GPIO_ICR1_ICR15(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR15_SHIFT)) & GPIO_ICR1_ICR15_MASK)
  12756. /*! @name ICR2 - GPIO interrupt configuration register2 */
  12757. #define GPIO_ICR2_ICR16_MASK (0x3U)
  12758. #define GPIO_ICR2_ICR16_SHIFT (0U)
  12759. #define GPIO_ICR2_ICR16(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR16_SHIFT)) & GPIO_ICR2_ICR16_MASK)
  12760. #define GPIO_ICR2_ICR17_MASK (0xCU)
  12761. #define GPIO_ICR2_ICR17_SHIFT (2U)
  12762. #define GPIO_ICR2_ICR17(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR17_SHIFT)) & GPIO_ICR2_ICR17_MASK)
  12763. #define GPIO_ICR2_ICR18_MASK (0x30U)
  12764. #define GPIO_ICR2_ICR18_SHIFT (4U)
  12765. #define GPIO_ICR2_ICR18(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR18_SHIFT)) & GPIO_ICR2_ICR18_MASK)
  12766. #define GPIO_ICR2_ICR19_MASK (0xC0U)
  12767. #define GPIO_ICR2_ICR19_SHIFT (6U)
  12768. #define GPIO_ICR2_ICR19(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR19_SHIFT)) & GPIO_ICR2_ICR19_MASK)
  12769. #define GPIO_ICR2_ICR20_MASK (0x300U)
  12770. #define GPIO_ICR2_ICR20_SHIFT (8U)
  12771. #define GPIO_ICR2_ICR20(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR20_SHIFT)) & GPIO_ICR2_ICR20_MASK)
  12772. #define GPIO_ICR2_ICR21_MASK (0xC00U)
  12773. #define GPIO_ICR2_ICR21_SHIFT (10U)
  12774. #define GPIO_ICR2_ICR21(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR21_SHIFT)) & GPIO_ICR2_ICR21_MASK)
  12775. #define GPIO_ICR2_ICR22_MASK (0x3000U)
  12776. #define GPIO_ICR2_ICR22_SHIFT (12U)
  12777. #define GPIO_ICR2_ICR22(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR22_SHIFT)) & GPIO_ICR2_ICR22_MASK)
  12778. #define GPIO_ICR2_ICR23_MASK (0xC000U)
  12779. #define GPIO_ICR2_ICR23_SHIFT (14U)
  12780. #define GPIO_ICR2_ICR23(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR23_SHIFT)) & GPIO_ICR2_ICR23_MASK)
  12781. #define GPIO_ICR2_ICR24_MASK (0x30000U)
  12782. #define GPIO_ICR2_ICR24_SHIFT (16U)
  12783. #define GPIO_ICR2_ICR24(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR24_SHIFT)) & GPIO_ICR2_ICR24_MASK)
  12784. #define GPIO_ICR2_ICR25_MASK (0xC0000U)
  12785. #define GPIO_ICR2_ICR25_SHIFT (18U)
  12786. #define GPIO_ICR2_ICR25(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR25_SHIFT)) & GPIO_ICR2_ICR25_MASK)
  12787. #define GPIO_ICR2_ICR26_MASK (0x300000U)
  12788. #define GPIO_ICR2_ICR26_SHIFT (20U)
  12789. #define GPIO_ICR2_ICR26(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR26_SHIFT)) & GPIO_ICR2_ICR26_MASK)
  12790. #define GPIO_ICR2_ICR27_MASK (0xC00000U)
  12791. #define GPIO_ICR2_ICR27_SHIFT (22U)
  12792. #define GPIO_ICR2_ICR27(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR27_SHIFT)) & GPIO_ICR2_ICR27_MASK)
  12793. #define GPIO_ICR2_ICR28_MASK (0x3000000U)
  12794. #define GPIO_ICR2_ICR28_SHIFT (24U)
  12795. #define GPIO_ICR2_ICR28(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR28_SHIFT)) & GPIO_ICR2_ICR28_MASK)
  12796. #define GPIO_ICR2_ICR29_MASK (0xC000000U)
  12797. #define GPIO_ICR2_ICR29_SHIFT (26U)
  12798. #define GPIO_ICR2_ICR29(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR29_SHIFT)) & GPIO_ICR2_ICR29_MASK)
  12799. #define GPIO_ICR2_ICR30_MASK (0x30000000U)
  12800. #define GPIO_ICR2_ICR30_SHIFT (28U)
  12801. #define GPIO_ICR2_ICR30(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR30_SHIFT)) & GPIO_ICR2_ICR30_MASK)
  12802. #define GPIO_ICR2_ICR31_MASK (0xC0000000U)
  12803. #define GPIO_ICR2_ICR31_SHIFT (30U)
  12804. #define GPIO_ICR2_ICR31(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR31_SHIFT)) & GPIO_ICR2_ICR31_MASK)
  12805. /*! @name IMR - GPIO interrupt mask register */
  12806. #define GPIO_IMR_IMR_MASK (0xFFFFFFFFU)
  12807. #define GPIO_IMR_IMR_SHIFT (0U)
  12808. #define GPIO_IMR_IMR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_IMR_IMR_SHIFT)) & GPIO_IMR_IMR_MASK)
  12809. /*! @name ISR - GPIO interrupt status register */
  12810. #define GPIO_ISR_ISR_MASK (0xFFFFFFFFU)
  12811. #define GPIO_ISR_ISR_SHIFT (0U)
  12812. #define GPIO_ISR_ISR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ISR_ISR_SHIFT)) & GPIO_ISR_ISR_MASK)
  12813. /*! @name EDGE_SEL - GPIO edge select register */
  12814. #define GPIO_EDGE_SEL_GPIO_EDGE_SEL_MASK (0xFFFFFFFFU)
  12815. #define GPIO_EDGE_SEL_GPIO_EDGE_SEL_SHIFT (0U)
  12816. #define GPIO_EDGE_SEL_GPIO_EDGE_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPIO_EDGE_SEL_GPIO_EDGE_SEL_SHIFT)) & GPIO_EDGE_SEL_GPIO_EDGE_SEL_MASK)
  12817. /*!
  12818. * @}
  12819. */ /* end of group GPIO_Register_Masks */
  12820. /* GPIO - Peripheral instance base addresses */
  12821. /** Peripheral GPIO1 base address */
  12822. #define GPIO1_BASE (0x209C000u)
  12823. /** Peripheral GPIO1 base pointer */
  12824. #define GPIO1 ((GPIO_Type *)GPIO1_BASE)
  12825. /** Peripheral GPIO2 base address */
  12826. #define GPIO2_BASE (0x20A0000u)
  12827. /** Peripheral GPIO2 base pointer */
  12828. #define GPIO2 ((GPIO_Type *)GPIO2_BASE)
  12829. /** Peripheral GPIO3 base address */
  12830. #define GPIO3_BASE (0x20A4000u)
  12831. /** Peripheral GPIO3 base pointer */
  12832. #define GPIO3 ((GPIO_Type *)GPIO3_BASE)
  12833. /** Peripheral GPIO4 base address */
  12834. #define GPIO4_BASE (0x20A8000u)
  12835. /** Peripheral GPIO4 base pointer */
  12836. #define GPIO4 ((GPIO_Type *)GPIO4_BASE)
  12837. /** Peripheral GPIO5 base address */
  12838. #define GPIO5_BASE (0x20AC000u)
  12839. /** Peripheral GPIO5 base pointer */
  12840. #define GPIO5 ((GPIO_Type *)GPIO5_BASE)
  12841. /** Array initializer of GPIO peripheral base addresses */
  12842. #define GPIO_BASE_ADDRS { 0u, GPIO1_BASE, GPIO2_BASE, GPIO3_BASE, GPIO4_BASE, GPIO5_BASE }
  12843. /** Array initializer of GPIO peripheral base pointers */
  12844. #define GPIO_BASE_PTRS { (GPIO_Type *)0u, GPIO1, GPIO2, GPIO3, GPIO4, GPIO5 }
  12845. /** Interrupt vectors for the GPIO peripheral type */
  12846. #define GPIO_IRQS { NotAvail_IRQn, GPIO1_INT0_IRQn, GPIO1_INT1_IRQn, GPIO1_INT2_IRQn, GPIO1_INT3_IRQn, GPIO1_INT4_IRQn, GPIO1_INT5_IRQn, GPIO1_INT6_IRQn, GPIO1_INT7_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn }
  12847. #define GPIO_COMBINED_IRQS { NotAvail_IRQn, GPIO1_Combined_0_15_IRQn, GPIO1_Combined_16_31_IRQn, GPIO2_Combined_0_15_IRQn, GPIO2_Combined_16_31_IRQn, GPIO3_Combined_0_15_IRQn, GPIO3_Combined_16_31_IRQn, GPIO4_Combined_0_15_IRQn, GPIO4_Combined_16_31_IRQn, GPIO5_Combined_0_15_IRQn, GPIO5_Combined_16_31_IRQn }
  12848. /*!
  12849. * @}
  12850. */ /* end of group GPIO_Peripheral_Access_Layer */
  12851. /* ----------------------------------------------------------------------------
  12852. -- GPMI Peripheral Access Layer
  12853. ---------------------------------------------------------------------------- */
  12854. /*!
  12855. * @addtogroup GPMI_Peripheral_Access_Layer GPMI Peripheral Access Layer
  12856. * @{
  12857. */
  12858. /** GPMI - Register Layout Typedef */
  12859. typedef struct {
  12860. __IO uint32_t CTRL0; /**< GPMI Control Register 0 Description, offset: 0x0 */
  12861. __IO uint32_t CTRL0_SET; /**< GPMI Control Register 0 Description, offset: 0x4 */
  12862. __IO uint32_t CTRL0_CLR; /**< GPMI Control Register 0 Description, offset: 0x8 */
  12863. __IO uint32_t CTRL0_TOG; /**< GPMI Control Register 0 Description, offset: 0xC */
  12864. __IO uint32_t COMPARE; /**< GPMI Compare Register Description, offset: 0x10 */
  12865. uint8_t RESERVED_0[12];
  12866. __IO uint32_t ECCCTRL; /**< GPMI Integrated ECC Control Register Description, offset: 0x20 */
  12867. __IO uint32_t ECCCTRL_SET; /**< GPMI Integrated ECC Control Register Description, offset: 0x24 */
  12868. __IO uint32_t ECCCTRL_CLR; /**< GPMI Integrated ECC Control Register Description, offset: 0x28 */
  12869. __IO uint32_t ECCCTRL_TOG; /**< GPMI Integrated ECC Control Register Description, offset: 0x2C */
  12870. __IO uint32_t ECCCOUNT; /**< GPMI Integrated ECC Transfer Count Register Description, offset: 0x30 */
  12871. uint8_t RESERVED_1[12];
  12872. __IO uint32_t PAYLOAD; /**< GPMI Payload Address Register Description, offset: 0x40 */
  12873. uint8_t RESERVED_2[12];
  12874. __IO uint32_t AUXILIARY; /**< GPMI Auxiliary Address Register Description, offset: 0x50 */
  12875. uint8_t RESERVED_3[12];
  12876. __IO uint32_t CTRL1; /**< GPMI Control Register 1 Description, offset: 0x60 */
  12877. __IO uint32_t CTRL1_SET; /**< GPMI Control Register 1 Description, offset: 0x64 */
  12878. __IO uint32_t CTRL1_CLR; /**< GPMI Control Register 1 Description, offset: 0x68 */
  12879. __IO uint32_t CTRL1_TOG; /**< GPMI Control Register 1 Description, offset: 0x6C */
  12880. __IO uint32_t TIMING0; /**< GPMI Timing Register 0 Description, offset: 0x70 */
  12881. uint8_t RESERVED_4[12];
  12882. __IO uint32_t TIMING1; /**< GPMI Timing Register 1 Description, offset: 0x80 */
  12883. uint8_t RESERVED_5[12];
  12884. __IO uint32_t TIMING2; /**< GPMI Timing Register 2 Description, offset: 0x90 */
  12885. uint8_t RESERVED_6[12];
  12886. __IO uint32_t DATA; /**< GPMI DMA Data Transfer Register Description, offset: 0xA0 */
  12887. uint8_t RESERVED_7[12];
  12888. __I uint32_t STAT; /**< GPMI Status Register Description, offset: 0xB0 */
  12889. uint8_t RESERVED_8[12];
  12890. __I uint32_t DEBUGr; /**< GPMI Debug Information Register Description, offset: 0xC0 */
  12891. uint8_t RESERVED_9[12];
  12892. __I uint32_t VERSION; /**< GPMI Version Register Description, offset: 0xD0 */
  12893. uint8_t RESERVED_10[12];
  12894. __IO uint32_t DEBUG2; /**< GPMI Debug2 Information Register Description, offset: 0xE0 */
  12895. uint8_t RESERVED_11[12];
  12896. __I uint32_t DEBUG3; /**< GPMI Debug3 Information Register Description, offset: 0xF0 */
  12897. uint8_t RESERVED_12[12];
  12898. __IO uint32_t READ_DDR_DLL_CTRL; /**< GPMI Double Rate Read DLL Control Register Description, offset: 0x100 */
  12899. uint8_t RESERVED_13[12];
  12900. __IO uint32_t WRITE_DDR_DLL_CTRL; /**< GPMI Double Rate Write DLL Control Register Description, offset: 0x110 */
  12901. uint8_t RESERVED_14[12];
  12902. __I uint32_t READ_DDR_DLL_STS; /**< GPMI Double Rate Read DLL Status Register Description, offset: 0x120 */
  12903. uint8_t RESERVED_15[12];
  12904. __I uint32_t WRITE_DDR_DLL_STS; /**< GPMI Double Rate Write DLL Status Register Description, offset: 0x130 */
  12905. } GPMI_Type;
  12906. /* ----------------------------------------------------------------------------
  12907. -- GPMI Register Masks
  12908. ---------------------------------------------------------------------------- */
  12909. /*!
  12910. * @addtogroup GPMI_Register_Masks GPMI Register Masks
  12911. * @{
  12912. */
  12913. /*! @name CTRL0 - GPMI Control Register 0 Description */
  12914. #define GPMI_CTRL0_XFER_COUNT_MASK (0xFFFFU)
  12915. #define GPMI_CTRL0_XFER_COUNT_SHIFT (0U)
  12916. #define GPMI_CTRL0_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_XFER_COUNT_SHIFT)) & GPMI_CTRL0_XFER_COUNT_MASK)
  12917. #define GPMI_CTRL0_ADDRESS_INCREMENT_MASK (0x10000U)
  12918. #define GPMI_CTRL0_ADDRESS_INCREMENT_SHIFT (16U)
  12919. #define GPMI_CTRL0_ADDRESS_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_ADDRESS_INCREMENT_SHIFT)) & GPMI_CTRL0_ADDRESS_INCREMENT_MASK)
  12920. #define GPMI_CTRL0_ADDRESS_MASK (0xE0000U)
  12921. #define GPMI_CTRL0_ADDRESS_SHIFT (17U)
  12922. #define GPMI_CTRL0_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_ADDRESS_SHIFT)) & GPMI_CTRL0_ADDRESS_MASK)
  12923. #define GPMI_CTRL0_CS_MASK (0x700000U)
  12924. #define GPMI_CTRL0_CS_SHIFT (20U)
  12925. #define GPMI_CTRL0_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CS_SHIFT)) & GPMI_CTRL0_CS_MASK)
  12926. #define GPMI_CTRL0_WORD_LENGTH_MASK (0x800000U)
  12927. #define GPMI_CTRL0_WORD_LENGTH_SHIFT (23U)
  12928. #define GPMI_CTRL0_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_WORD_LENGTH_SHIFT)) & GPMI_CTRL0_WORD_LENGTH_MASK)
  12929. #define GPMI_CTRL0_COMMAND_MODE_MASK (0x3000000U)
  12930. #define GPMI_CTRL0_COMMAND_MODE_SHIFT (24U)
  12931. #define GPMI_CTRL0_COMMAND_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_COMMAND_MODE_SHIFT)) & GPMI_CTRL0_COMMAND_MODE_MASK)
  12932. #define GPMI_CTRL0_UDMA_MASK (0x4000000U)
  12933. #define GPMI_CTRL0_UDMA_SHIFT (26U)
  12934. #define GPMI_CTRL0_UDMA(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_UDMA_SHIFT)) & GPMI_CTRL0_UDMA_MASK)
  12935. #define GPMI_CTRL0_LOCK_CS_MASK (0x8000000U)
  12936. #define GPMI_CTRL0_LOCK_CS_SHIFT (27U)
  12937. #define GPMI_CTRL0_LOCK_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_LOCK_CS_SHIFT)) & GPMI_CTRL0_LOCK_CS_MASK)
  12938. #define GPMI_CTRL0_DEV_IRQ_EN_MASK (0x10000000U)
  12939. #define GPMI_CTRL0_DEV_IRQ_EN_SHIFT (28U)
  12940. #define GPMI_CTRL0_DEV_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_DEV_IRQ_EN_SHIFT)) & GPMI_CTRL0_DEV_IRQ_EN_MASK)
  12941. #define GPMI_CTRL0_RUN_MASK (0x20000000U)
  12942. #define GPMI_CTRL0_RUN_SHIFT (29U)
  12943. #define GPMI_CTRL0_RUN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_RUN_SHIFT)) & GPMI_CTRL0_RUN_MASK)
  12944. #define GPMI_CTRL0_CLKGATE_MASK (0x40000000U)
  12945. #define GPMI_CTRL0_CLKGATE_SHIFT (30U)
  12946. #define GPMI_CTRL0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLKGATE_SHIFT)) & GPMI_CTRL0_CLKGATE_MASK)
  12947. #define GPMI_CTRL0_SFTRST_MASK (0x80000000U)
  12948. #define GPMI_CTRL0_SFTRST_SHIFT (31U)
  12949. #define GPMI_CTRL0_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SFTRST_SHIFT)) & GPMI_CTRL0_SFTRST_MASK)
  12950. /*! @name CTRL0_SET - GPMI Control Register 0 Description */
  12951. #define GPMI_CTRL0_SET_XFER_COUNT_MASK (0xFFFFU)
  12952. #define GPMI_CTRL0_SET_XFER_COUNT_SHIFT (0U)
  12953. #define GPMI_CTRL0_SET_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_XFER_COUNT_SHIFT)) & GPMI_CTRL0_SET_XFER_COUNT_MASK)
  12954. #define GPMI_CTRL0_SET_ADDRESS_INCREMENT_MASK (0x10000U)
  12955. #define GPMI_CTRL0_SET_ADDRESS_INCREMENT_SHIFT (16U)
  12956. #define GPMI_CTRL0_SET_ADDRESS_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_ADDRESS_INCREMENT_SHIFT)) & GPMI_CTRL0_SET_ADDRESS_INCREMENT_MASK)
  12957. #define GPMI_CTRL0_SET_ADDRESS_MASK (0xE0000U)
  12958. #define GPMI_CTRL0_SET_ADDRESS_SHIFT (17U)
  12959. #define GPMI_CTRL0_SET_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_ADDRESS_SHIFT)) & GPMI_CTRL0_SET_ADDRESS_MASK)
  12960. #define GPMI_CTRL0_SET_CS_MASK (0x700000U)
  12961. #define GPMI_CTRL0_SET_CS_SHIFT (20U)
  12962. #define GPMI_CTRL0_SET_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_CS_SHIFT)) & GPMI_CTRL0_SET_CS_MASK)
  12963. #define GPMI_CTRL0_SET_WORD_LENGTH_MASK (0x800000U)
  12964. #define GPMI_CTRL0_SET_WORD_LENGTH_SHIFT (23U)
  12965. #define GPMI_CTRL0_SET_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_WORD_LENGTH_SHIFT)) & GPMI_CTRL0_SET_WORD_LENGTH_MASK)
  12966. #define GPMI_CTRL0_SET_COMMAND_MODE_MASK (0x3000000U)
  12967. #define GPMI_CTRL0_SET_COMMAND_MODE_SHIFT (24U)
  12968. #define GPMI_CTRL0_SET_COMMAND_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_COMMAND_MODE_SHIFT)) & GPMI_CTRL0_SET_COMMAND_MODE_MASK)
  12969. #define GPMI_CTRL0_SET_UDMA_MASK (0x4000000U)
  12970. #define GPMI_CTRL0_SET_UDMA_SHIFT (26U)
  12971. #define GPMI_CTRL0_SET_UDMA(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_UDMA_SHIFT)) & GPMI_CTRL0_SET_UDMA_MASK)
  12972. #define GPMI_CTRL0_SET_LOCK_CS_MASK (0x8000000U)
  12973. #define GPMI_CTRL0_SET_LOCK_CS_SHIFT (27U)
  12974. #define GPMI_CTRL0_SET_LOCK_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_LOCK_CS_SHIFT)) & GPMI_CTRL0_SET_LOCK_CS_MASK)
  12975. #define GPMI_CTRL0_SET_DEV_IRQ_EN_MASK (0x10000000U)
  12976. #define GPMI_CTRL0_SET_DEV_IRQ_EN_SHIFT (28U)
  12977. #define GPMI_CTRL0_SET_DEV_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_DEV_IRQ_EN_SHIFT)) & GPMI_CTRL0_SET_DEV_IRQ_EN_MASK)
  12978. #define GPMI_CTRL0_SET_RUN_MASK (0x20000000U)
  12979. #define GPMI_CTRL0_SET_RUN_SHIFT (29U)
  12980. #define GPMI_CTRL0_SET_RUN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_RUN_SHIFT)) & GPMI_CTRL0_SET_RUN_MASK)
  12981. #define GPMI_CTRL0_SET_CLKGATE_MASK (0x40000000U)
  12982. #define GPMI_CTRL0_SET_CLKGATE_SHIFT (30U)
  12983. #define GPMI_CTRL0_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_CLKGATE_SHIFT)) & GPMI_CTRL0_SET_CLKGATE_MASK)
  12984. #define GPMI_CTRL0_SET_SFTRST_MASK (0x80000000U)
  12985. #define GPMI_CTRL0_SET_SFTRST_SHIFT (31U)
  12986. #define GPMI_CTRL0_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_SET_SFTRST_SHIFT)) & GPMI_CTRL0_SET_SFTRST_MASK)
  12987. /*! @name CTRL0_CLR - GPMI Control Register 0 Description */
  12988. #define GPMI_CTRL0_CLR_XFER_COUNT_MASK (0xFFFFU)
  12989. #define GPMI_CTRL0_CLR_XFER_COUNT_SHIFT (0U)
  12990. #define GPMI_CTRL0_CLR_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_XFER_COUNT_SHIFT)) & GPMI_CTRL0_CLR_XFER_COUNT_MASK)
  12991. #define GPMI_CTRL0_CLR_ADDRESS_INCREMENT_MASK (0x10000U)
  12992. #define GPMI_CTRL0_CLR_ADDRESS_INCREMENT_SHIFT (16U)
  12993. #define GPMI_CTRL0_CLR_ADDRESS_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_ADDRESS_INCREMENT_SHIFT)) & GPMI_CTRL0_CLR_ADDRESS_INCREMENT_MASK)
  12994. #define GPMI_CTRL0_CLR_ADDRESS_MASK (0xE0000U)
  12995. #define GPMI_CTRL0_CLR_ADDRESS_SHIFT (17U)
  12996. #define GPMI_CTRL0_CLR_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_ADDRESS_SHIFT)) & GPMI_CTRL0_CLR_ADDRESS_MASK)
  12997. #define GPMI_CTRL0_CLR_CS_MASK (0x700000U)
  12998. #define GPMI_CTRL0_CLR_CS_SHIFT (20U)
  12999. #define GPMI_CTRL0_CLR_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_CS_SHIFT)) & GPMI_CTRL0_CLR_CS_MASK)
  13000. #define GPMI_CTRL0_CLR_WORD_LENGTH_MASK (0x800000U)
  13001. #define GPMI_CTRL0_CLR_WORD_LENGTH_SHIFT (23U)
  13002. #define GPMI_CTRL0_CLR_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_WORD_LENGTH_SHIFT)) & GPMI_CTRL0_CLR_WORD_LENGTH_MASK)
  13003. #define GPMI_CTRL0_CLR_COMMAND_MODE_MASK (0x3000000U)
  13004. #define GPMI_CTRL0_CLR_COMMAND_MODE_SHIFT (24U)
  13005. #define GPMI_CTRL0_CLR_COMMAND_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_COMMAND_MODE_SHIFT)) & GPMI_CTRL0_CLR_COMMAND_MODE_MASK)
  13006. #define GPMI_CTRL0_CLR_UDMA_MASK (0x4000000U)
  13007. #define GPMI_CTRL0_CLR_UDMA_SHIFT (26U)
  13008. #define GPMI_CTRL0_CLR_UDMA(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_UDMA_SHIFT)) & GPMI_CTRL0_CLR_UDMA_MASK)
  13009. #define GPMI_CTRL0_CLR_LOCK_CS_MASK (0x8000000U)
  13010. #define GPMI_CTRL0_CLR_LOCK_CS_SHIFT (27U)
  13011. #define GPMI_CTRL0_CLR_LOCK_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_LOCK_CS_SHIFT)) & GPMI_CTRL0_CLR_LOCK_CS_MASK)
  13012. #define GPMI_CTRL0_CLR_DEV_IRQ_EN_MASK (0x10000000U)
  13013. #define GPMI_CTRL0_CLR_DEV_IRQ_EN_SHIFT (28U)
  13014. #define GPMI_CTRL0_CLR_DEV_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_DEV_IRQ_EN_SHIFT)) & GPMI_CTRL0_CLR_DEV_IRQ_EN_MASK)
  13015. #define GPMI_CTRL0_CLR_RUN_MASK (0x20000000U)
  13016. #define GPMI_CTRL0_CLR_RUN_SHIFT (29U)
  13017. #define GPMI_CTRL0_CLR_RUN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_RUN_SHIFT)) & GPMI_CTRL0_CLR_RUN_MASK)
  13018. #define GPMI_CTRL0_CLR_CLKGATE_MASK (0x40000000U)
  13019. #define GPMI_CTRL0_CLR_CLKGATE_SHIFT (30U)
  13020. #define GPMI_CTRL0_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_CLKGATE_SHIFT)) & GPMI_CTRL0_CLR_CLKGATE_MASK)
  13021. #define GPMI_CTRL0_CLR_SFTRST_MASK (0x80000000U)
  13022. #define GPMI_CTRL0_CLR_SFTRST_SHIFT (31U)
  13023. #define GPMI_CTRL0_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_CLR_SFTRST_SHIFT)) & GPMI_CTRL0_CLR_SFTRST_MASK)
  13024. /*! @name CTRL0_TOG - GPMI Control Register 0 Description */
  13025. #define GPMI_CTRL0_TOG_XFER_COUNT_MASK (0xFFFFU)
  13026. #define GPMI_CTRL0_TOG_XFER_COUNT_SHIFT (0U)
  13027. #define GPMI_CTRL0_TOG_XFER_COUNT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_XFER_COUNT_SHIFT)) & GPMI_CTRL0_TOG_XFER_COUNT_MASK)
  13028. #define GPMI_CTRL0_TOG_ADDRESS_INCREMENT_MASK (0x10000U)
  13029. #define GPMI_CTRL0_TOG_ADDRESS_INCREMENT_SHIFT (16U)
  13030. #define GPMI_CTRL0_TOG_ADDRESS_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_ADDRESS_INCREMENT_SHIFT)) & GPMI_CTRL0_TOG_ADDRESS_INCREMENT_MASK)
  13031. #define GPMI_CTRL0_TOG_ADDRESS_MASK (0xE0000U)
  13032. #define GPMI_CTRL0_TOG_ADDRESS_SHIFT (17U)
  13033. #define GPMI_CTRL0_TOG_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_ADDRESS_SHIFT)) & GPMI_CTRL0_TOG_ADDRESS_MASK)
  13034. #define GPMI_CTRL0_TOG_CS_MASK (0x700000U)
  13035. #define GPMI_CTRL0_TOG_CS_SHIFT (20U)
  13036. #define GPMI_CTRL0_TOG_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_CS_SHIFT)) & GPMI_CTRL0_TOG_CS_MASK)
  13037. #define GPMI_CTRL0_TOG_WORD_LENGTH_MASK (0x800000U)
  13038. #define GPMI_CTRL0_TOG_WORD_LENGTH_SHIFT (23U)
  13039. #define GPMI_CTRL0_TOG_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_WORD_LENGTH_SHIFT)) & GPMI_CTRL0_TOG_WORD_LENGTH_MASK)
  13040. #define GPMI_CTRL0_TOG_COMMAND_MODE_MASK (0x3000000U)
  13041. #define GPMI_CTRL0_TOG_COMMAND_MODE_SHIFT (24U)
  13042. #define GPMI_CTRL0_TOG_COMMAND_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_COMMAND_MODE_SHIFT)) & GPMI_CTRL0_TOG_COMMAND_MODE_MASK)
  13043. #define GPMI_CTRL0_TOG_UDMA_MASK (0x4000000U)
  13044. #define GPMI_CTRL0_TOG_UDMA_SHIFT (26U)
  13045. #define GPMI_CTRL0_TOG_UDMA(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_UDMA_SHIFT)) & GPMI_CTRL0_TOG_UDMA_MASK)
  13046. #define GPMI_CTRL0_TOG_LOCK_CS_MASK (0x8000000U)
  13047. #define GPMI_CTRL0_TOG_LOCK_CS_SHIFT (27U)
  13048. #define GPMI_CTRL0_TOG_LOCK_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_LOCK_CS_SHIFT)) & GPMI_CTRL0_TOG_LOCK_CS_MASK)
  13049. #define GPMI_CTRL0_TOG_DEV_IRQ_EN_MASK (0x10000000U)
  13050. #define GPMI_CTRL0_TOG_DEV_IRQ_EN_SHIFT (28U)
  13051. #define GPMI_CTRL0_TOG_DEV_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_DEV_IRQ_EN_SHIFT)) & GPMI_CTRL0_TOG_DEV_IRQ_EN_MASK)
  13052. #define GPMI_CTRL0_TOG_RUN_MASK (0x20000000U)
  13053. #define GPMI_CTRL0_TOG_RUN_SHIFT (29U)
  13054. #define GPMI_CTRL0_TOG_RUN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_RUN_SHIFT)) & GPMI_CTRL0_TOG_RUN_MASK)
  13055. #define GPMI_CTRL0_TOG_CLKGATE_MASK (0x40000000U)
  13056. #define GPMI_CTRL0_TOG_CLKGATE_SHIFT (30U)
  13057. #define GPMI_CTRL0_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_CLKGATE_SHIFT)) & GPMI_CTRL0_TOG_CLKGATE_MASK)
  13058. #define GPMI_CTRL0_TOG_SFTRST_MASK (0x80000000U)
  13059. #define GPMI_CTRL0_TOG_SFTRST_SHIFT (31U)
  13060. #define GPMI_CTRL0_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL0_TOG_SFTRST_SHIFT)) & GPMI_CTRL0_TOG_SFTRST_MASK)
  13061. /*! @name COMPARE - GPMI Compare Register Description */
  13062. #define GPMI_COMPARE_REFERENCE_MASK (0xFFFFU)
  13063. #define GPMI_COMPARE_REFERENCE_SHIFT (0U)
  13064. #define GPMI_COMPARE_REFERENCE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_COMPARE_REFERENCE_SHIFT)) & GPMI_COMPARE_REFERENCE_MASK)
  13065. #define GPMI_COMPARE_MASK_MASK (0xFFFF0000U)
  13066. #define GPMI_COMPARE_MASK_SHIFT (16U)
  13067. #define GPMI_COMPARE_MASK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_COMPARE_MASK_SHIFT)) & GPMI_COMPARE_MASK_MASK)
  13068. /*! @name ECCCTRL - GPMI Integrated ECC Control Register Description */
  13069. #define GPMI_ECCCTRL_BUFFER_MASK_MASK (0x1FFU)
  13070. #define GPMI_ECCCTRL_BUFFER_MASK_SHIFT (0U)
  13071. #define GPMI_ECCCTRL_BUFFER_MASK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_BUFFER_MASK_SHIFT)) & GPMI_ECCCTRL_BUFFER_MASK_MASK)
  13072. #define GPMI_ECCCTRL_RSVD1_MASK (0xE00U)
  13073. #define GPMI_ECCCTRL_RSVD1_SHIFT (9U)
  13074. #define GPMI_ECCCTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_RSVD1_SHIFT)) & GPMI_ECCCTRL_RSVD1_MASK)
  13075. #define GPMI_ECCCTRL_ENABLE_ECC_MASK (0x1000U)
  13076. #define GPMI_ECCCTRL_ENABLE_ECC_SHIFT (12U)
  13077. #define GPMI_ECCCTRL_ENABLE_ECC(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_ENABLE_ECC_SHIFT)) & GPMI_ECCCTRL_ENABLE_ECC_MASK)
  13078. #define GPMI_ECCCTRL_ECC_CMD_MASK (0x6000U)
  13079. #define GPMI_ECCCTRL_ECC_CMD_SHIFT (13U)
  13080. #define GPMI_ECCCTRL_ECC_CMD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_ECC_CMD_SHIFT)) & GPMI_ECCCTRL_ECC_CMD_MASK)
  13081. #define GPMI_ECCCTRL_RSVD2_MASK (0x8000U)
  13082. #define GPMI_ECCCTRL_RSVD2_SHIFT (15U)
  13083. #define GPMI_ECCCTRL_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_RSVD2_SHIFT)) & GPMI_ECCCTRL_RSVD2_MASK)
  13084. #define GPMI_ECCCTRL_HANDLE_MASK (0xFFFF0000U)
  13085. #define GPMI_ECCCTRL_HANDLE_SHIFT (16U)
  13086. #define GPMI_ECCCTRL_HANDLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_HANDLE_SHIFT)) & GPMI_ECCCTRL_HANDLE_MASK)
  13087. /*! @name ECCCTRL_SET - GPMI Integrated ECC Control Register Description */
  13088. #define GPMI_ECCCTRL_SET_BUFFER_MASK_MASK (0x1FFU)
  13089. #define GPMI_ECCCTRL_SET_BUFFER_MASK_SHIFT (0U)
  13090. #define GPMI_ECCCTRL_SET_BUFFER_MASK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_SET_BUFFER_MASK_SHIFT)) & GPMI_ECCCTRL_SET_BUFFER_MASK_MASK)
  13091. #define GPMI_ECCCTRL_SET_RSVD1_MASK (0xE00U)
  13092. #define GPMI_ECCCTRL_SET_RSVD1_SHIFT (9U)
  13093. #define GPMI_ECCCTRL_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_SET_RSVD1_SHIFT)) & GPMI_ECCCTRL_SET_RSVD1_MASK)
  13094. #define GPMI_ECCCTRL_SET_ENABLE_ECC_MASK (0x1000U)
  13095. #define GPMI_ECCCTRL_SET_ENABLE_ECC_SHIFT (12U)
  13096. #define GPMI_ECCCTRL_SET_ENABLE_ECC(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_SET_ENABLE_ECC_SHIFT)) & GPMI_ECCCTRL_SET_ENABLE_ECC_MASK)
  13097. #define GPMI_ECCCTRL_SET_ECC_CMD_MASK (0x6000U)
  13098. #define GPMI_ECCCTRL_SET_ECC_CMD_SHIFT (13U)
  13099. #define GPMI_ECCCTRL_SET_ECC_CMD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_SET_ECC_CMD_SHIFT)) & GPMI_ECCCTRL_SET_ECC_CMD_MASK)
  13100. #define GPMI_ECCCTRL_SET_RSVD2_MASK (0x8000U)
  13101. #define GPMI_ECCCTRL_SET_RSVD2_SHIFT (15U)
  13102. #define GPMI_ECCCTRL_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_SET_RSVD2_SHIFT)) & GPMI_ECCCTRL_SET_RSVD2_MASK)
  13103. #define GPMI_ECCCTRL_SET_HANDLE_MASK (0xFFFF0000U)
  13104. #define GPMI_ECCCTRL_SET_HANDLE_SHIFT (16U)
  13105. #define GPMI_ECCCTRL_SET_HANDLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_SET_HANDLE_SHIFT)) & GPMI_ECCCTRL_SET_HANDLE_MASK)
  13106. /*! @name ECCCTRL_CLR - GPMI Integrated ECC Control Register Description */
  13107. #define GPMI_ECCCTRL_CLR_BUFFER_MASK_MASK (0x1FFU)
  13108. #define GPMI_ECCCTRL_CLR_BUFFER_MASK_SHIFT (0U)
  13109. #define GPMI_ECCCTRL_CLR_BUFFER_MASK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_CLR_BUFFER_MASK_SHIFT)) & GPMI_ECCCTRL_CLR_BUFFER_MASK_MASK)
  13110. #define GPMI_ECCCTRL_CLR_RSVD1_MASK (0xE00U)
  13111. #define GPMI_ECCCTRL_CLR_RSVD1_SHIFT (9U)
  13112. #define GPMI_ECCCTRL_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_CLR_RSVD1_SHIFT)) & GPMI_ECCCTRL_CLR_RSVD1_MASK)
  13113. #define GPMI_ECCCTRL_CLR_ENABLE_ECC_MASK (0x1000U)
  13114. #define GPMI_ECCCTRL_CLR_ENABLE_ECC_SHIFT (12U)
  13115. #define GPMI_ECCCTRL_CLR_ENABLE_ECC(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_CLR_ENABLE_ECC_SHIFT)) & GPMI_ECCCTRL_CLR_ENABLE_ECC_MASK)
  13116. #define GPMI_ECCCTRL_CLR_ECC_CMD_MASK (0x6000U)
  13117. #define GPMI_ECCCTRL_CLR_ECC_CMD_SHIFT (13U)
  13118. #define GPMI_ECCCTRL_CLR_ECC_CMD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_CLR_ECC_CMD_SHIFT)) & GPMI_ECCCTRL_CLR_ECC_CMD_MASK)
  13119. #define GPMI_ECCCTRL_CLR_RSVD2_MASK (0x8000U)
  13120. #define GPMI_ECCCTRL_CLR_RSVD2_SHIFT (15U)
  13121. #define GPMI_ECCCTRL_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_CLR_RSVD2_SHIFT)) & GPMI_ECCCTRL_CLR_RSVD2_MASK)
  13122. #define GPMI_ECCCTRL_CLR_HANDLE_MASK (0xFFFF0000U)
  13123. #define GPMI_ECCCTRL_CLR_HANDLE_SHIFT (16U)
  13124. #define GPMI_ECCCTRL_CLR_HANDLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_CLR_HANDLE_SHIFT)) & GPMI_ECCCTRL_CLR_HANDLE_MASK)
  13125. /*! @name ECCCTRL_TOG - GPMI Integrated ECC Control Register Description */
  13126. #define GPMI_ECCCTRL_TOG_BUFFER_MASK_MASK (0x1FFU)
  13127. #define GPMI_ECCCTRL_TOG_BUFFER_MASK_SHIFT (0U)
  13128. #define GPMI_ECCCTRL_TOG_BUFFER_MASK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_TOG_BUFFER_MASK_SHIFT)) & GPMI_ECCCTRL_TOG_BUFFER_MASK_MASK)
  13129. #define GPMI_ECCCTRL_TOG_RSVD1_MASK (0xE00U)
  13130. #define GPMI_ECCCTRL_TOG_RSVD1_SHIFT (9U)
  13131. #define GPMI_ECCCTRL_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_TOG_RSVD1_SHIFT)) & GPMI_ECCCTRL_TOG_RSVD1_MASK)
  13132. #define GPMI_ECCCTRL_TOG_ENABLE_ECC_MASK (0x1000U)
  13133. #define GPMI_ECCCTRL_TOG_ENABLE_ECC_SHIFT (12U)
  13134. #define GPMI_ECCCTRL_TOG_ENABLE_ECC(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_TOG_ENABLE_ECC_SHIFT)) & GPMI_ECCCTRL_TOG_ENABLE_ECC_MASK)
  13135. #define GPMI_ECCCTRL_TOG_ECC_CMD_MASK (0x6000U)
  13136. #define GPMI_ECCCTRL_TOG_ECC_CMD_SHIFT (13U)
  13137. #define GPMI_ECCCTRL_TOG_ECC_CMD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_TOG_ECC_CMD_SHIFT)) & GPMI_ECCCTRL_TOG_ECC_CMD_MASK)
  13138. #define GPMI_ECCCTRL_TOG_RSVD2_MASK (0x8000U)
  13139. #define GPMI_ECCCTRL_TOG_RSVD2_SHIFT (15U)
  13140. #define GPMI_ECCCTRL_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_TOG_RSVD2_SHIFT)) & GPMI_ECCCTRL_TOG_RSVD2_MASK)
  13141. #define GPMI_ECCCTRL_TOG_HANDLE_MASK (0xFFFF0000U)
  13142. #define GPMI_ECCCTRL_TOG_HANDLE_SHIFT (16U)
  13143. #define GPMI_ECCCTRL_TOG_HANDLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCTRL_TOG_HANDLE_SHIFT)) & GPMI_ECCCTRL_TOG_HANDLE_MASK)
  13144. /*! @name ECCCOUNT - GPMI Integrated ECC Transfer Count Register Description */
  13145. #define GPMI_ECCCOUNT_COUNT_MASK (0xFFFFU)
  13146. #define GPMI_ECCCOUNT_COUNT_SHIFT (0U)
  13147. #define GPMI_ECCCOUNT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCOUNT_COUNT_SHIFT)) & GPMI_ECCCOUNT_COUNT_MASK)
  13148. #define GPMI_ECCCOUNT_RSVD2_MASK (0xFFFF0000U)
  13149. #define GPMI_ECCCOUNT_RSVD2_SHIFT (16U)
  13150. #define GPMI_ECCCOUNT_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << GPMI_ECCCOUNT_RSVD2_SHIFT)) & GPMI_ECCCOUNT_RSVD2_MASK)
  13151. /*! @name PAYLOAD - GPMI Payload Address Register Description */
  13152. #define GPMI_PAYLOAD_RSVD0_MASK (0x3U)
  13153. #define GPMI_PAYLOAD_RSVD0_SHIFT (0U)
  13154. #define GPMI_PAYLOAD_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << GPMI_PAYLOAD_RSVD0_SHIFT)) & GPMI_PAYLOAD_RSVD0_MASK)
  13155. #define GPMI_PAYLOAD_ADDRESS_MASK (0xFFFFFFFCU)
  13156. #define GPMI_PAYLOAD_ADDRESS_SHIFT (2U)
  13157. #define GPMI_PAYLOAD_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_PAYLOAD_ADDRESS_SHIFT)) & GPMI_PAYLOAD_ADDRESS_MASK)
  13158. /*! @name AUXILIARY - GPMI Auxiliary Address Register Description */
  13159. #define GPMI_AUXILIARY_RSVD0_MASK (0x3U)
  13160. #define GPMI_AUXILIARY_RSVD0_SHIFT (0U)
  13161. #define GPMI_AUXILIARY_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << GPMI_AUXILIARY_RSVD0_SHIFT)) & GPMI_AUXILIARY_RSVD0_MASK)
  13162. #define GPMI_AUXILIARY_ADDRESS_MASK (0xFFFFFFFCU)
  13163. #define GPMI_AUXILIARY_ADDRESS_SHIFT (2U)
  13164. #define GPMI_AUXILIARY_ADDRESS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_AUXILIARY_ADDRESS_SHIFT)) & GPMI_AUXILIARY_ADDRESS_MASK)
  13165. /*! @name CTRL1 - GPMI Control Register 1 Description */
  13166. #define GPMI_CTRL1_GPMI_MODE_MASK (0x1U)
  13167. #define GPMI_CTRL1_GPMI_MODE_SHIFT (0U)
  13168. #define GPMI_CTRL1_GPMI_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_GPMI_MODE_SHIFT)) & GPMI_CTRL1_GPMI_MODE_MASK)
  13169. #define GPMI_CTRL1_CAMERA_MODE_MASK (0x2U)
  13170. #define GPMI_CTRL1_CAMERA_MODE_SHIFT (1U)
  13171. #define GPMI_CTRL1_CAMERA_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CAMERA_MODE_SHIFT)) & GPMI_CTRL1_CAMERA_MODE_MASK)
  13172. #define GPMI_CTRL1_ATA_IRQRDY_POLARITY_MASK (0x4U)
  13173. #define GPMI_CTRL1_ATA_IRQRDY_POLARITY_SHIFT (2U)
  13174. #define GPMI_CTRL1_ATA_IRQRDY_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_ATA_IRQRDY_POLARITY_SHIFT)) & GPMI_CTRL1_ATA_IRQRDY_POLARITY_MASK)
  13175. #define GPMI_CTRL1_DEV_RESET_MASK (0x8U)
  13176. #define GPMI_CTRL1_DEV_RESET_SHIFT (3U)
  13177. #define GPMI_CTRL1_DEV_RESET(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_DEV_RESET_SHIFT)) & GPMI_CTRL1_DEV_RESET_MASK)
  13178. #define GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL_MASK (0x70U)
  13179. #define GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL_SHIFT (4U)
  13180. #define GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL_SHIFT)) & GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL_MASK)
  13181. #define GPMI_CTRL1_ABORT_WAIT_REQUEST_MASK (0x80U)
  13182. #define GPMI_CTRL1_ABORT_WAIT_REQUEST_SHIFT (7U)
  13183. #define GPMI_CTRL1_ABORT_WAIT_REQUEST(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_ABORT_WAIT_REQUEST_SHIFT)) & GPMI_CTRL1_ABORT_WAIT_REQUEST_MASK)
  13184. #define GPMI_CTRL1_BURST_EN_MASK (0x100U)
  13185. #define GPMI_CTRL1_BURST_EN_SHIFT (8U)
  13186. #define GPMI_CTRL1_BURST_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_BURST_EN_SHIFT)) & GPMI_CTRL1_BURST_EN_MASK)
  13187. #define GPMI_CTRL1_TIMEOUT_IRQ_MASK (0x200U)
  13188. #define GPMI_CTRL1_TIMEOUT_IRQ_SHIFT (9U)
  13189. #define GPMI_CTRL1_TIMEOUT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TIMEOUT_IRQ_SHIFT)) & GPMI_CTRL1_TIMEOUT_IRQ_MASK)
  13190. #define GPMI_CTRL1_DEV_IRQ_MASK (0x400U)
  13191. #define GPMI_CTRL1_DEV_IRQ_SHIFT (10U)
  13192. #define GPMI_CTRL1_DEV_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_DEV_IRQ_SHIFT)) & GPMI_CTRL1_DEV_IRQ_MASK)
  13193. #define GPMI_CTRL1_DMA2ECC_MODE_MASK (0x800U)
  13194. #define GPMI_CTRL1_DMA2ECC_MODE_SHIFT (11U)
  13195. #define GPMI_CTRL1_DMA2ECC_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_DMA2ECC_MODE_SHIFT)) & GPMI_CTRL1_DMA2ECC_MODE_MASK)
  13196. #define GPMI_CTRL1_RDN_DELAY_MASK (0xF000U)
  13197. #define GPMI_CTRL1_RDN_DELAY_SHIFT (12U)
  13198. #define GPMI_CTRL1_RDN_DELAY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_RDN_DELAY_SHIFT)) & GPMI_CTRL1_RDN_DELAY_MASK)
  13199. #define GPMI_CTRL1_HALF_PERIOD_MASK (0x10000U)
  13200. #define GPMI_CTRL1_HALF_PERIOD_SHIFT (16U)
  13201. #define GPMI_CTRL1_HALF_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_HALF_PERIOD_SHIFT)) & GPMI_CTRL1_HALF_PERIOD_MASK)
  13202. #define GPMI_CTRL1_DLL_ENABLE_MASK (0x20000U)
  13203. #define GPMI_CTRL1_DLL_ENABLE_SHIFT (17U)
  13204. #define GPMI_CTRL1_DLL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_DLL_ENABLE_SHIFT)) & GPMI_CTRL1_DLL_ENABLE_MASK)
  13205. #define GPMI_CTRL1_BCH_MODE_MASK (0x40000U)
  13206. #define GPMI_CTRL1_BCH_MODE_SHIFT (18U)
  13207. #define GPMI_CTRL1_BCH_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_BCH_MODE_SHIFT)) & GPMI_CTRL1_BCH_MODE_MASK)
  13208. #define GPMI_CTRL1_GANGED_RDYBUSY_MASK (0x80000U)
  13209. #define GPMI_CTRL1_GANGED_RDYBUSY_SHIFT (19U)
  13210. #define GPMI_CTRL1_GANGED_RDYBUSY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_GANGED_RDYBUSY_SHIFT)) & GPMI_CTRL1_GANGED_RDYBUSY_MASK)
  13211. #define GPMI_CTRL1_TIMEOUT_IRQ_EN_MASK (0x100000U)
  13212. #define GPMI_CTRL1_TIMEOUT_IRQ_EN_SHIFT (20U)
  13213. #define GPMI_CTRL1_TIMEOUT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TIMEOUT_IRQ_EN_SHIFT)) & GPMI_CTRL1_TIMEOUT_IRQ_EN_MASK)
  13214. #define GPMI_CTRL1_TEST_TRIGGER_MASK (0x200000U)
  13215. #define GPMI_CTRL1_TEST_TRIGGER_SHIFT (21U)
  13216. #define GPMI_CTRL1_TEST_TRIGGER(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TEST_TRIGGER_SHIFT)) & GPMI_CTRL1_TEST_TRIGGER_MASK)
  13217. #define GPMI_CTRL1_WRN_DLY_SEL_MASK (0xC00000U)
  13218. #define GPMI_CTRL1_WRN_DLY_SEL_SHIFT (22U)
  13219. #define GPMI_CTRL1_WRN_DLY_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_WRN_DLY_SEL_SHIFT)) & GPMI_CTRL1_WRN_DLY_SEL_MASK)
  13220. #define GPMI_CTRL1_DECOUPLE_CS_MASK (0x1000000U)
  13221. #define GPMI_CTRL1_DECOUPLE_CS_SHIFT (24U)
  13222. #define GPMI_CTRL1_DECOUPLE_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_DECOUPLE_CS_SHIFT)) & GPMI_CTRL1_DECOUPLE_CS_MASK)
  13223. #define GPMI_CTRL1_SSYNCMODE_MASK (0x2000000U)
  13224. #define GPMI_CTRL1_SSYNCMODE_SHIFT (25U)
  13225. #define GPMI_CTRL1_SSYNCMODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SSYNCMODE_SHIFT)) & GPMI_CTRL1_SSYNCMODE_MASK)
  13226. #define GPMI_CTRL1_UPDATE_CS_MASK (0x4000000U)
  13227. #define GPMI_CTRL1_UPDATE_CS_SHIFT (26U)
  13228. #define GPMI_CTRL1_UPDATE_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_UPDATE_CS_SHIFT)) & GPMI_CTRL1_UPDATE_CS_MASK)
  13229. #define GPMI_CTRL1_GPMI_CLK_DIV2_EN_MASK (0x8000000U)
  13230. #define GPMI_CTRL1_GPMI_CLK_DIV2_EN_SHIFT (27U)
  13231. #define GPMI_CTRL1_GPMI_CLK_DIV2_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_GPMI_CLK_DIV2_EN_SHIFT)) & GPMI_CTRL1_GPMI_CLK_DIV2_EN_MASK)
  13232. #define GPMI_CTRL1_TOGGLE_MODE_MASK (0x10000000U)
  13233. #define GPMI_CTRL1_TOGGLE_MODE_SHIFT (28U)
  13234. #define GPMI_CTRL1_TOGGLE_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOGGLE_MODE_SHIFT)) & GPMI_CTRL1_TOGGLE_MODE_MASK)
  13235. #define GPMI_CTRL1_WRITE_CLK_STOP_MASK (0x20000000U)
  13236. #define GPMI_CTRL1_WRITE_CLK_STOP_SHIFT (29U)
  13237. #define GPMI_CTRL1_WRITE_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_WRITE_CLK_STOP_SHIFT)) & GPMI_CTRL1_WRITE_CLK_STOP_MASK)
  13238. #define GPMI_CTRL1_SSYNC_CLK_STOP_MASK (0x40000000U)
  13239. #define GPMI_CTRL1_SSYNC_CLK_STOP_SHIFT (30U)
  13240. #define GPMI_CTRL1_SSYNC_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SSYNC_CLK_STOP_SHIFT)) & GPMI_CTRL1_SSYNC_CLK_STOP_MASK)
  13241. #define GPMI_CTRL1_DEV_CLK_STOP_MASK (0x80000000U)
  13242. #define GPMI_CTRL1_DEV_CLK_STOP_SHIFT (31U)
  13243. #define GPMI_CTRL1_DEV_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_DEV_CLK_STOP_SHIFT)) & GPMI_CTRL1_DEV_CLK_STOP_MASK)
  13244. /*! @name CTRL1_SET - GPMI Control Register 1 Description */
  13245. #define GPMI_CTRL1_SET_GPMI_MODE_MASK (0x1U)
  13246. #define GPMI_CTRL1_SET_GPMI_MODE_SHIFT (0U)
  13247. #define GPMI_CTRL1_SET_GPMI_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_GPMI_MODE_SHIFT)) & GPMI_CTRL1_SET_GPMI_MODE_MASK)
  13248. #define GPMI_CTRL1_SET_CAMERA_MODE_MASK (0x2U)
  13249. #define GPMI_CTRL1_SET_CAMERA_MODE_SHIFT (1U)
  13250. #define GPMI_CTRL1_SET_CAMERA_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_CAMERA_MODE_SHIFT)) & GPMI_CTRL1_SET_CAMERA_MODE_MASK)
  13251. #define GPMI_CTRL1_SET_ATA_IRQRDY_POLARITY_MASK (0x4U)
  13252. #define GPMI_CTRL1_SET_ATA_IRQRDY_POLARITY_SHIFT (2U)
  13253. #define GPMI_CTRL1_SET_ATA_IRQRDY_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_ATA_IRQRDY_POLARITY_SHIFT)) & GPMI_CTRL1_SET_ATA_IRQRDY_POLARITY_MASK)
  13254. #define GPMI_CTRL1_SET_DEV_RESET_MASK (0x8U)
  13255. #define GPMI_CTRL1_SET_DEV_RESET_SHIFT (3U)
  13256. #define GPMI_CTRL1_SET_DEV_RESET(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_DEV_RESET_SHIFT)) & GPMI_CTRL1_SET_DEV_RESET_MASK)
  13257. #define GPMI_CTRL1_SET_ABORT_WAIT_FOR_READY_CHANNEL_MASK (0x70U)
  13258. #define GPMI_CTRL1_SET_ABORT_WAIT_FOR_READY_CHANNEL_SHIFT (4U)
  13259. #define GPMI_CTRL1_SET_ABORT_WAIT_FOR_READY_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_ABORT_WAIT_FOR_READY_CHANNEL_SHIFT)) & GPMI_CTRL1_SET_ABORT_WAIT_FOR_READY_CHANNEL_MASK)
  13260. #define GPMI_CTRL1_SET_ABORT_WAIT_REQUEST_MASK (0x80U)
  13261. #define GPMI_CTRL1_SET_ABORT_WAIT_REQUEST_SHIFT (7U)
  13262. #define GPMI_CTRL1_SET_ABORT_WAIT_REQUEST(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_ABORT_WAIT_REQUEST_SHIFT)) & GPMI_CTRL1_SET_ABORT_WAIT_REQUEST_MASK)
  13263. #define GPMI_CTRL1_SET_BURST_EN_MASK (0x100U)
  13264. #define GPMI_CTRL1_SET_BURST_EN_SHIFT (8U)
  13265. #define GPMI_CTRL1_SET_BURST_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_BURST_EN_SHIFT)) & GPMI_CTRL1_SET_BURST_EN_MASK)
  13266. #define GPMI_CTRL1_SET_TIMEOUT_IRQ_MASK (0x200U)
  13267. #define GPMI_CTRL1_SET_TIMEOUT_IRQ_SHIFT (9U)
  13268. #define GPMI_CTRL1_SET_TIMEOUT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_TIMEOUT_IRQ_SHIFT)) & GPMI_CTRL1_SET_TIMEOUT_IRQ_MASK)
  13269. #define GPMI_CTRL1_SET_DEV_IRQ_MASK (0x400U)
  13270. #define GPMI_CTRL1_SET_DEV_IRQ_SHIFT (10U)
  13271. #define GPMI_CTRL1_SET_DEV_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_DEV_IRQ_SHIFT)) & GPMI_CTRL1_SET_DEV_IRQ_MASK)
  13272. #define GPMI_CTRL1_SET_DMA2ECC_MODE_MASK (0x800U)
  13273. #define GPMI_CTRL1_SET_DMA2ECC_MODE_SHIFT (11U)
  13274. #define GPMI_CTRL1_SET_DMA2ECC_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_DMA2ECC_MODE_SHIFT)) & GPMI_CTRL1_SET_DMA2ECC_MODE_MASK)
  13275. #define GPMI_CTRL1_SET_RDN_DELAY_MASK (0xF000U)
  13276. #define GPMI_CTRL1_SET_RDN_DELAY_SHIFT (12U)
  13277. #define GPMI_CTRL1_SET_RDN_DELAY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_RDN_DELAY_SHIFT)) & GPMI_CTRL1_SET_RDN_DELAY_MASK)
  13278. #define GPMI_CTRL1_SET_HALF_PERIOD_MASK (0x10000U)
  13279. #define GPMI_CTRL1_SET_HALF_PERIOD_SHIFT (16U)
  13280. #define GPMI_CTRL1_SET_HALF_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_HALF_PERIOD_SHIFT)) & GPMI_CTRL1_SET_HALF_PERIOD_MASK)
  13281. #define GPMI_CTRL1_SET_DLL_ENABLE_MASK (0x20000U)
  13282. #define GPMI_CTRL1_SET_DLL_ENABLE_SHIFT (17U)
  13283. #define GPMI_CTRL1_SET_DLL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_DLL_ENABLE_SHIFT)) & GPMI_CTRL1_SET_DLL_ENABLE_MASK)
  13284. #define GPMI_CTRL1_SET_BCH_MODE_MASK (0x40000U)
  13285. #define GPMI_CTRL1_SET_BCH_MODE_SHIFT (18U)
  13286. #define GPMI_CTRL1_SET_BCH_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_BCH_MODE_SHIFT)) & GPMI_CTRL1_SET_BCH_MODE_MASK)
  13287. #define GPMI_CTRL1_SET_GANGED_RDYBUSY_MASK (0x80000U)
  13288. #define GPMI_CTRL1_SET_GANGED_RDYBUSY_SHIFT (19U)
  13289. #define GPMI_CTRL1_SET_GANGED_RDYBUSY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_GANGED_RDYBUSY_SHIFT)) & GPMI_CTRL1_SET_GANGED_RDYBUSY_MASK)
  13290. #define GPMI_CTRL1_SET_TIMEOUT_IRQ_EN_MASK (0x100000U)
  13291. #define GPMI_CTRL1_SET_TIMEOUT_IRQ_EN_SHIFT (20U)
  13292. #define GPMI_CTRL1_SET_TIMEOUT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_TIMEOUT_IRQ_EN_SHIFT)) & GPMI_CTRL1_SET_TIMEOUT_IRQ_EN_MASK)
  13293. #define GPMI_CTRL1_SET_TEST_TRIGGER_MASK (0x200000U)
  13294. #define GPMI_CTRL1_SET_TEST_TRIGGER_SHIFT (21U)
  13295. #define GPMI_CTRL1_SET_TEST_TRIGGER(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_TEST_TRIGGER_SHIFT)) & GPMI_CTRL1_SET_TEST_TRIGGER_MASK)
  13296. #define GPMI_CTRL1_SET_WRN_DLY_SEL_MASK (0xC00000U)
  13297. #define GPMI_CTRL1_SET_WRN_DLY_SEL_SHIFT (22U)
  13298. #define GPMI_CTRL1_SET_WRN_DLY_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_WRN_DLY_SEL_SHIFT)) & GPMI_CTRL1_SET_WRN_DLY_SEL_MASK)
  13299. #define GPMI_CTRL1_SET_DECOUPLE_CS_MASK (0x1000000U)
  13300. #define GPMI_CTRL1_SET_DECOUPLE_CS_SHIFT (24U)
  13301. #define GPMI_CTRL1_SET_DECOUPLE_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_DECOUPLE_CS_SHIFT)) & GPMI_CTRL1_SET_DECOUPLE_CS_MASK)
  13302. #define GPMI_CTRL1_SET_SSYNCMODE_MASK (0x2000000U)
  13303. #define GPMI_CTRL1_SET_SSYNCMODE_SHIFT (25U)
  13304. #define GPMI_CTRL1_SET_SSYNCMODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_SSYNCMODE_SHIFT)) & GPMI_CTRL1_SET_SSYNCMODE_MASK)
  13305. #define GPMI_CTRL1_SET_UPDATE_CS_MASK (0x4000000U)
  13306. #define GPMI_CTRL1_SET_UPDATE_CS_SHIFT (26U)
  13307. #define GPMI_CTRL1_SET_UPDATE_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_UPDATE_CS_SHIFT)) & GPMI_CTRL1_SET_UPDATE_CS_MASK)
  13308. #define GPMI_CTRL1_SET_GPMI_CLK_DIV2_EN_MASK (0x8000000U)
  13309. #define GPMI_CTRL1_SET_GPMI_CLK_DIV2_EN_SHIFT (27U)
  13310. #define GPMI_CTRL1_SET_GPMI_CLK_DIV2_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_GPMI_CLK_DIV2_EN_SHIFT)) & GPMI_CTRL1_SET_GPMI_CLK_DIV2_EN_MASK)
  13311. #define GPMI_CTRL1_SET_TOGGLE_MODE_MASK (0x10000000U)
  13312. #define GPMI_CTRL1_SET_TOGGLE_MODE_SHIFT (28U)
  13313. #define GPMI_CTRL1_SET_TOGGLE_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_TOGGLE_MODE_SHIFT)) & GPMI_CTRL1_SET_TOGGLE_MODE_MASK)
  13314. #define GPMI_CTRL1_SET_WRITE_CLK_STOP_MASK (0x20000000U)
  13315. #define GPMI_CTRL1_SET_WRITE_CLK_STOP_SHIFT (29U)
  13316. #define GPMI_CTRL1_SET_WRITE_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_WRITE_CLK_STOP_SHIFT)) & GPMI_CTRL1_SET_WRITE_CLK_STOP_MASK)
  13317. #define GPMI_CTRL1_SET_SSYNC_CLK_STOP_MASK (0x40000000U)
  13318. #define GPMI_CTRL1_SET_SSYNC_CLK_STOP_SHIFT (30U)
  13319. #define GPMI_CTRL1_SET_SSYNC_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_SSYNC_CLK_STOP_SHIFT)) & GPMI_CTRL1_SET_SSYNC_CLK_STOP_MASK)
  13320. #define GPMI_CTRL1_SET_DEV_CLK_STOP_MASK (0x80000000U)
  13321. #define GPMI_CTRL1_SET_DEV_CLK_STOP_SHIFT (31U)
  13322. #define GPMI_CTRL1_SET_DEV_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_SET_DEV_CLK_STOP_SHIFT)) & GPMI_CTRL1_SET_DEV_CLK_STOP_MASK)
  13323. /*! @name CTRL1_CLR - GPMI Control Register 1 Description */
  13324. #define GPMI_CTRL1_CLR_GPMI_MODE_MASK (0x1U)
  13325. #define GPMI_CTRL1_CLR_GPMI_MODE_SHIFT (0U)
  13326. #define GPMI_CTRL1_CLR_GPMI_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_GPMI_MODE_SHIFT)) & GPMI_CTRL1_CLR_GPMI_MODE_MASK)
  13327. #define GPMI_CTRL1_CLR_CAMERA_MODE_MASK (0x2U)
  13328. #define GPMI_CTRL1_CLR_CAMERA_MODE_SHIFT (1U)
  13329. #define GPMI_CTRL1_CLR_CAMERA_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_CAMERA_MODE_SHIFT)) & GPMI_CTRL1_CLR_CAMERA_MODE_MASK)
  13330. #define GPMI_CTRL1_CLR_ATA_IRQRDY_POLARITY_MASK (0x4U)
  13331. #define GPMI_CTRL1_CLR_ATA_IRQRDY_POLARITY_SHIFT (2U)
  13332. #define GPMI_CTRL1_CLR_ATA_IRQRDY_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_ATA_IRQRDY_POLARITY_SHIFT)) & GPMI_CTRL1_CLR_ATA_IRQRDY_POLARITY_MASK)
  13333. #define GPMI_CTRL1_CLR_DEV_RESET_MASK (0x8U)
  13334. #define GPMI_CTRL1_CLR_DEV_RESET_SHIFT (3U)
  13335. #define GPMI_CTRL1_CLR_DEV_RESET(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_DEV_RESET_SHIFT)) & GPMI_CTRL1_CLR_DEV_RESET_MASK)
  13336. #define GPMI_CTRL1_CLR_ABORT_WAIT_FOR_READY_CHANNEL_MASK (0x70U)
  13337. #define GPMI_CTRL1_CLR_ABORT_WAIT_FOR_READY_CHANNEL_SHIFT (4U)
  13338. #define GPMI_CTRL1_CLR_ABORT_WAIT_FOR_READY_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_ABORT_WAIT_FOR_READY_CHANNEL_SHIFT)) & GPMI_CTRL1_CLR_ABORT_WAIT_FOR_READY_CHANNEL_MASK)
  13339. #define GPMI_CTRL1_CLR_ABORT_WAIT_REQUEST_MASK (0x80U)
  13340. #define GPMI_CTRL1_CLR_ABORT_WAIT_REQUEST_SHIFT (7U)
  13341. #define GPMI_CTRL1_CLR_ABORT_WAIT_REQUEST(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_ABORT_WAIT_REQUEST_SHIFT)) & GPMI_CTRL1_CLR_ABORT_WAIT_REQUEST_MASK)
  13342. #define GPMI_CTRL1_CLR_BURST_EN_MASK (0x100U)
  13343. #define GPMI_CTRL1_CLR_BURST_EN_SHIFT (8U)
  13344. #define GPMI_CTRL1_CLR_BURST_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_BURST_EN_SHIFT)) & GPMI_CTRL1_CLR_BURST_EN_MASK)
  13345. #define GPMI_CTRL1_CLR_TIMEOUT_IRQ_MASK (0x200U)
  13346. #define GPMI_CTRL1_CLR_TIMEOUT_IRQ_SHIFT (9U)
  13347. #define GPMI_CTRL1_CLR_TIMEOUT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_TIMEOUT_IRQ_SHIFT)) & GPMI_CTRL1_CLR_TIMEOUT_IRQ_MASK)
  13348. #define GPMI_CTRL1_CLR_DEV_IRQ_MASK (0x400U)
  13349. #define GPMI_CTRL1_CLR_DEV_IRQ_SHIFT (10U)
  13350. #define GPMI_CTRL1_CLR_DEV_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_DEV_IRQ_SHIFT)) & GPMI_CTRL1_CLR_DEV_IRQ_MASK)
  13351. #define GPMI_CTRL1_CLR_DMA2ECC_MODE_MASK (0x800U)
  13352. #define GPMI_CTRL1_CLR_DMA2ECC_MODE_SHIFT (11U)
  13353. #define GPMI_CTRL1_CLR_DMA2ECC_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_DMA2ECC_MODE_SHIFT)) & GPMI_CTRL1_CLR_DMA2ECC_MODE_MASK)
  13354. #define GPMI_CTRL1_CLR_RDN_DELAY_MASK (0xF000U)
  13355. #define GPMI_CTRL1_CLR_RDN_DELAY_SHIFT (12U)
  13356. #define GPMI_CTRL1_CLR_RDN_DELAY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_RDN_DELAY_SHIFT)) & GPMI_CTRL1_CLR_RDN_DELAY_MASK)
  13357. #define GPMI_CTRL1_CLR_HALF_PERIOD_MASK (0x10000U)
  13358. #define GPMI_CTRL1_CLR_HALF_PERIOD_SHIFT (16U)
  13359. #define GPMI_CTRL1_CLR_HALF_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_HALF_PERIOD_SHIFT)) & GPMI_CTRL1_CLR_HALF_PERIOD_MASK)
  13360. #define GPMI_CTRL1_CLR_DLL_ENABLE_MASK (0x20000U)
  13361. #define GPMI_CTRL1_CLR_DLL_ENABLE_SHIFT (17U)
  13362. #define GPMI_CTRL1_CLR_DLL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_DLL_ENABLE_SHIFT)) & GPMI_CTRL1_CLR_DLL_ENABLE_MASK)
  13363. #define GPMI_CTRL1_CLR_BCH_MODE_MASK (0x40000U)
  13364. #define GPMI_CTRL1_CLR_BCH_MODE_SHIFT (18U)
  13365. #define GPMI_CTRL1_CLR_BCH_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_BCH_MODE_SHIFT)) & GPMI_CTRL1_CLR_BCH_MODE_MASK)
  13366. #define GPMI_CTRL1_CLR_GANGED_RDYBUSY_MASK (0x80000U)
  13367. #define GPMI_CTRL1_CLR_GANGED_RDYBUSY_SHIFT (19U)
  13368. #define GPMI_CTRL1_CLR_GANGED_RDYBUSY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_GANGED_RDYBUSY_SHIFT)) & GPMI_CTRL1_CLR_GANGED_RDYBUSY_MASK)
  13369. #define GPMI_CTRL1_CLR_TIMEOUT_IRQ_EN_MASK (0x100000U)
  13370. #define GPMI_CTRL1_CLR_TIMEOUT_IRQ_EN_SHIFT (20U)
  13371. #define GPMI_CTRL1_CLR_TIMEOUT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_TIMEOUT_IRQ_EN_SHIFT)) & GPMI_CTRL1_CLR_TIMEOUT_IRQ_EN_MASK)
  13372. #define GPMI_CTRL1_CLR_TEST_TRIGGER_MASK (0x200000U)
  13373. #define GPMI_CTRL1_CLR_TEST_TRIGGER_SHIFT (21U)
  13374. #define GPMI_CTRL1_CLR_TEST_TRIGGER(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_TEST_TRIGGER_SHIFT)) & GPMI_CTRL1_CLR_TEST_TRIGGER_MASK)
  13375. #define GPMI_CTRL1_CLR_WRN_DLY_SEL_MASK (0xC00000U)
  13376. #define GPMI_CTRL1_CLR_WRN_DLY_SEL_SHIFT (22U)
  13377. #define GPMI_CTRL1_CLR_WRN_DLY_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_WRN_DLY_SEL_SHIFT)) & GPMI_CTRL1_CLR_WRN_DLY_SEL_MASK)
  13378. #define GPMI_CTRL1_CLR_DECOUPLE_CS_MASK (0x1000000U)
  13379. #define GPMI_CTRL1_CLR_DECOUPLE_CS_SHIFT (24U)
  13380. #define GPMI_CTRL1_CLR_DECOUPLE_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_DECOUPLE_CS_SHIFT)) & GPMI_CTRL1_CLR_DECOUPLE_CS_MASK)
  13381. #define GPMI_CTRL1_CLR_SSYNCMODE_MASK (0x2000000U)
  13382. #define GPMI_CTRL1_CLR_SSYNCMODE_SHIFT (25U)
  13383. #define GPMI_CTRL1_CLR_SSYNCMODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_SSYNCMODE_SHIFT)) & GPMI_CTRL1_CLR_SSYNCMODE_MASK)
  13384. #define GPMI_CTRL1_CLR_UPDATE_CS_MASK (0x4000000U)
  13385. #define GPMI_CTRL1_CLR_UPDATE_CS_SHIFT (26U)
  13386. #define GPMI_CTRL1_CLR_UPDATE_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_UPDATE_CS_SHIFT)) & GPMI_CTRL1_CLR_UPDATE_CS_MASK)
  13387. #define GPMI_CTRL1_CLR_GPMI_CLK_DIV2_EN_MASK (0x8000000U)
  13388. #define GPMI_CTRL1_CLR_GPMI_CLK_DIV2_EN_SHIFT (27U)
  13389. #define GPMI_CTRL1_CLR_GPMI_CLK_DIV2_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_GPMI_CLK_DIV2_EN_SHIFT)) & GPMI_CTRL1_CLR_GPMI_CLK_DIV2_EN_MASK)
  13390. #define GPMI_CTRL1_CLR_TOGGLE_MODE_MASK (0x10000000U)
  13391. #define GPMI_CTRL1_CLR_TOGGLE_MODE_SHIFT (28U)
  13392. #define GPMI_CTRL1_CLR_TOGGLE_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_TOGGLE_MODE_SHIFT)) & GPMI_CTRL1_CLR_TOGGLE_MODE_MASK)
  13393. #define GPMI_CTRL1_CLR_WRITE_CLK_STOP_MASK (0x20000000U)
  13394. #define GPMI_CTRL1_CLR_WRITE_CLK_STOP_SHIFT (29U)
  13395. #define GPMI_CTRL1_CLR_WRITE_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_WRITE_CLK_STOP_SHIFT)) & GPMI_CTRL1_CLR_WRITE_CLK_STOP_MASK)
  13396. #define GPMI_CTRL1_CLR_SSYNC_CLK_STOP_MASK (0x40000000U)
  13397. #define GPMI_CTRL1_CLR_SSYNC_CLK_STOP_SHIFT (30U)
  13398. #define GPMI_CTRL1_CLR_SSYNC_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_SSYNC_CLK_STOP_SHIFT)) & GPMI_CTRL1_CLR_SSYNC_CLK_STOP_MASK)
  13399. #define GPMI_CTRL1_CLR_DEV_CLK_STOP_MASK (0x80000000U)
  13400. #define GPMI_CTRL1_CLR_DEV_CLK_STOP_SHIFT (31U)
  13401. #define GPMI_CTRL1_CLR_DEV_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_CLR_DEV_CLK_STOP_SHIFT)) & GPMI_CTRL1_CLR_DEV_CLK_STOP_MASK)
  13402. /*! @name CTRL1_TOG - GPMI Control Register 1 Description */
  13403. #define GPMI_CTRL1_TOG_GPMI_MODE_MASK (0x1U)
  13404. #define GPMI_CTRL1_TOG_GPMI_MODE_SHIFT (0U)
  13405. #define GPMI_CTRL1_TOG_GPMI_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_GPMI_MODE_SHIFT)) & GPMI_CTRL1_TOG_GPMI_MODE_MASK)
  13406. #define GPMI_CTRL1_TOG_CAMERA_MODE_MASK (0x2U)
  13407. #define GPMI_CTRL1_TOG_CAMERA_MODE_SHIFT (1U)
  13408. #define GPMI_CTRL1_TOG_CAMERA_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_CAMERA_MODE_SHIFT)) & GPMI_CTRL1_TOG_CAMERA_MODE_MASK)
  13409. #define GPMI_CTRL1_TOG_ATA_IRQRDY_POLARITY_MASK (0x4U)
  13410. #define GPMI_CTRL1_TOG_ATA_IRQRDY_POLARITY_SHIFT (2U)
  13411. #define GPMI_CTRL1_TOG_ATA_IRQRDY_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_ATA_IRQRDY_POLARITY_SHIFT)) & GPMI_CTRL1_TOG_ATA_IRQRDY_POLARITY_MASK)
  13412. #define GPMI_CTRL1_TOG_DEV_RESET_MASK (0x8U)
  13413. #define GPMI_CTRL1_TOG_DEV_RESET_SHIFT (3U)
  13414. #define GPMI_CTRL1_TOG_DEV_RESET(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_DEV_RESET_SHIFT)) & GPMI_CTRL1_TOG_DEV_RESET_MASK)
  13415. #define GPMI_CTRL1_TOG_ABORT_WAIT_FOR_READY_CHANNEL_MASK (0x70U)
  13416. #define GPMI_CTRL1_TOG_ABORT_WAIT_FOR_READY_CHANNEL_SHIFT (4U)
  13417. #define GPMI_CTRL1_TOG_ABORT_WAIT_FOR_READY_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_ABORT_WAIT_FOR_READY_CHANNEL_SHIFT)) & GPMI_CTRL1_TOG_ABORT_WAIT_FOR_READY_CHANNEL_MASK)
  13418. #define GPMI_CTRL1_TOG_ABORT_WAIT_REQUEST_MASK (0x80U)
  13419. #define GPMI_CTRL1_TOG_ABORT_WAIT_REQUEST_SHIFT (7U)
  13420. #define GPMI_CTRL1_TOG_ABORT_WAIT_REQUEST(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_ABORT_WAIT_REQUEST_SHIFT)) & GPMI_CTRL1_TOG_ABORT_WAIT_REQUEST_MASK)
  13421. #define GPMI_CTRL1_TOG_BURST_EN_MASK (0x100U)
  13422. #define GPMI_CTRL1_TOG_BURST_EN_SHIFT (8U)
  13423. #define GPMI_CTRL1_TOG_BURST_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_BURST_EN_SHIFT)) & GPMI_CTRL1_TOG_BURST_EN_MASK)
  13424. #define GPMI_CTRL1_TOG_TIMEOUT_IRQ_MASK (0x200U)
  13425. #define GPMI_CTRL1_TOG_TIMEOUT_IRQ_SHIFT (9U)
  13426. #define GPMI_CTRL1_TOG_TIMEOUT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_TIMEOUT_IRQ_SHIFT)) & GPMI_CTRL1_TOG_TIMEOUT_IRQ_MASK)
  13427. #define GPMI_CTRL1_TOG_DEV_IRQ_MASK (0x400U)
  13428. #define GPMI_CTRL1_TOG_DEV_IRQ_SHIFT (10U)
  13429. #define GPMI_CTRL1_TOG_DEV_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_DEV_IRQ_SHIFT)) & GPMI_CTRL1_TOG_DEV_IRQ_MASK)
  13430. #define GPMI_CTRL1_TOG_DMA2ECC_MODE_MASK (0x800U)
  13431. #define GPMI_CTRL1_TOG_DMA2ECC_MODE_SHIFT (11U)
  13432. #define GPMI_CTRL1_TOG_DMA2ECC_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_DMA2ECC_MODE_SHIFT)) & GPMI_CTRL1_TOG_DMA2ECC_MODE_MASK)
  13433. #define GPMI_CTRL1_TOG_RDN_DELAY_MASK (0xF000U)
  13434. #define GPMI_CTRL1_TOG_RDN_DELAY_SHIFT (12U)
  13435. #define GPMI_CTRL1_TOG_RDN_DELAY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_RDN_DELAY_SHIFT)) & GPMI_CTRL1_TOG_RDN_DELAY_MASK)
  13436. #define GPMI_CTRL1_TOG_HALF_PERIOD_MASK (0x10000U)
  13437. #define GPMI_CTRL1_TOG_HALF_PERIOD_SHIFT (16U)
  13438. #define GPMI_CTRL1_TOG_HALF_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_HALF_PERIOD_SHIFT)) & GPMI_CTRL1_TOG_HALF_PERIOD_MASK)
  13439. #define GPMI_CTRL1_TOG_DLL_ENABLE_MASK (0x20000U)
  13440. #define GPMI_CTRL1_TOG_DLL_ENABLE_SHIFT (17U)
  13441. #define GPMI_CTRL1_TOG_DLL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_DLL_ENABLE_SHIFT)) & GPMI_CTRL1_TOG_DLL_ENABLE_MASK)
  13442. #define GPMI_CTRL1_TOG_BCH_MODE_MASK (0x40000U)
  13443. #define GPMI_CTRL1_TOG_BCH_MODE_SHIFT (18U)
  13444. #define GPMI_CTRL1_TOG_BCH_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_BCH_MODE_SHIFT)) & GPMI_CTRL1_TOG_BCH_MODE_MASK)
  13445. #define GPMI_CTRL1_TOG_GANGED_RDYBUSY_MASK (0x80000U)
  13446. #define GPMI_CTRL1_TOG_GANGED_RDYBUSY_SHIFT (19U)
  13447. #define GPMI_CTRL1_TOG_GANGED_RDYBUSY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_GANGED_RDYBUSY_SHIFT)) & GPMI_CTRL1_TOG_GANGED_RDYBUSY_MASK)
  13448. #define GPMI_CTRL1_TOG_TIMEOUT_IRQ_EN_MASK (0x100000U)
  13449. #define GPMI_CTRL1_TOG_TIMEOUT_IRQ_EN_SHIFT (20U)
  13450. #define GPMI_CTRL1_TOG_TIMEOUT_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_TIMEOUT_IRQ_EN_SHIFT)) & GPMI_CTRL1_TOG_TIMEOUT_IRQ_EN_MASK)
  13451. #define GPMI_CTRL1_TOG_TEST_TRIGGER_MASK (0x200000U)
  13452. #define GPMI_CTRL1_TOG_TEST_TRIGGER_SHIFT (21U)
  13453. #define GPMI_CTRL1_TOG_TEST_TRIGGER(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_TEST_TRIGGER_SHIFT)) & GPMI_CTRL1_TOG_TEST_TRIGGER_MASK)
  13454. #define GPMI_CTRL1_TOG_WRN_DLY_SEL_MASK (0xC00000U)
  13455. #define GPMI_CTRL1_TOG_WRN_DLY_SEL_SHIFT (22U)
  13456. #define GPMI_CTRL1_TOG_WRN_DLY_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_WRN_DLY_SEL_SHIFT)) & GPMI_CTRL1_TOG_WRN_DLY_SEL_MASK)
  13457. #define GPMI_CTRL1_TOG_DECOUPLE_CS_MASK (0x1000000U)
  13458. #define GPMI_CTRL1_TOG_DECOUPLE_CS_SHIFT (24U)
  13459. #define GPMI_CTRL1_TOG_DECOUPLE_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_DECOUPLE_CS_SHIFT)) & GPMI_CTRL1_TOG_DECOUPLE_CS_MASK)
  13460. #define GPMI_CTRL1_TOG_SSYNCMODE_MASK (0x2000000U)
  13461. #define GPMI_CTRL1_TOG_SSYNCMODE_SHIFT (25U)
  13462. #define GPMI_CTRL1_TOG_SSYNCMODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_SSYNCMODE_SHIFT)) & GPMI_CTRL1_TOG_SSYNCMODE_MASK)
  13463. #define GPMI_CTRL1_TOG_UPDATE_CS_MASK (0x4000000U)
  13464. #define GPMI_CTRL1_TOG_UPDATE_CS_SHIFT (26U)
  13465. #define GPMI_CTRL1_TOG_UPDATE_CS(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_UPDATE_CS_SHIFT)) & GPMI_CTRL1_TOG_UPDATE_CS_MASK)
  13466. #define GPMI_CTRL1_TOG_GPMI_CLK_DIV2_EN_MASK (0x8000000U)
  13467. #define GPMI_CTRL1_TOG_GPMI_CLK_DIV2_EN_SHIFT (27U)
  13468. #define GPMI_CTRL1_TOG_GPMI_CLK_DIV2_EN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_GPMI_CLK_DIV2_EN_SHIFT)) & GPMI_CTRL1_TOG_GPMI_CLK_DIV2_EN_MASK)
  13469. #define GPMI_CTRL1_TOG_TOGGLE_MODE_MASK (0x10000000U)
  13470. #define GPMI_CTRL1_TOG_TOGGLE_MODE_SHIFT (28U)
  13471. #define GPMI_CTRL1_TOG_TOGGLE_MODE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_TOGGLE_MODE_SHIFT)) & GPMI_CTRL1_TOG_TOGGLE_MODE_MASK)
  13472. #define GPMI_CTRL1_TOG_WRITE_CLK_STOP_MASK (0x20000000U)
  13473. #define GPMI_CTRL1_TOG_WRITE_CLK_STOP_SHIFT (29U)
  13474. #define GPMI_CTRL1_TOG_WRITE_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_WRITE_CLK_STOP_SHIFT)) & GPMI_CTRL1_TOG_WRITE_CLK_STOP_MASK)
  13475. #define GPMI_CTRL1_TOG_SSYNC_CLK_STOP_MASK (0x40000000U)
  13476. #define GPMI_CTRL1_TOG_SSYNC_CLK_STOP_SHIFT (30U)
  13477. #define GPMI_CTRL1_TOG_SSYNC_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_SSYNC_CLK_STOP_SHIFT)) & GPMI_CTRL1_TOG_SSYNC_CLK_STOP_MASK)
  13478. #define GPMI_CTRL1_TOG_DEV_CLK_STOP_MASK (0x80000000U)
  13479. #define GPMI_CTRL1_TOG_DEV_CLK_STOP_SHIFT (31U)
  13480. #define GPMI_CTRL1_TOG_DEV_CLK_STOP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_CTRL1_TOG_DEV_CLK_STOP_SHIFT)) & GPMI_CTRL1_TOG_DEV_CLK_STOP_MASK)
  13481. /*! @name TIMING0 - GPMI Timing Register 0 Description */
  13482. #define GPMI_TIMING0_DATA_SETUP_MASK (0xFFU)
  13483. #define GPMI_TIMING0_DATA_SETUP_SHIFT (0U)
  13484. #define GPMI_TIMING0_DATA_SETUP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING0_DATA_SETUP_SHIFT)) & GPMI_TIMING0_DATA_SETUP_MASK)
  13485. #define GPMI_TIMING0_DATA_HOLD_MASK (0xFF00U)
  13486. #define GPMI_TIMING0_DATA_HOLD_SHIFT (8U)
  13487. #define GPMI_TIMING0_DATA_HOLD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING0_DATA_HOLD_SHIFT)) & GPMI_TIMING0_DATA_HOLD_MASK)
  13488. #define GPMI_TIMING0_ADDRESS_SETUP_MASK (0xFF0000U)
  13489. #define GPMI_TIMING0_ADDRESS_SETUP_SHIFT (16U)
  13490. #define GPMI_TIMING0_ADDRESS_SETUP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING0_ADDRESS_SETUP_SHIFT)) & GPMI_TIMING0_ADDRESS_SETUP_MASK)
  13491. #define GPMI_TIMING0_RSVD1_MASK (0xFF000000U)
  13492. #define GPMI_TIMING0_RSVD1_SHIFT (24U)
  13493. #define GPMI_TIMING0_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING0_RSVD1_SHIFT)) & GPMI_TIMING0_RSVD1_MASK)
  13494. /*! @name TIMING1 - GPMI Timing Register 1 Description */
  13495. #define GPMI_TIMING1_RSVD1_MASK (0xFFFFU)
  13496. #define GPMI_TIMING1_RSVD1_SHIFT (0U)
  13497. #define GPMI_TIMING1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING1_RSVD1_SHIFT)) & GPMI_TIMING1_RSVD1_MASK)
  13498. #define GPMI_TIMING1_DEVICE_BUSY_TIMEOUT_MASK (0xFFFF0000U)
  13499. #define GPMI_TIMING1_DEVICE_BUSY_TIMEOUT_SHIFT (16U)
  13500. #define GPMI_TIMING1_DEVICE_BUSY_TIMEOUT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING1_DEVICE_BUSY_TIMEOUT_SHIFT)) & GPMI_TIMING1_DEVICE_BUSY_TIMEOUT_MASK)
  13501. /*! @name TIMING2 - GPMI Timing Register 2 Description */
  13502. #define GPMI_TIMING2_DATA_PAUSE_MASK (0xFU)
  13503. #define GPMI_TIMING2_DATA_PAUSE_SHIFT (0U)
  13504. #define GPMI_TIMING2_DATA_PAUSE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_DATA_PAUSE_SHIFT)) & GPMI_TIMING2_DATA_PAUSE_MASK)
  13505. #define GPMI_TIMING2_CMDADD_PAUSE_MASK (0xF0U)
  13506. #define GPMI_TIMING2_CMDADD_PAUSE_SHIFT (4U)
  13507. #define GPMI_TIMING2_CMDADD_PAUSE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_CMDADD_PAUSE_SHIFT)) & GPMI_TIMING2_CMDADD_PAUSE_MASK)
  13508. #define GPMI_TIMING2_POSTAMBLE_DELAY_MASK (0xF00U)
  13509. #define GPMI_TIMING2_POSTAMBLE_DELAY_SHIFT (8U)
  13510. #define GPMI_TIMING2_POSTAMBLE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_POSTAMBLE_DELAY_SHIFT)) & GPMI_TIMING2_POSTAMBLE_DELAY_MASK)
  13511. #define GPMI_TIMING2_PREAMBLE_DELAY_MASK (0xF000U)
  13512. #define GPMI_TIMING2_PREAMBLE_DELAY_SHIFT (12U)
  13513. #define GPMI_TIMING2_PREAMBLE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_PREAMBLE_DELAY_SHIFT)) & GPMI_TIMING2_PREAMBLE_DELAY_MASK)
  13514. #define GPMI_TIMING2_CE_DELAY_MASK (0x1F0000U)
  13515. #define GPMI_TIMING2_CE_DELAY_SHIFT (16U)
  13516. #define GPMI_TIMING2_CE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_CE_DELAY_SHIFT)) & GPMI_TIMING2_CE_DELAY_MASK)
  13517. #define GPMI_TIMING2_RSVD0_MASK (0xE00000U)
  13518. #define GPMI_TIMING2_RSVD0_SHIFT (21U)
  13519. #define GPMI_TIMING2_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_RSVD0_SHIFT)) & GPMI_TIMING2_RSVD0_MASK)
  13520. #define GPMI_TIMING2_READ_LATENCY_MASK (0x7000000U)
  13521. #define GPMI_TIMING2_READ_LATENCY_SHIFT (24U)
  13522. #define GPMI_TIMING2_READ_LATENCY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_READ_LATENCY_SHIFT)) & GPMI_TIMING2_READ_LATENCY_MASK)
  13523. #define GPMI_TIMING2_TCR_MASK (0x18000000U)
  13524. #define GPMI_TIMING2_TCR_SHIFT (27U)
  13525. #define GPMI_TIMING2_TCR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_TCR_SHIFT)) & GPMI_TIMING2_TCR_MASK)
  13526. #define GPMI_TIMING2_TRPSTH_MASK (0xE0000000U)
  13527. #define GPMI_TIMING2_TRPSTH_SHIFT (29U)
  13528. #define GPMI_TIMING2_TRPSTH(x) (((uint32_t)(((uint32_t)(x)) << GPMI_TIMING2_TRPSTH_SHIFT)) & GPMI_TIMING2_TRPSTH_MASK)
  13529. /*! @name DATA - GPMI DMA Data Transfer Register Description */
  13530. #define GPMI_DATA_DATA_MASK (0xFFFFFFFFU)
  13531. #define GPMI_DATA_DATA_SHIFT (0U)
  13532. #define GPMI_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DATA_DATA_SHIFT)) & GPMI_DATA_DATA_MASK)
  13533. /*! @name STAT - GPMI Status Register Description */
  13534. #define GPMI_STAT_PRESENT_MASK (0x1U)
  13535. #define GPMI_STAT_PRESENT_SHIFT (0U)
  13536. #define GPMI_STAT_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_PRESENT_SHIFT)) & GPMI_STAT_PRESENT_MASK)
  13537. #define GPMI_STAT_FIFO_FULL_MASK (0x2U)
  13538. #define GPMI_STAT_FIFO_FULL_SHIFT (1U)
  13539. #define GPMI_STAT_FIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_FIFO_FULL_SHIFT)) & GPMI_STAT_FIFO_FULL_MASK)
  13540. #define GPMI_STAT_FIFO_EMPTY_MASK (0x4U)
  13541. #define GPMI_STAT_FIFO_EMPTY_SHIFT (2U)
  13542. #define GPMI_STAT_FIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_FIFO_EMPTY_SHIFT)) & GPMI_STAT_FIFO_EMPTY_MASK)
  13543. #define GPMI_STAT_INVALID_BUFFER_MASK_MASK (0x8U)
  13544. #define GPMI_STAT_INVALID_BUFFER_MASK_SHIFT (3U)
  13545. #define GPMI_STAT_INVALID_BUFFER_MASK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_INVALID_BUFFER_MASK_SHIFT)) & GPMI_STAT_INVALID_BUFFER_MASK_MASK)
  13546. #define GPMI_STAT_ATA_IRQ_MASK (0x10U)
  13547. #define GPMI_STAT_ATA_IRQ_SHIFT (4U)
  13548. #define GPMI_STAT_ATA_IRQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_ATA_IRQ_SHIFT)) & GPMI_STAT_ATA_IRQ_MASK)
  13549. #define GPMI_STAT_RSVD1_MASK (0xE0U)
  13550. #define GPMI_STAT_RSVD1_SHIFT (5U)
  13551. #define GPMI_STAT_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_RSVD1_SHIFT)) & GPMI_STAT_RSVD1_MASK)
  13552. #define GPMI_STAT_DEV0_ERROR_MASK (0x100U)
  13553. #define GPMI_STAT_DEV0_ERROR_SHIFT (8U)
  13554. #define GPMI_STAT_DEV0_ERROR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_DEV0_ERROR_SHIFT)) & GPMI_STAT_DEV0_ERROR_MASK)
  13555. #define GPMI_STAT_DEV1_ERROR_MASK (0x200U)
  13556. #define GPMI_STAT_DEV1_ERROR_SHIFT (9U)
  13557. #define GPMI_STAT_DEV1_ERROR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_DEV1_ERROR_SHIFT)) & GPMI_STAT_DEV1_ERROR_MASK)
  13558. #define GPMI_STAT_DEV2_ERROR_MASK (0x400U)
  13559. #define GPMI_STAT_DEV2_ERROR_SHIFT (10U)
  13560. #define GPMI_STAT_DEV2_ERROR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_DEV2_ERROR_SHIFT)) & GPMI_STAT_DEV2_ERROR_MASK)
  13561. #define GPMI_STAT_DEV3_ERROR_MASK (0x800U)
  13562. #define GPMI_STAT_DEV3_ERROR_SHIFT (11U)
  13563. #define GPMI_STAT_DEV3_ERROR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_DEV3_ERROR_SHIFT)) & GPMI_STAT_DEV3_ERROR_MASK)
  13564. #define GPMI_STAT_DEV4_ERROR_MASK (0x1000U)
  13565. #define GPMI_STAT_DEV4_ERROR_SHIFT (12U)
  13566. #define GPMI_STAT_DEV4_ERROR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_DEV4_ERROR_SHIFT)) & GPMI_STAT_DEV4_ERROR_MASK)
  13567. #define GPMI_STAT_DEV5_ERROR_MASK (0x2000U)
  13568. #define GPMI_STAT_DEV5_ERROR_SHIFT (13U)
  13569. #define GPMI_STAT_DEV5_ERROR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_DEV5_ERROR_SHIFT)) & GPMI_STAT_DEV5_ERROR_MASK)
  13570. #define GPMI_STAT_DEV6_ERROR_MASK (0x4000U)
  13571. #define GPMI_STAT_DEV6_ERROR_SHIFT (14U)
  13572. #define GPMI_STAT_DEV6_ERROR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_DEV6_ERROR_SHIFT)) & GPMI_STAT_DEV6_ERROR_MASK)
  13573. #define GPMI_STAT_DEV7_ERROR_MASK (0x8000U)
  13574. #define GPMI_STAT_DEV7_ERROR_SHIFT (15U)
  13575. #define GPMI_STAT_DEV7_ERROR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_DEV7_ERROR_SHIFT)) & GPMI_STAT_DEV7_ERROR_MASK)
  13576. #define GPMI_STAT_RDY_TIMEOUT_MASK (0xFF0000U)
  13577. #define GPMI_STAT_RDY_TIMEOUT_SHIFT (16U)
  13578. #define GPMI_STAT_RDY_TIMEOUT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_RDY_TIMEOUT_SHIFT)) & GPMI_STAT_RDY_TIMEOUT_MASK)
  13579. #define GPMI_STAT_READY_BUSY_MASK (0xFF000000U)
  13580. #define GPMI_STAT_READY_BUSY_SHIFT (24U)
  13581. #define GPMI_STAT_READY_BUSY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_STAT_READY_BUSY_SHIFT)) & GPMI_STAT_READY_BUSY_MASK)
  13582. /*! @name DEBUG - GPMI Debug Information Register Description */
  13583. #define GPMI_DEBUG_CMD_END_MASK (0xFFU)
  13584. #define GPMI_DEBUG_CMD_END_SHIFT (0U)
  13585. #define GPMI_DEBUG_CMD_END(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG_CMD_END_SHIFT)) & GPMI_DEBUG_CMD_END_MASK)
  13586. #define GPMI_DEBUG_DMAREQ_MASK (0xFF00U)
  13587. #define GPMI_DEBUG_DMAREQ_SHIFT (8U)
  13588. #define GPMI_DEBUG_DMAREQ(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG_DMAREQ_SHIFT)) & GPMI_DEBUG_DMAREQ_MASK)
  13589. #define GPMI_DEBUG_DMA_SENSE_MASK (0xFF0000U)
  13590. #define GPMI_DEBUG_DMA_SENSE_SHIFT (16U)
  13591. #define GPMI_DEBUG_DMA_SENSE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG_DMA_SENSE_SHIFT)) & GPMI_DEBUG_DMA_SENSE_MASK)
  13592. #define GPMI_DEBUG_WAIT_FOR_READY_END_MASK (0xFF000000U)
  13593. #define GPMI_DEBUG_WAIT_FOR_READY_END_SHIFT (24U)
  13594. #define GPMI_DEBUG_WAIT_FOR_READY_END(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG_WAIT_FOR_READY_END_SHIFT)) & GPMI_DEBUG_WAIT_FOR_READY_END_MASK)
  13595. /*! @name VERSION - GPMI Version Register Description */
  13596. #define GPMI_VERSION_STEP_MASK (0xFFFFU)
  13597. #define GPMI_VERSION_STEP_SHIFT (0U)
  13598. #define GPMI_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_VERSION_STEP_SHIFT)) & GPMI_VERSION_STEP_MASK)
  13599. #define GPMI_VERSION_MINOR_MASK (0xFF0000U)
  13600. #define GPMI_VERSION_MINOR_SHIFT (16U)
  13601. #define GPMI_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_VERSION_MINOR_SHIFT)) & GPMI_VERSION_MINOR_MASK)
  13602. #define GPMI_VERSION_MAJOR_MASK (0xFF000000U)
  13603. #define GPMI_VERSION_MAJOR_SHIFT (24U)
  13604. #define GPMI_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_VERSION_MAJOR_SHIFT)) & GPMI_VERSION_MAJOR_MASK)
  13605. /*! @name DEBUG2 - GPMI Debug2 Information Register Description */
  13606. #define GPMI_DEBUG2_RDN_TAP_MASK (0x3FU)
  13607. #define GPMI_DEBUG2_RDN_TAP_SHIFT (0U)
  13608. #define GPMI_DEBUG2_RDN_TAP(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_RDN_TAP_SHIFT)) & GPMI_DEBUG2_RDN_TAP_MASK)
  13609. #define GPMI_DEBUG2_UPDATE_WINDOW_MASK (0x40U)
  13610. #define GPMI_DEBUG2_UPDATE_WINDOW_SHIFT (6U)
  13611. #define GPMI_DEBUG2_UPDATE_WINDOW(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_UPDATE_WINDOW_SHIFT)) & GPMI_DEBUG2_UPDATE_WINDOW_MASK)
  13612. #define GPMI_DEBUG2_VIEW_DELAYED_RDN_MASK (0x80U)
  13613. #define GPMI_DEBUG2_VIEW_DELAYED_RDN_SHIFT (7U)
  13614. #define GPMI_DEBUG2_VIEW_DELAYED_RDN(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_VIEW_DELAYED_RDN_SHIFT)) & GPMI_DEBUG2_VIEW_DELAYED_RDN_MASK)
  13615. #define GPMI_DEBUG2_SYND2GPMI_READY_MASK (0x100U)
  13616. #define GPMI_DEBUG2_SYND2GPMI_READY_SHIFT (8U)
  13617. #define GPMI_DEBUG2_SYND2GPMI_READY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_SYND2GPMI_READY_SHIFT)) & GPMI_DEBUG2_SYND2GPMI_READY_MASK)
  13618. #define GPMI_DEBUG2_SYND2GPMI_VALID_MASK (0x200U)
  13619. #define GPMI_DEBUG2_SYND2GPMI_VALID_SHIFT (9U)
  13620. #define GPMI_DEBUG2_SYND2GPMI_VALID(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_SYND2GPMI_VALID_SHIFT)) & GPMI_DEBUG2_SYND2GPMI_VALID_MASK)
  13621. #define GPMI_DEBUG2_GPMI2SYND_READY_MASK (0x400U)
  13622. #define GPMI_DEBUG2_GPMI2SYND_READY_SHIFT (10U)
  13623. #define GPMI_DEBUG2_GPMI2SYND_READY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_GPMI2SYND_READY_SHIFT)) & GPMI_DEBUG2_GPMI2SYND_READY_MASK)
  13624. #define GPMI_DEBUG2_GPMI2SYND_VALID_MASK (0x800U)
  13625. #define GPMI_DEBUG2_GPMI2SYND_VALID_SHIFT (11U)
  13626. #define GPMI_DEBUG2_GPMI2SYND_VALID(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_GPMI2SYND_VALID_SHIFT)) & GPMI_DEBUG2_GPMI2SYND_VALID_MASK)
  13627. #define GPMI_DEBUG2_SYND2GPMI_BE_MASK (0xF000U)
  13628. #define GPMI_DEBUG2_SYND2GPMI_BE_SHIFT (12U)
  13629. #define GPMI_DEBUG2_SYND2GPMI_BE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_SYND2GPMI_BE_SHIFT)) & GPMI_DEBUG2_SYND2GPMI_BE_MASK)
  13630. #define GPMI_DEBUG2_MAIN_STATE_MASK (0xF0000U)
  13631. #define GPMI_DEBUG2_MAIN_STATE_SHIFT (16U)
  13632. #define GPMI_DEBUG2_MAIN_STATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_MAIN_STATE_SHIFT)) & GPMI_DEBUG2_MAIN_STATE_MASK)
  13633. #define GPMI_DEBUG2_PIN_STATE_MASK (0x700000U)
  13634. #define GPMI_DEBUG2_PIN_STATE_SHIFT (20U)
  13635. #define GPMI_DEBUG2_PIN_STATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_PIN_STATE_SHIFT)) & GPMI_DEBUG2_PIN_STATE_MASK)
  13636. #define GPMI_DEBUG2_BUSY_MASK (0x800000U)
  13637. #define GPMI_DEBUG2_BUSY_SHIFT (23U)
  13638. #define GPMI_DEBUG2_BUSY(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_BUSY_SHIFT)) & GPMI_DEBUG2_BUSY_MASK)
  13639. #define GPMI_DEBUG2_UDMA_STATE_MASK (0xF000000U)
  13640. #define GPMI_DEBUG2_UDMA_STATE_SHIFT (24U)
  13641. #define GPMI_DEBUG2_UDMA_STATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_UDMA_STATE_SHIFT)) & GPMI_DEBUG2_UDMA_STATE_MASK)
  13642. #define GPMI_DEBUG2_RSVD1_MASK (0xF0000000U)
  13643. #define GPMI_DEBUG2_RSVD1_SHIFT (28U)
  13644. #define GPMI_DEBUG2_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG2_RSVD1_SHIFT)) & GPMI_DEBUG2_RSVD1_MASK)
  13645. /*! @name DEBUG3 - GPMI Debug3 Information Register Description */
  13646. #define GPMI_DEBUG3_DEV_WORD_CNTR_MASK (0xFFFFU)
  13647. #define GPMI_DEBUG3_DEV_WORD_CNTR_SHIFT (0U)
  13648. #define GPMI_DEBUG3_DEV_WORD_CNTR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG3_DEV_WORD_CNTR_SHIFT)) & GPMI_DEBUG3_DEV_WORD_CNTR_MASK)
  13649. #define GPMI_DEBUG3_APB_WORD_CNTR_MASK (0xFFFF0000U)
  13650. #define GPMI_DEBUG3_APB_WORD_CNTR_SHIFT (16U)
  13651. #define GPMI_DEBUG3_APB_WORD_CNTR(x) (((uint32_t)(((uint32_t)(x)) << GPMI_DEBUG3_APB_WORD_CNTR_SHIFT)) & GPMI_DEBUG3_APB_WORD_CNTR_MASK)
  13652. /*! @name READ_DDR_DLL_CTRL - GPMI Double Rate Read DLL Control Register Description */
  13653. #define GPMI_READ_DDR_DLL_CTRL_ENABLE_MASK (0x1U)
  13654. #define GPMI_READ_DDR_DLL_CTRL_ENABLE_SHIFT (0U)
  13655. #define GPMI_READ_DDR_DLL_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_ENABLE_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_ENABLE_MASK)
  13656. #define GPMI_READ_DDR_DLL_CTRL_RESET_MASK (0x2U)
  13657. #define GPMI_READ_DDR_DLL_CTRL_RESET_SHIFT (1U)
  13658. #define GPMI_READ_DDR_DLL_CTRL_RESET(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_RESET_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_RESET_MASK)
  13659. #define GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD_MASK (0x4U)
  13660. #define GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD_SHIFT (2U)
  13661. #define GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD_MASK)
  13662. #define GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET_MASK (0x78U)
  13663. #define GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET_SHIFT (3U)
  13664. #define GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET_MASK)
  13665. #define GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE_MASK (0x80U)
  13666. #define GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE_SHIFT (7U)
  13667. #define GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE_MASK)
  13668. #define GPMI_READ_DDR_DLL_CTRL_REFCLK_ON_MASK (0x100U)
  13669. #define GPMI_READ_DDR_DLL_CTRL_REFCLK_ON_SHIFT (8U)
  13670. #define GPMI_READ_DDR_DLL_CTRL_REFCLK_ON(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_REFCLK_ON_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_REFCLK_ON_MASK)
  13671. #define GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_MASK (0x200U)
  13672. #define GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_SHIFT (9U)
  13673. #define GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_MASK)
  13674. #define GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL_MASK (0x3FC00U)
  13675. #define GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL_SHIFT (10U)
  13676. #define GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL_MASK)
  13677. #define GPMI_READ_DDR_DLL_CTRL_RSVD1_MASK (0xC0000U)
  13678. #define GPMI_READ_DDR_DLL_CTRL_RSVD1_SHIFT (18U)
  13679. #define GPMI_READ_DDR_DLL_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_RSVD1_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_RSVD1_MASK)
  13680. #define GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT_MASK (0xFF00000U)
  13681. #define GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT_SHIFT (20U)
  13682. #define GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT_MASK)
  13683. #define GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT_MASK (0xF0000000U)
  13684. #define GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT_SHIFT (28U)
  13685. #define GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT_SHIFT)) & GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT_MASK)
  13686. /*! @name WRITE_DDR_DLL_CTRL - GPMI Double Rate Write DLL Control Register Description */
  13687. #define GPMI_WRITE_DDR_DLL_CTRL_ENABLE_MASK (0x1U)
  13688. #define GPMI_WRITE_DDR_DLL_CTRL_ENABLE_SHIFT (0U)
  13689. #define GPMI_WRITE_DDR_DLL_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_ENABLE_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_ENABLE_MASK)
  13690. #define GPMI_WRITE_DDR_DLL_CTRL_RESET_MASK (0x2U)
  13691. #define GPMI_WRITE_DDR_DLL_CTRL_RESET_SHIFT (1U)
  13692. #define GPMI_WRITE_DDR_DLL_CTRL_RESET(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_RESET_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_RESET_MASK)
  13693. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD_MASK (0x4U)
  13694. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD_SHIFT (2U)
  13695. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD_MASK)
  13696. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET_MASK (0x78U)
  13697. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET_SHIFT (3U)
  13698. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET_MASK)
  13699. #define GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE_MASK (0x80U)
  13700. #define GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE_SHIFT (7U)
  13701. #define GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE_MASK)
  13702. #define GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON_MASK (0x100U)
  13703. #define GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON_SHIFT (8U)
  13704. #define GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON_MASK)
  13705. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_MASK (0x200U)
  13706. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_SHIFT (9U)
  13707. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_MASK)
  13708. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL_MASK (0x3FC00U)
  13709. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL_SHIFT (10U)
  13710. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL_MASK)
  13711. #define GPMI_WRITE_DDR_DLL_CTRL_RSVD1_MASK (0xC0000U)
  13712. #define GPMI_WRITE_DDR_DLL_CTRL_RSVD1_SHIFT (18U)
  13713. #define GPMI_WRITE_DDR_DLL_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_RSVD1_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_RSVD1_MASK)
  13714. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT_MASK (0xFF00000U)
  13715. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT_SHIFT (20U)
  13716. #define GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT_MASK)
  13717. #define GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT_MASK (0xF0000000U)
  13718. #define GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT_SHIFT (28U)
  13719. #define GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT_SHIFT)) & GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT_MASK)
  13720. /*! @name READ_DDR_DLL_STS - GPMI Double Rate Read DLL Status Register Description */
  13721. #define GPMI_READ_DDR_DLL_STS_SLV_LOCK_MASK (0x1U)
  13722. #define GPMI_READ_DDR_DLL_STS_SLV_LOCK_SHIFT (0U)
  13723. #define GPMI_READ_DDR_DLL_STS_SLV_LOCK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_STS_SLV_LOCK_SHIFT)) & GPMI_READ_DDR_DLL_STS_SLV_LOCK_MASK)
  13724. #define GPMI_READ_DDR_DLL_STS_SLV_SEL_MASK (0x1FEU)
  13725. #define GPMI_READ_DDR_DLL_STS_SLV_SEL_SHIFT (1U)
  13726. #define GPMI_READ_DDR_DLL_STS_SLV_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_STS_SLV_SEL_SHIFT)) & GPMI_READ_DDR_DLL_STS_SLV_SEL_MASK)
  13727. #define GPMI_READ_DDR_DLL_STS_RSVD0_MASK (0xFE00U)
  13728. #define GPMI_READ_DDR_DLL_STS_RSVD0_SHIFT (9U)
  13729. #define GPMI_READ_DDR_DLL_STS_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_STS_RSVD0_SHIFT)) & GPMI_READ_DDR_DLL_STS_RSVD0_MASK)
  13730. #define GPMI_READ_DDR_DLL_STS_REF_LOCK_MASK (0x10000U)
  13731. #define GPMI_READ_DDR_DLL_STS_REF_LOCK_SHIFT (16U)
  13732. #define GPMI_READ_DDR_DLL_STS_REF_LOCK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_STS_REF_LOCK_SHIFT)) & GPMI_READ_DDR_DLL_STS_REF_LOCK_MASK)
  13733. #define GPMI_READ_DDR_DLL_STS_REF_SEL_MASK (0x1FE0000U)
  13734. #define GPMI_READ_DDR_DLL_STS_REF_SEL_SHIFT (17U)
  13735. #define GPMI_READ_DDR_DLL_STS_REF_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_STS_REF_SEL_SHIFT)) & GPMI_READ_DDR_DLL_STS_REF_SEL_MASK)
  13736. #define GPMI_READ_DDR_DLL_STS_RSVD1_MASK (0xFE000000U)
  13737. #define GPMI_READ_DDR_DLL_STS_RSVD1_SHIFT (25U)
  13738. #define GPMI_READ_DDR_DLL_STS_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_READ_DDR_DLL_STS_RSVD1_SHIFT)) & GPMI_READ_DDR_DLL_STS_RSVD1_MASK)
  13739. /*! @name WRITE_DDR_DLL_STS - GPMI Double Rate Write DLL Status Register Description */
  13740. #define GPMI_WRITE_DDR_DLL_STS_SLV_LOCK_MASK (0x1U)
  13741. #define GPMI_WRITE_DDR_DLL_STS_SLV_LOCK_SHIFT (0U)
  13742. #define GPMI_WRITE_DDR_DLL_STS_SLV_LOCK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_STS_SLV_LOCK_SHIFT)) & GPMI_WRITE_DDR_DLL_STS_SLV_LOCK_MASK)
  13743. #define GPMI_WRITE_DDR_DLL_STS_SLV_SEL_MASK (0x1FEU)
  13744. #define GPMI_WRITE_DDR_DLL_STS_SLV_SEL_SHIFT (1U)
  13745. #define GPMI_WRITE_DDR_DLL_STS_SLV_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_STS_SLV_SEL_SHIFT)) & GPMI_WRITE_DDR_DLL_STS_SLV_SEL_MASK)
  13746. #define GPMI_WRITE_DDR_DLL_STS_RSVD0_MASK (0xFE00U)
  13747. #define GPMI_WRITE_DDR_DLL_STS_RSVD0_SHIFT (9U)
  13748. #define GPMI_WRITE_DDR_DLL_STS_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_STS_RSVD0_SHIFT)) & GPMI_WRITE_DDR_DLL_STS_RSVD0_MASK)
  13749. #define GPMI_WRITE_DDR_DLL_STS_REF_LOCK_MASK (0x10000U)
  13750. #define GPMI_WRITE_DDR_DLL_STS_REF_LOCK_SHIFT (16U)
  13751. #define GPMI_WRITE_DDR_DLL_STS_REF_LOCK(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_STS_REF_LOCK_SHIFT)) & GPMI_WRITE_DDR_DLL_STS_REF_LOCK_MASK)
  13752. #define GPMI_WRITE_DDR_DLL_STS_REF_SEL_MASK (0x1FE0000U)
  13753. #define GPMI_WRITE_DDR_DLL_STS_REF_SEL_SHIFT (17U)
  13754. #define GPMI_WRITE_DDR_DLL_STS_REF_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_STS_REF_SEL_SHIFT)) & GPMI_WRITE_DDR_DLL_STS_REF_SEL_MASK)
  13755. #define GPMI_WRITE_DDR_DLL_STS_RSVD1_MASK (0xFE000000U)
  13756. #define GPMI_WRITE_DDR_DLL_STS_RSVD1_SHIFT (25U)
  13757. #define GPMI_WRITE_DDR_DLL_STS_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << GPMI_WRITE_DDR_DLL_STS_RSVD1_SHIFT)) & GPMI_WRITE_DDR_DLL_STS_RSVD1_MASK)
  13758. /*!
  13759. * @}
  13760. */ /* end of group GPMI_Register_Masks */
  13761. /* GPMI - Peripheral instance base addresses */
  13762. /** Peripheral GPMI base address */
  13763. #define GPMI_BASE (0x1806000u)
  13764. /** Peripheral GPMI base pointer */
  13765. #define GPMI ((GPMI_Type *)GPMI_BASE)
  13766. /** Array initializer of GPMI peripheral base addresses */
  13767. #define GPMI_BASE_ADDRS { GPMI_BASE }
  13768. /** Array initializer of GPMI peripheral base pointers */
  13769. #define GPMI_BASE_PTRS { GPMI }
  13770. /** Interrupt vectors for the GPMI peripheral type */
  13771. #define GPMI_IRQS { RAWNAND_GPMI_IRQn }
  13772. /*!
  13773. * @}
  13774. */ /* end of group GPMI_Peripheral_Access_Layer */
  13775. /* ----------------------------------------------------------------------------
  13776. -- GPT Peripheral Access Layer
  13777. ---------------------------------------------------------------------------- */
  13778. /*!
  13779. * @addtogroup GPT_Peripheral_Access_Layer GPT Peripheral Access Layer
  13780. * @{
  13781. */
  13782. /** GPT - Register Layout Typedef */
  13783. typedef struct {
  13784. __IO uint32_t CR; /**< GPT Control Register, offset: 0x0 */
  13785. __IO uint32_t PR; /**< GPT Prescaler Register, offset: 0x4 */
  13786. __IO uint32_t SR; /**< GPT Status Register, offset: 0x8 */
  13787. __IO uint32_t IR; /**< GPT Interrupt Register, offset: 0xC */
  13788. __IO uint32_t OCR[3]; /**< GPT Output Compare Register 1..GPT Output Compare Register 3, array offset: 0x10, array step: 0x4 */
  13789. __I uint32_t ICR[2]; /**< GPT Input Capture Register 1..GPT Input Capture Register 2, array offset: 0x1C, array step: 0x4 */
  13790. __I uint32_t CNT; /**< GPT Counter Register, offset: 0x24 */
  13791. } GPT_Type;
  13792. /* ----------------------------------------------------------------------------
  13793. -- GPT Register Masks
  13794. ---------------------------------------------------------------------------- */
  13795. /*!
  13796. * @addtogroup GPT_Register_Masks GPT Register Masks
  13797. * @{
  13798. */
  13799. /*! @name CR - GPT Control Register */
  13800. #define GPT_CR_EN_MASK (0x1U)
  13801. #define GPT_CR_EN_SHIFT (0U)
  13802. #define GPT_CR_EN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_EN_SHIFT)) & GPT_CR_EN_MASK)
  13803. #define GPT_CR_ENMOD_MASK (0x2U)
  13804. #define GPT_CR_ENMOD_SHIFT (1U)
  13805. #define GPT_CR_ENMOD(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_ENMOD_SHIFT)) & GPT_CR_ENMOD_MASK)
  13806. #define GPT_CR_DBGEN_MASK (0x4U)
  13807. #define GPT_CR_DBGEN_SHIFT (2U)
  13808. #define GPT_CR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_DBGEN_SHIFT)) & GPT_CR_DBGEN_MASK)
  13809. #define GPT_CR_WAITEN_MASK (0x8U)
  13810. #define GPT_CR_WAITEN_SHIFT (3U)
  13811. #define GPT_CR_WAITEN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_WAITEN_SHIFT)) & GPT_CR_WAITEN_MASK)
  13812. #define GPT_CR_DOZEEN_MASK (0x10U)
  13813. #define GPT_CR_DOZEEN_SHIFT (4U)
  13814. #define GPT_CR_DOZEEN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_DOZEEN_SHIFT)) & GPT_CR_DOZEEN_MASK)
  13815. #define GPT_CR_STOPEN_MASK (0x20U)
  13816. #define GPT_CR_STOPEN_SHIFT (5U)
  13817. #define GPT_CR_STOPEN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_STOPEN_SHIFT)) & GPT_CR_STOPEN_MASK)
  13818. #define GPT_CR_CLKSRC_MASK (0x1C0U)
  13819. #define GPT_CR_CLKSRC_SHIFT (6U)
  13820. #define GPT_CR_CLKSRC(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_CLKSRC_SHIFT)) & GPT_CR_CLKSRC_MASK)
  13821. #define GPT_CR_FRR_MASK (0x200U)
  13822. #define GPT_CR_FRR_SHIFT (9U)
  13823. #define GPT_CR_FRR(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_FRR_SHIFT)) & GPT_CR_FRR_MASK)
  13824. #define GPT_CR_EN_24M_MASK (0x400U)
  13825. #define GPT_CR_EN_24M_SHIFT (10U)
  13826. #define GPT_CR_EN_24M(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_EN_24M_SHIFT)) & GPT_CR_EN_24M_MASK)
  13827. #define GPT_CR_SWR_MASK (0x8000U)
  13828. #define GPT_CR_SWR_SHIFT (15U)
  13829. #define GPT_CR_SWR(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_SWR_SHIFT)) & GPT_CR_SWR_MASK)
  13830. #define GPT_CR_IM1_MASK (0x30000U)
  13831. #define GPT_CR_IM1_SHIFT (16U)
  13832. #define GPT_CR_IM1(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_IM1_SHIFT)) & GPT_CR_IM1_MASK)
  13833. #define GPT_CR_IM2_MASK (0xC0000U)
  13834. #define GPT_CR_IM2_SHIFT (18U)
  13835. #define GPT_CR_IM2(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_IM2_SHIFT)) & GPT_CR_IM2_MASK)
  13836. #define GPT_CR_OM1_MASK (0x700000U)
  13837. #define GPT_CR_OM1_SHIFT (20U)
  13838. #define GPT_CR_OM1(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_OM1_SHIFT)) & GPT_CR_OM1_MASK)
  13839. #define GPT_CR_OM2_MASK (0x3800000U)
  13840. #define GPT_CR_OM2_SHIFT (23U)
  13841. #define GPT_CR_OM2(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_OM2_SHIFT)) & GPT_CR_OM2_MASK)
  13842. #define GPT_CR_OM3_MASK (0x1C000000U)
  13843. #define GPT_CR_OM3_SHIFT (26U)
  13844. #define GPT_CR_OM3(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_OM3_SHIFT)) & GPT_CR_OM3_MASK)
  13845. #define GPT_CR_FO1_MASK (0x20000000U)
  13846. #define GPT_CR_FO1_SHIFT (29U)
  13847. #define GPT_CR_FO1(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_FO1_SHIFT)) & GPT_CR_FO1_MASK)
  13848. #define GPT_CR_FO2_MASK (0x40000000U)
  13849. #define GPT_CR_FO2_SHIFT (30U)
  13850. #define GPT_CR_FO2(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_FO2_SHIFT)) & GPT_CR_FO2_MASK)
  13851. #define GPT_CR_FO3_MASK (0x80000000U)
  13852. #define GPT_CR_FO3_SHIFT (31U)
  13853. #define GPT_CR_FO3(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_FO3_SHIFT)) & GPT_CR_FO3_MASK)
  13854. /*! @name PR - GPT Prescaler Register */
  13855. #define GPT_PR_PRESCALER_MASK (0xFFFU)
  13856. #define GPT_PR_PRESCALER_SHIFT (0U)
  13857. #define GPT_PR_PRESCALER(x) (((uint32_t)(((uint32_t)(x)) << GPT_PR_PRESCALER_SHIFT)) & GPT_PR_PRESCALER_MASK)
  13858. #define GPT_PR_PRESCALER24M_MASK (0xF000U)
  13859. #define GPT_PR_PRESCALER24M_SHIFT (12U)
  13860. #define GPT_PR_PRESCALER24M(x) (((uint32_t)(((uint32_t)(x)) << GPT_PR_PRESCALER24M_SHIFT)) & GPT_PR_PRESCALER24M_MASK)
  13861. /*! @name SR - GPT Status Register */
  13862. #define GPT_SR_OF1_MASK (0x1U)
  13863. #define GPT_SR_OF1_SHIFT (0U)
  13864. #define GPT_SR_OF1(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_OF1_SHIFT)) & GPT_SR_OF1_MASK)
  13865. #define GPT_SR_OF2_MASK (0x2U)
  13866. #define GPT_SR_OF2_SHIFT (1U)
  13867. #define GPT_SR_OF2(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_OF2_SHIFT)) & GPT_SR_OF2_MASK)
  13868. #define GPT_SR_OF3_MASK (0x4U)
  13869. #define GPT_SR_OF3_SHIFT (2U)
  13870. #define GPT_SR_OF3(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_OF3_SHIFT)) & GPT_SR_OF3_MASK)
  13871. #define GPT_SR_IF1_MASK (0x8U)
  13872. #define GPT_SR_IF1_SHIFT (3U)
  13873. #define GPT_SR_IF1(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_IF1_SHIFT)) & GPT_SR_IF1_MASK)
  13874. #define GPT_SR_IF2_MASK (0x10U)
  13875. #define GPT_SR_IF2_SHIFT (4U)
  13876. #define GPT_SR_IF2(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_IF2_SHIFT)) & GPT_SR_IF2_MASK)
  13877. #define GPT_SR_ROV_MASK (0x20U)
  13878. #define GPT_SR_ROV_SHIFT (5U)
  13879. #define GPT_SR_ROV(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_ROV_SHIFT)) & GPT_SR_ROV_MASK)
  13880. /*! @name IR - GPT Interrupt Register */
  13881. #define GPT_IR_OF1IE_MASK (0x1U)
  13882. #define GPT_IR_OF1IE_SHIFT (0U)
  13883. #define GPT_IR_OF1IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_OF1IE_SHIFT)) & GPT_IR_OF1IE_MASK)
  13884. #define GPT_IR_OF2IE_MASK (0x2U)
  13885. #define GPT_IR_OF2IE_SHIFT (1U)
  13886. #define GPT_IR_OF2IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_OF2IE_SHIFT)) & GPT_IR_OF2IE_MASK)
  13887. #define GPT_IR_OF3IE_MASK (0x4U)
  13888. #define GPT_IR_OF3IE_SHIFT (2U)
  13889. #define GPT_IR_OF3IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_OF3IE_SHIFT)) & GPT_IR_OF3IE_MASK)
  13890. #define GPT_IR_IF1IE_MASK (0x8U)
  13891. #define GPT_IR_IF1IE_SHIFT (3U)
  13892. #define GPT_IR_IF1IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_IF1IE_SHIFT)) & GPT_IR_IF1IE_MASK)
  13893. #define GPT_IR_IF2IE_MASK (0x10U)
  13894. #define GPT_IR_IF2IE_SHIFT (4U)
  13895. #define GPT_IR_IF2IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_IF2IE_SHIFT)) & GPT_IR_IF2IE_MASK)
  13896. #define GPT_IR_ROVIE_MASK (0x20U)
  13897. #define GPT_IR_ROVIE_SHIFT (5U)
  13898. #define GPT_IR_ROVIE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_ROVIE_SHIFT)) & GPT_IR_ROVIE_MASK)
  13899. /*! @name OCR - GPT Output Compare Register 1..GPT Output Compare Register 3 */
  13900. #define GPT_OCR_COMP_MASK (0xFFFFFFFFU)
  13901. #define GPT_OCR_COMP_SHIFT (0U)
  13902. #define GPT_OCR_COMP(x) (((uint32_t)(((uint32_t)(x)) << GPT_OCR_COMP_SHIFT)) & GPT_OCR_COMP_MASK)
  13903. /* The count of GPT_OCR */
  13904. #define GPT_OCR_COUNT (3U)
  13905. /*! @name ICR - GPT Input Capture Register 1..GPT Input Capture Register 2 */
  13906. #define GPT_ICR_CAPT_MASK (0xFFFFFFFFU)
  13907. #define GPT_ICR_CAPT_SHIFT (0U)
  13908. #define GPT_ICR_CAPT(x) (((uint32_t)(((uint32_t)(x)) << GPT_ICR_CAPT_SHIFT)) & GPT_ICR_CAPT_MASK)
  13909. /* The count of GPT_ICR */
  13910. #define GPT_ICR_COUNT (2U)
  13911. /*! @name CNT - GPT Counter Register */
  13912. #define GPT_CNT_COUNT_MASK (0xFFFFFFFFU)
  13913. #define GPT_CNT_COUNT_SHIFT (0U)
  13914. #define GPT_CNT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << GPT_CNT_COUNT_SHIFT)) & GPT_CNT_COUNT_MASK)
  13915. /*!
  13916. * @}
  13917. */ /* end of group GPT_Register_Masks */
  13918. /* GPT - Peripheral instance base addresses */
  13919. /** Peripheral GPT1 base address */
  13920. #define GPT1_BASE (0x2098000u)
  13921. /** Peripheral GPT1 base pointer */
  13922. #define GPT1 ((GPT_Type *)GPT1_BASE)
  13923. /** Peripheral GPT2 base address */
  13924. #define GPT2_BASE (0x20E8000u)
  13925. /** Peripheral GPT2 base pointer */
  13926. #define GPT2 ((GPT_Type *)GPT2_BASE)
  13927. /** Array initializer of GPT peripheral base addresses */
  13928. #define GPT_BASE_ADDRS { 0u, GPT1_BASE, GPT2_BASE }
  13929. /** Array initializer of GPT peripheral base pointers */
  13930. #define GPT_BASE_PTRS { (GPT_Type *)0u, GPT1, GPT2 }
  13931. /** Interrupt vectors for the GPT peripheral type */
  13932. #define GPT_IRQS { NotAvail_IRQn, GPT1_IRQn, GPT2_IRQn }
  13933. /*!
  13934. * @}
  13935. */ /* end of group GPT_Peripheral_Access_Layer */
  13936. /* ----------------------------------------------------------------------------
  13937. -- I2C Peripheral Access Layer
  13938. ---------------------------------------------------------------------------- */
  13939. /*!
  13940. * @addtogroup I2C_Peripheral_Access_Layer I2C Peripheral Access Layer
  13941. * @{
  13942. */
  13943. /** I2C - Register Layout Typedef */
  13944. typedef struct {
  13945. __IO uint16_t IADR; /**< I2C Address Register, offset: 0x0 */
  13946. uint8_t RESERVED_0[2];
  13947. __IO uint16_t IFDR; /**< I2C Frequency Divider Register, offset: 0x4 */
  13948. uint8_t RESERVED_1[2];
  13949. __IO uint16_t I2CR; /**< I2C Control Register, offset: 0x8 */
  13950. uint8_t RESERVED_2[2];
  13951. __IO uint16_t I2SR; /**< I2C Status Register, offset: 0xC */
  13952. uint8_t RESERVED_3[2];
  13953. __IO uint16_t I2DR; /**< I2C Data I/O Register, offset: 0x10 */
  13954. } I2C_Type;
  13955. /* ----------------------------------------------------------------------------
  13956. -- I2C Register Masks
  13957. ---------------------------------------------------------------------------- */
  13958. /*!
  13959. * @addtogroup I2C_Register_Masks I2C Register Masks
  13960. * @{
  13961. */
  13962. /*! @name IADR - I2C Address Register */
  13963. #define I2C_IADR_ADR_MASK (0xFEU)
  13964. #define I2C_IADR_ADR_SHIFT (1U)
  13965. #define I2C_IADR_ADR(x) (((uint16_t)(((uint16_t)(x)) << I2C_IADR_ADR_SHIFT)) & I2C_IADR_ADR_MASK)
  13966. /*! @name IFDR - I2C Frequency Divider Register */
  13967. #define I2C_IFDR_IC_MASK (0x3FU)
  13968. #define I2C_IFDR_IC_SHIFT (0U)
  13969. #define I2C_IFDR_IC(x) (((uint16_t)(((uint16_t)(x)) << I2C_IFDR_IC_SHIFT)) & I2C_IFDR_IC_MASK)
  13970. /*! @name I2CR - I2C Control Register */
  13971. #define I2C_I2CR_RSTA_MASK (0x4U)
  13972. #define I2C_I2CR_RSTA_SHIFT (2U)
  13973. #define I2C_I2CR_RSTA(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2CR_RSTA_SHIFT)) & I2C_I2CR_RSTA_MASK)
  13974. #define I2C_I2CR_TXAK_MASK (0x8U)
  13975. #define I2C_I2CR_TXAK_SHIFT (3U)
  13976. #define I2C_I2CR_TXAK(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2CR_TXAK_SHIFT)) & I2C_I2CR_TXAK_MASK)
  13977. #define I2C_I2CR_MTX_MASK (0x10U)
  13978. #define I2C_I2CR_MTX_SHIFT (4U)
  13979. #define I2C_I2CR_MTX(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2CR_MTX_SHIFT)) & I2C_I2CR_MTX_MASK)
  13980. #define I2C_I2CR_MSTA_MASK (0x20U)
  13981. #define I2C_I2CR_MSTA_SHIFT (5U)
  13982. #define I2C_I2CR_MSTA(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2CR_MSTA_SHIFT)) & I2C_I2CR_MSTA_MASK)
  13983. #define I2C_I2CR_IIEN_MASK (0x40U)
  13984. #define I2C_I2CR_IIEN_SHIFT (6U)
  13985. #define I2C_I2CR_IIEN(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2CR_IIEN_SHIFT)) & I2C_I2CR_IIEN_MASK)
  13986. #define I2C_I2CR_IEN_MASK (0x80U)
  13987. #define I2C_I2CR_IEN_SHIFT (7U)
  13988. #define I2C_I2CR_IEN(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2CR_IEN_SHIFT)) & I2C_I2CR_IEN_MASK)
  13989. /*! @name I2SR - I2C Status Register */
  13990. #define I2C_I2SR_RXAK_MASK (0x1U)
  13991. #define I2C_I2SR_RXAK_SHIFT (0U)
  13992. #define I2C_I2SR_RXAK(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2SR_RXAK_SHIFT)) & I2C_I2SR_RXAK_MASK)
  13993. #define I2C_I2SR_IIF_MASK (0x2U)
  13994. #define I2C_I2SR_IIF_SHIFT (1U)
  13995. #define I2C_I2SR_IIF(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2SR_IIF_SHIFT)) & I2C_I2SR_IIF_MASK)
  13996. #define I2C_I2SR_SRW_MASK (0x4U)
  13997. #define I2C_I2SR_SRW_SHIFT (2U)
  13998. #define I2C_I2SR_SRW(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2SR_SRW_SHIFT)) & I2C_I2SR_SRW_MASK)
  13999. #define I2C_I2SR_IAL_MASK (0x10U)
  14000. #define I2C_I2SR_IAL_SHIFT (4U)
  14001. #define I2C_I2SR_IAL(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2SR_IAL_SHIFT)) & I2C_I2SR_IAL_MASK)
  14002. #define I2C_I2SR_IBB_MASK (0x20U)
  14003. #define I2C_I2SR_IBB_SHIFT (5U)
  14004. #define I2C_I2SR_IBB(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2SR_IBB_SHIFT)) & I2C_I2SR_IBB_MASK)
  14005. #define I2C_I2SR_IAAS_MASK (0x40U)
  14006. #define I2C_I2SR_IAAS_SHIFT (6U)
  14007. #define I2C_I2SR_IAAS(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2SR_IAAS_SHIFT)) & I2C_I2SR_IAAS_MASK)
  14008. #define I2C_I2SR_ICF_MASK (0x80U)
  14009. #define I2C_I2SR_ICF_SHIFT (7U)
  14010. #define I2C_I2SR_ICF(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2SR_ICF_SHIFT)) & I2C_I2SR_ICF_MASK)
  14011. /*! @name I2DR - I2C Data I/O Register */
  14012. #define I2C_I2DR_DATA_MASK (0xFFU)
  14013. #define I2C_I2DR_DATA_SHIFT (0U)
  14014. #define I2C_I2DR_DATA(x) (((uint16_t)(((uint16_t)(x)) << I2C_I2DR_DATA_SHIFT)) & I2C_I2DR_DATA_MASK)
  14015. /*!
  14016. * @}
  14017. */ /* end of group I2C_Register_Masks */
  14018. /* I2C - Peripheral instance base addresses */
  14019. /** Peripheral I2C1 base address */
  14020. #define I2C1_BASE (0x21A0000u)
  14021. /** Peripheral I2C1 base pointer */
  14022. #define I2C1 ((I2C_Type *)I2C1_BASE)
  14023. /** Peripheral I2C2 base address */
  14024. #define I2C2_BASE (0x21A4000u)
  14025. /** Peripheral I2C2 base pointer */
  14026. #define I2C2 ((I2C_Type *)I2C2_BASE)
  14027. /** Peripheral I2C3 base address */
  14028. #define I2C3_BASE (0x21A8000u)
  14029. /** Peripheral I2C3 base pointer */
  14030. #define I2C3 ((I2C_Type *)I2C3_BASE)
  14031. /** Peripheral I2C4 base address */
  14032. #define I2C4_BASE (0x21F8000u)
  14033. /** Peripheral I2C4 base pointer */
  14034. #define I2C4 ((I2C_Type *)I2C4_BASE)
  14035. /** Array initializer of I2C peripheral base addresses */
  14036. #define I2C_BASE_ADDRS { 0u, I2C1_BASE, I2C2_BASE, I2C3_BASE, I2C4_BASE }
  14037. /** Array initializer of I2C peripheral base pointers */
  14038. #define I2C_BASE_PTRS { (I2C_Type *)0u, I2C1, I2C2, I2C3, I2C4 }
  14039. /** Interrupt vectors for the I2C peripheral type */
  14040. #define I2C_IRQS { NotAvail_IRQn, I2C1_IRQn, I2C2_IRQn, I2C3_IRQn, I2C4_IRQn }
  14041. /*!
  14042. * @}
  14043. */ /* end of group I2C_Peripheral_Access_Layer */
  14044. /* ----------------------------------------------------------------------------
  14045. -- I2S Peripheral Access Layer
  14046. ---------------------------------------------------------------------------- */
  14047. /*!
  14048. * @addtogroup I2S_Peripheral_Access_Layer I2S Peripheral Access Layer
  14049. * @{
  14050. */
  14051. /** I2S - Register Layout Typedef */
  14052. typedef struct {
  14053. __IO uint32_t TCSR; /**< SAI Transmit Control Register, offset: 0x0 */
  14054. __IO uint32_t TCR1; /**< SAI Transmit Configuration 1 Register, offset: 0x4 */
  14055. __IO uint32_t TCR2; /**< SAI Transmit Configuration 2 Register, offset: 0x8 */
  14056. __IO uint32_t TCR3; /**< SAI Transmit Configuration 3 Register, offset: 0xC */
  14057. __IO uint32_t TCR4; /**< SAI Transmit Configuration 4 Register, offset: 0x10 */
  14058. __IO uint32_t TCR5; /**< SAI Transmit Configuration 5 Register, offset: 0x14 */
  14059. uint8_t RESERVED_0[8];
  14060. __O uint32_t TDR[1]; /**< SAI Transmit Data Register, array offset: 0x20, array step: 0x4 */
  14061. uint8_t RESERVED_1[28];
  14062. __I uint32_t TFR[1]; /**< SAI Transmit FIFO Register, array offset: 0x40, array step: 0x4 */
  14063. uint8_t RESERVED_2[28];
  14064. __IO uint32_t TMR; /**< SAI Transmit Mask Register, offset: 0x60 */
  14065. uint8_t RESERVED_3[28];
  14066. __IO uint32_t RCSR; /**< SAI Receive Control Register, offset: 0x80 */
  14067. __IO uint32_t RCR1; /**< SAI Receive Configuration 1 Register, offset: 0x84 */
  14068. __IO uint32_t RCR2; /**< SAI Receive Configuration 2 Register, offset: 0x88 */
  14069. __IO uint32_t RCR3; /**< SAI Receive Configuration 3 Register, offset: 0x8C */
  14070. __IO uint32_t RCR4; /**< SAI Receive Configuration 4 Register, offset: 0x90 */
  14071. __IO uint32_t RCR5; /**< SAI Receive Configuration 5 Register, offset: 0x94 */
  14072. uint8_t RESERVED_4[8];
  14073. __I uint32_t RDR[1]; /**< SAI Receive Data Register, array offset: 0xA0, array step: 0x4 */
  14074. uint8_t RESERVED_5[28];
  14075. __I uint32_t RFR[1]; /**< SAI Receive FIFO Register, array offset: 0xC0, array step: 0x4 */
  14076. uint8_t RESERVED_6[28];
  14077. __IO uint32_t RMR; /**< SAI Receive Mask Register, offset: 0xE0 */
  14078. } I2S_Type;
  14079. /* ----------------------------------------------------------------------------
  14080. -- I2S Register Masks
  14081. ---------------------------------------------------------------------------- */
  14082. /*!
  14083. * @addtogroup I2S_Register_Masks I2S Register Masks
  14084. * @{
  14085. */
  14086. /*! @name TCSR - SAI Transmit Control Register */
  14087. #define I2S_TCSR_FRDE_MASK (0x1U)
  14088. #define I2S_TCSR_FRDE_SHIFT (0U)
  14089. #define I2S_TCSR_FRDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRDE_SHIFT)) & I2S_TCSR_FRDE_MASK)
  14090. #define I2S_TCSR_FWDE_MASK (0x2U)
  14091. #define I2S_TCSR_FWDE_SHIFT (1U)
  14092. #define I2S_TCSR_FWDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWDE_SHIFT)) & I2S_TCSR_FWDE_MASK)
  14093. #define I2S_TCSR_FRIE_MASK (0x100U)
  14094. #define I2S_TCSR_FRIE_SHIFT (8U)
  14095. #define I2S_TCSR_FRIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRIE_SHIFT)) & I2S_TCSR_FRIE_MASK)
  14096. #define I2S_TCSR_FWIE_MASK (0x200U)
  14097. #define I2S_TCSR_FWIE_SHIFT (9U)
  14098. #define I2S_TCSR_FWIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWIE_SHIFT)) & I2S_TCSR_FWIE_MASK)
  14099. #define I2S_TCSR_FEIE_MASK (0x400U)
  14100. #define I2S_TCSR_FEIE_SHIFT (10U)
  14101. #define I2S_TCSR_FEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FEIE_SHIFT)) & I2S_TCSR_FEIE_MASK)
  14102. #define I2S_TCSR_SEIE_MASK (0x800U)
  14103. #define I2S_TCSR_SEIE_SHIFT (11U)
  14104. #define I2S_TCSR_SEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SEIE_SHIFT)) & I2S_TCSR_SEIE_MASK)
  14105. #define I2S_TCSR_WSIE_MASK (0x1000U)
  14106. #define I2S_TCSR_WSIE_SHIFT (12U)
  14107. #define I2S_TCSR_WSIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_WSIE_SHIFT)) & I2S_TCSR_WSIE_MASK)
  14108. #define I2S_TCSR_FRF_MASK (0x10000U)
  14109. #define I2S_TCSR_FRF_SHIFT (16U)
  14110. #define I2S_TCSR_FRF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRF_SHIFT)) & I2S_TCSR_FRF_MASK)
  14111. #define I2S_TCSR_FWF_MASK (0x20000U)
  14112. #define I2S_TCSR_FWF_SHIFT (17U)
  14113. #define I2S_TCSR_FWF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWF_SHIFT)) & I2S_TCSR_FWF_MASK)
  14114. #define I2S_TCSR_FEF_MASK (0x40000U)
  14115. #define I2S_TCSR_FEF_SHIFT (18U)
  14116. #define I2S_TCSR_FEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FEF_SHIFT)) & I2S_TCSR_FEF_MASK)
  14117. #define I2S_TCSR_SEF_MASK (0x80000U)
  14118. #define I2S_TCSR_SEF_SHIFT (19U)
  14119. #define I2S_TCSR_SEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SEF_SHIFT)) & I2S_TCSR_SEF_MASK)
  14120. #define I2S_TCSR_WSF_MASK (0x100000U)
  14121. #define I2S_TCSR_WSF_SHIFT (20U)
  14122. #define I2S_TCSR_WSF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_WSF_SHIFT)) & I2S_TCSR_WSF_MASK)
  14123. #define I2S_TCSR_SR_MASK (0x1000000U)
  14124. #define I2S_TCSR_SR_SHIFT (24U)
  14125. #define I2S_TCSR_SR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SR_SHIFT)) & I2S_TCSR_SR_MASK)
  14126. #define I2S_TCSR_FR_MASK (0x2000000U)
  14127. #define I2S_TCSR_FR_SHIFT (25U)
  14128. #define I2S_TCSR_FR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FR_SHIFT)) & I2S_TCSR_FR_MASK)
  14129. #define I2S_TCSR_BCE_MASK (0x10000000U)
  14130. #define I2S_TCSR_BCE_SHIFT (28U)
  14131. #define I2S_TCSR_BCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_BCE_SHIFT)) & I2S_TCSR_BCE_MASK)
  14132. #define I2S_TCSR_STOPE_MASK (0x40000000U)
  14133. #define I2S_TCSR_STOPE_SHIFT (30U)
  14134. #define I2S_TCSR_STOPE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_STOPE_SHIFT)) & I2S_TCSR_STOPE_MASK)
  14135. #define I2S_TCSR_TE_MASK (0x80000000U)
  14136. #define I2S_TCSR_TE_SHIFT (31U)
  14137. #define I2S_TCSR_TE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_TE_SHIFT)) & I2S_TCSR_TE_MASK)
  14138. /*! @name TCR1 - SAI Transmit Configuration 1 Register */
  14139. #define I2S_TCR1_TFW_MASK (0x1FU)
  14140. #define I2S_TCR1_TFW_SHIFT (0U)
  14141. #define I2S_TCR1_TFW(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR1_TFW_SHIFT)) & I2S_TCR1_TFW_MASK)
  14142. /*! @name TCR2 - SAI Transmit Configuration 2 Register */
  14143. #define I2S_TCR2_DIV_MASK (0xFFU)
  14144. #define I2S_TCR2_DIV_SHIFT (0U)
  14145. #define I2S_TCR2_DIV(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_DIV_SHIFT)) & I2S_TCR2_DIV_MASK)
  14146. #define I2S_TCR2_BCD_MASK (0x1000000U)
  14147. #define I2S_TCR2_BCD_SHIFT (24U)
  14148. #define I2S_TCR2_BCD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCD_SHIFT)) & I2S_TCR2_BCD_MASK)
  14149. #define I2S_TCR2_BCP_MASK (0x2000000U)
  14150. #define I2S_TCR2_BCP_SHIFT (25U)
  14151. #define I2S_TCR2_BCP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCP_SHIFT)) & I2S_TCR2_BCP_MASK)
  14152. #define I2S_TCR2_MSEL_MASK (0xC000000U)
  14153. #define I2S_TCR2_MSEL_SHIFT (26U)
  14154. #define I2S_TCR2_MSEL(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_MSEL_SHIFT)) & I2S_TCR2_MSEL_MASK)
  14155. #define I2S_TCR2_BCI_MASK (0x10000000U)
  14156. #define I2S_TCR2_BCI_SHIFT (28U)
  14157. #define I2S_TCR2_BCI(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCI_SHIFT)) & I2S_TCR2_BCI_MASK)
  14158. #define I2S_TCR2_BCS_MASK (0x20000000U)
  14159. #define I2S_TCR2_BCS_SHIFT (29U)
  14160. #define I2S_TCR2_BCS(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCS_SHIFT)) & I2S_TCR2_BCS_MASK)
  14161. #define I2S_TCR2_SYNC_MASK (0xC0000000U)
  14162. #define I2S_TCR2_SYNC_SHIFT (30U)
  14163. #define I2S_TCR2_SYNC(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_SYNC_SHIFT)) & I2S_TCR2_SYNC_MASK)
  14164. /*! @name TCR3 - SAI Transmit Configuration 3 Register */
  14165. #define I2S_TCR3_WDFL_MASK (0x1FU)
  14166. #define I2S_TCR3_WDFL_SHIFT (0U)
  14167. #define I2S_TCR3_WDFL(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR3_WDFL_SHIFT)) & I2S_TCR3_WDFL_MASK)
  14168. #define I2S_TCR3_TCE_MASK (0x10000U)
  14169. #define I2S_TCR3_TCE_SHIFT (16U)
  14170. #define I2S_TCR3_TCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR3_TCE_SHIFT)) & I2S_TCR3_TCE_MASK)
  14171. /*! @name TCR4 - SAI Transmit Configuration 4 Register */
  14172. #define I2S_TCR4_FSD_MASK (0x1U)
  14173. #define I2S_TCR4_FSD_SHIFT (0U)
  14174. #define I2S_TCR4_FSD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSD_SHIFT)) & I2S_TCR4_FSD_MASK)
  14175. #define I2S_TCR4_FSP_MASK (0x2U)
  14176. #define I2S_TCR4_FSP_SHIFT (1U)
  14177. #define I2S_TCR4_FSP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSP_SHIFT)) & I2S_TCR4_FSP_MASK)
  14178. #define I2S_TCR4_FSE_MASK (0x8U)
  14179. #define I2S_TCR4_FSE_SHIFT (3U)
  14180. #define I2S_TCR4_FSE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSE_SHIFT)) & I2S_TCR4_FSE_MASK)
  14181. #define I2S_TCR4_MF_MASK (0x10U)
  14182. #define I2S_TCR4_MF_SHIFT (4U)
  14183. #define I2S_TCR4_MF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_MF_SHIFT)) & I2S_TCR4_MF_MASK)
  14184. #define I2S_TCR4_SYWD_MASK (0x1F00U)
  14185. #define I2S_TCR4_SYWD_SHIFT (8U)
  14186. #define I2S_TCR4_SYWD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_SYWD_SHIFT)) & I2S_TCR4_SYWD_MASK)
  14187. #define I2S_TCR4_FRSZ_MASK (0x1F0000U)
  14188. #define I2S_TCR4_FRSZ_SHIFT (16U)
  14189. #define I2S_TCR4_FRSZ(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FRSZ_SHIFT)) & I2S_TCR4_FRSZ_MASK)
  14190. /*! @name TCR5 - SAI Transmit Configuration 5 Register */
  14191. #define I2S_TCR5_FBT_MASK (0x1F00U)
  14192. #define I2S_TCR5_FBT_SHIFT (8U)
  14193. #define I2S_TCR5_FBT(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_FBT_SHIFT)) & I2S_TCR5_FBT_MASK)
  14194. #define I2S_TCR5_W0W_MASK (0x1F0000U)
  14195. #define I2S_TCR5_W0W_SHIFT (16U)
  14196. #define I2S_TCR5_W0W(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_W0W_SHIFT)) & I2S_TCR5_W0W_MASK)
  14197. #define I2S_TCR5_WNW_MASK (0x1F000000U)
  14198. #define I2S_TCR5_WNW_SHIFT (24U)
  14199. #define I2S_TCR5_WNW(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_WNW_SHIFT)) & I2S_TCR5_WNW_MASK)
  14200. /*! @name TDR - SAI Transmit Data Register */
  14201. #define I2S_TDR_TDR_MASK (0xFFFFFFFFU)
  14202. #define I2S_TDR_TDR_SHIFT (0U)
  14203. #define I2S_TDR_TDR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TDR_TDR_SHIFT)) & I2S_TDR_TDR_MASK)
  14204. /* The count of I2S_TDR */
  14205. #define I2S_TDR_COUNT (1U)
  14206. /*! @name TFR - SAI Transmit FIFO Register */
  14207. #define I2S_TFR_RFP_MASK (0x3FU)
  14208. #define I2S_TFR_RFP_SHIFT (0U)
  14209. #define I2S_TFR_RFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TFR_RFP_SHIFT)) & I2S_TFR_RFP_MASK)
  14210. #define I2S_TFR_WFP_MASK (0x3F0000U)
  14211. #define I2S_TFR_WFP_SHIFT (16U)
  14212. #define I2S_TFR_WFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TFR_WFP_SHIFT)) & I2S_TFR_WFP_MASK)
  14213. /* The count of I2S_TFR */
  14214. #define I2S_TFR_COUNT (1U)
  14215. /*! @name TMR - SAI Transmit Mask Register */
  14216. #define I2S_TMR_TWM_MASK (0xFFFFFFFFU)
  14217. #define I2S_TMR_TWM_SHIFT (0U)
  14218. #define I2S_TMR_TWM(x) (((uint32_t)(((uint32_t)(x)) << I2S_TMR_TWM_SHIFT)) & I2S_TMR_TWM_MASK)
  14219. /*! @name RCSR - SAI Receive Control Register */
  14220. #define I2S_RCSR_FRDE_MASK (0x1U)
  14221. #define I2S_RCSR_FRDE_SHIFT (0U)
  14222. #define I2S_RCSR_FRDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRDE_SHIFT)) & I2S_RCSR_FRDE_MASK)
  14223. #define I2S_RCSR_FWDE_MASK (0x2U)
  14224. #define I2S_RCSR_FWDE_SHIFT (1U)
  14225. #define I2S_RCSR_FWDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWDE_SHIFT)) & I2S_RCSR_FWDE_MASK)
  14226. #define I2S_RCSR_FRIE_MASK (0x100U)
  14227. #define I2S_RCSR_FRIE_SHIFT (8U)
  14228. #define I2S_RCSR_FRIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRIE_SHIFT)) & I2S_RCSR_FRIE_MASK)
  14229. #define I2S_RCSR_FWIE_MASK (0x200U)
  14230. #define I2S_RCSR_FWIE_SHIFT (9U)
  14231. #define I2S_RCSR_FWIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWIE_SHIFT)) & I2S_RCSR_FWIE_MASK)
  14232. #define I2S_RCSR_FEIE_MASK (0x400U)
  14233. #define I2S_RCSR_FEIE_SHIFT (10U)
  14234. #define I2S_RCSR_FEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FEIE_SHIFT)) & I2S_RCSR_FEIE_MASK)
  14235. #define I2S_RCSR_SEIE_MASK (0x800U)
  14236. #define I2S_RCSR_SEIE_SHIFT (11U)
  14237. #define I2S_RCSR_SEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SEIE_SHIFT)) & I2S_RCSR_SEIE_MASK)
  14238. #define I2S_RCSR_WSIE_MASK (0x1000U)
  14239. #define I2S_RCSR_WSIE_SHIFT (12U)
  14240. #define I2S_RCSR_WSIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_WSIE_SHIFT)) & I2S_RCSR_WSIE_MASK)
  14241. #define I2S_RCSR_FRF_MASK (0x10000U)
  14242. #define I2S_RCSR_FRF_SHIFT (16U)
  14243. #define I2S_RCSR_FRF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRF_SHIFT)) & I2S_RCSR_FRF_MASK)
  14244. #define I2S_RCSR_FWF_MASK (0x20000U)
  14245. #define I2S_RCSR_FWF_SHIFT (17U)
  14246. #define I2S_RCSR_FWF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWF_SHIFT)) & I2S_RCSR_FWF_MASK)
  14247. #define I2S_RCSR_FEF_MASK (0x40000U)
  14248. #define I2S_RCSR_FEF_SHIFT (18U)
  14249. #define I2S_RCSR_FEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FEF_SHIFT)) & I2S_RCSR_FEF_MASK)
  14250. #define I2S_RCSR_SEF_MASK (0x80000U)
  14251. #define I2S_RCSR_SEF_SHIFT (19U)
  14252. #define I2S_RCSR_SEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SEF_SHIFT)) & I2S_RCSR_SEF_MASK)
  14253. #define I2S_RCSR_WSF_MASK (0x100000U)
  14254. #define I2S_RCSR_WSF_SHIFT (20U)
  14255. #define I2S_RCSR_WSF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_WSF_SHIFT)) & I2S_RCSR_WSF_MASK)
  14256. #define I2S_RCSR_SR_MASK (0x1000000U)
  14257. #define I2S_RCSR_SR_SHIFT (24U)
  14258. #define I2S_RCSR_SR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SR_SHIFT)) & I2S_RCSR_SR_MASK)
  14259. #define I2S_RCSR_FR_MASK (0x2000000U)
  14260. #define I2S_RCSR_FR_SHIFT (25U)
  14261. #define I2S_RCSR_FR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FR_SHIFT)) & I2S_RCSR_FR_MASK)
  14262. #define I2S_RCSR_BCE_MASK (0x10000000U)
  14263. #define I2S_RCSR_BCE_SHIFT (28U)
  14264. #define I2S_RCSR_BCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_BCE_SHIFT)) & I2S_RCSR_BCE_MASK)
  14265. #define I2S_RCSR_STOPE_MASK (0x40000000U)
  14266. #define I2S_RCSR_STOPE_SHIFT (30U)
  14267. #define I2S_RCSR_STOPE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_STOPE_SHIFT)) & I2S_RCSR_STOPE_MASK)
  14268. #define I2S_RCSR_RE_MASK (0x80000000U)
  14269. #define I2S_RCSR_RE_SHIFT (31U)
  14270. #define I2S_RCSR_RE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_RE_SHIFT)) & I2S_RCSR_RE_MASK)
  14271. /*! @name RCR1 - SAI Receive Configuration 1 Register */
  14272. #define I2S_RCR1_RFW_MASK (0x1FU)
  14273. #define I2S_RCR1_RFW_SHIFT (0U)
  14274. #define I2S_RCR1_RFW(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR1_RFW_SHIFT)) & I2S_RCR1_RFW_MASK)
  14275. /*! @name RCR2 - SAI Receive Configuration 2 Register */
  14276. #define I2S_RCR2_DIV_MASK (0xFFU)
  14277. #define I2S_RCR2_DIV_SHIFT (0U)
  14278. #define I2S_RCR2_DIV(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_DIV_SHIFT)) & I2S_RCR2_DIV_MASK)
  14279. #define I2S_RCR2_BCD_MASK (0x1000000U)
  14280. #define I2S_RCR2_BCD_SHIFT (24U)
  14281. #define I2S_RCR2_BCD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCD_SHIFT)) & I2S_RCR2_BCD_MASK)
  14282. #define I2S_RCR2_BCP_MASK (0x2000000U)
  14283. #define I2S_RCR2_BCP_SHIFT (25U)
  14284. #define I2S_RCR2_BCP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCP_SHIFT)) & I2S_RCR2_BCP_MASK)
  14285. #define I2S_RCR2_MSEL_MASK (0xC000000U)
  14286. #define I2S_RCR2_MSEL_SHIFT (26U)
  14287. #define I2S_RCR2_MSEL(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_MSEL_SHIFT)) & I2S_RCR2_MSEL_MASK)
  14288. #define I2S_RCR2_BCI_MASK (0x10000000U)
  14289. #define I2S_RCR2_BCI_SHIFT (28U)
  14290. #define I2S_RCR2_BCI(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCI_SHIFT)) & I2S_RCR2_BCI_MASK)
  14291. #define I2S_RCR2_BCS_MASK (0x20000000U)
  14292. #define I2S_RCR2_BCS_SHIFT (29U)
  14293. #define I2S_RCR2_BCS(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCS_SHIFT)) & I2S_RCR2_BCS_MASK)
  14294. #define I2S_RCR2_SYNC_MASK (0xC0000000U)
  14295. #define I2S_RCR2_SYNC_SHIFT (30U)
  14296. #define I2S_RCR2_SYNC(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_SYNC_SHIFT)) & I2S_RCR2_SYNC_MASK)
  14297. /*! @name RCR3 - SAI Receive Configuration 3 Register */
  14298. #define I2S_RCR3_WDFL_MASK (0x1FU)
  14299. #define I2S_RCR3_WDFL_SHIFT (0U)
  14300. #define I2S_RCR3_WDFL(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR3_WDFL_SHIFT)) & I2S_RCR3_WDFL_MASK)
  14301. #define I2S_RCR3_RCE_MASK (0x10000U)
  14302. #define I2S_RCR3_RCE_SHIFT (16U)
  14303. #define I2S_RCR3_RCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR3_RCE_SHIFT)) & I2S_RCR3_RCE_MASK)
  14304. /*! @name RCR4 - SAI Receive Configuration 4 Register */
  14305. #define I2S_RCR4_FSD_MASK (0x1U)
  14306. #define I2S_RCR4_FSD_SHIFT (0U)
  14307. #define I2S_RCR4_FSD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSD_SHIFT)) & I2S_RCR4_FSD_MASK)
  14308. #define I2S_RCR4_FSP_MASK (0x2U)
  14309. #define I2S_RCR4_FSP_SHIFT (1U)
  14310. #define I2S_RCR4_FSP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSP_SHIFT)) & I2S_RCR4_FSP_MASK)
  14311. #define I2S_RCR4_FSE_MASK (0x8U)
  14312. #define I2S_RCR4_FSE_SHIFT (3U)
  14313. #define I2S_RCR4_FSE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSE_SHIFT)) & I2S_RCR4_FSE_MASK)
  14314. #define I2S_RCR4_MF_MASK (0x10U)
  14315. #define I2S_RCR4_MF_SHIFT (4U)
  14316. #define I2S_RCR4_MF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_MF_SHIFT)) & I2S_RCR4_MF_MASK)
  14317. #define I2S_RCR4_SYWD_MASK (0x1F00U)
  14318. #define I2S_RCR4_SYWD_SHIFT (8U)
  14319. #define I2S_RCR4_SYWD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_SYWD_SHIFT)) & I2S_RCR4_SYWD_MASK)
  14320. #define I2S_RCR4_FRSZ_MASK (0x1F0000U)
  14321. #define I2S_RCR4_FRSZ_SHIFT (16U)
  14322. #define I2S_RCR4_FRSZ(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FRSZ_SHIFT)) & I2S_RCR4_FRSZ_MASK)
  14323. /*! @name RCR5 - SAI Receive Configuration 5 Register */
  14324. #define I2S_RCR5_FBT_MASK (0x1F00U)
  14325. #define I2S_RCR5_FBT_SHIFT (8U)
  14326. #define I2S_RCR5_FBT(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_FBT_SHIFT)) & I2S_RCR5_FBT_MASK)
  14327. #define I2S_RCR5_W0W_MASK (0x1F0000U)
  14328. #define I2S_RCR5_W0W_SHIFT (16U)
  14329. #define I2S_RCR5_W0W(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_W0W_SHIFT)) & I2S_RCR5_W0W_MASK)
  14330. #define I2S_RCR5_WNW_MASK (0x1F000000U)
  14331. #define I2S_RCR5_WNW_SHIFT (24U)
  14332. #define I2S_RCR5_WNW(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_WNW_SHIFT)) & I2S_RCR5_WNW_MASK)
  14333. /*! @name RDR - SAI Receive Data Register */
  14334. #define I2S_RDR_RDR_MASK (0xFFFFFFFFU)
  14335. #define I2S_RDR_RDR_SHIFT (0U)
  14336. #define I2S_RDR_RDR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RDR_RDR_SHIFT)) & I2S_RDR_RDR_MASK)
  14337. /* The count of I2S_RDR */
  14338. #define I2S_RDR_COUNT (1U)
  14339. /*! @name RFR - SAI Receive FIFO Register */
  14340. #define I2S_RFR_RFP_MASK (0x3FU)
  14341. #define I2S_RFR_RFP_SHIFT (0U)
  14342. #define I2S_RFR_RFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RFR_RFP_SHIFT)) & I2S_RFR_RFP_MASK)
  14343. #define I2S_RFR_WFP_MASK (0x3F0000U)
  14344. #define I2S_RFR_WFP_SHIFT (16U)
  14345. #define I2S_RFR_WFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RFR_WFP_SHIFT)) & I2S_RFR_WFP_MASK)
  14346. /* The count of I2S_RFR */
  14347. #define I2S_RFR_COUNT (1U)
  14348. /*! @name RMR - SAI Receive Mask Register */
  14349. #define I2S_RMR_RWM_MASK (0xFFFFFFFFU)
  14350. #define I2S_RMR_RWM_SHIFT (0U)
  14351. #define I2S_RMR_RWM(x) (((uint32_t)(((uint32_t)(x)) << I2S_RMR_RWM_SHIFT)) & I2S_RMR_RWM_MASK)
  14352. /*!
  14353. * @}
  14354. */ /* end of group I2S_Register_Masks */
  14355. /* I2S - Peripheral instance base addresses */
  14356. /** Peripheral I2S1 base address */
  14357. #define I2S1_BASE (0x2028000u)
  14358. /** Peripheral I2S1 base pointer */
  14359. #define I2S1 ((I2S_Type *)I2S1_BASE)
  14360. /** Peripheral I2S2 base address */
  14361. #define I2S2_BASE (0x202C000u)
  14362. /** Peripheral I2S2 base pointer */
  14363. #define I2S2 ((I2S_Type *)I2S2_BASE)
  14364. /** Peripheral I2S3 base address */
  14365. #define I2S3_BASE (0x2030000u)
  14366. /** Peripheral I2S3 base pointer */
  14367. #define I2S3 ((I2S_Type *)I2S3_BASE)
  14368. /** Array initializer of I2S peripheral base addresses */
  14369. #define I2S_BASE_ADDRS { 0u, I2S1_BASE, I2S2_BASE, I2S3_BASE }
  14370. /** Array initializer of I2S peripheral base pointers */
  14371. #define I2S_BASE_PTRS { (I2S_Type *)0u, I2S1, I2S2, I2S3 }
  14372. /** Interrupt vectors for the I2S peripheral type */
  14373. #define I2S_RX_IRQS { NotAvail_IRQn, SAI1_IRQn, SAI2_IRQn, SAI3_RX_IRQn }
  14374. #define I2S_TX_IRQS { NotAvail_IRQn, SAI1_IRQn, SAI2_IRQn, SAI3_TX_IRQn }
  14375. /*!
  14376. * @}
  14377. */ /* end of group I2S_Peripheral_Access_Layer */
  14378. /* ----------------------------------------------------------------------------
  14379. -- IOMUXC Peripheral Access Layer
  14380. ---------------------------------------------------------------------------- */
  14381. /*!
  14382. * @addtogroup IOMUXC_Peripheral_Access_Layer IOMUXC Peripheral Access Layer
  14383. * @{
  14384. */
  14385. /** IOMUXC - Register Layout Typedef */
  14386. typedef struct {
  14387. uint8_t RESERVED_0[68];
  14388. __IO uint32_t SW_MUX_CTL_PAD[112]; /**< SW_MUX_CTL_PAD_JTAG_MOD SW MUX Control Register..SW_MUX_CTL_PAD_CSI_DATA07 SW MUX Control Register, array offset: 0x44, array step: 0x4 */
  14389. __IO uint32_t SW_PAD_CTL_PAD_DDR[34]; /**< SW_PAD_CTL_PAD_DRAM_ADDR00 SW PAD Control Register..SW_PAD_CTL_PAD_DRAM_RESET SW PAD Control Register, array offset: 0x204, array step: 0x4 */
  14390. uint8_t RESERVED_1[68];
  14391. __IO uint32_t SW_PAD_CTL_PAD[112]; /**< SW_PAD_CTL_PAD_JTAG_MOD SW PAD Control Register..SW_PAD_CTL_PAD_CSI_DATA07 SW PAD Control Register, array offset: 0x2D0, array step: 0x4 */
  14392. __IO uint32_t SW_PAD_CTL_GRP[10]; /**< SW_PAD_CTL_GRP_ADDDS SW GRP Register..SW_PAD_CTL_GRP_DDR_TYPE SW GRP Register, array offset: 0x490, array step: 0x4 */
  14393. __IO uint32_t SELECT_INPUT[122]; /**< USB_OTG1_ID_SELECT_INPUT DAISY Register..USDHC2_WP_SELECT_INPUT DAISY Register, array offset: 0x4B8, array step: 0x4 */
  14394. } IOMUXC_Type;
  14395. /* ----------------------------------------------------------------------------
  14396. -- IOMUXC Register Masks
  14397. ---------------------------------------------------------------------------- */
  14398. /*!
  14399. * @addtogroup IOMUXC_Register_Masks IOMUXC Register Masks
  14400. * @{
  14401. */
  14402. /*! @name SW_MUX_CTL_PAD - SW_MUX_CTL_PAD_JTAG_MOD SW MUX Control Register..SW_MUX_CTL_PAD_CSI_DATA07 SW MUX Control Register */
  14403. #define IOMUXC_SW_MUX_CTL_PAD_MUX_MODE_MASK (0xFU) /* Merged from fields with different position or width, of widths (3, 4), largest definition used */
  14404. #define IOMUXC_SW_MUX_CTL_PAD_MUX_MODE_SHIFT (0U)
  14405. #define IOMUXC_SW_MUX_CTL_PAD_MUX_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_MUX_CTL_PAD_MUX_MODE_SHIFT)) & IOMUXC_SW_MUX_CTL_PAD_MUX_MODE_MASK) /* Merged from fields with different position or width, of widths (3, 4), largest definition used */
  14406. #define IOMUXC_SW_MUX_CTL_PAD_SION_MASK (0x10U)
  14407. #define IOMUXC_SW_MUX_CTL_PAD_SION_SHIFT (4U)
  14408. #define IOMUXC_SW_MUX_CTL_PAD_SION(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_MUX_CTL_PAD_SION_SHIFT)) & IOMUXC_SW_MUX_CTL_PAD_SION_MASK)
  14409. /* The count of IOMUXC_SW_MUX_CTL_PAD */
  14410. #define IOMUXC_SW_MUX_CTL_PAD_COUNT (112U)
  14411. /*! @name SW_PAD_CTL_PAD_DDR - SW_PAD_CTL_PAD_DRAM_ADDR00 SW PAD Control Register..SW_PAD_CTL_PAD_DRAM_RESET SW PAD Control Register */
  14412. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DSE_MASK (0x38U)
  14413. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DSE_SHIFT (3U)
  14414. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_DSE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_DSE_MASK)
  14415. #define IOMUXC_SW_PAD_CTL_PAD_DDR_ODT_MASK (0x700U)
  14416. #define IOMUXC_SW_PAD_CTL_PAD_DDR_ODT_SHIFT (8U)
  14417. #define IOMUXC_SW_PAD_CTL_PAD_DDR_ODT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_ODT_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_ODT_MASK)
  14418. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PKE_MASK (0x1000U)
  14419. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PKE_SHIFT (12U)
  14420. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_PKE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_PKE_MASK)
  14421. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PUE_MASK (0x2000U)
  14422. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PUE_SHIFT (13U)
  14423. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_PUE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_PUE_MASK)
  14424. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PUS_MASK (0xC000U)
  14425. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PUS_SHIFT (14U)
  14426. #define IOMUXC_SW_PAD_CTL_PAD_DDR_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_PUS_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_PUS_MASK)
  14427. #define IOMUXC_SW_PAD_CTL_PAD_DDR_HYS_MASK (0x10000U)
  14428. #define IOMUXC_SW_PAD_CTL_PAD_DDR_HYS_SHIFT (16U)
  14429. #define IOMUXC_SW_PAD_CTL_PAD_DDR_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_HYS_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_HYS_MASK)
  14430. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_INPUT_MASK (0x20000U)
  14431. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_INPUT_SHIFT (17U)
  14432. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_INPUT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_INPUT_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_INPUT_MASK)
  14433. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_SEL_MASK (0xC0000U)
  14434. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_SEL_SHIFT (18U)
  14435. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_SEL_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_DDR_SEL_MASK)
  14436. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_MASK (0x300000U)
  14437. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_SHIFT (20U)
  14438. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_MASK)
  14439. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_PADN_MASK (0x3000000U)
  14440. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_PADN_SHIFT (24U)
  14441. #define IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_PADN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_PADN_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DDR_DO_TRIM_PADN_MASK)
  14442. /* The count of IOMUXC_SW_PAD_CTL_PAD_DDR */
  14443. #define IOMUXC_SW_PAD_CTL_PAD_DDR_COUNT (34U)
  14444. /*! @name SW_PAD_CTL_PAD - SW_PAD_CTL_PAD_JTAG_MOD SW PAD Control Register..SW_PAD_CTL_PAD_CSI_DATA07 SW PAD Control Register */
  14445. #define IOMUXC_SW_PAD_CTL_PAD_SRE_MASK (0x1U)
  14446. #define IOMUXC_SW_PAD_CTL_PAD_SRE_SHIFT (0U)
  14447. #define IOMUXC_SW_PAD_CTL_PAD_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_SRE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_SRE_MASK)
  14448. #define IOMUXC_SW_PAD_CTL_PAD_DSE_MASK (0x38U)
  14449. #define IOMUXC_SW_PAD_CTL_PAD_DSE_SHIFT (3U)
  14450. #define IOMUXC_SW_PAD_CTL_PAD_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DSE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DSE_MASK)
  14451. #define IOMUXC_SW_PAD_CTL_PAD_SPEED_MASK (0xC0U)
  14452. #define IOMUXC_SW_PAD_CTL_PAD_SPEED_SHIFT (6U)
  14453. #define IOMUXC_SW_PAD_CTL_PAD_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_SPEED_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_SPEED_MASK)
  14454. #define IOMUXC_SW_PAD_CTL_PAD_ODE_MASK (0x800U)
  14455. #define IOMUXC_SW_PAD_CTL_PAD_ODE_SHIFT (11U)
  14456. #define IOMUXC_SW_PAD_CTL_PAD_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_ODE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_ODE_MASK)
  14457. #define IOMUXC_SW_PAD_CTL_PAD_PKE_MASK (0x1000U)
  14458. #define IOMUXC_SW_PAD_CTL_PAD_PKE_SHIFT (12U)
  14459. #define IOMUXC_SW_PAD_CTL_PAD_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_PKE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_PKE_MASK)
  14460. #define IOMUXC_SW_PAD_CTL_PAD_PUE_MASK (0x2000U)
  14461. #define IOMUXC_SW_PAD_CTL_PAD_PUE_SHIFT (13U)
  14462. #define IOMUXC_SW_PAD_CTL_PAD_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_PUE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_PUE_MASK)
  14463. #define IOMUXC_SW_PAD_CTL_PAD_PUS_MASK (0xC000U)
  14464. #define IOMUXC_SW_PAD_CTL_PAD_PUS_SHIFT (14U)
  14465. #define IOMUXC_SW_PAD_CTL_PAD_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_PUS_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_PUS_MASK)
  14466. #define IOMUXC_SW_PAD_CTL_PAD_HYS_MASK (0x10000U)
  14467. #define IOMUXC_SW_PAD_CTL_PAD_HYS_SHIFT (16U)
  14468. #define IOMUXC_SW_PAD_CTL_PAD_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_HYS_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_HYS_MASK)
  14469. /* The count of IOMUXC_SW_PAD_CTL_PAD */
  14470. #define IOMUXC_SW_PAD_CTL_PAD_COUNT (112U)
  14471. /*! @name SW_PAD_CTL_GRP - SW_PAD_CTL_GRP_ADDDS SW GRP Register..SW_PAD_CTL_GRP_DDR_TYPE SW GRP Register */
  14472. #define IOMUXC_SW_PAD_CTL_GRP_DSE_MASK (0x38U)
  14473. #define IOMUXC_SW_PAD_CTL_GRP_DSE_SHIFT (3U)
  14474. #define IOMUXC_SW_PAD_CTL_GRP_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_GRP_DSE_SHIFT)) & IOMUXC_SW_PAD_CTL_GRP_DSE_MASK)
  14475. #define IOMUXC_SW_PAD_CTL_GRP_PKE_MASK (0x1000U)
  14476. #define IOMUXC_SW_PAD_CTL_GRP_PKE_SHIFT (12U)
  14477. #define IOMUXC_SW_PAD_CTL_GRP_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_GRP_PKE_SHIFT)) & IOMUXC_SW_PAD_CTL_GRP_PKE_MASK)
  14478. #define IOMUXC_SW_PAD_CTL_GRP_PUE_MASK (0x2000U)
  14479. #define IOMUXC_SW_PAD_CTL_GRP_PUE_SHIFT (13U)
  14480. #define IOMUXC_SW_PAD_CTL_GRP_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_GRP_PUE_SHIFT)) & IOMUXC_SW_PAD_CTL_GRP_PUE_MASK)
  14481. #define IOMUXC_SW_PAD_CTL_GRP_HYS_MASK (0x10000U)
  14482. #define IOMUXC_SW_PAD_CTL_GRP_HYS_SHIFT (16U)
  14483. #define IOMUXC_SW_PAD_CTL_GRP_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_GRP_HYS_SHIFT)) & IOMUXC_SW_PAD_CTL_GRP_HYS_MASK)
  14484. #define IOMUXC_SW_PAD_CTL_GRP_DDR_INPUT_MASK (0x20000U)
  14485. #define IOMUXC_SW_PAD_CTL_GRP_DDR_INPUT_SHIFT (17U)
  14486. #define IOMUXC_SW_PAD_CTL_GRP_DDR_INPUT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_GRP_DDR_INPUT_SHIFT)) & IOMUXC_SW_PAD_CTL_GRP_DDR_INPUT_MASK)
  14487. #define IOMUXC_SW_PAD_CTL_GRP_DDR_SEL_MASK (0xC0000U)
  14488. #define IOMUXC_SW_PAD_CTL_GRP_DDR_SEL_SHIFT (18U)
  14489. #define IOMUXC_SW_PAD_CTL_GRP_DDR_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_GRP_DDR_SEL_SHIFT)) & IOMUXC_SW_PAD_CTL_GRP_DDR_SEL_MASK)
  14490. /* The count of IOMUXC_SW_PAD_CTL_GRP */
  14491. #define IOMUXC_SW_PAD_CTL_GRP_COUNT (10U)
  14492. /*! @name SELECT_INPUT - USB_OTG1_ID_SELECT_INPUT DAISY Register..USDHC2_WP_SELECT_INPUT DAISY Register */
  14493. #define IOMUXC_SELECT_INPUT_DAISY_MASK (0x7U) /* Merged from fields with different position or width, of widths (1, 2, 3), largest definition used */
  14494. #define IOMUXC_SELECT_INPUT_DAISY_SHIFT (0U)
  14495. #define IOMUXC_SELECT_INPUT_DAISY(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SELECT_INPUT_DAISY_SHIFT)) & IOMUXC_SELECT_INPUT_DAISY_MASK) /* Merged from fields with different position or width, of widths (1, 2, 3), largest definition used */
  14496. /* The count of IOMUXC_SELECT_INPUT */
  14497. #define IOMUXC_SELECT_INPUT_COUNT (122U)
  14498. /*!
  14499. * @}
  14500. */ /* end of group IOMUXC_Register_Masks */
  14501. /* IOMUXC - Peripheral instance base addresses */
  14502. /** Peripheral IOMUXC base address */
  14503. #define IOMUXC_BASE (0x20E0000u)
  14504. /** Peripheral IOMUXC base pointer */
  14505. #define IOMUXC ((IOMUXC_Type *)IOMUXC_BASE)
  14506. /** Array initializer of IOMUXC peripheral base addresses */
  14507. #define IOMUXC_BASE_ADDRS { IOMUXC_BASE }
  14508. /** Array initializer of IOMUXC peripheral base pointers */
  14509. #define IOMUXC_BASE_PTRS { IOMUXC }
  14510. /*!
  14511. * @}
  14512. */ /* end of group IOMUXC_Peripheral_Access_Layer */
  14513. /* ----------------------------------------------------------------------------
  14514. -- IOMUXC_GPR Peripheral Access Layer
  14515. ---------------------------------------------------------------------------- */
  14516. /*!
  14517. * @addtogroup IOMUXC_GPR_Peripheral_Access_Layer IOMUXC_GPR Peripheral Access Layer
  14518. * @{
  14519. */
  14520. /** IOMUXC_GPR - Register Layout Typedef */
  14521. typedef struct {
  14522. __IO uint32_t GPR0; /**< GPR0 General Purpose Register, offset: 0x0 */
  14523. __IO uint32_t GPR1; /**< GPR1 General Purpose Register, offset: 0x4 */
  14524. __IO uint32_t GPR2; /**< GPR2 General Purpose Register, offset: 0x8 */
  14525. __IO uint32_t GPR3; /**< GPR3 General Purpose Register, offset: 0xC */
  14526. __IO uint32_t GPR4; /**< GPR4 General Purpose Register, offset: 0x10 */
  14527. __IO uint32_t GPR5; /**< GPR5 General Purpose Register, offset: 0x14 */
  14528. uint8_t RESERVED_0[12];
  14529. __I uint32_t GPR9; /**< GPR9 General Purpose Register, offset: 0x24 */
  14530. __IO uint32_t GPR10; /**< GPR10 General Purpose Register, offset: 0x28 */
  14531. uint8_t RESERVED_1[12];
  14532. __IO uint32_t GPR14; /**< GPR14 General Purpose Register, offset: 0x38 */
  14533. } IOMUXC_GPR_Type;
  14534. /* ----------------------------------------------------------------------------
  14535. -- IOMUXC_GPR Register Masks
  14536. ---------------------------------------------------------------------------- */
  14537. /*!
  14538. * @addtogroup IOMUXC_GPR_Register_Masks IOMUXC_GPR Register Masks
  14539. * @{
  14540. */
  14541. /*! @name GPR0 - GPR0 General Purpose Register */
  14542. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL0_MASK (0x1U)
  14543. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL0_SHIFT (0U)
  14544. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL0(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL0_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL0_MASK)
  14545. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL1_MASK (0x2U)
  14546. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL1_SHIFT (1U)
  14547. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL1(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL1_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL1_MASK)
  14548. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL2_MASK (0x4U)
  14549. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL2_SHIFT (2U)
  14550. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL2(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL2_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL2_MASK)
  14551. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL3_MASK (0x8U)
  14552. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL3_SHIFT (3U)
  14553. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL3(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL3_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL3_MASK)
  14554. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL4_MASK (0x10U)
  14555. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL4_SHIFT (4U)
  14556. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL4(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL4_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL4_MASK)
  14557. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL5_MASK (0x20U)
  14558. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL5_SHIFT (5U)
  14559. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL5(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL5_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL5_MASK)
  14560. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL6_MASK (0x40U)
  14561. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL6_SHIFT (6U)
  14562. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL6(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL6_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL6_MASK)
  14563. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL7_MASK (0x80U)
  14564. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL7_SHIFT (7U)
  14565. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL7(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL7_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL7_MASK)
  14566. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL8_MASK (0x100U)
  14567. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL8_SHIFT (8U)
  14568. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL8(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL8_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL8_MASK)
  14569. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL9_MASK (0x200U)
  14570. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL9_SHIFT (9U)
  14571. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL9(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL9_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL9_MASK)
  14572. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL10_MASK (0x400U)
  14573. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL10_SHIFT (10U)
  14574. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL10(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL10_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL10_MASK)
  14575. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL11_MASK (0x800U)
  14576. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL11_SHIFT (11U)
  14577. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL11(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL11_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL11_MASK)
  14578. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL12_MASK (0x1000U)
  14579. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL12_SHIFT (12U)
  14580. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL12(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL12_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL12_MASK)
  14581. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL13_MASK (0x2000U)
  14582. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL13_SHIFT (13U)
  14583. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL13(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL13_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL13_MASK)
  14584. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL14_MASK (0x4000U)
  14585. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL14_SHIFT (14U)
  14586. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL14(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL14_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL14_MASK)
  14587. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL15_MASK (0x8000U)
  14588. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL15_SHIFT (15U)
  14589. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL15(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL15_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL15_MASK)
  14590. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL16_MASK (0x10000U)
  14591. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL16_SHIFT (16U)
  14592. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL16(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL16_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL16_MASK)
  14593. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL17_MASK (0x20000U)
  14594. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL17_SHIFT (17U)
  14595. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL17(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL17_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL17_MASK)
  14596. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL18_MASK (0x40000U)
  14597. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL18_SHIFT (18U)
  14598. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL18(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL18_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL18_MASK)
  14599. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL19_MASK (0x80000U)
  14600. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL19_SHIFT (19U)
  14601. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL19(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL19_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL19_MASK)
  14602. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL20_MASK (0x100000U)
  14603. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL20_SHIFT (20U)
  14604. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL20(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL20_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL20_MASK)
  14605. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL21_MASK (0x200000U)
  14606. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL21_SHIFT (21U)
  14607. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL21(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL21_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL21_MASK)
  14608. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL22_MASK (0x400000U)
  14609. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL22_SHIFT (22U)
  14610. #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL22(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL22_SHIFT)) & IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL22_MASK)
  14611. /*! @name GPR1 - GPR1 General Purpose Register */
  14612. #define IOMUXC_GPR_GPR1_ACT_CS0_MASK (0x1U)
  14613. #define IOMUXC_GPR_GPR1_ACT_CS0_SHIFT (0U)
  14614. #define IOMUXC_GPR_GPR1_ACT_CS0(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ACT_CS0_SHIFT)) & IOMUXC_GPR_GPR1_ACT_CS0_MASK)
  14615. #define IOMUXC_GPR_GPR1_ADDRS0_MASK (0x6U)
  14616. #define IOMUXC_GPR_GPR1_ADDRS0_SHIFT (1U)
  14617. #define IOMUXC_GPR_GPR1_ADDRS0(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ADDRS0_SHIFT)) & IOMUXC_GPR_GPR1_ADDRS0_MASK)
  14618. #define IOMUXC_GPR_GPR1_ACT_CS1_MASK (0x8U)
  14619. #define IOMUXC_GPR_GPR1_ACT_CS1_SHIFT (3U)
  14620. #define IOMUXC_GPR_GPR1_ACT_CS1(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ACT_CS1_SHIFT)) & IOMUXC_GPR_GPR1_ACT_CS1_MASK)
  14621. #define IOMUXC_GPR_GPR1_ADDRS1_MASK (0x30U)
  14622. #define IOMUXC_GPR_GPR1_ADDRS1_SHIFT (4U)
  14623. #define IOMUXC_GPR_GPR1_ADDRS1(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ADDRS1_SHIFT)) & IOMUXC_GPR_GPR1_ADDRS1_MASK)
  14624. #define IOMUXC_GPR_GPR1_ACT_CS2_MASK (0x40U)
  14625. #define IOMUXC_GPR_GPR1_ACT_CS2_SHIFT (6U)
  14626. #define IOMUXC_GPR_GPR1_ACT_CS2(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ACT_CS2_SHIFT)) & IOMUXC_GPR_GPR1_ACT_CS2_MASK)
  14627. #define IOMUXC_GPR_GPR1_ADDRS2_MASK (0x180U)
  14628. #define IOMUXC_GPR_GPR1_ADDRS2_SHIFT (7U)
  14629. #define IOMUXC_GPR_GPR1_ADDRS2(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ADDRS2_SHIFT)) & IOMUXC_GPR_GPR1_ADDRS2_MASK)
  14630. #define IOMUXC_GPR_GPR1_ACT_CS3_MASK (0x200U)
  14631. #define IOMUXC_GPR_GPR1_ACT_CS3_SHIFT (9U)
  14632. #define IOMUXC_GPR_GPR1_ACT_CS3(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ACT_CS3_SHIFT)) & IOMUXC_GPR_GPR1_ACT_CS3_MASK)
  14633. #define IOMUXC_GPR_GPR1_ADDRS3_MASK (0xC00U)
  14634. #define IOMUXC_GPR_GPR1_ADDRS3_SHIFT (10U)
  14635. #define IOMUXC_GPR_GPR1_ADDRS3(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ADDRS3_SHIFT)) & IOMUXC_GPR_GPR1_ADDRS3_MASK)
  14636. #define IOMUXC_GPR_GPR1_GINT_MASK (0x1000U)
  14637. #define IOMUXC_GPR_GPR1_GINT_SHIFT (12U)
  14638. #define IOMUXC_GPR_GPR1_GINT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_GINT_SHIFT)) & IOMUXC_GPR_GPR1_GINT_MASK)
  14639. #define IOMUXC_GPR_GPR1_ENET1_CLK_SEL_MASK (0x2000U)
  14640. #define IOMUXC_GPR_GPR1_ENET1_CLK_SEL_SHIFT (13U)
  14641. #define IOMUXC_GPR_GPR1_ENET1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ENET1_CLK_SEL_SHIFT)) & IOMUXC_GPR_GPR1_ENET1_CLK_SEL_MASK)
  14642. #define IOMUXC_GPR_GPR1_ENET2_CLK_SEL_MASK (0x4000U)
  14643. #define IOMUXC_GPR_GPR1_ENET2_CLK_SEL_SHIFT (14U)
  14644. #define IOMUXC_GPR_GPR1_ENET2_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ENET2_CLK_SEL_SHIFT)) & IOMUXC_GPR_GPR1_ENET2_CLK_SEL_MASK)
  14645. #define IOMUXC_GPR_GPR1_USB_EXP_MODE_MASK (0x8000U)
  14646. #define IOMUXC_GPR_GPR1_USB_EXP_MODE_SHIFT (15U)
  14647. #define IOMUXC_GPR_GPR1_USB_EXP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_USB_EXP_MODE_SHIFT)) & IOMUXC_GPR_GPR1_USB_EXP_MODE_MASK)
  14648. #define IOMUXC_GPR_GPR1_ADD_DS_MASK (0x10000U)
  14649. #define IOMUXC_GPR_GPR1_ADD_DS_SHIFT (16U)
  14650. #define IOMUXC_GPR_GPR1_ADD_DS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ADD_DS_SHIFT)) & IOMUXC_GPR_GPR1_ADD_DS_MASK)
  14651. #define IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR_MASK (0x20000U)
  14652. #define IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR_SHIFT (17U)
  14653. #define IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR_MASK)
  14654. #define IOMUXC_GPR_GPR1_ENET2_TX_CLK_DIR_MASK (0x40000U)
  14655. #define IOMUXC_GPR_GPR1_ENET2_TX_CLK_DIR_SHIFT (18U)
  14656. #define IOMUXC_GPR_GPR1_ENET2_TX_CLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ENET2_TX_CLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_ENET2_TX_CLK_DIR_MASK)
  14657. #define IOMUXC_GPR_GPR1_SAI1_MCLK_DIR_MASK (0x80000U)
  14658. #define IOMUXC_GPR_GPR1_SAI1_MCLK_DIR_SHIFT (19U)
  14659. #define IOMUXC_GPR_GPR1_SAI1_MCLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI1_MCLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_SAI1_MCLK_DIR_MASK)
  14660. #define IOMUXC_GPR_GPR1_SAI2_MCLK_DIR_MASK (0x100000U)
  14661. #define IOMUXC_GPR_GPR1_SAI2_MCLK_DIR_SHIFT (20U)
  14662. #define IOMUXC_GPR_GPR1_SAI2_MCLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI2_MCLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_SAI2_MCLK_DIR_MASK)
  14663. #define IOMUXC_GPR_GPR1_SAI3_MCLK_DIR_MASK (0x200000U)
  14664. #define IOMUXC_GPR_GPR1_SAI3_MCLK_DIR_SHIFT (21U)
  14665. #define IOMUXC_GPR_GPR1_SAI3_MCLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI3_MCLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_SAI3_MCLK_DIR_MASK)
  14666. #define IOMUXC_GPR_GPR1_EXC_MON_MASK (0x400000U)
  14667. #define IOMUXC_GPR_GPR1_EXC_MON_SHIFT (22U)
  14668. #define IOMUXC_GPR_GPR1_EXC_MON(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_EXC_MON_SHIFT)) & IOMUXC_GPR_GPR1_EXC_MON_MASK)
  14669. #define IOMUXC_GPR_GPR1_TZASC1_BOOT_LOCK_MASK (0x800000U)
  14670. #define IOMUXC_GPR_GPR1_TZASC1_BOOT_LOCK_SHIFT (23U)
  14671. #define IOMUXC_GPR_GPR1_TZASC1_BOOT_LOCK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_TZASC1_BOOT_LOCK_SHIFT)) & IOMUXC_GPR_GPR1_TZASC1_BOOT_LOCK_MASK)
  14672. #define IOMUXC_GPR_GPR1_ARMA7_CLK_APB_DBG_EN_MASK (0x1000000U)
  14673. #define IOMUXC_GPR_GPR1_ARMA7_CLK_APB_DBG_EN_SHIFT (24U)
  14674. #define IOMUXC_GPR_GPR1_ARMA7_CLK_APB_DBG_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ARMA7_CLK_APB_DBG_EN_SHIFT)) & IOMUXC_GPR_GPR1_ARMA7_CLK_APB_DBG_EN_MASK)
  14675. #define IOMUXC_GPR_GPR1_ARMA7_CLK_ATB_EN_MASK (0x2000000U)
  14676. #define IOMUXC_GPR_GPR1_ARMA7_CLK_ATB_EN_SHIFT (25U)
  14677. #define IOMUXC_GPR_GPR1_ARMA7_CLK_ATB_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ARMA7_CLK_ATB_EN_SHIFT)) & IOMUXC_GPR_GPR1_ARMA7_CLK_ATB_EN_MASK)
  14678. #define IOMUXC_GPR_GPR1_ARMA7_CLK_AHB_EN_MASK (0x4000000U)
  14679. #define IOMUXC_GPR_GPR1_ARMA7_CLK_AHB_EN_SHIFT (26U)
  14680. #define IOMUXC_GPR_GPR1_ARMA7_CLK_AHB_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ARMA7_CLK_AHB_EN_SHIFT)) & IOMUXC_GPR_GPR1_ARMA7_CLK_AHB_EN_MASK)
  14681. /*! @name GPR2 - GPR2 General Purpose Register */
  14682. #define IOMUXC_GPR_GPR2_PXP_MEM_EN_POWERSAVING_MASK (0x1U)
  14683. #define IOMUXC_GPR_GPR2_PXP_MEM_EN_POWERSAVING_SHIFT (0U)
  14684. #define IOMUXC_GPR_GPR2_PXP_MEM_EN_POWERSAVING(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_PXP_MEM_EN_POWERSAVING_SHIFT)) & IOMUXC_GPR_GPR2_PXP_MEM_EN_POWERSAVING_MASK)
  14685. #define IOMUXC_GPR_GPR2_PXP_MEM_SHUTDOWN_MASK (0x2U)
  14686. #define IOMUXC_GPR_GPR2_PXP_MEM_SHUTDOWN_SHIFT (1U)
  14687. #define IOMUXC_GPR_GPR2_PXP_MEM_SHUTDOWN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_PXP_MEM_SHUTDOWN_SHIFT)) & IOMUXC_GPR_GPR2_PXP_MEM_SHUTDOWN_MASK)
  14688. #define IOMUXC_GPR_GPR2_PXP_MEM_DEEPSLEEP_MASK (0x4U)
  14689. #define IOMUXC_GPR_GPR2_PXP_MEM_DEEPSLEEP_SHIFT (2U)
  14690. #define IOMUXC_GPR_GPR2_PXP_MEM_DEEPSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_PXP_MEM_DEEPSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_PXP_MEM_DEEPSLEEP_MASK)
  14691. #define IOMUXC_GPR_GPR2_PXP_MEM_LIGHTSLEEP_MASK (0x8U)
  14692. #define IOMUXC_GPR_GPR2_PXP_MEM_LIGHTSLEEP_SHIFT (3U)
  14693. #define IOMUXC_GPR_GPR2_PXP_MEM_LIGHTSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_PXP_MEM_LIGHTSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_PXP_MEM_LIGHTSLEEP_MASK)
  14694. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_EN_POWERSAVING_MASK (0x10U)
  14695. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_EN_POWERSAVING_SHIFT (4U)
  14696. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_EN_POWERSAVING(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_LCDIF1_MEM_EN_POWERSAVING_SHIFT)) & IOMUXC_GPR_GPR2_LCDIF1_MEM_EN_POWERSAVING_MASK)
  14697. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_SHUTDOWN_MASK (0x20U)
  14698. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_SHUTDOWN_SHIFT (5U)
  14699. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_SHUTDOWN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_LCDIF1_MEM_SHUTDOWN_SHIFT)) & IOMUXC_GPR_GPR2_LCDIF1_MEM_SHUTDOWN_MASK)
  14700. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_DEEPSLEEP_MASK (0x40U)
  14701. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_DEEPSLEEP_SHIFT (6U)
  14702. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_DEEPSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_LCDIF1_MEM_DEEPSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_LCDIF1_MEM_DEEPSLEEP_MASK)
  14703. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_LIGHTSLEEP_MASK (0x80U)
  14704. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_LIGHTSLEEP_SHIFT (7U)
  14705. #define IOMUXC_GPR_GPR2_LCDIF1_MEM_LIGHTSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_LCDIF1_MEM_LIGHTSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_LCDIF1_MEM_LIGHTSLEEP_MASK)
  14706. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_EN_POWERSAVING_MASK (0x100U)
  14707. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_EN_POWERSAVING_SHIFT (8U)
  14708. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_EN_POWERSAVING(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_LCDIF2_MEM_EN_POWERSAVING_SHIFT)) & IOMUXC_GPR_GPR2_LCDIF2_MEM_EN_POWERSAVING_MASK)
  14709. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_SHUTDOWN_MASK (0x200U)
  14710. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_SHUTDOWN_SHIFT (9U)
  14711. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_SHUTDOWN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_LCDIF2_MEM_SHUTDOWN_SHIFT)) & IOMUXC_GPR_GPR2_LCDIF2_MEM_SHUTDOWN_MASK)
  14712. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_DEEPSLEEP_MASK (0x400U)
  14713. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_DEEPSLEEP_SHIFT (10U)
  14714. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_DEEPSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_LCDIF2_MEM_DEEPSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_LCDIF2_MEM_DEEPSLEEP_MASK)
  14715. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_LIGHTSLEEP_MASK (0x800U)
  14716. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_LIGHTSLEEP_SHIFT (11U)
  14717. #define IOMUXC_GPR_GPR2_LCDIF2_MEM_LIGHTSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_LCDIF2_MEM_LIGHTSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_LCDIF2_MEM_LIGHTSLEEP_MASK)
  14718. #define IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING_MASK (0x1000U)
  14719. #define IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING_SHIFT (12U)
  14720. #define IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING_SHIFT)) & IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING_MASK)
  14721. #define IOMUXC_GPR_GPR2_L2_MEM_SHUTDOWN_MASK (0x2000U)
  14722. #define IOMUXC_GPR_GPR2_L2_MEM_SHUTDOWN_SHIFT (13U)
  14723. #define IOMUXC_GPR_GPR2_L2_MEM_SHUTDOWN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_L2_MEM_SHUTDOWN_SHIFT)) & IOMUXC_GPR_GPR2_L2_MEM_SHUTDOWN_MASK)
  14724. #define IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP_MASK (0x4000U)
  14725. #define IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP_SHIFT (14U)
  14726. #define IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP_MASK)
  14727. #define IOMUXC_GPR_GPR2_L2_MEM_LIGHTSLEEP_MASK (0x8000U)
  14728. #define IOMUXC_GPR_GPR2_L2_MEM_LIGHTSLEEP_SHIFT (15U)
  14729. #define IOMUXC_GPR_GPR2_L2_MEM_LIGHTSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_L2_MEM_LIGHTSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_L2_MEM_LIGHTSLEEP_MASK)
  14730. #define IOMUXC_GPR_GPR2_MQS_CLK_DIV_MASK (0xFF0000U)
  14731. #define IOMUXC_GPR_GPR2_MQS_CLK_DIV_SHIFT (16U)
  14732. #define IOMUXC_GPR_GPR2_MQS_CLK_DIV(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_MQS_CLK_DIV_SHIFT)) & IOMUXC_GPR_GPR2_MQS_CLK_DIV_MASK)
  14733. #define IOMUXC_GPR_GPR2_MQS_SW_RST_MASK (0x1000000U)
  14734. #define IOMUXC_GPR_GPR2_MQS_SW_RST_SHIFT (24U)
  14735. #define IOMUXC_GPR_GPR2_MQS_SW_RST(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_MQS_SW_RST_SHIFT)) & IOMUXC_GPR_GPR2_MQS_SW_RST_MASK)
  14736. #define IOMUXC_GPR_GPR2_MQS_EN_MASK (0x2000000U)
  14737. #define IOMUXC_GPR_GPR2_MQS_EN_SHIFT (25U)
  14738. #define IOMUXC_GPR_GPR2_MQS_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_MQS_EN_SHIFT)) & IOMUXC_GPR_GPR2_MQS_EN_MASK)
  14739. #define IOMUXC_GPR_GPR2_MQS_OVERSAMPLE_MASK (0x4000000U)
  14740. #define IOMUXC_GPR_GPR2_MQS_OVERSAMPLE_SHIFT (26U)
  14741. #define IOMUXC_GPR_GPR2_MQS_OVERSAMPLE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_MQS_OVERSAMPLE_SHIFT)) & IOMUXC_GPR_GPR2_MQS_OVERSAMPLE_MASK)
  14742. #define IOMUXC_GPR_GPR2_DRAM_RESET_BYPASS_MASK (0x8000000U)
  14743. #define IOMUXC_GPR_GPR2_DRAM_RESET_BYPASS_SHIFT (27U)
  14744. #define IOMUXC_GPR_GPR2_DRAM_RESET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_DRAM_RESET_BYPASS_SHIFT)) & IOMUXC_GPR_GPR2_DRAM_RESET_BYPASS_MASK)
  14745. #define IOMUXC_GPR_GPR2_DRAM_RESET_MASK (0x10000000U)
  14746. #define IOMUXC_GPR_GPR2_DRAM_RESET_SHIFT (28U)
  14747. #define IOMUXC_GPR_GPR2_DRAM_RESET(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_DRAM_RESET_SHIFT)) & IOMUXC_GPR_GPR2_DRAM_RESET_MASK)
  14748. #define IOMUXC_GPR_GPR2_DRAM_CKE0_MASK (0x20000000U)
  14749. #define IOMUXC_GPR_GPR2_DRAM_CKE0_SHIFT (29U)
  14750. #define IOMUXC_GPR_GPR2_DRAM_CKE0(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_DRAM_CKE0_SHIFT)) & IOMUXC_GPR_GPR2_DRAM_CKE0_MASK)
  14751. #define IOMUXC_GPR_GPR2_DRAM_CKE1_MASK (0x40000000U)
  14752. #define IOMUXC_GPR_GPR2_DRAM_CKE1_SHIFT (30U)
  14753. #define IOMUXC_GPR_GPR2_DRAM_CKE1(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_DRAM_CKE1_SHIFT)) & IOMUXC_GPR_GPR2_DRAM_CKE1_MASK)
  14754. #define IOMUXC_GPR_GPR2_DRAM_CKE_BYPASS_MASK (0x80000000U)
  14755. #define IOMUXC_GPR_GPR2_DRAM_CKE_BYPASS_SHIFT (31U)
  14756. #define IOMUXC_GPR_GPR2_DRAM_CKE_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_DRAM_CKE_BYPASS_SHIFT)) & IOMUXC_GPR_GPR2_DRAM_CKE_BYPASS_MASK)
  14757. /*! @name GPR3 - GPR3 General Purpose Register */
  14758. #define IOMUXC_GPR_GPR3_OCRAM_CTL_MASK (0xFU)
  14759. #define IOMUXC_GPR_GPR3_OCRAM_CTL_SHIFT (0U)
  14760. #define IOMUXC_GPR_GPR3_OCRAM_CTL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR3_OCRAM_CTL_SHIFT)) & IOMUXC_GPR_GPR3_OCRAM_CTL_MASK)
  14761. #define IOMUXC_GPR_GPR3_CORE_DBG_ACK_EN_MASK (0x2000U)
  14762. #define IOMUXC_GPR_GPR3_CORE_DBG_ACK_EN_SHIFT (13U)
  14763. #define IOMUXC_GPR_GPR3_CORE_DBG_ACK_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR3_CORE_DBG_ACK_EN_SHIFT)) & IOMUXC_GPR_GPR3_CORE_DBG_ACK_EN_MASK)
  14764. #define IOMUXC_GPR_GPR3_OCRAM_STATUS_MASK (0xF0000U)
  14765. #define IOMUXC_GPR_GPR3_OCRAM_STATUS_SHIFT (16U)
  14766. #define IOMUXC_GPR_GPR3_OCRAM_STATUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR3_OCRAM_STATUS_SHIFT)) & IOMUXC_GPR_GPR3_OCRAM_STATUS_MASK)
  14767. /*! @name GPR4 - GPR4 General Purpose Register */
  14768. #define IOMUXC_GPR_GPR4_SDMA_STOP_REQ_MASK (0x1U)
  14769. #define IOMUXC_GPR_GPR4_SDMA_STOP_REQ_SHIFT (0U)
  14770. #define IOMUXC_GPR_GPR4_SDMA_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SDMA_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_SDMA_STOP_REQ_MASK)
  14771. #define IOMUXC_GPR_GPR4_CAN1_STOP_REQ_MASK (0x2U)
  14772. #define IOMUXC_GPR_GPR4_CAN1_STOP_REQ_SHIFT (1U)
  14773. #define IOMUXC_GPR_GPR4_CAN1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_CAN1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_CAN1_STOP_REQ_MASK)
  14774. #define IOMUXC_GPR_GPR4_CAN2_STOP_REQ_MASK (0x4U)
  14775. #define IOMUXC_GPR_GPR4_CAN2_STOP_REQ_SHIFT (2U)
  14776. #define IOMUXC_GPR_GPR4_CAN2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_CAN2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_CAN2_STOP_REQ_MASK)
  14777. #define IOMUXC_GPR_GPR4_ENET1_STOP_REQ_MASK (0x8U)
  14778. #define IOMUXC_GPR_GPR4_ENET1_STOP_REQ_SHIFT (3U)
  14779. #define IOMUXC_GPR_GPR4_ENET1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ENET1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_ENET1_STOP_REQ_MASK)
  14780. #define IOMUXC_GPR_GPR4_ENET2_STOP_REQ_MASK (0x10U)
  14781. #define IOMUXC_GPR_GPR4_ENET2_STOP_REQ_SHIFT (4U)
  14782. #define IOMUXC_GPR_GPR4_ENET2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ENET2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_ENET2_STOP_REQ_MASK)
  14783. #define IOMUXC_GPR_GPR4_SAI1_STOP_REQ_MASK (0x20U)
  14784. #define IOMUXC_GPR_GPR4_SAI1_STOP_REQ_SHIFT (5U)
  14785. #define IOMUXC_GPR_GPR4_SAI1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_SAI1_STOP_REQ_MASK)
  14786. #define IOMUXC_GPR_GPR4_SAI2_STOP_REQ_MASK (0x40U)
  14787. #define IOMUXC_GPR_GPR4_SAI2_STOP_REQ_SHIFT (6U)
  14788. #define IOMUXC_GPR_GPR4_SAI2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_SAI2_STOP_REQ_MASK)
  14789. #define IOMUXC_GPR_GPR4_SAI3_STOP_REQ_MASK (0x80U)
  14790. #define IOMUXC_GPR_GPR4_SAI3_STOP_REQ_SHIFT (7U)
  14791. #define IOMUXC_GPR_GPR4_SAI3_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI3_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_SAI3_STOP_REQ_MASK)
  14792. #define IOMUXC_GPR_GPR4_ENET_IPG_CLK_S_EN_MASK (0x100U)
  14793. #define IOMUXC_GPR_GPR4_ENET_IPG_CLK_S_EN_SHIFT (8U)
  14794. #define IOMUXC_GPR_GPR4_ENET_IPG_CLK_S_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ENET_IPG_CLK_S_EN_SHIFT)) & IOMUXC_GPR_GPR4_ENET_IPG_CLK_S_EN_MASK)
  14795. #define IOMUXC_GPR_GPR4_SDMA_STOP_ACK_MASK (0x10000U)
  14796. #define IOMUXC_GPR_GPR4_SDMA_STOP_ACK_SHIFT (16U)
  14797. #define IOMUXC_GPR_GPR4_SDMA_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SDMA_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_SDMA_STOP_ACK_MASK)
  14798. #define IOMUXC_GPR_GPR4_CAN1_STOP_ACK_MASK (0x20000U)
  14799. #define IOMUXC_GPR_GPR4_CAN1_STOP_ACK_SHIFT (17U)
  14800. #define IOMUXC_GPR_GPR4_CAN1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_CAN1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_CAN1_STOP_ACK_MASK)
  14801. #define IOMUXC_GPR_GPR4_CAN2_STOP_ACK_MASK (0x40000U)
  14802. #define IOMUXC_GPR_GPR4_CAN2_STOP_ACK_SHIFT (18U)
  14803. #define IOMUXC_GPR_GPR4_CAN2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_CAN2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_CAN2_STOP_ACK_MASK)
  14804. #define IOMUXC_GPR_GPR4_ENET1_STOP_ACK_MASK (0x80000U)
  14805. #define IOMUXC_GPR_GPR4_ENET1_STOP_ACK_SHIFT (19U)
  14806. #define IOMUXC_GPR_GPR4_ENET1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ENET1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_ENET1_STOP_ACK_MASK)
  14807. #define IOMUXC_GPR_GPR4_ENET2_STOP_ACK_MASK (0x100000U)
  14808. #define IOMUXC_GPR_GPR4_ENET2_STOP_ACK_SHIFT (20U)
  14809. #define IOMUXC_GPR_GPR4_ENET2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ENET2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_ENET2_STOP_ACK_MASK)
  14810. #define IOMUXC_GPR_GPR4_SAI1_STOP_ACK_MASK (0x200000U)
  14811. #define IOMUXC_GPR_GPR4_SAI1_STOP_ACK_SHIFT (21U)
  14812. #define IOMUXC_GPR_GPR4_SAI1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_SAI1_STOP_ACK_MASK)
  14813. #define IOMUXC_GPR_GPR4_SAI2_STOP_ACK_MASK (0x400000U)
  14814. #define IOMUXC_GPR_GPR4_SAI2_STOP_ACK_SHIFT (22U)
  14815. #define IOMUXC_GPR_GPR4_SAI2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_SAI2_STOP_ACK_MASK)
  14816. #define IOMUXC_GPR_GPR4_SAI3_STOP_ACK_MASK (0x800000U)
  14817. #define IOMUXC_GPR_GPR4_SAI3_STOP_ACK_SHIFT (23U)
  14818. #define IOMUXC_GPR_GPR4_SAI3_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI3_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_SAI3_STOP_ACK_MASK)
  14819. #define IOMUXC_GPR_GPR4_ARM_WFI_MASK (0x40000000U)
  14820. #define IOMUXC_GPR_GPR4_ARM_WFI_SHIFT (30U)
  14821. #define IOMUXC_GPR_GPR4_ARM_WFI(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ARM_WFI_SHIFT)) & IOMUXC_GPR_GPR4_ARM_WFI_MASK)
  14822. #define IOMUXC_GPR_GPR4_ARM_WFE_MASK (0x80000000U)
  14823. #define IOMUXC_GPR_GPR4_ARM_WFE_SHIFT (31U)
  14824. #define IOMUXC_GPR_GPR4_ARM_WFE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ARM_WFE_SHIFT)) & IOMUXC_GPR_GPR4_ARM_WFE_MASK)
  14825. /*! @name GPR5 - GPR5 General Purpose Register */
  14826. #define IOMUXC_GPR_GPR5_WDOG1_MASK_MASK (0x40U)
  14827. #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U)
  14828. #define IOMUXC_GPR_GPR5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & IOMUXC_GPR_GPR5_WDOG1_MASK_MASK)
  14829. #define IOMUXC_GPR_GPR5_WDOG2_MASK_MASK (0x80U)
  14830. #define IOMUXC_GPR_GPR5_WDOG2_MASK_SHIFT (7U)
  14831. #define IOMUXC_GPR_GPR5_WDOG2_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG2_MASK_SHIFT)) & IOMUXC_GPR_GPR5_WDOG2_MASK_MASK)
  14832. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_CSI_MASK (0x300U)
  14833. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_CSI_SHIFT (8U)
  14834. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_CSI(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_CSI_SHIFT)) & IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_CSI_MASK)
  14835. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_LCDIF_MASK (0x3000U)
  14836. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_LCDIF_SHIFT (12U)
  14837. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_LCDIF(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_LCDIF_SHIFT)) & IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_LCDIF_MASK)
  14838. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_PXP_MASK (0x30000U)
  14839. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_PXP_SHIFT (16U)
  14840. #define IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_PXP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_PXP_SHIFT)) & IOMUXC_GPR_GPR5_LCDIF_HANDSHAKE_PXP_MASK)
  14841. #define IOMUXC_GPR_GPR5_WDOG3_MASK_MASK (0x100000U)
  14842. #define IOMUXC_GPR_GPR5_WDOG3_MASK_SHIFT (20U)
  14843. #define IOMUXC_GPR_GPR5_WDOG3_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG3_MASK_SHIFT)) & IOMUXC_GPR_GPR5_WDOG3_MASK_MASK)
  14844. #define IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL_MASK (0x800000U)
  14845. #define IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL_SHIFT (23U)
  14846. #define IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL_SHIFT)) & IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL_MASK)
  14847. #define IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL_MASK (0x1000000U)
  14848. #define IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL_SHIFT (24U)
  14849. #define IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL_SHIFT)) & IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL_MASK)
  14850. #define IOMUXC_GPR_GPR5_ENET1_EVENT3IN_SEL_MASK (0x2000000U)
  14851. #define IOMUXC_GPR_GPR5_ENET1_EVENT3IN_SEL_SHIFT (25U)
  14852. #define IOMUXC_GPR_GPR5_ENET1_EVENT3IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_ENET1_EVENT3IN_SEL_SHIFT)) & IOMUXC_GPR_GPR5_ENET1_EVENT3IN_SEL_MASK)
  14853. #define IOMUXC_GPR_GPR5_ENET2_EVENT3IN_SEL_MASK (0x4000000U)
  14854. #define IOMUXC_GPR_GPR5_ENET2_EVENT3IN_SEL_SHIFT (26U)
  14855. #define IOMUXC_GPR_GPR5_ENET2_EVENT3IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_ENET2_EVENT3IN_SEL_SHIFT)) & IOMUXC_GPR_GPR5_ENET2_EVENT3IN_SEL_MASK)
  14856. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_MASK (0x10000000U)
  14857. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_SHIFT (28U)
  14858. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_SHIFT)) & IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_MASK)
  14859. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_MASK (0x20000000U)
  14860. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_SHIFT (29U)
  14861. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_SHIFT)) & IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_MASK)
  14862. #define IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT1_MASK (0x40000000U)
  14863. #define IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT1_SHIFT (30U)
  14864. #define IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT1(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT1_SHIFT)) & IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT1_MASK)
  14865. #define IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT2_MASK (0x80000000U)
  14866. #define IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT2_SHIFT (31U)
  14867. #define IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT2(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT2_SHIFT)) & IOMUXC_GPR_GPR5_REF_1M_CLK_EPIT2_MASK)
  14868. /*! @name GPR9 - GPR9 General Purpose Register */
  14869. #define IOMUXC_GPR_GPR9_TZASC1_BYP_MASK (0x1U)
  14870. #define IOMUXC_GPR_GPR9_TZASC1_BYP_SHIFT (0U)
  14871. #define IOMUXC_GPR_GPR9_TZASC1_BYP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR9_TZASC1_BYP_SHIFT)) & IOMUXC_GPR_GPR9_TZASC1_BYP_MASK)
  14872. /*! @name GPR10 - GPR10 General Purpose Register */
  14873. #define IOMUXC_GPR_GPR10_DBG_EN_MASK (0x1U)
  14874. #define IOMUXC_GPR_GPR10_DBG_EN_SHIFT (0U)
  14875. #define IOMUXC_GPR_GPR10_DBG_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_DBG_EN_SHIFT)) & IOMUXC_GPR_GPR10_DBG_EN_MASK)
  14876. #define IOMUXC_GPR_GPR10_DBG_CLK_EN_MASK (0x2U)
  14877. #define IOMUXC_GPR_GPR10_DBG_CLK_EN_SHIFT (1U)
  14878. #define IOMUXC_GPR_GPR10_DBG_CLK_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_DBG_CLK_EN_SHIFT)) & IOMUXC_GPR_GPR10_DBG_CLK_EN_MASK)
  14879. #define IOMUXC_GPR_GPR10_SEC_ERR_RESP_MASK (0x4U)
  14880. #define IOMUXC_GPR_GPR10_SEC_ERR_RESP_SHIFT (2U)
  14881. #define IOMUXC_GPR_GPR10_SEC_ERR_RESP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_SEC_ERR_RESP_SHIFT)) & IOMUXC_GPR_GPR10_SEC_ERR_RESP_MASK)
  14882. #define IOMUXC_GPR_GPR10_OCRAM_TZ_EN_MASK (0x400U)
  14883. #define IOMUXC_GPR_GPR10_OCRAM_TZ_EN_SHIFT (10U)
  14884. #define IOMUXC_GPR_GPR10_OCRAM_TZ_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_OCRAM_TZ_EN_SHIFT)) & IOMUXC_GPR_GPR10_OCRAM_TZ_EN_MASK)
  14885. #define IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR_MASK (0xF800U)
  14886. #define IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR_SHIFT (11U)
  14887. #define IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR_SHIFT)) & IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR_MASK)
  14888. /*! @name GPR14 - GPR14 General Purpose Register */
  14889. #define IOMUXC_GPR_GPR14_GPR_MASK (0xFFFFFFFCU)
  14890. #define IOMUXC_GPR_GPR14_GPR_SHIFT (2U)
  14891. #define IOMUXC_GPR_GPR14_GPR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_GPR_SHIFT)) & IOMUXC_GPR_GPR14_GPR_MASK)
  14892. /*!
  14893. * @}
  14894. */ /* end of group IOMUXC_GPR_Register_Masks */
  14895. /* IOMUXC_GPR - Peripheral instance base addresses */
  14896. /** Peripheral IOMUXC_GPR base address */
  14897. #define IOMUXC_GPR_BASE (0x20E4000u)
  14898. /** Peripheral IOMUXC_GPR base pointer */
  14899. #define IOMUXC_GPR ((IOMUXC_GPR_Type *)IOMUXC_GPR_BASE)
  14900. /** Array initializer of IOMUXC_GPR peripheral base addresses */
  14901. #define IOMUXC_GPR_BASE_ADDRS { IOMUXC_GPR_BASE }
  14902. /** Array initializer of IOMUXC_GPR peripheral base pointers */
  14903. #define IOMUXC_GPR_BASE_PTRS { IOMUXC_GPR }
  14904. /*!
  14905. * @}
  14906. */ /* end of group IOMUXC_GPR_Peripheral_Access_Layer */
  14907. /* ----------------------------------------------------------------------------
  14908. -- IOMUXC_SNVS Peripheral Access Layer
  14909. ---------------------------------------------------------------------------- */
  14910. /*!
  14911. * @addtogroup IOMUXC_SNVS_Peripheral_Access_Layer IOMUXC_SNVS Peripheral Access Layer
  14912. * @{
  14913. */
  14914. /** IOMUXC_SNVS - Register Layout Typedef */
  14915. typedef struct {
  14916. __IO uint32_t SW_MUX_CTL_PAD[12]; /**< SW_MUX_CTL_PAD_BOOT_MODE0 SW MUX Control Register..SW_MUX_CTL_PAD_SNVS_TAMPER9 SW MUX Control Register, array offset: 0x0, array step: 0x4 */
  14917. __IO uint32_t SW_PAD_CTL_PAD[17]; /**< SW_PAD_CTL_PAD_TEST_MODE SW PAD Control Register..SW_PAD_CTL_PAD_SNVS_TAMPER9 SW PAD Control Register, array offset: 0x30, array step: 0x4 */
  14918. } IOMUXC_SNVS_Type;
  14919. /* ----------------------------------------------------------------------------
  14920. -- IOMUXC_SNVS Register Masks
  14921. ---------------------------------------------------------------------------- */
  14922. /*!
  14923. * @addtogroup IOMUXC_SNVS_Register_Masks IOMUXC_SNVS Register Masks
  14924. * @{
  14925. */
  14926. /*! @name SW_MUX_CTL_PAD - SW_MUX_CTL_PAD_BOOT_MODE0 SW MUX Control Register..SW_MUX_CTL_PAD_SNVS_TAMPER9 SW MUX Control Register */
  14927. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_MUX_MODE_MASK (0xFU)
  14928. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_MUX_MODE_SHIFT (0U)
  14929. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_MUX_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_MUX_CTL_PAD_MUX_MODE_SHIFT)) & IOMUXC_SNVS_SW_MUX_CTL_PAD_MUX_MODE_MASK)
  14930. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_SION_MASK (0x10U)
  14931. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_SION_SHIFT (4U)
  14932. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_SION(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_MUX_CTL_PAD_SION_SHIFT)) & IOMUXC_SNVS_SW_MUX_CTL_PAD_SION_MASK)
  14933. /* The count of IOMUXC_SNVS_SW_MUX_CTL_PAD */
  14934. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_COUNT (12U)
  14935. /*! @name SW_PAD_CTL_PAD - SW_PAD_CTL_PAD_TEST_MODE SW PAD Control Register..SW_PAD_CTL_PAD_SNVS_TAMPER9 SW PAD Control Register */
  14936. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_SRE_MASK (0x1U)
  14937. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_SRE_SHIFT (0U)
  14938. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_SRE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_SRE_MASK)
  14939. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_DSE_MASK (0x38U)
  14940. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_DSE_SHIFT (3U)
  14941. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_DSE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_DSE_MASK)
  14942. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_SPEED_MASK (0xC0U)
  14943. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_SPEED_SHIFT (6U)
  14944. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_SPEED_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_SPEED_MASK)
  14945. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ODE_MASK (0x800U)
  14946. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ODE_SHIFT (11U)
  14947. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ODE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ODE_MASK)
  14948. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PKE_MASK (0x1000U)
  14949. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PKE_SHIFT (12U)
  14950. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PKE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PKE_MASK)
  14951. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PUE_MASK (0x2000U)
  14952. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PUE_SHIFT (13U)
  14953. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PUE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PUE_MASK)
  14954. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PUS_MASK (0xC000U)
  14955. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PUS_SHIFT (14U)
  14956. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PUS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PUS_MASK)
  14957. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_HYS_MASK (0x10000U)
  14958. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_HYS_SHIFT (16U)
  14959. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_HYS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_HYS_MASK)
  14960. /* The count of IOMUXC_SNVS_SW_PAD_CTL_PAD */
  14961. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_COUNT (17U)
  14962. /*!
  14963. * @}
  14964. */ /* end of group IOMUXC_SNVS_Register_Masks */
  14965. /* IOMUXC_SNVS - Peripheral instance base addresses */
  14966. /** Peripheral IOMUXC_SNVS base address */
  14967. #define IOMUXC_SNVS_BASE (0x2290000u)
  14968. /** Peripheral IOMUXC_SNVS base pointer */
  14969. #define IOMUXC_SNVS ((IOMUXC_SNVS_Type *)IOMUXC_SNVS_BASE)
  14970. /** Array initializer of IOMUXC_SNVS peripheral base addresses */
  14971. #define IOMUXC_SNVS_BASE_ADDRS { IOMUXC_SNVS_BASE }
  14972. /** Array initializer of IOMUXC_SNVS peripheral base pointers */
  14973. #define IOMUXC_SNVS_BASE_PTRS { IOMUXC_SNVS }
  14974. /*!
  14975. * @}
  14976. */ /* end of group IOMUXC_SNVS_Peripheral_Access_Layer */
  14977. /* ----------------------------------------------------------------------------
  14978. -- KPP Peripheral Access Layer
  14979. ---------------------------------------------------------------------------- */
  14980. /*!
  14981. * @addtogroup KPP_Peripheral_Access_Layer KPP Peripheral Access Layer
  14982. * @{
  14983. */
  14984. /** KPP - Register Layout Typedef */
  14985. typedef struct {
  14986. __IO uint16_t KPCR; /**< Keypad Control Register, offset: 0x0 */
  14987. __IO uint16_t KPSR; /**< Keypad Status Register, offset: 0x2 */
  14988. __IO uint16_t KDDR; /**< Keypad Data Direction Register, offset: 0x4 */
  14989. __IO uint16_t KPDR; /**< Keypad Data Register, offset: 0x6 */
  14990. } KPP_Type;
  14991. /* ----------------------------------------------------------------------------
  14992. -- KPP Register Masks
  14993. ---------------------------------------------------------------------------- */
  14994. /*!
  14995. * @addtogroup KPP_Register_Masks KPP Register Masks
  14996. * @{
  14997. */
  14998. /*! @name KPCR - Keypad Control Register */
  14999. #define KPP_KPCR_KRE_MASK (0xFFU)
  15000. #define KPP_KPCR_KRE_SHIFT (0U)
  15001. #define KPP_KPCR_KRE(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPCR_KRE_SHIFT)) & KPP_KPCR_KRE_MASK)
  15002. #define KPP_KPCR_KCO_MASK (0xFF00U)
  15003. #define KPP_KPCR_KCO_SHIFT (8U)
  15004. #define KPP_KPCR_KCO(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPCR_KCO_SHIFT)) & KPP_KPCR_KCO_MASK)
  15005. /*! @name KPSR - Keypad Status Register */
  15006. #define KPP_KPSR_KPKD_MASK (0x1U)
  15007. #define KPP_KPSR_KPKD_SHIFT (0U)
  15008. #define KPP_KPSR_KPKD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KPKD_SHIFT)) & KPP_KPSR_KPKD_MASK)
  15009. #define KPP_KPSR_KPKR_MASK (0x2U)
  15010. #define KPP_KPSR_KPKR_SHIFT (1U)
  15011. #define KPP_KPSR_KPKR(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KPKR_SHIFT)) & KPP_KPSR_KPKR_MASK)
  15012. #define KPP_KPSR_KDSC_MASK (0x4U)
  15013. #define KPP_KPSR_KDSC_SHIFT (2U)
  15014. #define KPP_KPSR_KDSC(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KDSC_SHIFT)) & KPP_KPSR_KDSC_MASK)
  15015. #define KPP_KPSR_KRSS_MASK (0x8U)
  15016. #define KPP_KPSR_KRSS_SHIFT (3U)
  15017. #define KPP_KPSR_KRSS(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KRSS_SHIFT)) & KPP_KPSR_KRSS_MASK)
  15018. #define KPP_KPSR_KDIE_MASK (0x100U)
  15019. #define KPP_KPSR_KDIE_SHIFT (8U)
  15020. #define KPP_KPSR_KDIE(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KDIE_SHIFT)) & KPP_KPSR_KDIE_MASK)
  15021. #define KPP_KPSR_KRIE_MASK (0x200U)
  15022. #define KPP_KPSR_KRIE_SHIFT (9U)
  15023. #define KPP_KPSR_KRIE(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KRIE_SHIFT)) & KPP_KPSR_KRIE_MASK)
  15024. /*! @name KDDR - Keypad Data Direction Register */
  15025. #define KPP_KDDR_KRDD_MASK (0xFFU)
  15026. #define KPP_KDDR_KRDD_SHIFT (0U)
  15027. #define KPP_KDDR_KRDD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KDDR_KRDD_SHIFT)) & KPP_KDDR_KRDD_MASK)
  15028. #define KPP_KDDR_KCDD_MASK (0xFF00U)
  15029. #define KPP_KDDR_KCDD_SHIFT (8U)
  15030. #define KPP_KDDR_KCDD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KDDR_KCDD_SHIFT)) & KPP_KDDR_KCDD_MASK)
  15031. /*! @name KPDR - Keypad Data Register */
  15032. #define KPP_KPDR_KRD_MASK (0xFFU)
  15033. #define KPP_KPDR_KRD_SHIFT (0U)
  15034. #define KPP_KPDR_KRD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPDR_KRD_SHIFT)) & KPP_KPDR_KRD_MASK)
  15035. #define KPP_KPDR_KCD_MASK (0xFF00U)
  15036. #define KPP_KPDR_KCD_SHIFT (8U)
  15037. #define KPP_KPDR_KCD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPDR_KCD_SHIFT)) & KPP_KPDR_KCD_MASK)
  15038. /*!
  15039. * @}
  15040. */ /* end of group KPP_Register_Masks */
  15041. /* KPP - Peripheral instance base addresses */
  15042. /** Peripheral KPP base address */
  15043. #define KPP_BASE (0x20B8000u)
  15044. /** Peripheral KPP base pointer */
  15045. #define KPP ((KPP_Type *)KPP_BASE)
  15046. /** Array initializer of KPP peripheral base addresses */
  15047. #define KPP_BASE_ADDRS { KPP_BASE }
  15048. /** Array initializer of KPP peripheral base pointers */
  15049. #define KPP_BASE_PTRS { KPP }
  15050. /** Interrupt vectors for the KPP peripheral type */
  15051. #define KPP_IRQS { KPP_IRQn }
  15052. /*!
  15053. * @}
  15054. */ /* end of group KPP_Peripheral_Access_Layer */
  15055. /* ----------------------------------------------------------------------------
  15056. -- LCDIF Peripheral Access Layer
  15057. ---------------------------------------------------------------------------- */
  15058. /*!
  15059. * @addtogroup LCDIF_Peripheral_Access_Layer LCDIF Peripheral Access Layer
  15060. * @{
  15061. */
  15062. /** LCDIF - Register Layout Typedef */
  15063. typedef struct {
  15064. __IO uint32_t CTRL; /**< eLCDIF General Control Register, offset: 0x0 */
  15065. __IO uint32_t CTRL_SET; /**< eLCDIF General Control Register, offset: 0x4 */
  15066. __IO uint32_t CTRL_CLR; /**< eLCDIF General Control Register, offset: 0x8 */
  15067. __IO uint32_t CTRL_TOG; /**< eLCDIF General Control Register, offset: 0xC */
  15068. __IO uint32_t CTRL1; /**< eLCDIF General Control1 Register, offset: 0x10 */
  15069. __IO uint32_t CTRL1_SET; /**< eLCDIF General Control1 Register, offset: 0x14 */
  15070. __IO uint32_t CTRL1_CLR; /**< eLCDIF General Control1 Register, offset: 0x18 */
  15071. __IO uint32_t CTRL1_TOG; /**< eLCDIF General Control1 Register, offset: 0x1C */
  15072. __IO uint32_t CTRL2; /**< eLCDIF General Control2 Register, offset: 0x20 */
  15073. __IO uint32_t CTRL2_SET; /**< eLCDIF General Control2 Register, offset: 0x24 */
  15074. __IO uint32_t CTRL2_CLR; /**< eLCDIF General Control2 Register, offset: 0x28 */
  15075. __IO uint32_t CTRL2_TOG; /**< eLCDIF General Control2 Register, offset: 0x2C */
  15076. __IO uint32_t TRANSFER_COUNT; /**< eLCDIF Horizontal and Vertical Valid Data Count Register, offset: 0x30 */
  15077. uint8_t RESERVED_0[12];
  15078. __IO uint32_t CUR_BUF; /**< LCD Interface Current Buffer Address Register, offset: 0x40 */
  15079. uint8_t RESERVED_1[12];
  15080. __IO uint32_t NEXT_BUF; /**< LCD Interface Next Buffer Address Register, offset: 0x50 */
  15081. uint8_t RESERVED_2[12];
  15082. __IO uint32_t TIMING; /**< LCD Interface Timing Register, offset: 0x60 */
  15083. uint8_t RESERVED_3[12];
  15084. __IO uint32_t VDCTRL0; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register0, offset: 0x70 */
  15085. __IO uint32_t VDCTRL0_SET; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register0, offset: 0x74 */
  15086. __IO uint32_t VDCTRL0_CLR; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register0, offset: 0x78 */
  15087. __IO uint32_t VDCTRL0_TOG; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register0, offset: 0x7C */
  15088. __IO uint32_t VDCTRL1; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register1, offset: 0x80 */
  15089. uint8_t RESERVED_4[12];
  15090. __IO uint32_t VDCTRL2; /**< LCDIF VSYNC Mode and Dotclk Mode Control Register2, offset: 0x90 */
  15091. uint8_t RESERVED_5[12];
  15092. __IO uint32_t VDCTRL3; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register3, offset: 0xA0 */
  15093. uint8_t RESERVED_6[12];
  15094. __IO uint32_t VDCTRL4; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register4, offset: 0xB0 */
  15095. uint8_t RESERVED_7[12];
  15096. __IO uint32_t DVICTRL0; /**< Digital Video Interface Control0 Register, offset: 0xC0 */
  15097. uint8_t RESERVED_8[12];
  15098. __IO uint32_t DVICTRL1; /**< Digital Video Interface Control1 Register, offset: 0xD0 */
  15099. uint8_t RESERVED_9[12];
  15100. __IO uint32_t DVICTRL2; /**< Digital Video Interface Control2 Register, offset: 0xE0 */
  15101. uint8_t RESERVED_10[12];
  15102. __IO uint32_t DVICTRL3; /**< Digital Video Interface Control3 Register, offset: 0xF0 */
  15103. uint8_t RESERVED_11[12];
  15104. __IO uint32_t DVICTRL4; /**< Digital Video Interface Control4 Register, offset: 0x100 */
  15105. uint8_t RESERVED_12[12];
  15106. __IO uint32_t CSC_COEFF0; /**< RGB to YCbCr 4:2:2 CSC Coefficient0 Register, offset: 0x110 */
  15107. uint8_t RESERVED_13[12];
  15108. __IO uint32_t CSC_COEFF1; /**< RGB to YCbCr 4:2:2 CSC Coefficient1 Register, offset: 0x120 */
  15109. uint8_t RESERVED_14[12];
  15110. __IO uint32_t CSC_COEFF2; /**< RGB to YCbCr 4:2:2 CSC Coefficent2 Register, offset: 0x130 */
  15111. uint8_t RESERVED_15[12];
  15112. __IO uint32_t CSC_COEFF3; /**< RGB to YCbCr 4:2:2 CSC Coefficient3 Register, offset: 0x140 */
  15113. uint8_t RESERVED_16[12];
  15114. __IO uint32_t CSC_COEFF4; /**< RGB to YCbCr 4:2:2 CSC Coefficient4 Register, offset: 0x150 */
  15115. uint8_t RESERVED_17[12];
  15116. __IO uint32_t CSC_OFFSET; /**< RGB to YCbCr 4:2:2 CSC Offset Register, offset: 0x160 */
  15117. uint8_t RESERVED_18[12];
  15118. __IO uint32_t CSC_LIMIT; /**< RGB to YCbCr 4:2:2 CSC Limit Register, offset: 0x170 */
  15119. uint8_t RESERVED_19[12];
  15120. __IO uint32_t DATA; /**< LCD Interface Data Register, offset: 0x180 */
  15121. uint8_t RESERVED_20[12];
  15122. __IO uint32_t BM_ERROR_STAT; /**< Bus Master Error Status Register, offset: 0x190 */
  15123. uint8_t RESERVED_21[12];
  15124. __IO uint32_t CRC_STAT; /**< CRC Status Register, offset: 0x1A0 */
  15125. uint8_t RESERVED_22[12];
  15126. __I uint32_t STAT; /**< LCD Interface Status Register, offset: 0x1B0 */
  15127. uint8_t RESERVED_23[76];
  15128. __IO uint32_t THRES; /**< eLCDIF Threshold Register, offset: 0x200 */
  15129. uint8_t RESERVED_24[12];
  15130. __IO uint32_t AS_CTRL; /**< eLCDIF AS Buffer Control Register, offset: 0x210 */
  15131. uint8_t RESERVED_25[12];
  15132. __IO uint32_t AS_BUF; /**< Alpha Surface Buffer Pointer, offset: 0x220 */
  15133. uint8_t RESERVED_26[12];
  15134. __IO uint32_t AS_NEXT_BUF; /**< , offset: 0x230 */
  15135. uint8_t RESERVED_27[12];
  15136. __IO uint32_t AS_CLRKEYLOW; /**< eLCDIF Overlay Color Key Low, offset: 0x240 */
  15137. uint8_t RESERVED_28[12];
  15138. __IO uint32_t AS_CLRKEYHIGH; /**< eLCDIF Overlay Color Key High, offset: 0x250 */
  15139. uint8_t RESERVED_29[12];
  15140. __IO uint32_t SYNC_DELAY; /**< LCD working insync mode with CSI for VSYNC delay, offset: 0x260 */
  15141. } LCDIF_Type;
  15142. /* ----------------------------------------------------------------------------
  15143. -- LCDIF Register Masks
  15144. ---------------------------------------------------------------------------- */
  15145. /*!
  15146. * @addtogroup LCDIF_Register_Masks LCDIF Register Masks
  15147. * @{
  15148. */
  15149. /*! @name CTRL - eLCDIF General Control Register */
  15150. #define LCDIF_CTRL_RUN_MASK (0x1U)
  15151. #define LCDIF_CTRL_RUN_SHIFT (0U)
  15152. #define LCDIF_CTRL_RUN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_RUN_SHIFT)) & LCDIF_CTRL_RUN_MASK)
  15153. #define LCDIF_CTRL_DATA_FORMAT_24_BIT_MASK (0x2U)
  15154. #define LCDIF_CTRL_DATA_FORMAT_24_BIT_SHIFT (1U)
  15155. #define LCDIF_CTRL_DATA_FORMAT_24_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_FORMAT_24_BIT_SHIFT)) & LCDIF_CTRL_DATA_FORMAT_24_BIT_MASK)
  15156. #define LCDIF_CTRL_DATA_FORMAT_18_BIT_MASK (0x4U)
  15157. #define LCDIF_CTRL_DATA_FORMAT_18_BIT_SHIFT (2U)
  15158. #define LCDIF_CTRL_DATA_FORMAT_18_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_FORMAT_18_BIT_SHIFT)) & LCDIF_CTRL_DATA_FORMAT_18_BIT_MASK)
  15159. #define LCDIF_CTRL_DATA_FORMAT_16_BIT_MASK (0x8U)
  15160. #define LCDIF_CTRL_DATA_FORMAT_16_BIT_SHIFT (3U)
  15161. #define LCDIF_CTRL_DATA_FORMAT_16_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_FORMAT_16_BIT_SHIFT)) & LCDIF_CTRL_DATA_FORMAT_16_BIT_MASK)
  15162. #define LCDIF_CTRL_RSRVD0_MASK (0x10U)
  15163. #define LCDIF_CTRL_RSRVD0_SHIFT (4U)
  15164. #define LCDIF_CTRL_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_RSRVD0_SHIFT)) & LCDIF_CTRL_RSRVD0_MASK)
  15165. #define LCDIF_CTRL_MASTER_MASK (0x20U)
  15166. #define LCDIF_CTRL_MASTER_SHIFT (5U)
  15167. #define LCDIF_CTRL_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_MASTER_SHIFT)) & LCDIF_CTRL_MASTER_MASK)
  15168. #define LCDIF_CTRL_ENABLE_PXP_HANDSHAKE_MASK (0x40U)
  15169. #define LCDIF_CTRL_ENABLE_PXP_HANDSHAKE_SHIFT (6U)
  15170. #define LCDIF_CTRL_ENABLE_PXP_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_ENABLE_PXP_HANDSHAKE_SHIFT)) & LCDIF_CTRL_ENABLE_PXP_HANDSHAKE_MASK)
  15171. #define LCDIF_CTRL_RGB_TO_YCBCR422_CSC_MASK (0x80U)
  15172. #define LCDIF_CTRL_RGB_TO_YCBCR422_CSC_SHIFT (7U)
  15173. #define LCDIF_CTRL_RGB_TO_YCBCR422_CSC(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_RGB_TO_YCBCR422_CSC_SHIFT)) & LCDIF_CTRL_RGB_TO_YCBCR422_CSC_MASK)
  15174. #define LCDIF_CTRL_WORD_LENGTH_MASK (0x300U)
  15175. #define LCDIF_CTRL_WORD_LENGTH_SHIFT (8U)
  15176. #define LCDIF_CTRL_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_WORD_LENGTH_SHIFT)) & LCDIF_CTRL_WORD_LENGTH_MASK)
  15177. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK (0xC00U)
  15178. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_SHIFT (10U)
  15179. #define LCDIF_CTRL_LCD_DATABUS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_LCD_DATABUS_WIDTH_SHIFT)) & LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK)
  15180. #define LCDIF_CTRL_CSC_DATA_SWIZZLE_MASK (0x3000U)
  15181. #define LCDIF_CTRL_CSC_DATA_SWIZZLE_SHIFT (12U)
  15182. #define LCDIF_CTRL_CSC_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CSC_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_CSC_DATA_SWIZZLE_MASK)
  15183. #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_MASK (0xC000U)
  15184. #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_SHIFT (14U)
  15185. #define LCDIF_CTRL_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_INPUT_DATA_SWIZZLE_MASK)
  15186. #define LCDIF_CTRL_DATA_SELECT_MASK (0x10000U)
  15187. #define LCDIF_CTRL_DATA_SELECT_SHIFT (16U)
  15188. #define LCDIF_CTRL_DATA_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_SELECT_SHIFT)) & LCDIF_CTRL_DATA_SELECT_MASK)
  15189. #define LCDIF_CTRL_DOTCLK_MODE_MASK (0x20000U)
  15190. #define LCDIF_CTRL_DOTCLK_MODE_SHIFT (17U)
  15191. #define LCDIF_CTRL_DOTCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DOTCLK_MODE_SHIFT)) & LCDIF_CTRL_DOTCLK_MODE_MASK)
  15192. #define LCDIF_CTRL_VSYNC_MODE_MASK (0x40000U)
  15193. #define LCDIF_CTRL_VSYNC_MODE_SHIFT (18U)
  15194. #define LCDIF_CTRL_VSYNC_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_VSYNC_MODE_SHIFT)) & LCDIF_CTRL_VSYNC_MODE_MASK)
  15195. #define LCDIF_CTRL_BYPASS_COUNT_MASK (0x80000U)
  15196. #define LCDIF_CTRL_BYPASS_COUNT_SHIFT (19U)
  15197. #define LCDIF_CTRL_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_BYPASS_COUNT_SHIFT)) & LCDIF_CTRL_BYPASS_COUNT_MASK)
  15198. #define LCDIF_CTRL_DVI_MODE_MASK (0x100000U)
  15199. #define LCDIF_CTRL_DVI_MODE_SHIFT (20U)
  15200. #define LCDIF_CTRL_DVI_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DVI_MODE_SHIFT)) & LCDIF_CTRL_DVI_MODE_MASK)
  15201. #define LCDIF_CTRL_SHIFT_NUM_BITS_MASK (0x3E00000U)
  15202. #define LCDIF_CTRL_SHIFT_NUM_BITS_SHIFT (21U)
  15203. #define LCDIF_CTRL_SHIFT_NUM_BITS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SHIFT_NUM_BITS_SHIFT)) & LCDIF_CTRL_SHIFT_NUM_BITS_MASK)
  15204. #define LCDIF_CTRL_DATA_SHIFT_DIR_MASK (0x4000000U)
  15205. #define LCDIF_CTRL_DATA_SHIFT_DIR_SHIFT (26U)
  15206. #define LCDIF_CTRL_DATA_SHIFT_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_SHIFT_DIR_SHIFT)) & LCDIF_CTRL_DATA_SHIFT_DIR_MASK)
  15207. #define LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE_MASK (0x8000000U)
  15208. #define LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE_SHIFT (27U)
  15209. #define LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE_SHIFT)) & LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE_MASK)
  15210. #define LCDIF_CTRL_READ_WRITEB_MASK (0x10000000U)
  15211. #define LCDIF_CTRL_READ_WRITEB_SHIFT (28U)
  15212. #define LCDIF_CTRL_READ_WRITEB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_READ_WRITEB_SHIFT)) & LCDIF_CTRL_READ_WRITEB_MASK)
  15213. #define LCDIF_CTRL_YCBCR422_INPUT_MASK (0x20000000U)
  15214. #define LCDIF_CTRL_YCBCR422_INPUT_SHIFT (29U)
  15215. #define LCDIF_CTRL_YCBCR422_INPUT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_YCBCR422_INPUT_SHIFT)) & LCDIF_CTRL_YCBCR422_INPUT_MASK)
  15216. #define LCDIF_CTRL_CLKGATE_MASK (0x40000000U)
  15217. #define LCDIF_CTRL_CLKGATE_SHIFT (30U)
  15218. #define LCDIF_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLKGATE_SHIFT)) & LCDIF_CTRL_CLKGATE_MASK)
  15219. #define LCDIF_CTRL_SFTRST_MASK (0x80000000U)
  15220. #define LCDIF_CTRL_SFTRST_SHIFT (31U)
  15221. #define LCDIF_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SFTRST_SHIFT)) & LCDIF_CTRL_SFTRST_MASK)
  15222. /*! @name CTRL_SET - eLCDIF General Control Register */
  15223. #define LCDIF_CTRL_SET_RUN_MASK (0x1U)
  15224. #define LCDIF_CTRL_SET_RUN_SHIFT (0U)
  15225. #define LCDIF_CTRL_SET_RUN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_RUN_SHIFT)) & LCDIF_CTRL_SET_RUN_MASK)
  15226. #define LCDIF_CTRL_SET_DATA_FORMAT_24_BIT_MASK (0x2U)
  15227. #define LCDIF_CTRL_SET_DATA_FORMAT_24_BIT_SHIFT (1U)
  15228. #define LCDIF_CTRL_SET_DATA_FORMAT_24_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_FORMAT_24_BIT_SHIFT)) & LCDIF_CTRL_SET_DATA_FORMAT_24_BIT_MASK)
  15229. #define LCDIF_CTRL_SET_DATA_FORMAT_18_BIT_MASK (0x4U)
  15230. #define LCDIF_CTRL_SET_DATA_FORMAT_18_BIT_SHIFT (2U)
  15231. #define LCDIF_CTRL_SET_DATA_FORMAT_18_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_FORMAT_18_BIT_SHIFT)) & LCDIF_CTRL_SET_DATA_FORMAT_18_BIT_MASK)
  15232. #define LCDIF_CTRL_SET_DATA_FORMAT_16_BIT_MASK (0x8U)
  15233. #define LCDIF_CTRL_SET_DATA_FORMAT_16_BIT_SHIFT (3U)
  15234. #define LCDIF_CTRL_SET_DATA_FORMAT_16_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_FORMAT_16_BIT_SHIFT)) & LCDIF_CTRL_SET_DATA_FORMAT_16_BIT_MASK)
  15235. #define LCDIF_CTRL_SET_RSRVD0_MASK (0x10U)
  15236. #define LCDIF_CTRL_SET_RSRVD0_SHIFT (4U)
  15237. #define LCDIF_CTRL_SET_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_RSRVD0_SHIFT)) & LCDIF_CTRL_SET_RSRVD0_MASK)
  15238. #define LCDIF_CTRL_SET_MASTER_MASK (0x20U)
  15239. #define LCDIF_CTRL_SET_MASTER_SHIFT (5U)
  15240. #define LCDIF_CTRL_SET_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_MASTER_SHIFT)) & LCDIF_CTRL_SET_MASTER_MASK)
  15241. #define LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE_MASK (0x40U)
  15242. #define LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE_SHIFT (6U)
  15243. #define LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE_SHIFT)) & LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE_MASK)
  15244. #define LCDIF_CTRL_SET_RGB_TO_YCBCR422_CSC_MASK (0x80U)
  15245. #define LCDIF_CTRL_SET_RGB_TO_YCBCR422_CSC_SHIFT (7U)
  15246. #define LCDIF_CTRL_SET_RGB_TO_YCBCR422_CSC(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_RGB_TO_YCBCR422_CSC_SHIFT)) & LCDIF_CTRL_SET_RGB_TO_YCBCR422_CSC_MASK)
  15247. #define LCDIF_CTRL_SET_WORD_LENGTH_MASK (0x300U)
  15248. #define LCDIF_CTRL_SET_WORD_LENGTH_SHIFT (8U)
  15249. #define LCDIF_CTRL_SET_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_WORD_LENGTH_SHIFT)) & LCDIF_CTRL_SET_WORD_LENGTH_MASK)
  15250. #define LCDIF_CTRL_SET_LCD_DATABUS_WIDTH_MASK (0xC00U)
  15251. #define LCDIF_CTRL_SET_LCD_DATABUS_WIDTH_SHIFT (10U)
  15252. #define LCDIF_CTRL_SET_LCD_DATABUS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_LCD_DATABUS_WIDTH_SHIFT)) & LCDIF_CTRL_SET_LCD_DATABUS_WIDTH_MASK)
  15253. #define LCDIF_CTRL_SET_CSC_DATA_SWIZZLE_MASK (0x3000U)
  15254. #define LCDIF_CTRL_SET_CSC_DATA_SWIZZLE_SHIFT (12U)
  15255. #define LCDIF_CTRL_SET_CSC_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_CSC_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_SET_CSC_DATA_SWIZZLE_MASK)
  15256. #define LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE_MASK (0xC000U)
  15257. #define LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE_SHIFT (14U)
  15258. #define LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE_MASK)
  15259. #define LCDIF_CTRL_SET_DATA_SELECT_MASK (0x10000U)
  15260. #define LCDIF_CTRL_SET_DATA_SELECT_SHIFT (16U)
  15261. #define LCDIF_CTRL_SET_DATA_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_SELECT_SHIFT)) & LCDIF_CTRL_SET_DATA_SELECT_MASK)
  15262. #define LCDIF_CTRL_SET_DOTCLK_MODE_MASK (0x20000U)
  15263. #define LCDIF_CTRL_SET_DOTCLK_MODE_SHIFT (17U)
  15264. #define LCDIF_CTRL_SET_DOTCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DOTCLK_MODE_SHIFT)) & LCDIF_CTRL_SET_DOTCLK_MODE_MASK)
  15265. #define LCDIF_CTRL_SET_VSYNC_MODE_MASK (0x40000U)
  15266. #define LCDIF_CTRL_SET_VSYNC_MODE_SHIFT (18U)
  15267. #define LCDIF_CTRL_SET_VSYNC_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_VSYNC_MODE_SHIFT)) & LCDIF_CTRL_SET_VSYNC_MODE_MASK)
  15268. #define LCDIF_CTRL_SET_BYPASS_COUNT_MASK (0x80000U)
  15269. #define LCDIF_CTRL_SET_BYPASS_COUNT_SHIFT (19U)
  15270. #define LCDIF_CTRL_SET_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_BYPASS_COUNT_SHIFT)) & LCDIF_CTRL_SET_BYPASS_COUNT_MASK)
  15271. #define LCDIF_CTRL_SET_DVI_MODE_MASK (0x100000U)
  15272. #define LCDIF_CTRL_SET_DVI_MODE_SHIFT (20U)
  15273. #define LCDIF_CTRL_SET_DVI_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DVI_MODE_SHIFT)) & LCDIF_CTRL_SET_DVI_MODE_MASK)
  15274. #define LCDIF_CTRL_SET_SHIFT_NUM_BITS_MASK (0x3E00000U)
  15275. #define LCDIF_CTRL_SET_SHIFT_NUM_BITS_SHIFT (21U)
  15276. #define LCDIF_CTRL_SET_SHIFT_NUM_BITS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_SHIFT_NUM_BITS_SHIFT)) & LCDIF_CTRL_SET_SHIFT_NUM_BITS_MASK)
  15277. #define LCDIF_CTRL_SET_DATA_SHIFT_DIR_MASK (0x4000000U)
  15278. #define LCDIF_CTRL_SET_DATA_SHIFT_DIR_SHIFT (26U)
  15279. #define LCDIF_CTRL_SET_DATA_SHIFT_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_SHIFT_DIR_SHIFT)) & LCDIF_CTRL_SET_DATA_SHIFT_DIR_MASK)
  15280. #define LCDIF_CTRL_SET_WAIT_FOR_VSYNC_EDGE_MASK (0x8000000U)
  15281. #define LCDIF_CTRL_SET_WAIT_FOR_VSYNC_EDGE_SHIFT (27U)
  15282. #define LCDIF_CTRL_SET_WAIT_FOR_VSYNC_EDGE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_WAIT_FOR_VSYNC_EDGE_SHIFT)) & LCDIF_CTRL_SET_WAIT_FOR_VSYNC_EDGE_MASK)
  15283. #define LCDIF_CTRL_SET_READ_WRITEB_MASK (0x10000000U)
  15284. #define LCDIF_CTRL_SET_READ_WRITEB_SHIFT (28U)
  15285. #define LCDIF_CTRL_SET_READ_WRITEB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_READ_WRITEB_SHIFT)) & LCDIF_CTRL_SET_READ_WRITEB_MASK)
  15286. #define LCDIF_CTRL_SET_YCBCR422_INPUT_MASK (0x20000000U)
  15287. #define LCDIF_CTRL_SET_YCBCR422_INPUT_SHIFT (29U)
  15288. #define LCDIF_CTRL_SET_YCBCR422_INPUT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_YCBCR422_INPUT_SHIFT)) & LCDIF_CTRL_SET_YCBCR422_INPUT_MASK)
  15289. #define LCDIF_CTRL_SET_CLKGATE_MASK (0x40000000U)
  15290. #define LCDIF_CTRL_SET_CLKGATE_SHIFT (30U)
  15291. #define LCDIF_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_CLKGATE_SHIFT)) & LCDIF_CTRL_SET_CLKGATE_MASK)
  15292. #define LCDIF_CTRL_SET_SFTRST_MASK (0x80000000U)
  15293. #define LCDIF_CTRL_SET_SFTRST_SHIFT (31U)
  15294. #define LCDIF_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_SFTRST_SHIFT)) & LCDIF_CTRL_SET_SFTRST_MASK)
  15295. /*! @name CTRL_CLR - eLCDIF General Control Register */
  15296. #define LCDIF_CTRL_CLR_RUN_MASK (0x1U)
  15297. #define LCDIF_CTRL_CLR_RUN_SHIFT (0U)
  15298. #define LCDIF_CTRL_CLR_RUN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_RUN_SHIFT)) & LCDIF_CTRL_CLR_RUN_MASK)
  15299. #define LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT_MASK (0x2U)
  15300. #define LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT_SHIFT (1U)
  15301. #define LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT_SHIFT)) & LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT_MASK)
  15302. #define LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT_MASK (0x4U)
  15303. #define LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT_SHIFT (2U)
  15304. #define LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT_SHIFT)) & LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT_MASK)
  15305. #define LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT_MASK (0x8U)
  15306. #define LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT_SHIFT (3U)
  15307. #define LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT_SHIFT)) & LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT_MASK)
  15308. #define LCDIF_CTRL_CLR_RSRVD0_MASK (0x10U)
  15309. #define LCDIF_CTRL_CLR_RSRVD0_SHIFT (4U)
  15310. #define LCDIF_CTRL_CLR_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_RSRVD0_SHIFT)) & LCDIF_CTRL_CLR_RSRVD0_MASK)
  15311. #define LCDIF_CTRL_CLR_MASTER_MASK (0x20U)
  15312. #define LCDIF_CTRL_CLR_MASTER_SHIFT (5U)
  15313. #define LCDIF_CTRL_CLR_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_MASTER_SHIFT)) & LCDIF_CTRL_CLR_MASTER_MASK)
  15314. #define LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE_MASK (0x40U)
  15315. #define LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE_SHIFT (6U)
  15316. #define LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE_SHIFT)) & LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE_MASK)
  15317. #define LCDIF_CTRL_CLR_RGB_TO_YCBCR422_CSC_MASK (0x80U)
  15318. #define LCDIF_CTRL_CLR_RGB_TO_YCBCR422_CSC_SHIFT (7U)
  15319. #define LCDIF_CTRL_CLR_RGB_TO_YCBCR422_CSC(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_RGB_TO_YCBCR422_CSC_SHIFT)) & LCDIF_CTRL_CLR_RGB_TO_YCBCR422_CSC_MASK)
  15320. #define LCDIF_CTRL_CLR_WORD_LENGTH_MASK (0x300U)
  15321. #define LCDIF_CTRL_CLR_WORD_LENGTH_SHIFT (8U)
  15322. #define LCDIF_CTRL_CLR_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_WORD_LENGTH_SHIFT)) & LCDIF_CTRL_CLR_WORD_LENGTH_MASK)
  15323. #define LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH_MASK (0xC00U)
  15324. #define LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH_SHIFT (10U)
  15325. #define LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH_SHIFT)) & LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH_MASK)
  15326. #define LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE_MASK (0x3000U)
  15327. #define LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE_SHIFT (12U)
  15328. #define LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE_MASK)
  15329. #define LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE_MASK (0xC000U)
  15330. #define LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE_SHIFT (14U)
  15331. #define LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE_MASK)
  15332. #define LCDIF_CTRL_CLR_DATA_SELECT_MASK (0x10000U)
  15333. #define LCDIF_CTRL_CLR_DATA_SELECT_SHIFT (16U)
  15334. #define LCDIF_CTRL_CLR_DATA_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_SELECT_SHIFT)) & LCDIF_CTRL_CLR_DATA_SELECT_MASK)
  15335. #define LCDIF_CTRL_CLR_DOTCLK_MODE_MASK (0x20000U)
  15336. #define LCDIF_CTRL_CLR_DOTCLK_MODE_SHIFT (17U)
  15337. #define LCDIF_CTRL_CLR_DOTCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DOTCLK_MODE_SHIFT)) & LCDIF_CTRL_CLR_DOTCLK_MODE_MASK)
  15338. #define LCDIF_CTRL_CLR_VSYNC_MODE_MASK (0x40000U)
  15339. #define LCDIF_CTRL_CLR_VSYNC_MODE_SHIFT (18U)
  15340. #define LCDIF_CTRL_CLR_VSYNC_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_VSYNC_MODE_SHIFT)) & LCDIF_CTRL_CLR_VSYNC_MODE_MASK)
  15341. #define LCDIF_CTRL_CLR_BYPASS_COUNT_MASK (0x80000U)
  15342. #define LCDIF_CTRL_CLR_BYPASS_COUNT_SHIFT (19U)
  15343. #define LCDIF_CTRL_CLR_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_BYPASS_COUNT_SHIFT)) & LCDIF_CTRL_CLR_BYPASS_COUNT_MASK)
  15344. #define LCDIF_CTRL_CLR_DVI_MODE_MASK (0x100000U)
  15345. #define LCDIF_CTRL_CLR_DVI_MODE_SHIFT (20U)
  15346. #define LCDIF_CTRL_CLR_DVI_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DVI_MODE_SHIFT)) & LCDIF_CTRL_CLR_DVI_MODE_MASK)
  15347. #define LCDIF_CTRL_CLR_SHIFT_NUM_BITS_MASK (0x3E00000U)
  15348. #define LCDIF_CTRL_CLR_SHIFT_NUM_BITS_SHIFT (21U)
  15349. #define LCDIF_CTRL_CLR_SHIFT_NUM_BITS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_SHIFT_NUM_BITS_SHIFT)) & LCDIF_CTRL_CLR_SHIFT_NUM_BITS_MASK)
  15350. #define LCDIF_CTRL_CLR_DATA_SHIFT_DIR_MASK (0x4000000U)
  15351. #define LCDIF_CTRL_CLR_DATA_SHIFT_DIR_SHIFT (26U)
  15352. #define LCDIF_CTRL_CLR_DATA_SHIFT_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_SHIFT_DIR_SHIFT)) & LCDIF_CTRL_CLR_DATA_SHIFT_DIR_MASK)
  15353. #define LCDIF_CTRL_CLR_WAIT_FOR_VSYNC_EDGE_MASK (0x8000000U)
  15354. #define LCDIF_CTRL_CLR_WAIT_FOR_VSYNC_EDGE_SHIFT (27U)
  15355. #define LCDIF_CTRL_CLR_WAIT_FOR_VSYNC_EDGE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_WAIT_FOR_VSYNC_EDGE_SHIFT)) & LCDIF_CTRL_CLR_WAIT_FOR_VSYNC_EDGE_MASK)
  15356. #define LCDIF_CTRL_CLR_READ_WRITEB_MASK (0x10000000U)
  15357. #define LCDIF_CTRL_CLR_READ_WRITEB_SHIFT (28U)
  15358. #define LCDIF_CTRL_CLR_READ_WRITEB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_READ_WRITEB_SHIFT)) & LCDIF_CTRL_CLR_READ_WRITEB_MASK)
  15359. #define LCDIF_CTRL_CLR_YCBCR422_INPUT_MASK (0x20000000U)
  15360. #define LCDIF_CTRL_CLR_YCBCR422_INPUT_SHIFT (29U)
  15361. #define LCDIF_CTRL_CLR_YCBCR422_INPUT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_YCBCR422_INPUT_SHIFT)) & LCDIF_CTRL_CLR_YCBCR422_INPUT_MASK)
  15362. #define LCDIF_CTRL_CLR_CLKGATE_MASK (0x40000000U)
  15363. #define LCDIF_CTRL_CLR_CLKGATE_SHIFT (30U)
  15364. #define LCDIF_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_CLKGATE_SHIFT)) & LCDIF_CTRL_CLR_CLKGATE_MASK)
  15365. #define LCDIF_CTRL_CLR_SFTRST_MASK (0x80000000U)
  15366. #define LCDIF_CTRL_CLR_SFTRST_SHIFT (31U)
  15367. #define LCDIF_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_SFTRST_SHIFT)) & LCDIF_CTRL_CLR_SFTRST_MASK)
  15368. /*! @name CTRL_TOG - eLCDIF General Control Register */
  15369. #define LCDIF_CTRL_TOG_RUN_MASK (0x1U)
  15370. #define LCDIF_CTRL_TOG_RUN_SHIFT (0U)
  15371. #define LCDIF_CTRL_TOG_RUN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_RUN_SHIFT)) & LCDIF_CTRL_TOG_RUN_MASK)
  15372. #define LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT_MASK (0x2U)
  15373. #define LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT_SHIFT (1U)
  15374. #define LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT_SHIFT)) & LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT_MASK)
  15375. #define LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT_MASK (0x4U)
  15376. #define LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT_SHIFT (2U)
  15377. #define LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT_SHIFT)) & LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT_MASK)
  15378. #define LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT_MASK (0x8U)
  15379. #define LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT_SHIFT (3U)
  15380. #define LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT_SHIFT)) & LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT_MASK)
  15381. #define LCDIF_CTRL_TOG_RSRVD0_MASK (0x10U)
  15382. #define LCDIF_CTRL_TOG_RSRVD0_SHIFT (4U)
  15383. #define LCDIF_CTRL_TOG_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_RSRVD0_SHIFT)) & LCDIF_CTRL_TOG_RSRVD0_MASK)
  15384. #define LCDIF_CTRL_TOG_MASTER_MASK (0x20U)
  15385. #define LCDIF_CTRL_TOG_MASTER_SHIFT (5U)
  15386. #define LCDIF_CTRL_TOG_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_MASTER_SHIFT)) & LCDIF_CTRL_TOG_MASTER_MASK)
  15387. #define LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE_MASK (0x40U)
  15388. #define LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE_SHIFT (6U)
  15389. #define LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE_SHIFT)) & LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE_MASK)
  15390. #define LCDIF_CTRL_TOG_RGB_TO_YCBCR422_CSC_MASK (0x80U)
  15391. #define LCDIF_CTRL_TOG_RGB_TO_YCBCR422_CSC_SHIFT (7U)
  15392. #define LCDIF_CTRL_TOG_RGB_TO_YCBCR422_CSC(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_RGB_TO_YCBCR422_CSC_SHIFT)) & LCDIF_CTRL_TOG_RGB_TO_YCBCR422_CSC_MASK)
  15393. #define LCDIF_CTRL_TOG_WORD_LENGTH_MASK (0x300U)
  15394. #define LCDIF_CTRL_TOG_WORD_LENGTH_SHIFT (8U)
  15395. #define LCDIF_CTRL_TOG_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_WORD_LENGTH_SHIFT)) & LCDIF_CTRL_TOG_WORD_LENGTH_MASK)
  15396. #define LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH_MASK (0xC00U)
  15397. #define LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH_SHIFT (10U)
  15398. #define LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH_SHIFT)) & LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH_MASK)
  15399. #define LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE_MASK (0x3000U)
  15400. #define LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE_SHIFT (12U)
  15401. #define LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE_MASK)
  15402. #define LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE_MASK (0xC000U)
  15403. #define LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE_SHIFT (14U)
  15404. #define LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE_MASK)
  15405. #define LCDIF_CTRL_TOG_DATA_SELECT_MASK (0x10000U)
  15406. #define LCDIF_CTRL_TOG_DATA_SELECT_SHIFT (16U)
  15407. #define LCDIF_CTRL_TOG_DATA_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_SELECT_SHIFT)) & LCDIF_CTRL_TOG_DATA_SELECT_MASK)
  15408. #define LCDIF_CTRL_TOG_DOTCLK_MODE_MASK (0x20000U)
  15409. #define LCDIF_CTRL_TOG_DOTCLK_MODE_SHIFT (17U)
  15410. #define LCDIF_CTRL_TOG_DOTCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DOTCLK_MODE_SHIFT)) & LCDIF_CTRL_TOG_DOTCLK_MODE_MASK)
  15411. #define LCDIF_CTRL_TOG_VSYNC_MODE_MASK (0x40000U)
  15412. #define LCDIF_CTRL_TOG_VSYNC_MODE_SHIFT (18U)
  15413. #define LCDIF_CTRL_TOG_VSYNC_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_VSYNC_MODE_SHIFT)) & LCDIF_CTRL_TOG_VSYNC_MODE_MASK)
  15414. #define LCDIF_CTRL_TOG_BYPASS_COUNT_MASK (0x80000U)
  15415. #define LCDIF_CTRL_TOG_BYPASS_COUNT_SHIFT (19U)
  15416. #define LCDIF_CTRL_TOG_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_BYPASS_COUNT_SHIFT)) & LCDIF_CTRL_TOG_BYPASS_COUNT_MASK)
  15417. #define LCDIF_CTRL_TOG_DVI_MODE_MASK (0x100000U)
  15418. #define LCDIF_CTRL_TOG_DVI_MODE_SHIFT (20U)
  15419. #define LCDIF_CTRL_TOG_DVI_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DVI_MODE_SHIFT)) & LCDIF_CTRL_TOG_DVI_MODE_MASK)
  15420. #define LCDIF_CTRL_TOG_SHIFT_NUM_BITS_MASK (0x3E00000U)
  15421. #define LCDIF_CTRL_TOG_SHIFT_NUM_BITS_SHIFT (21U)
  15422. #define LCDIF_CTRL_TOG_SHIFT_NUM_BITS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_SHIFT_NUM_BITS_SHIFT)) & LCDIF_CTRL_TOG_SHIFT_NUM_BITS_MASK)
  15423. #define LCDIF_CTRL_TOG_DATA_SHIFT_DIR_MASK (0x4000000U)
  15424. #define LCDIF_CTRL_TOG_DATA_SHIFT_DIR_SHIFT (26U)
  15425. #define LCDIF_CTRL_TOG_DATA_SHIFT_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_SHIFT_DIR_SHIFT)) & LCDIF_CTRL_TOG_DATA_SHIFT_DIR_MASK)
  15426. #define LCDIF_CTRL_TOG_WAIT_FOR_VSYNC_EDGE_MASK (0x8000000U)
  15427. #define LCDIF_CTRL_TOG_WAIT_FOR_VSYNC_EDGE_SHIFT (27U)
  15428. #define LCDIF_CTRL_TOG_WAIT_FOR_VSYNC_EDGE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_WAIT_FOR_VSYNC_EDGE_SHIFT)) & LCDIF_CTRL_TOG_WAIT_FOR_VSYNC_EDGE_MASK)
  15429. #define LCDIF_CTRL_TOG_READ_WRITEB_MASK (0x10000000U)
  15430. #define LCDIF_CTRL_TOG_READ_WRITEB_SHIFT (28U)
  15431. #define LCDIF_CTRL_TOG_READ_WRITEB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_READ_WRITEB_SHIFT)) & LCDIF_CTRL_TOG_READ_WRITEB_MASK)
  15432. #define LCDIF_CTRL_TOG_YCBCR422_INPUT_MASK (0x20000000U)
  15433. #define LCDIF_CTRL_TOG_YCBCR422_INPUT_SHIFT (29U)
  15434. #define LCDIF_CTRL_TOG_YCBCR422_INPUT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_YCBCR422_INPUT_SHIFT)) & LCDIF_CTRL_TOG_YCBCR422_INPUT_MASK)
  15435. #define LCDIF_CTRL_TOG_CLKGATE_MASK (0x40000000U)
  15436. #define LCDIF_CTRL_TOG_CLKGATE_SHIFT (30U)
  15437. #define LCDIF_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_CLKGATE_SHIFT)) & LCDIF_CTRL_TOG_CLKGATE_MASK)
  15438. #define LCDIF_CTRL_TOG_SFTRST_MASK (0x80000000U)
  15439. #define LCDIF_CTRL_TOG_SFTRST_SHIFT (31U)
  15440. #define LCDIF_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_SFTRST_SHIFT)) & LCDIF_CTRL_TOG_SFTRST_MASK)
  15441. /*! @name CTRL1 - eLCDIF General Control1 Register */
  15442. #define LCDIF_CTRL1_RESET_MASK (0x1U)
  15443. #define LCDIF_CTRL1_RESET_SHIFT (0U)
  15444. #define LCDIF_CTRL1_RESET(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_RESET_SHIFT)) & LCDIF_CTRL1_RESET_MASK)
  15445. #define LCDIF_CTRL1_MODE86_MASK (0x2U)
  15446. #define LCDIF_CTRL1_MODE86_SHIFT (1U)
  15447. #define LCDIF_CTRL1_MODE86(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_MODE86_SHIFT)) & LCDIF_CTRL1_MODE86_MASK)
  15448. #define LCDIF_CTRL1_BUSY_ENABLE_MASK (0x4U)
  15449. #define LCDIF_CTRL1_BUSY_ENABLE_SHIFT (2U)
  15450. #define LCDIF_CTRL1_BUSY_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_BUSY_ENABLE_SHIFT)) & LCDIF_CTRL1_BUSY_ENABLE_MASK)
  15451. #define LCDIF_CTRL1_RSRVD0_MASK (0xF8U)
  15452. #define LCDIF_CTRL1_RSRVD0_SHIFT (3U)
  15453. #define LCDIF_CTRL1_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_RSRVD0_SHIFT)) & LCDIF_CTRL1_RSRVD0_MASK)
  15454. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_MASK (0x100U)
  15455. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_SHIFT (8U)
  15456. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_VSYNC_EDGE_IRQ_SHIFT)) & LCDIF_CTRL1_VSYNC_EDGE_IRQ_MASK)
  15457. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_MASK (0x200U)
  15458. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_SHIFT (9U)
  15459. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_SHIFT)) & LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_MASK)
  15460. #define LCDIF_CTRL1_UNDERFLOW_IRQ_MASK (0x400U)
  15461. #define LCDIF_CTRL1_UNDERFLOW_IRQ_SHIFT (10U)
  15462. #define LCDIF_CTRL1_UNDERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_UNDERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_UNDERFLOW_IRQ_MASK)
  15463. #define LCDIF_CTRL1_OVERFLOW_IRQ_MASK (0x800U)
  15464. #define LCDIF_CTRL1_OVERFLOW_IRQ_SHIFT (11U)
  15465. #define LCDIF_CTRL1_OVERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_OVERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_OVERFLOW_IRQ_MASK)
  15466. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN_MASK (0x1000U)
  15467. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN_SHIFT (12U)
  15468. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN_MASK)
  15469. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN_MASK (0x2000U)
  15470. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN_SHIFT (13U)
  15471. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN_MASK)
  15472. #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN_MASK (0x4000U)
  15473. #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN_SHIFT (14U)
  15474. #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_UNDERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_UNDERFLOW_IRQ_EN_MASK)
  15475. #define LCDIF_CTRL1_OVERFLOW_IRQ_EN_MASK (0x8000U)
  15476. #define LCDIF_CTRL1_OVERFLOW_IRQ_EN_SHIFT (15U)
  15477. #define LCDIF_CTRL1_OVERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_OVERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_OVERFLOW_IRQ_EN_MASK)
  15478. #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_MASK (0xF0000U)
  15479. #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_SHIFT (16U)
  15480. #define LCDIF_CTRL1_BYTE_PACKING_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_BYTE_PACKING_FORMAT_SHIFT)) & LCDIF_CTRL1_BYTE_PACKING_FORMAT_MASK)
  15481. #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS_MASK (0x100000U)
  15482. #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS_SHIFT (20U)
  15483. #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS_SHIFT)) & LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS_MASK)
  15484. #define LCDIF_CTRL1_FIFO_CLEAR_MASK (0x200000U)
  15485. #define LCDIF_CTRL1_FIFO_CLEAR_SHIFT (21U)
  15486. #define LCDIF_CTRL1_FIFO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_FIFO_CLEAR_SHIFT)) & LCDIF_CTRL1_FIFO_CLEAR_MASK)
  15487. #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD_MASK (0x400000U)
  15488. #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD_SHIFT (22U)
  15489. #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD_SHIFT)) & LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD_MASK)
  15490. #define LCDIF_CTRL1_INTERLACE_FIELDS_MASK (0x800000U)
  15491. #define LCDIF_CTRL1_INTERLACE_FIELDS_SHIFT (23U)
  15492. #define LCDIF_CTRL1_INTERLACE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_INTERLACE_FIELDS_SHIFT)) & LCDIF_CTRL1_INTERLACE_FIELDS_MASK)
  15493. #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW_MASK (0x1000000U)
  15494. #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW_SHIFT (24U)
  15495. #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_RECOVER_ON_UNDERFLOW_SHIFT)) & LCDIF_CTRL1_RECOVER_ON_UNDERFLOW_MASK)
  15496. #define LCDIF_CTRL1_BM_ERROR_IRQ_MASK (0x2000000U)
  15497. #define LCDIF_CTRL1_BM_ERROR_IRQ_SHIFT (25U)
  15498. #define LCDIF_CTRL1_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_BM_ERROR_IRQ_SHIFT)) & LCDIF_CTRL1_BM_ERROR_IRQ_MASK)
  15499. #define LCDIF_CTRL1_BM_ERROR_IRQ_EN_MASK (0x4000000U)
  15500. #define LCDIF_CTRL1_BM_ERROR_IRQ_EN_SHIFT (26U)
  15501. #define LCDIF_CTRL1_BM_ERROR_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_BM_ERROR_IRQ_EN_SHIFT)) & LCDIF_CTRL1_BM_ERROR_IRQ_EN_MASK)
  15502. #define LCDIF_CTRL1_COMBINE_MPU_WR_STRB_MASK (0x8000000U)
  15503. #define LCDIF_CTRL1_COMBINE_MPU_WR_STRB_SHIFT (27U)
  15504. #define LCDIF_CTRL1_COMBINE_MPU_WR_STRB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_COMBINE_MPU_WR_STRB_SHIFT)) & LCDIF_CTRL1_COMBINE_MPU_WR_STRB_MASK)
  15505. #define LCDIF_CTRL1_RSRVD1_MASK (0xF0000000U)
  15506. #define LCDIF_CTRL1_RSRVD1_SHIFT (28U)
  15507. #define LCDIF_CTRL1_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_RSRVD1_SHIFT)) & LCDIF_CTRL1_RSRVD1_MASK)
  15508. /*! @name CTRL1_SET - eLCDIF General Control1 Register */
  15509. #define LCDIF_CTRL1_SET_RESET_MASK (0x1U)
  15510. #define LCDIF_CTRL1_SET_RESET_SHIFT (0U)
  15511. #define LCDIF_CTRL1_SET_RESET(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_RESET_SHIFT)) & LCDIF_CTRL1_SET_RESET_MASK)
  15512. #define LCDIF_CTRL1_SET_MODE86_MASK (0x2U)
  15513. #define LCDIF_CTRL1_SET_MODE86_SHIFT (1U)
  15514. #define LCDIF_CTRL1_SET_MODE86(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_MODE86_SHIFT)) & LCDIF_CTRL1_SET_MODE86_MASK)
  15515. #define LCDIF_CTRL1_SET_BUSY_ENABLE_MASK (0x4U)
  15516. #define LCDIF_CTRL1_SET_BUSY_ENABLE_SHIFT (2U)
  15517. #define LCDIF_CTRL1_SET_BUSY_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_BUSY_ENABLE_SHIFT)) & LCDIF_CTRL1_SET_BUSY_ENABLE_MASK)
  15518. #define LCDIF_CTRL1_SET_RSRVD0_MASK (0xF8U)
  15519. #define LCDIF_CTRL1_SET_RSRVD0_SHIFT (3U)
  15520. #define LCDIF_CTRL1_SET_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_RSRVD0_SHIFT)) & LCDIF_CTRL1_SET_RSRVD0_MASK)
  15521. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_MASK (0x100U)
  15522. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_SHIFT (8U)
  15523. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_SHIFT)) & LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_MASK)
  15524. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_MASK (0x200U)
  15525. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_SHIFT (9U)
  15526. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_SHIFT)) & LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_MASK)
  15527. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_MASK (0x400U)
  15528. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_SHIFT (10U)
  15529. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_UNDERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_SET_UNDERFLOW_IRQ_MASK)
  15530. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_MASK (0x800U)
  15531. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_SHIFT (11U)
  15532. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_OVERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_SET_OVERFLOW_IRQ_MASK)
  15533. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN_MASK (0x1000U)
  15534. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN_SHIFT (12U)
  15535. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN_MASK)
  15536. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN_MASK (0x2000U)
  15537. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN_SHIFT (13U)
  15538. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN_MASK)
  15539. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN_MASK (0x4000U)
  15540. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN_SHIFT (14U)
  15541. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN_MASK)
  15542. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN_MASK (0x8000U)
  15543. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN_SHIFT (15U)
  15544. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN_MASK)
  15545. #define LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT_MASK (0xF0000U)
  15546. #define LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT_SHIFT (16U)
  15547. #define LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT_SHIFT)) & LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT_MASK)
  15548. #define LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS_MASK (0x100000U)
  15549. #define LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS_SHIFT (20U)
  15550. #define LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS_SHIFT)) & LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS_MASK)
  15551. #define LCDIF_CTRL1_SET_FIFO_CLEAR_MASK (0x200000U)
  15552. #define LCDIF_CTRL1_SET_FIFO_CLEAR_SHIFT (21U)
  15553. #define LCDIF_CTRL1_SET_FIFO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_FIFO_CLEAR_SHIFT)) & LCDIF_CTRL1_SET_FIFO_CLEAR_MASK)
  15554. #define LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD_MASK (0x400000U)
  15555. #define LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD_SHIFT (22U)
  15556. #define LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD_SHIFT)) & LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD_MASK)
  15557. #define LCDIF_CTRL1_SET_INTERLACE_FIELDS_MASK (0x800000U)
  15558. #define LCDIF_CTRL1_SET_INTERLACE_FIELDS_SHIFT (23U)
  15559. #define LCDIF_CTRL1_SET_INTERLACE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_INTERLACE_FIELDS_SHIFT)) & LCDIF_CTRL1_SET_INTERLACE_FIELDS_MASK)
  15560. #define LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW_MASK (0x1000000U)
  15561. #define LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW_SHIFT (24U)
  15562. #define LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW_SHIFT)) & LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW_MASK)
  15563. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_MASK (0x2000000U)
  15564. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_SHIFT (25U)
  15565. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_BM_ERROR_IRQ_SHIFT)) & LCDIF_CTRL1_SET_BM_ERROR_IRQ_MASK)
  15566. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN_MASK (0x4000000U)
  15567. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN_SHIFT (26U)
  15568. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN_MASK)
  15569. #define LCDIF_CTRL1_SET_COMBINE_MPU_WR_STRB_MASK (0x8000000U)
  15570. #define LCDIF_CTRL1_SET_COMBINE_MPU_WR_STRB_SHIFT (27U)
  15571. #define LCDIF_CTRL1_SET_COMBINE_MPU_WR_STRB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_COMBINE_MPU_WR_STRB_SHIFT)) & LCDIF_CTRL1_SET_COMBINE_MPU_WR_STRB_MASK)
  15572. #define LCDIF_CTRL1_SET_RSRVD1_MASK (0xF0000000U)
  15573. #define LCDIF_CTRL1_SET_RSRVD1_SHIFT (28U)
  15574. #define LCDIF_CTRL1_SET_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_RSRVD1_SHIFT)) & LCDIF_CTRL1_SET_RSRVD1_MASK)
  15575. /*! @name CTRL1_CLR - eLCDIF General Control1 Register */
  15576. #define LCDIF_CTRL1_CLR_RESET_MASK (0x1U)
  15577. #define LCDIF_CTRL1_CLR_RESET_SHIFT (0U)
  15578. #define LCDIF_CTRL1_CLR_RESET(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_RESET_SHIFT)) & LCDIF_CTRL1_CLR_RESET_MASK)
  15579. #define LCDIF_CTRL1_CLR_MODE86_MASK (0x2U)
  15580. #define LCDIF_CTRL1_CLR_MODE86_SHIFT (1U)
  15581. #define LCDIF_CTRL1_CLR_MODE86(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_MODE86_SHIFT)) & LCDIF_CTRL1_CLR_MODE86_MASK)
  15582. #define LCDIF_CTRL1_CLR_BUSY_ENABLE_MASK (0x4U)
  15583. #define LCDIF_CTRL1_CLR_BUSY_ENABLE_SHIFT (2U)
  15584. #define LCDIF_CTRL1_CLR_BUSY_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_BUSY_ENABLE_SHIFT)) & LCDIF_CTRL1_CLR_BUSY_ENABLE_MASK)
  15585. #define LCDIF_CTRL1_CLR_RSRVD0_MASK (0xF8U)
  15586. #define LCDIF_CTRL1_CLR_RSRVD0_SHIFT (3U)
  15587. #define LCDIF_CTRL1_CLR_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_RSRVD0_SHIFT)) & LCDIF_CTRL1_CLR_RSRVD0_MASK)
  15588. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_MASK (0x100U)
  15589. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_SHIFT (8U)
  15590. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_MASK)
  15591. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_MASK (0x200U)
  15592. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_SHIFT (9U)
  15593. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_MASK)
  15594. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_MASK (0x400U)
  15595. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_SHIFT (10U)
  15596. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_MASK)
  15597. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_MASK (0x800U)
  15598. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_SHIFT (11U)
  15599. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_OVERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_OVERFLOW_IRQ_MASK)
  15600. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN_MASK (0x1000U)
  15601. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN_SHIFT (12U)
  15602. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN_MASK)
  15603. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN_MASK (0x2000U)
  15604. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN_SHIFT (13U)
  15605. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN_MASK)
  15606. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN_MASK (0x4000U)
  15607. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN_SHIFT (14U)
  15608. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN_MASK)
  15609. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN_MASK (0x8000U)
  15610. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN_SHIFT (15U)
  15611. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN_MASK)
  15612. #define LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT_MASK (0xF0000U)
  15613. #define LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT_SHIFT (16U)
  15614. #define LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT_SHIFT)) & LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT_MASK)
  15615. #define LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS_MASK (0x100000U)
  15616. #define LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS_SHIFT (20U)
  15617. #define LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS_SHIFT)) & LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS_MASK)
  15618. #define LCDIF_CTRL1_CLR_FIFO_CLEAR_MASK (0x200000U)
  15619. #define LCDIF_CTRL1_CLR_FIFO_CLEAR_SHIFT (21U)
  15620. #define LCDIF_CTRL1_CLR_FIFO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_FIFO_CLEAR_SHIFT)) & LCDIF_CTRL1_CLR_FIFO_CLEAR_MASK)
  15621. #define LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD_MASK (0x400000U)
  15622. #define LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD_SHIFT (22U)
  15623. #define LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD_SHIFT)) & LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD_MASK)
  15624. #define LCDIF_CTRL1_CLR_INTERLACE_FIELDS_MASK (0x800000U)
  15625. #define LCDIF_CTRL1_CLR_INTERLACE_FIELDS_SHIFT (23U)
  15626. #define LCDIF_CTRL1_CLR_INTERLACE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_INTERLACE_FIELDS_SHIFT)) & LCDIF_CTRL1_CLR_INTERLACE_FIELDS_MASK)
  15627. #define LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW_MASK (0x1000000U)
  15628. #define LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW_SHIFT (24U)
  15629. #define LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW_SHIFT)) & LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW_MASK)
  15630. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_MASK (0x2000000U)
  15631. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_SHIFT (25U)
  15632. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_BM_ERROR_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_BM_ERROR_IRQ_MASK)
  15633. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN_MASK (0x4000000U)
  15634. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN_SHIFT (26U)
  15635. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN_MASK)
  15636. #define LCDIF_CTRL1_CLR_COMBINE_MPU_WR_STRB_MASK (0x8000000U)
  15637. #define LCDIF_CTRL1_CLR_COMBINE_MPU_WR_STRB_SHIFT (27U)
  15638. #define LCDIF_CTRL1_CLR_COMBINE_MPU_WR_STRB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_COMBINE_MPU_WR_STRB_SHIFT)) & LCDIF_CTRL1_CLR_COMBINE_MPU_WR_STRB_MASK)
  15639. #define LCDIF_CTRL1_CLR_RSRVD1_MASK (0xF0000000U)
  15640. #define LCDIF_CTRL1_CLR_RSRVD1_SHIFT (28U)
  15641. #define LCDIF_CTRL1_CLR_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_RSRVD1_SHIFT)) & LCDIF_CTRL1_CLR_RSRVD1_MASK)
  15642. /*! @name CTRL1_TOG - eLCDIF General Control1 Register */
  15643. #define LCDIF_CTRL1_TOG_RESET_MASK (0x1U)
  15644. #define LCDIF_CTRL1_TOG_RESET_SHIFT (0U)
  15645. #define LCDIF_CTRL1_TOG_RESET(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_RESET_SHIFT)) & LCDIF_CTRL1_TOG_RESET_MASK)
  15646. #define LCDIF_CTRL1_TOG_MODE86_MASK (0x2U)
  15647. #define LCDIF_CTRL1_TOG_MODE86_SHIFT (1U)
  15648. #define LCDIF_CTRL1_TOG_MODE86(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_MODE86_SHIFT)) & LCDIF_CTRL1_TOG_MODE86_MASK)
  15649. #define LCDIF_CTRL1_TOG_BUSY_ENABLE_MASK (0x4U)
  15650. #define LCDIF_CTRL1_TOG_BUSY_ENABLE_SHIFT (2U)
  15651. #define LCDIF_CTRL1_TOG_BUSY_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_BUSY_ENABLE_SHIFT)) & LCDIF_CTRL1_TOG_BUSY_ENABLE_MASK)
  15652. #define LCDIF_CTRL1_TOG_RSRVD0_MASK (0xF8U)
  15653. #define LCDIF_CTRL1_TOG_RSRVD0_SHIFT (3U)
  15654. #define LCDIF_CTRL1_TOG_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_RSRVD0_SHIFT)) & LCDIF_CTRL1_TOG_RSRVD0_MASK)
  15655. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_MASK (0x100U)
  15656. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_SHIFT (8U)
  15657. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_MASK)
  15658. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_MASK (0x200U)
  15659. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_SHIFT (9U)
  15660. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_MASK)
  15661. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_MASK (0x400U)
  15662. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_SHIFT (10U)
  15663. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_MASK)
  15664. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_MASK (0x800U)
  15665. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_SHIFT (11U)
  15666. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_OVERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_OVERFLOW_IRQ_MASK)
  15667. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN_MASK (0x1000U)
  15668. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN_SHIFT (12U)
  15669. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN_MASK)
  15670. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN_MASK (0x2000U)
  15671. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN_SHIFT (13U)
  15672. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN_MASK)
  15673. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN_MASK (0x4000U)
  15674. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN_SHIFT (14U)
  15675. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN_MASK)
  15676. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN_MASK (0x8000U)
  15677. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN_SHIFT (15U)
  15678. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN_MASK)
  15679. #define LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT_MASK (0xF0000U)
  15680. #define LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT_SHIFT (16U)
  15681. #define LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT_SHIFT)) & LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT_MASK)
  15682. #define LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS_MASK (0x100000U)
  15683. #define LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS_SHIFT (20U)
  15684. #define LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS_SHIFT)) & LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS_MASK)
  15685. #define LCDIF_CTRL1_TOG_FIFO_CLEAR_MASK (0x200000U)
  15686. #define LCDIF_CTRL1_TOG_FIFO_CLEAR_SHIFT (21U)
  15687. #define LCDIF_CTRL1_TOG_FIFO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_FIFO_CLEAR_SHIFT)) & LCDIF_CTRL1_TOG_FIFO_CLEAR_MASK)
  15688. #define LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD_MASK (0x400000U)
  15689. #define LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD_SHIFT (22U)
  15690. #define LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD_SHIFT)) & LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD_MASK)
  15691. #define LCDIF_CTRL1_TOG_INTERLACE_FIELDS_MASK (0x800000U)
  15692. #define LCDIF_CTRL1_TOG_INTERLACE_FIELDS_SHIFT (23U)
  15693. #define LCDIF_CTRL1_TOG_INTERLACE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_INTERLACE_FIELDS_SHIFT)) & LCDIF_CTRL1_TOG_INTERLACE_FIELDS_MASK)
  15694. #define LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW_MASK (0x1000000U)
  15695. #define LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW_SHIFT (24U)
  15696. #define LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW_SHIFT)) & LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW_MASK)
  15697. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_MASK (0x2000000U)
  15698. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_SHIFT (25U)
  15699. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_BM_ERROR_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_BM_ERROR_IRQ_MASK)
  15700. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN_MASK (0x4000000U)
  15701. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN_SHIFT (26U)
  15702. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN_MASK)
  15703. #define LCDIF_CTRL1_TOG_COMBINE_MPU_WR_STRB_MASK (0x8000000U)
  15704. #define LCDIF_CTRL1_TOG_COMBINE_MPU_WR_STRB_SHIFT (27U)
  15705. #define LCDIF_CTRL1_TOG_COMBINE_MPU_WR_STRB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_COMBINE_MPU_WR_STRB_SHIFT)) & LCDIF_CTRL1_TOG_COMBINE_MPU_WR_STRB_MASK)
  15706. #define LCDIF_CTRL1_TOG_RSRVD1_MASK (0xF0000000U)
  15707. #define LCDIF_CTRL1_TOG_RSRVD1_SHIFT (28U)
  15708. #define LCDIF_CTRL1_TOG_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_RSRVD1_SHIFT)) & LCDIF_CTRL1_TOG_RSRVD1_MASK)
  15709. /*! @name CTRL2 - eLCDIF General Control2 Register */
  15710. #define LCDIF_CTRL2_RSRVD0_MASK (0x1U)
  15711. #define LCDIF_CTRL2_RSRVD0_SHIFT (0U)
  15712. #define LCDIF_CTRL2_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD0_SHIFT)) & LCDIF_CTRL2_RSRVD0_MASK)
  15713. #define LCDIF_CTRL2_INITIAL_DUMMY_READ_MASK (0xEU)
  15714. #define LCDIF_CTRL2_INITIAL_DUMMY_READ_SHIFT (1U)
  15715. #define LCDIF_CTRL2_INITIAL_DUMMY_READ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_INITIAL_DUMMY_READ_SHIFT)) & LCDIF_CTRL2_INITIAL_DUMMY_READ_MASK)
  15716. #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_MASK (0x70U)
  15717. #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_SHIFT (4U)
  15718. #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_SHIFT)) & LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_MASK)
  15719. #define LCDIF_CTRL2_RSRVD1_MASK (0x80U)
  15720. #define LCDIF_CTRL2_RSRVD1_SHIFT (7U)
  15721. #define LCDIF_CTRL2_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD1_SHIFT)) & LCDIF_CTRL2_RSRVD1_MASK)
  15722. #define LCDIF_CTRL2_READ_MODE_6_BIT_INPUT_MASK (0x100U)
  15723. #define LCDIF_CTRL2_READ_MODE_6_BIT_INPUT_SHIFT (8U)
  15724. #define LCDIF_CTRL2_READ_MODE_6_BIT_INPUT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_READ_MODE_6_BIT_INPUT_SHIFT)) & LCDIF_CTRL2_READ_MODE_6_BIT_INPUT_MASK)
  15725. #define LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT_MASK (0x200U)
  15726. #define LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT_SHIFT (9U)
  15727. #define LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT_SHIFT)) & LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT_MASK)
  15728. #define LCDIF_CTRL2_READ_PACK_DIR_MASK (0x400U)
  15729. #define LCDIF_CTRL2_READ_PACK_DIR_SHIFT (10U)
  15730. #define LCDIF_CTRL2_READ_PACK_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_READ_PACK_DIR_SHIFT)) & LCDIF_CTRL2_READ_PACK_DIR_MASK)
  15731. #define LCDIF_CTRL2_RSRVD2_MASK (0x800U)
  15732. #define LCDIF_CTRL2_RSRVD2_SHIFT (11U)
  15733. #define LCDIF_CTRL2_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD2_SHIFT)) & LCDIF_CTRL2_RSRVD2_MASK)
  15734. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_MASK (0x7000U)
  15735. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_SHIFT (12U)
  15736. #define LCDIF_CTRL2_EVEN_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_EVEN_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_EVEN_LINE_PATTERN_MASK)
  15737. #define LCDIF_CTRL2_RSRVD3_MASK (0x8000U)
  15738. #define LCDIF_CTRL2_RSRVD3_SHIFT (15U)
  15739. #define LCDIF_CTRL2_RSRVD3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD3_SHIFT)) & LCDIF_CTRL2_RSRVD3_MASK)
  15740. #define LCDIF_CTRL2_ODD_LINE_PATTERN_MASK (0x70000U)
  15741. #define LCDIF_CTRL2_ODD_LINE_PATTERN_SHIFT (16U)
  15742. #define LCDIF_CTRL2_ODD_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_ODD_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_ODD_LINE_PATTERN_MASK)
  15743. #define LCDIF_CTRL2_RSRVD4_MASK (0x80000U)
  15744. #define LCDIF_CTRL2_RSRVD4_SHIFT (19U)
  15745. #define LCDIF_CTRL2_RSRVD4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD4_SHIFT)) & LCDIF_CTRL2_RSRVD4_MASK)
  15746. #define LCDIF_CTRL2_BURST_LEN_8_MASK (0x100000U)
  15747. #define LCDIF_CTRL2_BURST_LEN_8_SHIFT (20U)
  15748. #define LCDIF_CTRL2_BURST_LEN_8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_BURST_LEN_8_SHIFT)) & LCDIF_CTRL2_BURST_LEN_8_MASK)
  15749. #define LCDIF_CTRL2_OUTSTANDING_REQS_MASK (0xE00000U)
  15750. #define LCDIF_CTRL2_OUTSTANDING_REQS_SHIFT (21U)
  15751. #define LCDIF_CTRL2_OUTSTANDING_REQS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_OUTSTANDING_REQS_SHIFT)) & LCDIF_CTRL2_OUTSTANDING_REQS_MASK)
  15752. #define LCDIF_CTRL2_RSRVD5_MASK (0xFF000000U)
  15753. #define LCDIF_CTRL2_RSRVD5_SHIFT (24U)
  15754. #define LCDIF_CTRL2_RSRVD5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD5_SHIFT)) & LCDIF_CTRL2_RSRVD5_MASK)
  15755. /*! @name CTRL2_SET - eLCDIF General Control2 Register */
  15756. #define LCDIF_CTRL2_SET_RSRVD0_MASK (0x1U)
  15757. #define LCDIF_CTRL2_SET_RSRVD0_SHIFT (0U)
  15758. #define LCDIF_CTRL2_SET_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD0_SHIFT)) & LCDIF_CTRL2_SET_RSRVD0_MASK)
  15759. #define LCDIF_CTRL2_SET_INITIAL_DUMMY_READ_MASK (0xEU)
  15760. #define LCDIF_CTRL2_SET_INITIAL_DUMMY_READ_SHIFT (1U)
  15761. #define LCDIF_CTRL2_SET_INITIAL_DUMMY_READ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_INITIAL_DUMMY_READ_SHIFT)) & LCDIF_CTRL2_SET_INITIAL_DUMMY_READ_MASK)
  15762. #define LCDIF_CTRL2_SET_READ_MODE_NUM_PACKED_SUBWORDS_MASK (0x70U)
  15763. #define LCDIF_CTRL2_SET_READ_MODE_NUM_PACKED_SUBWORDS_SHIFT (4U)
  15764. #define LCDIF_CTRL2_SET_READ_MODE_NUM_PACKED_SUBWORDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_READ_MODE_NUM_PACKED_SUBWORDS_SHIFT)) & LCDIF_CTRL2_SET_READ_MODE_NUM_PACKED_SUBWORDS_MASK)
  15765. #define LCDIF_CTRL2_SET_RSRVD1_MASK (0x80U)
  15766. #define LCDIF_CTRL2_SET_RSRVD1_SHIFT (7U)
  15767. #define LCDIF_CTRL2_SET_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD1_SHIFT)) & LCDIF_CTRL2_SET_RSRVD1_MASK)
  15768. #define LCDIF_CTRL2_SET_READ_MODE_6_BIT_INPUT_MASK (0x100U)
  15769. #define LCDIF_CTRL2_SET_READ_MODE_6_BIT_INPUT_SHIFT (8U)
  15770. #define LCDIF_CTRL2_SET_READ_MODE_6_BIT_INPUT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_READ_MODE_6_BIT_INPUT_SHIFT)) & LCDIF_CTRL2_SET_READ_MODE_6_BIT_INPUT_MASK)
  15771. #define LCDIF_CTRL2_SET_READ_MODE_OUTPUT_IN_RGB_FORMAT_MASK (0x200U)
  15772. #define LCDIF_CTRL2_SET_READ_MODE_OUTPUT_IN_RGB_FORMAT_SHIFT (9U)
  15773. #define LCDIF_CTRL2_SET_READ_MODE_OUTPUT_IN_RGB_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_READ_MODE_OUTPUT_IN_RGB_FORMAT_SHIFT)) & LCDIF_CTRL2_SET_READ_MODE_OUTPUT_IN_RGB_FORMAT_MASK)
  15774. #define LCDIF_CTRL2_SET_READ_PACK_DIR_MASK (0x400U)
  15775. #define LCDIF_CTRL2_SET_READ_PACK_DIR_SHIFT (10U)
  15776. #define LCDIF_CTRL2_SET_READ_PACK_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_READ_PACK_DIR_SHIFT)) & LCDIF_CTRL2_SET_READ_PACK_DIR_MASK)
  15777. #define LCDIF_CTRL2_SET_RSRVD2_MASK (0x800U)
  15778. #define LCDIF_CTRL2_SET_RSRVD2_SHIFT (11U)
  15779. #define LCDIF_CTRL2_SET_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD2_SHIFT)) & LCDIF_CTRL2_SET_RSRVD2_MASK)
  15780. #define LCDIF_CTRL2_SET_EVEN_LINE_PATTERN_MASK (0x7000U)
  15781. #define LCDIF_CTRL2_SET_EVEN_LINE_PATTERN_SHIFT (12U)
  15782. #define LCDIF_CTRL2_SET_EVEN_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_EVEN_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_SET_EVEN_LINE_PATTERN_MASK)
  15783. #define LCDIF_CTRL2_SET_RSRVD3_MASK (0x8000U)
  15784. #define LCDIF_CTRL2_SET_RSRVD3_SHIFT (15U)
  15785. #define LCDIF_CTRL2_SET_RSRVD3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD3_SHIFT)) & LCDIF_CTRL2_SET_RSRVD3_MASK)
  15786. #define LCDIF_CTRL2_SET_ODD_LINE_PATTERN_MASK (0x70000U)
  15787. #define LCDIF_CTRL2_SET_ODD_LINE_PATTERN_SHIFT (16U)
  15788. #define LCDIF_CTRL2_SET_ODD_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_ODD_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_SET_ODD_LINE_PATTERN_MASK)
  15789. #define LCDIF_CTRL2_SET_RSRVD4_MASK (0x80000U)
  15790. #define LCDIF_CTRL2_SET_RSRVD4_SHIFT (19U)
  15791. #define LCDIF_CTRL2_SET_RSRVD4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD4_SHIFT)) & LCDIF_CTRL2_SET_RSRVD4_MASK)
  15792. #define LCDIF_CTRL2_SET_BURST_LEN_8_MASK (0x100000U)
  15793. #define LCDIF_CTRL2_SET_BURST_LEN_8_SHIFT (20U)
  15794. #define LCDIF_CTRL2_SET_BURST_LEN_8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_BURST_LEN_8_SHIFT)) & LCDIF_CTRL2_SET_BURST_LEN_8_MASK)
  15795. #define LCDIF_CTRL2_SET_OUTSTANDING_REQS_MASK (0xE00000U)
  15796. #define LCDIF_CTRL2_SET_OUTSTANDING_REQS_SHIFT (21U)
  15797. #define LCDIF_CTRL2_SET_OUTSTANDING_REQS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_OUTSTANDING_REQS_SHIFT)) & LCDIF_CTRL2_SET_OUTSTANDING_REQS_MASK)
  15798. #define LCDIF_CTRL2_SET_RSRVD5_MASK (0xFF000000U)
  15799. #define LCDIF_CTRL2_SET_RSRVD5_SHIFT (24U)
  15800. #define LCDIF_CTRL2_SET_RSRVD5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD5_SHIFT)) & LCDIF_CTRL2_SET_RSRVD5_MASK)
  15801. /*! @name CTRL2_CLR - eLCDIF General Control2 Register */
  15802. #define LCDIF_CTRL2_CLR_RSRVD0_MASK (0x1U)
  15803. #define LCDIF_CTRL2_CLR_RSRVD0_SHIFT (0U)
  15804. #define LCDIF_CTRL2_CLR_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD0_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD0_MASK)
  15805. #define LCDIF_CTRL2_CLR_INITIAL_DUMMY_READ_MASK (0xEU)
  15806. #define LCDIF_CTRL2_CLR_INITIAL_DUMMY_READ_SHIFT (1U)
  15807. #define LCDIF_CTRL2_CLR_INITIAL_DUMMY_READ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_INITIAL_DUMMY_READ_SHIFT)) & LCDIF_CTRL2_CLR_INITIAL_DUMMY_READ_MASK)
  15808. #define LCDIF_CTRL2_CLR_READ_MODE_NUM_PACKED_SUBWORDS_MASK (0x70U)
  15809. #define LCDIF_CTRL2_CLR_READ_MODE_NUM_PACKED_SUBWORDS_SHIFT (4U)
  15810. #define LCDIF_CTRL2_CLR_READ_MODE_NUM_PACKED_SUBWORDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_READ_MODE_NUM_PACKED_SUBWORDS_SHIFT)) & LCDIF_CTRL2_CLR_READ_MODE_NUM_PACKED_SUBWORDS_MASK)
  15811. #define LCDIF_CTRL2_CLR_RSRVD1_MASK (0x80U)
  15812. #define LCDIF_CTRL2_CLR_RSRVD1_SHIFT (7U)
  15813. #define LCDIF_CTRL2_CLR_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD1_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD1_MASK)
  15814. #define LCDIF_CTRL2_CLR_READ_MODE_6_BIT_INPUT_MASK (0x100U)
  15815. #define LCDIF_CTRL2_CLR_READ_MODE_6_BIT_INPUT_SHIFT (8U)
  15816. #define LCDIF_CTRL2_CLR_READ_MODE_6_BIT_INPUT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_READ_MODE_6_BIT_INPUT_SHIFT)) & LCDIF_CTRL2_CLR_READ_MODE_6_BIT_INPUT_MASK)
  15817. #define LCDIF_CTRL2_CLR_READ_MODE_OUTPUT_IN_RGB_FORMAT_MASK (0x200U)
  15818. #define LCDIF_CTRL2_CLR_READ_MODE_OUTPUT_IN_RGB_FORMAT_SHIFT (9U)
  15819. #define LCDIF_CTRL2_CLR_READ_MODE_OUTPUT_IN_RGB_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_READ_MODE_OUTPUT_IN_RGB_FORMAT_SHIFT)) & LCDIF_CTRL2_CLR_READ_MODE_OUTPUT_IN_RGB_FORMAT_MASK)
  15820. #define LCDIF_CTRL2_CLR_READ_PACK_DIR_MASK (0x400U)
  15821. #define LCDIF_CTRL2_CLR_READ_PACK_DIR_SHIFT (10U)
  15822. #define LCDIF_CTRL2_CLR_READ_PACK_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_READ_PACK_DIR_SHIFT)) & LCDIF_CTRL2_CLR_READ_PACK_DIR_MASK)
  15823. #define LCDIF_CTRL2_CLR_RSRVD2_MASK (0x800U)
  15824. #define LCDIF_CTRL2_CLR_RSRVD2_SHIFT (11U)
  15825. #define LCDIF_CTRL2_CLR_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD2_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD2_MASK)
  15826. #define LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN_MASK (0x7000U)
  15827. #define LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN_SHIFT (12U)
  15828. #define LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN_MASK)
  15829. #define LCDIF_CTRL2_CLR_RSRVD3_MASK (0x8000U)
  15830. #define LCDIF_CTRL2_CLR_RSRVD3_SHIFT (15U)
  15831. #define LCDIF_CTRL2_CLR_RSRVD3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD3_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD3_MASK)
  15832. #define LCDIF_CTRL2_CLR_ODD_LINE_PATTERN_MASK (0x70000U)
  15833. #define LCDIF_CTRL2_CLR_ODD_LINE_PATTERN_SHIFT (16U)
  15834. #define LCDIF_CTRL2_CLR_ODD_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_ODD_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_CLR_ODD_LINE_PATTERN_MASK)
  15835. #define LCDIF_CTRL2_CLR_RSRVD4_MASK (0x80000U)
  15836. #define LCDIF_CTRL2_CLR_RSRVD4_SHIFT (19U)
  15837. #define LCDIF_CTRL2_CLR_RSRVD4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD4_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD4_MASK)
  15838. #define LCDIF_CTRL2_CLR_BURST_LEN_8_MASK (0x100000U)
  15839. #define LCDIF_CTRL2_CLR_BURST_LEN_8_SHIFT (20U)
  15840. #define LCDIF_CTRL2_CLR_BURST_LEN_8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_BURST_LEN_8_SHIFT)) & LCDIF_CTRL2_CLR_BURST_LEN_8_MASK)
  15841. #define LCDIF_CTRL2_CLR_OUTSTANDING_REQS_MASK (0xE00000U)
  15842. #define LCDIF_CTRL2_CLR_OUTSTANDING_REQS_SHIFT (21U)
  15843. #define LCDIF_CTRL2_CLR_OUTSTANDING_REQS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_OUTSTANDING_REQS_SHIFT)) & LCDIF_CTRL2_CLR_OUTSTANDING_REQS_MASK)
  15844. #define LCDIF_CTRL2_CLR_RSRVD5_MASK (0xFF000000U)
  15845. #define LCDIF_CTRL2_CLR_RSRVD5_SHIFT (24U)
  15846. #define LCDIF_CTRL2_CLR_RSRVD5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD5_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD5_MASK)
  15847. /*! @name CTRL2_TOG - eLCDIF General Control2 Register */
  15848. #define LCDIF_CTRL2_TOG_RSRVD0_MASK (0x1U)
  15849. #define LCDIF_CTRL2_TOG_RSRVD0_SHIFT (0U)
  15850. #define LCDIF_CTRL2_TOG_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD0_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD0_MASK)
  15851. #define LCDIF_CTRL2_TOG_INITIAL_DUMMY_READ_MASK (0xEU)
  15852. #define LCDIF_CTRL2_TOG_INITIAL_DUMMY_READ_SHIFT (1U)
  15853. #define LCDIF_CTRL2_TOG_INITIAL_DUMMY_READ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_INITIAL_DUMMY_READ_SHIFT)) & LCDIF_CTRL2_TOG_INITIAL_DUMMY_READ_MASK)
  15854. #define LCDIF_CTRL2_TOG_READ_MODE_NUM_PACKED_SUBWORDS_MASK (0x70U)
  15855. #define LCDIF_CTRL2_TOG_READ_MODE_NUM_PACKED_SUBWORDS_SHIFT (4U)
  15856. #define LCDIF_CTRL2_TOG_READ_MODE_NUM_PACKED_SUBWORDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_READ_MODE_NUM_PACKED_SUBWORDS_SHIFT)) & LCDIF_CTRL2_TOG_READ_MODE_NUM_PACKED_SUBWORDS_MASK)
  15857. #define LCDIF_CTRL2_TOG_RSRVD1_MASK (0x80U)
  15858. #define LCDIF_CTRL2_TOG_RSRVD1_SHIFT (7U)
  15859. #define LCDIF_CTRL2_TOG_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD1_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD1_MASK)
  15860. #define LCDIF_CTRL2_TOG_READ_MODE_6_BIT_INPUT_MASK (0x100U)
  15861. #define LCDIF_CTRL2_TOG_READ_MODE_6_BIT_INPUT_SHIFT (8U)
  15862. #define LCDIF_CTRL2_TOG_READ_MODE_6_BIT_INPUT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_READ_MODE_6_BIT_INPUT_SHIFT)) & LCDIF_CTRL2_TOG_READ_MODE_6_BIT_INPUT_MASK)
  15863. #define LCDIF_CTRL2_TOG_READ_MODE_OUTPUT_IN_RGB_FORMAT_MASK (0x200U)
  15864. #define LCDIF_CTRL2_TOG_READ_MODE_OUTPUT_IN_RGB_FORMAT_SHIFT (9U)
  15865. #define LCDIF_CTRL2_TOG_READ_MODE_OUTPUT_IN_RGB_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_READ_MODE_OUTPUT_IN_RGB_FORMAT_SHIFT)) & LCDIF_CTRL2_TOG_READ_MODE_OUTPUT_IN_RGB_FORMAT_MASK)
  15866. #define LCDIF_CTRL2_TOG_READ_PACK_DIR_MASK (0x400U)
  15867. #define LCDIF_CTRL2_TOG_READ_PACK_DIR_SHIFT (10U)
  15868. #define LCDIF_CTRL2_TOG_READ_PACK_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_READ_PACK_DIR_SHIFT)) & LCDIF_CTRL2_TOG_READ_PACK_DIR_MASK)
  15869. #define LCDIF_CTRL2_TOG_RSRVD2_MASK (0x800U)
  15870. #define LCDIF_CTRL2_TOG_RSRVD2_SHIFT (11U)
  15871. #define LCDIF_CTRL2_TOG_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD2_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD2_MASK)
  15872. #define LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN_MASK (0x7000U)
  15873. #define LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN_SHIFT (12U)
  15874. #define LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN_MASK)
  15875. #define LCDIF_CTRL2_TOG_RSRVD3_MASK (0x8000U)
  15876. #define LCDIF_CTRL2_TOG_RSRVD3_SHIFT (15U)
  15877. #define LCDIF_CTRL2_TOG_RSRVD3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD3_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD3_MASK)
  15878. #define LCDIF_CTRL2_TOG_ODD_LINE_PATTERN_MASK (0x70000U)
  15879. #define LCDIF_CTRL2_TOG_ODD_LINE_PATTERN_SHIFT (16U)
  15880. #define LCDIF_CTRL2_TOG_ODD_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_ODD_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_TOG_ODD_LINE_PATTERN_MASK)
  15881. #define LCDIF_CTRL2_TOG_RSRVD4_MASK (0x80000U)
  15882. #define LCDIF_CTRL2_TOG_RSRVD4_SHIFT (19U)
  15883. #define LCDIF_CTRL2_TOG_RSRVD4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD4_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD4_MASK)
  15884. #define LCDIF_CTRL2_TOG_BURST_LEN_8_MASK (0x100000U)
  15885. #define LCDIF_CTRL2_TOG_BURST_LEN_8_SHIFT (20U)
  15886. #define LCDIF_CTRL2_TOG_BURST_LEN_8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_BURST_LEN_8_SHIFT)) & LCDIF_CTRL2_TOG_BURST_LEN_8_MASK)
  15887. #define LCDIF_CTRL2_TOG_OUTSTANDING_REQS_MASK (0xE00000U)
  15888. #define LCDIF_CTRL2_TOG_OUTSTANDING_REQS_SHIFT (21U)
  15889. #define LCDIF_CTRL2_TOG_OUTSTANDING_REQS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_OUTSTANDING_REQS_SHIFT)) & LCDIF_CTRL2_TOG_OUTSTANDING_REQS_MASK)
  15890. #define LCDIF_CTRL2_TOG_RSRVD5_MASK (0xFF000000U)
  15891. #define LCDIF_CTRL2_TOG_RSRVD5_SHIFT (24U)
  15892. #define LCDIF_CTRL2_TOG_RSRVD5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD5_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD5_MASK)
  15893. /*! @name TRANSFER_COUNT - eLCDIF Horizontal and Vertical Valid Data Count Register */
  15894. #define LCDIF_TRANSFER_COUNT_H_COUNT_MASK (0xFFFFU)
  15895. #define LCDIF_TRANSFER_COUNT_H_COUNT_SHIFT (0U)
  15896. #define LCDIF_TRANSFER_COUNT_H_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_TRANSFER_COUNT_H_COUNT_SHIFT)) & LCDIF_TRANSFER_COUNT_H_COUNT_MASK)
  15897. #define LCDIF_TRANSFER_COUNT_V_COUNT_MASK (0xFFFF0000U)
  15898. #define LCDIF_TRANSFER_COUNT_V_COUNT_SHIFT (16U)
  15899. #define LCDIF_TRANSFER_COUNT_V_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_TRANSFER_COUNT_V_COUNT_SHIFT)) & LCDIF_TRANSFER_COUNT_V_COUNT_MASK)
  15900. /*! @name CUR_BUF - LCD Interface Current Buffer Address Register */
  15901. #define LCDIF_CUR_BUF_ADDR_MASK (0xFFFFFFFFU)
  15902. #define LCDIF_CUR_BUF_ADDR_SHIFT (0U)
  15903. #define LCDIF_CUR_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CUR_BUF_ADDR_SHIFT)) & LCDIF_CUR_BUF_ADDR_MASK)
  15904. /*! @name NEXT_BUF - LCD Interface Next Buffer Address Register */
  15905. #define LCDIF_NEXT_BUF_ADDR_MASK (0xFFFFFFFFU)
  15906. #define LCDIF_NEXT_BUF_ADDR_SHIFT (0U)
  15907. #define LCDIF_NEXT_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_NEXT_BUF_ADDR_SHIFT)) & LCDIF_NEXT_BUF_ADDR_MASK)
  15908. /*! @name TIMING - LCD Interface Timing Register */
  15909. #define LCDIF_TIMING_DATA_SETUP_MASK (0xFFU)
  15910. #define LCDIF_TIMING_DATA_SETUP_SHIFT (0U)
  15911. #define LCDIF_TIMING_DATA_SETUP(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_TIMING_DATA_SETUP_SHIFT)) & LCDIF_TIMING_DATA_SETUP_MASK)
  15912. #define LCDIF_TIMING_DATA_HOLD_MASK (0xFF00U)
  15913. #define LCDIF_TIMING_DATA_HOLD_SHIFT (8U)
  15914. #define LCDIF_TIMING_DATA_HOLD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_TIMING_DATA_HOLD_SHIFT)) & LCDIF_TIMING_DATA_HOLD_MASK)
  15915. #define LCDIF_TIMING_CMD_SETUP_MASK (0xFF0000U)
  15916. #define LCDIF_TIMING_CMD_SETUP_SHIFT (16U)
  15917. #define LCDIF_TIMING_CMD_SETUP(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_TIMING_CMD_SETUP_SHIFT)) & LCDIF_TIMING_CMD_SETUP_MASK)
  15918. #define LCDIF_TIMING_CMD_HOLD_MASK (0xFF000000U)
  15919. #define LCDIF_TIMING_CMD_HOLD_SHIFT (24U)
  15920. #define LCDIF_TIMING_CMD_HOLD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_TIMING_CMD_HOLD_SHIFT)) & LCDIF_TIMING_CMD_HOLD_MASK)
  15921. /*! @name VDCTRL0 - eLCDIF VSYNC Mode and Dotclk Mode Control Register0 */
  15922. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_MASK (0x3FFFFU)
  15923. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_SHIFT (0U)
  15924. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_MASK)
  15925. #define LCDIF_VDCTRL0_HALF_LINE_MODE_MASK (0x40000U)
  15926. #define LCDIF_VDCTRL0_HALF_LINE_MODE_SHIFT (18U)
  15927. #define LCDIF_VDCTRL0_HALF_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_HALF_LINE_MODE_SHIFT)) & LCDIF_VDCTRL0_HALF_LINE_MODE_MASK)
  15928. #define LCDIF_VDCTRL0_HALF_LINE_MASK (0x80000U)
  15929. #define LCDIF_VDCTRL0_HALF_LINE_SHIFT (19U)
  15930. #define LCDIF_VDCTRL0_HALF_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_HALF_LINE_SHIFT)) & LCDIF_VDCTRL0_HALF_LINE_MASK)
  15931. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT_MASK (0x100000U)
  15932. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT_SHIFT (20U)
  15933. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT_SHIFT)) & LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT_MASK)
  15934. #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT_MASK (0x200000U)
  15935. #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT_SHIFT (21U)
  15936. #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT_SHIFT)) & LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT_MASK)
  15937. #define LCDIF_VDCTRL0_RSRVD1_MASK (0xC00000U)
  15938. #define LCDIF_VDCTRL0_RSRVD1_SHIFT (22U)
  15939. #define LCDIF_VDCTRL0_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_RSRVD1_SHIFT)) & LCDIF_VDCTRL0_RSRVD1_MASK)
  15940. #define LCDIF_VDCTRL0_ENABLE_POL_MASK (0x1000000U)
  15941. #define LCDIF_VDCTRL0_ENABLE_POL_SHIFT (24U)
  15942. #define LCDIF_VDCTRL0_ENABLE_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_ENABLE_POL_SHIFT)) & LCDIF_VDCTRL0_ENABLE_POL_MASK)
  15943. #define LCDIF_VDCTRL0_DOTCLK_POL_MASK (0x2000000U)
  15944. #define LCDIF_VDCTRL0_DOTCLK_POL_SHIFT (25U)
  15945. #define LCDIF_VDCTRL0_DOTCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_DOTCLK_POL_SHIFT)) & LCDIF_VDCTRL0_DOTCLK_POL_MASK)
  15946. #define LCDIF_VDCTRL0_HSYNC_POL_MASK (0x4000000U)
  15947. #define LCDIF_VDCTRL0_HSYNC_POL_SHIFT (26U)
  15948. #define LCDIF_VDCTRL0_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_HSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_HSYNC_POL_MASK)
  15949. #define LCDIF_VDCTRL0_VSYNC_POL_MASK (0x8000000U)
  15950. #define LCDIF_VDCTRL0_VSYNC_POL_SHIFT (27U)
  15951. #define LCDIF_VDCTRL0_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_VSYNC_POL_MASK)
  15952. #define LCDIF_VDCTRL0_ENABLE_PRESENT_MASK (0x10000000U)
  15953. #define LCDIF_VDCTRL0_ENABLE_PRESENT_SHIFT (28U)
  15954. #define LCDIF_VDCTRL0_ENABLE_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_ENABLE_PRESENT_SHIFT)) & LCDIF_VDCTRL0_ENABLE_PRESENT_MASK)
  15955. #define LCDIF_VDCTRL0_VSYNC_OEB_MASK (0x20000000U)
  15956. #define LCDIF_VDCTRL0_VSYNC_OEB_SHIFT (29U)
  15957. #define LCDIF_VDCTRL0_VSYNC_OEB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_OEB_SHIFT)) & LCDIF_VDCTRL0_VSYNC_OEB_MASK)
  15958. #define LCDIF_VDCTRL0_RSRVD2_MASK (0xC0000000U)
  15959. #define LCDIF_VDCTRL0_RSRVD2_SHIFT (30U)
  15960. #define LCDIF_VDCTRL0_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_RSRVD2_SHIFT)) & LCDIF_VDCTRL0_RSRVD2_MASK)
  15961. /*! @name VDCTRL0_SET - eLCDIF VSYNC Mode and Dotclk Mode Control Register0 */
  15962. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_MASK (0x3FFFFU)
  15963. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_SHIFT (0U)
  15964. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_MASK)
  15965. #define LCDIF_VDCTRL0_SET_HALF_LINE_MODE_MASK (0x40000U)
  15966. #define LCDIF_VDCTRL0_SET_HALF_LINE_MODE_SHIFT (18U)
  15967. #define LCDIF_VDCTRL0_SET_HALF_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_HALF_LINE_MODE_SHIFT)) & LCDIF_VDCTRL0_SET_HALF_LINE_MODE_MASK)
  15968. #define LCDIF_VDCTRL0_SET_HALF_LINE_MASK (0x80000U)
  15969. #define LCDIF_VDCTRL0_SET_HALF_LINE_SHIFT (19U)
  15970. #define LCDIF_VDCTRL0_SET_HALF_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_HALF_LINE_SHIFT)) & LCDIF_VDCTRL0_SET_HALF_LINE_MASK)
  15971. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT_MASK (0x100000U)
  15972. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT_SHIFT (20U)
  15973. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT_MASK)
  15974. #define LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT_MASK (0x200000U)
  15975. #define LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT_SHIFT (21U)
  15976. #define LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT_MASK)
  15977. #define LCDIF_VDCTRL0_SET_RSRVD1_MASK (0xC00000U)
  15978. #define LCDIF_VDCTRL0_SET_RSRVD1_SHIFT (22U)
  15979. #define LCDIF_VDCTRL0_SET_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_RSRVD1_SHIFT)) & LCDIF_VDCTRL0_SET_RSRVD1_MASK)
  15980. #define LCDIF_VDCTRL0_SET_ENABLE_POL_MASK (0x1000000U)
  15981. #define LCDIF_VDCTRL0_SET_ENABLE_POL_SHIFT (24U)
  15982. #define LCDIF_VDCTRL0_SET_ENABLE_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_ENABLE_POL_SHIFT)) & LCDIF_VDCTRL0_SET_ENABLE_POL_MASK)
  15983. #define LCDIF_VDCTRL0_SET_DOTCLK_POL_MASK (0x2000000U)
  15984. #define LCDIF_VDCTRL0_SET_DOTCLK_POL_SHIFT (25U)
  15985. #define LCDIF_VDCTRL0_SET_DOTCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_DOTCLK_POL_SHIFT)) & LCDIF_VDCTRL0_SET_DOTCLK_POL_MASK)
  15986. #define LCDIF_VDCTRL0_SET_HSYNC_POL_MASK (0x4000000U)
  15987. #define LCDIF_VDCTRL0_SET_HSYNC_POL_SHIFT (26U)
  15988. #define LCDIF_VDCTRL0_SET_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_HSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_SET_HSYNC_POL_MASK)
  15989. #define LCDIF_VDCTRL0_SET_VSYNC_POL_MASK (0x8000000U)
  15990. #define LCDIF_VDCTRL0_SET_VSYNC_POL_SHIFT (27U)
  15991. #define LCDIF_VDCTRL0_SET_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_POL_MASK)
  15992. #define LCDIF_VDCTRL0_SET_ENABLE_PRESENT_MASK (0x10000000U)
  15993. #define LCDIF_VDCTRL0_SET_ENABLE_PRESENT_SHIFT (28U)
  15994. #define LCDIF_VDCTRL0_SET_ENABLE_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_ENABLE_PRESENT_SHIFT)) & LCDIF_VDCTRL0_SET_ENABLE_PRESENT_MASK)
  15995. #define LCDIF_VDCTRL0_SET_VSYNC_OEB_MASK (0x20000000U)
  15996. #define LCDIF_VDCTRL0_SET_VSYNC_OEB_SHIFT (29U)
  15997. #define LCDIF_VDCTRL0_SET_VSYNC_OEB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_OEB_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_OEB_MASK)
  15998. #define LCDIF_VDCTRL0_SET_RSRVD2_MASK (0xC0000000U)
  15999. #define LCDIF_VDCTRL0_SET_RSRVD2_SHIFT (30U)
  16000. #define LCDIF_VDCTRL0_SET_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_RSRVD2_SHIFT)) & LCDIF_VDCTRL0_SET_RSRVD2_MASK)
  16001. /*! @name VDCTRL0_CLR - eLCDIF VSYNC Mode and Dotclk Mode Control Register0 */
  16002. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_MASK (0x3FFFFU)
  16003. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_SHIFT (0U)
  16004. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_MASK)
  16005. #define LCDIF_VDCTRL0_CLR_HALF_LINE_MODE_MASK (0x40000U)
  16006. #define LCDIF_VDCTRL0_CLR_HALF_LINE_MODE_SHIFT (18U)
  16007. #define LCDIF_VDCTRL0_CLR_HALF_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_HALF_LINE_MODE_SHIFT)) & LCDIF_VDCTRL0_CLR_HALF_LINE_MODE_MASK)
  16008. #define LCDIF_VDCTRL0_CLR_HALF_LINE_MASK (0x80000U)
  16009. #define LCDIF_VDCTRL0_CLR_HALF_LINE_SHIFT (19U)
  16010. #define LCDIF_VDCTRL0_CLR_HALF_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_HALF_LINE_SHIFT)) & LCDIF_VDCTRL0_CLR_HALF_LINE_MASK)
  16011. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT_MASK (0x100000U)
  16012. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT_SHIFT (20U)
  16013. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT_MASK)
  16014. #define LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT_MASK (0x200000U)
  16015. #define LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT_SHIFT (21U)
  16016. #define LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT_MASK)
  16017. #define LCDIF_VDCTRL0_CLR_RSRVD1_MASK (0xC00000U)
  16018. #define LCDIF_VDCTRL0_CLR_RSRVD1_SHIFT (22U)
  16019. #define LCDIF_VDCTRL0_CLR_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_RSRVD1_SHIFT)) & LCDIF_VDCTRL0_CLR_RSRVD1_MASK)
  16020. #define LCDIF_VDCTRL0_CLR_ENABLE_POL_MASK (0x1000000U)
  16021. #define LCDIF_VDCTRL0_CLR_ENABLE_POL_SHIFT (24U)
  16022. #define LCDIF_VDCTRL0_CLR_ENABLE_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_ENABLE_POL_SHIFT)) & LCDIF_VDCTRL0_CLR_ENABLE_POL_MASK)
  16023. #define LCDIF_VDCTRL0_CLR_DOTCLK_POL_MASK (0x2000000U)
  16024. #define LCDIF_VDCTRL0_CLR_DOTCLK_POL_SHIFT (25U)
  16025. #define LCDIF_VDCTRL0_CLR_DOTCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_DOTCLK_POL_SHIFT)) & LCDIF_VDCTRL0_CLR_DOTCLK_POL_MASK)
  16026. #define LCDIF_VDCTRL0_CLR_HSYNC_POL_MASK (0x4000000U)
  16027. #define LCDIF_VDCTRL0_CLR_HSYNC_POL_SHIFT (26U)
  16028. #define LCDIF_VDCTRL0_CLR_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_HSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_CLR_HSYNC_POL_MASK)
  16029. #define LCDIF_VDCTRL0_CLR_VSYNC_POL_MASK (0x8000000U)
  16030. #define LCDIF_VDCTRL0_CLR_VSYNC_POL_SHIFT (27U)
  16031. #define LCDIF_VDCTRL0_CLR_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_POL_MASK)
  16032. #define LCDIF_VDCTRL0_CLR_ENABLE_PRESENT_MASK (0x10000000U)
  16033. #define LCDIF_VDCTRL0_CLR_ENABLE_PRESENT_SHIFT (28U)
  16034. #define LCDIF_VDCTRL0_CLR_ENABLE_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_ENABLE_PRESENT_SHIFT)) & LCDIF_VDCTRL0_CLR_ENABLE_PRESENT_MASK)
  16035. #define LCDIF_VDCTRL0_CLR_VSYNC_OEB_MASK (0x20000000U)
  16036. #define LCDIF_VDCTRL0_CLR_VSYNC_OEB_SHIFT (29U)
  16037. #define LCDIF_VDCTRL0_CLR_VSYNC_OEB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_OEB_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_OEB_MASK)
  16038. #define LCDIF_VDCTRL0_CLR_RSRVD2_MASK (0xC0000000U)
  16039. #define LCDIF_VDCTRL0_CLR_RSRVD2_SHIFT (30U)
  16040. #define LCDIF_VDCTRL0_CLR_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_RSRVD2_SHIFT)) & LCDIF_VDCTRL0_CLR_RSRVD2_MASK)
  16041. /*! @name VDCTRL0_TOG - eLCDIF VSYNC Mode and Dotclk Mode Control Register0 */
  16042. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_MASK (0x3FFFFU)
  16043. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_SHIFT (0U)
  16044. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_MASK)
  16045. #define LCDIF_VDCTRL0_TOG_HALF_LINE_MODE_MASK (0x40000U)
  16046. #define LCDIF_VDCTRL0_TOG_HALF_LINE_MODE_SHIFT (18U)
  16047. #define LCDIF_VDCTRL0_TOG_HALF_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_HALF_LINE_MODE_SHIFT)) & LCDIF_VDCTRL0_TOG_HALF_LINE_MODE_MASK)
  16048. #define LCDIF_VDCTRL0_TOG_HALF_LINE_MASK (0x80000U)
  16049. #define LCDIF_VDCTRL0_TOG_HALF_LINE_SHIFT (19U)
  16050. #define LCDIF_VDCTRL0_TOG_HALF_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_HALF_LINE_SHIFT)) & LCDIF_VDCTRL0_TOG_HALF_LINE_MASK)
  16051. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT_MASK (0x100000U)
  16052. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT_SHIFT (20U)
  16053. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT_MASK)
  16054. #define LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT_MASK (0x200000U)
  16055. #define LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT_SHIFT (21U)
  16056. #define LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT_MASK)
  16057. #define LCDIF_VDCTRL0_TOG_RSRVD1_MASK (0xC00000U)
  16058. #define LCDIF_VDCTRL0_TOG_RSRVD1_SHIFT (22U)
  16059. #define LCDIF_VDCTRL0_TOG_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_RSRVD1_SHIFT)) & LCDIF_VDCTRL0_TOG_RSRVD1_MASK)
  16060. #define LCDIF_VDCTRL0_TOG_ENABLE_POL_MASK (0x1000000U)
  16061. #define LCDIF_VDCTRL0_TOG_ENABLE_POL_SHIFT (24U)
  16062. #define LCDIF_VDCTRL0_TOG_ENABLE_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_ENABLE_POL_SHIFT)) & LCDIF_VDCTRL0_TOG_ENABLE_POL_MASK)
  16063. #define LCDIF_VDCTRL0_TOG_DOTCLK_POL_MASK (0x2000000U)
  16064. #define LCDIF_VDCTRL0_TOG_DOTCLK_POL_SHIFT (25U)
  16065. #define LCDIF_VDCTRL0_TOG_DOTCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_DOTCLK_POL_SHIFT)) & LCDIF_VDCTRL0_TOG_DOTCLK_POL_MASK)
  16066. #define LCDIF_VDCTRL0_TOG_HSYNC_POL_MASK (0x4000000U)
  16067. #define LCDIF_VDCTRL0_TOG_HSYNC_POL_SHIFT (26U)
  16068. #define LCDIF_VDCTRL0_TOG_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_HSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_TOG_HSYNC_POL_MASK)
  16069. #define LCDIF_VDCTRL0_TOG_VSYNC_POL_MASK (0x8000000U)
  16070. #define LCDIF_VDCTRL0_TOG_VSYNC_POL_SHIFT (27U)
  16071. #define LCDIF_VDCTRL0_TOG_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_POL_MASK)
  16072. #define LCDIF_VDCTRL0_TOG_ENABLE_PRESENT_MASK (0x10000000U)
  16073. #define LCDIF_VDCTRL0_TOG_ENABLE_PRESENT_SHIFT (28U)
  16074. #define LCDIF_VDCTRL0_TOG_ENABLE_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_ENABLE_PRESENT_SHIFT)) & LCDIF_VDCTRL0_TOG_ENABLE_PRESENT_MASK)
  16075. #define LCDIF_VDCTRL0_TOG_VSYNC_OEB_MASK (0x20000000U)
  16076. #define LCDIF_VDCTRL0_TOG_VSYNC_OEB_SHIFT (29U)
  16077. #define LCDIF_VDCTRL0_TOG_VSYNC_OEB(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_OEB_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_OEB_MASK)
  16078. #define LCDIF_VDCTRL0_TOG_RSRVD2_MASK (0xC0000000U)
  16079. #define LCDIF_VDCTRL0_TOG_RSRVD2_SHIFT (30U)
  16080. #define LCDIF_VDCTRL0_TOG_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_RSRVD2_SHIFT)) & LCDIF_VDCTRL0_TOG_RSRVD2_MASK)
  16081. /*! @name VDCTRL1 - eLCDIF VSYNC Mode and Dotclk Mode Control Register1 */
  16082. #define LCDIF_VDCTRL1_VSYNC_PERIOD_MASK (0xFFFFFFFFU)
  16083. #define LCDIF_VDCTRL1_VSYNC_PERIOD_SHIFT (0U)
  16084. #define LCDIF_VDCTRL1_VSYNC_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL1_VSYNC_PERIOD_SHIFT)) & LCDIF_VDCTRL1_VSYNC_PERIOD_MASK)
  16085. /*! @name VDCTRL2 - LCDIF VSYNC Mode and Dotclk Mode Control Register2 */
  16086. #define LCDIF_VDCTRL2_HSYNC_PERIOD_MASK (0x3FFFFU)
  16087. #define LCDIF_VDCTRL2_HSYNC_PERIOD_SHIFT (0U)
  16088. #define LCDIF_VDCTRL2_HSYNC_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL2_HSYNC_PERIOD_SHIFT)) & LCDIF_VDCTRL2_HSYNC_PERIOD_MASK)
  16089. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK (0xFFFC0000U)
  16090. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_SHIFT (18U)
  16091. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK)
  16092. /*! @name VDCTRL3 - eLCDIF VSYNC Mode and Dotclk Mode Control Register3 */
  16093. #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_MASK (0xFFFFU)
  16094. #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_SHIFT (0U)
  16095. #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_SHIFT)) & LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_MASK)
  16096. #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_MASK (0xFFF0000U)
  16097. #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_SHIFT (16U)
  16098. #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_SHIFT)) & LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_MASK)
  16099. #define LCDIF_VDCTRL3_VSYNC_ONLY_MASK (0x10000000U)
  16100. #define LCDIF_VDCTRL3_VSYNC_ONLY_SHIFT (28U)
  16101. #define LCDIF_VDCTRL3_VSYNC_ONLY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_VSYNC_ONLY_SHIFT)) & LCDIF_VDCTRL3_VSYNC_ONLY_MASK)
  16102. #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS_MASK (0x20000000U)
  16103. #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS_SHIFT (29U)
  16104. #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_MUX_SYNC_SIGNALS_SHIFT)) & LCDIF_VDCTRL3_MUX_SYNC_SIGNALS_MASK)
  16105. #define LCDIF_VDCTRL3_RSRVD0_MASK (0xC0000000U)
  16106. #define LCDIF_VDCTRL3_RSRVD0_SHIFT (30U)
  16107. #define LCDIF_VDCTRL3_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_RSRVD0_SHIFT)) & LCDIF_VDCTRL3_RSRVD0_MASK)
  16108. /*! @name VDCTRL4 - eLCDIF VSYNC Mode and Dotclk Mode Control Register4 */
  16109. #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_MASK (0x3FFFFU)
  16110. #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_SHIFT (0U)
  16111. #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_SHIFT)) & LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_MASK)
  16112. #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON_MASK (0x40000U)
  16113. #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON_SHIFT (18U)
  16114. #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL4_SYNC_SIGNALS_ON_SHIFT)) & LCDIF_VDCTRL4_SYNC_SIGNALS_ON_MASK)
  16115. #define LCDIF_VDCTRL4_RSRVD0_MASK (0x1FF80000U)
  16116. #define LCDIF_VDCTRL4_RSRVD0_SHIFT (19U)
  16117. #define LCDIF_VDCTRL4_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL4_RSRVD0_SHIFT)) & LCDIF_VDCTRL4_RSRVD0_MASK)
  16118. #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_MASK (0xE0000000U)
  16119. #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_SHIFT (29U)
  16120. #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL4_DOTCLK_DLY_SEL_SHIFT)) & LCDIF_VDCTRL4_DOTCLK_DLY_SEL_MASK)
  16121. /*! @name DVICTRL0 - Digital Video Interface Control0 Register */
  16122. #define LCDIF_DVICTRL0_H_BLANKING_CNT_MASK (0xFFFU)
  16123. #define LCDIF_DVICTRL0_H_BLANKING_CNT_SHIFT (0U)
  16124. #define LCDIF_DVICTRL0_H_BLANKING_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL0_H_BLANKING_CNT_SHIFT)) & LCDIF_DVICTRL0_H_BLANKING_CNT_MASK)
  16125. #define LCDIF_DVICTRL0_RSRVD0_MASK (0xF000U)
  16126. #define LCDIF_DVICTRL0_RSRVD0_SHIFT (12U)
  16127. #define LCDIF_DVICTRL0_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL0_RSRVD0_SHIFT)) & LCDIF_DVICTRL0_RSRVD0_MASK)
  16128. #define LCDIF_DVICTRL0_H_ACTIVE_CNT_MASK (0xFFF0000U)
  16129. #define LCDIF_DVICTRL0_H_ACTIVE_CNT_SHIFT (16U)
  16130. #define LCDIF_DVICTRL0_H_ACTIVE_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL0_H_ACTIVE_CNT_SHIFT)) & LCDIF_DVICTRL0_H_ACTIVE_CNT_MASK)
  16131. #define LCDIF_DVICTRL0_RSRVD1_MASK (0xF0000000U)
  16132. #define LCDIF_DVICTRL0_RSRVD1_SHIFT (28U)
  16133. #define LCDIF_DVICTRL0_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL0_RSRVD1_SHIFT)) & LCDIF_DVICTRL0_RSRVD1_MASK)
  16134. /*! @name DVICTRL1 - Digital Video Interface Control1 Register */
  16135. #define LCDIF_DVICTRL1_F2_START_LINE_MASK (0x3FFU)
  16136. #define LCDIF_DVICTRL1_F2_START_LINE_SHIFT (0U)
  16137. #define LCDIF_DVICTRL1_F2_START_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL1_F2_START_LINE_SHIFT)) & LCDIF_DVICTRL1_F2_START_LINE_MASK)
  16138. #define LCDIF_DVICTRL1_F1_END_LINE_MASK (0xFFC00U)
  16139. #define LCDIF_DVICTRL1_F1_END_LINE_SHIFT (10U)
  16140. #define LCDIF_DVICTRL1_F1_END_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL1_F1_END_LINE_SHIFT)) & LCDIF_DVICTRL1_F1_END_LINE_MASK)
  16141. #define LCDIF_DVICTRL1_F1_START_LINE_MASK (0x3FF00000U)
  16142. #define LCDIF_DVICTRL1_F1_START_LINE_SHIFT (20U)
  16143. #define LCDIF_DVICTRL1_F1_START_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL1_F1_START_LINE_SHIFT)) & LCDIF_DVICTRL1_F1_START_LINE_MASK)
  16144. #define LCDIF_DVICTRL1_RSRVD0_MASK (0xC0000000U)
  16145. #define LCDIF_DVICTRL1_RSRVD0_SHIFT (30U)
  16146. #define LCDIF_DVICTRL1_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL1_RSRVD0_SHIFT)) & LCDIF_DVICTRL1_RSRVD0_MASK)
  16147. /*! @name DVICTRL2 - Digital Video Interface Control2 Register */
  16148. #define LCDIF_DVICTRL2_V1_BLANK_END_LINE_MASK (0x3FFU)
  16149. #define LCDIF_DVICTRL2_V1_BLANK_END_LINE_SHIFT (0U)
  16150. #define LCDIF_DVICTRL2_V1_BLANK_END_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL2_V1_BLANK_END_LINE_SHIFT)) & LCDIF_DVICTRL2_V1_BLANK_END_LINE_MASK)
  16151. #define LCDIF_DVICTRL2_V1_BLANK_START_LINE_MASK (0xFFC00U)
  16152. #define LCDIF_DVICTRL2_V1_BLANK_START_LINE_SHIFT (10U)
  16153. #define LCDIF_DVICTRL2_V1_BLANK_START_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL2_V1_BLANK_START_LINE_SHIFT)) & LCDIF_DVICTRL2_V1_BLANK_START_LINE_MASK)
  16154. #define LCDIF_DVICTRL2_F2_END_LINE_MASK (0x3FF00000U)
  16155. #define LCDIF_DVICTRL2_F2_END_LINE_SHIFT (20U)
  16156. #define LCDIF_DVICTRL2_F2_END_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL2_F2_END_LINE_SHIFT)) & LCDIF_DVICTRL2_F2_END_LINE_MASK)
  16157. #define LCDIF_DVICTRL2_RSRVD0_MASK (0xC0000000U)
  16158. #define LCDIF_DVICTRL2_RSRVD0_SHIFT (30U)
  16159. #define LCDIF_DVICTRL2_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL2_RSRVD0_SHIFT)) & LCDIF_DVICTRL2_RSRVD0_MASK)
  16160. /*! @name DVICTRL3 - Digital Video Interface Control3 Register */
  16161. #define LCDIF_DVICTRL3_V_LINES_CNT_MASK (0x3FFU)
  16162. #define LCDIF_DVICTRL3_V_LINES_CNT_SHIFT (0U)
  16163. #define LCDIF_DVICTRL3_V_LINES_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL3_V_LINES_CNT_SHIFT)) & LCDIF_DVICTRL3_V_LINES_CNT_MASK)
  16164. #define LCDIF_DVICTRL3_V2_BLANK_END_LINE_MASK (0xFFC00U)
  16165. #define LCDIF_DVICTRL3_V2_BLANK_END_LINE_SHIFT (10U)
  16166. #define LCDIF_DVICTRL3_V2_BLANK_END_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL3_V2_BLANK_END_LINE_SHIFT)) & LCDIF_DVICTRL3_V2_BLANK_END_LINE_MASK)
  16167. #define LCDIF_DVICTRL3_V2_BLANK_START_LINE_MASK (0x3FF00000U)
  16168. #define LCDIF_DVICTRL3_V2_BLANK_START_LINE_SHIFT (20U)
  16169. #define LCDIF_DVICTRL3_V2_BLANK_START_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL3_V2_BLANK_START_LINE_SHIFT)) & LCDIF_DVICTRL3_V2_BLANK_START_LINE_MASK)
  16170. #define LCDIF_DVICTRL3_RSRVD0_MASK (0xC0000000U)
  16171. #define LCDIF_DVICTRL3_RSRVD0_SHIFT (30U)
  16172. #define LCDIF_DVICTRL3_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL3_RSRVD0_SHIFT)) & LCDIF_DVICTRL3_RSRVD0_MASK)
  16173. /*! @name DVICTRL4 - Digital Video Interface Control4 Register */
  16174. #define LCDIF_DVICTRL4_H_FILL_CNT_MASK (0xFFU)
  16175. #define LCDIF_DVICTRL4_H_FILL_CNT_SHIFT (0U)
  16176. #define LCDIF_DVICTRL4_H_FILL_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL4_H_FILL_CNT_SHIFT)) & LCDIF_DVICTRL4_H_FILL_CNT_MASK)
  16177. #define LCDIF_DVICTRL4_CR_FILL_VALUE_MASK (0xFF00U)
  16178. #define LCDIF_DVICTRL4_CR_FILL_VALUE_SHIFT (8U)
  16179. #define LCDIF_DVICTRL4_CR_FILL_VALUE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL4_CR_FILL_VALUE_SHIFT)) & LCDIF_DVICTRL4_CR_FILL_VALUE_MASK)
  16180. #define LCDIF_DVICTRL4_CB_FILL_VALUE_MASK (0xFF0000U)
  16181. #define LCDIF_DVICTRL4_CB_FILL_VALUE_SHIFT (16U)
  16182. #define LCDIF_DVICTRL4_CB_FILL_VALUE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL4_CB_FILL_VALUE_SHIFT)) & LCDIF_DVICTRL4_CB_FILL_VALUE_MASK)
  16183. #define LCDIF_DVICTRL4_Y_FILL_VALUE_MASK (0xFF000000U)
  16184. #define LCDIF_DVICTRL4_Y_FILL_VALUE_SHIFT (24U)
  16185. #define LCDIF_DVICTRL4_Y_FILL_VALUE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DVICTRL4_Y_FILL_VALUE_SHIFT)) & LCDIF_DVICTRL4_Y_FILL_VALUE_MASK)
  16186. /*! @name CSC_COEFF0 - RGB to YCbCr 4:2:2 CSC Coefficient0 Register */
  16187. #define LCDIF_CSC_COEFF0_CSC_SUBSAMPLE_FILTER_MASK (0x3U)
  16188. #define LCDIF_CSC_COEFF0_CSC_SUBSAMPLE_FILTER_SHIFT (0U)
  16189. #define LCDIF_CSC_COEFF0_CSC_SUBSAMPLE_FILTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF0_CSC_SUBSAMPLE_FILTER_SHIFT)) & LCDIF_CSC_COEFF0_CSC_SUBSAMPLE_FILTER_MASK)
  16190. #define LCDIF_CSC_COEFF0_RSRVD0_MASK (0xFFFCU)
  16191. #define LCDIF_CSC_COEFF0_RSRVD0_SHIFT (2U)
  16192. #define LCDIF_CSC_COEFF0_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF0_RSRVD0_SHIFT)) & LCDIF_CSC_COEFF0_RSRVD0_MASK)
  16193. #define LCDIF_CSC_COEFF0_C0_MASK (0x3FF0000U)
  16194. #define LCDIF_CSC_COEFF0_C0_SHIFT (16U)
  16195. #define LCDIF_CSC_COEFF0_C0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF0_C0_SHIFT)) & LCDIF_CSC_COEFF0_C0_MASK)
  16196. #define LCDIF_CSC_COEFF0_RSRVD1_MASK (0xFC000000U)
  16197. #define LCDIF_CSC_COEFF0_RSRVD1_SHIFT (26U)
  16198. #define LCDIF_CSC_COEFF0_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF0_RSRVD1_SHIFT)) & LCDIF_CSC_COEFF0_RSRVD1_MASK)
  16199. /*! @name CSC_COEFF1 - RGB to YCbCr 4:2:2 CSC Coefficient1 Register */
  16200. #define LCDIF_CSC_COEFF1_C1_MASK (0x3FFU)
  16201. #define LCDIF_CSC_COEFF1_C1_SHIFT (0U)
  16202. #define LCDIF_CSC_COEFF1_C1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF1_C1_SHIFT)) & LCDIF_CSC_COEFF1_C1_MASK)
  16203. #define LCDIF_CSC_COEFF1_RSRVD0_MASK (0xFC00U)
  16204. #define LCDIF_CSC_COEFF1_RSRVD0_SHIFT (10U)
  16205. #define LCDIF_CSC_COEFF1_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF1_RSRVD0_SHIFT)) & LCDIF_CSC_COEFF1_RSRVD0_MASK)
  16206. #define LCDIF_CSC_COEFF1_C2_MASK (0x3FF0000U)
  16207. #define LCDIF_CSC_COEFF1_C2_SHIFT (16U)
  16208. #define LCDIF_CSC_COEFF1_C2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF1_C2_SHIFT)) & LCDIF_CSC_COEFF1_C2_MASK)
  16209. #define LCDIF_CSC_COEFF1_RSRVD1_MASK (0xFC000000U)
  16210. #define LCDIF_CSC_COEFF1_RSRVD1_SHIFT (26U)
  16211. #define LCDIF_CSC_COEFF1_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF1_RSRVD1_SHIFT)) & LCDIF_CSC_COEFF1_RSRVD1_MASK)
  16212. /*! @name CSC_COEFF2 - RGB to YCbCr 4:2:2 CSC Coefficent2 Register */
  16213. #define LCDIF_CSC_COEFF2_C3_MASK (0x3FFU)
  16214. #define LCDIF_CSC_COEFF2_C3_SHIFT (0U)
  16215. #define LCDIF_CSC_COEFF2_C3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF2_C3_SHIFT)) & LCDIF_CSC_COEFF2_C3_MASK)
  16216. #define LCDIF_CSC_COEFF2_RSRVD0_MASK (0xFC00U)
  16217. #define LCDIF_CSC_COEFF2_RSRVD0_SHIFT (10U)
  16218. #define LCDIF_CSC_COEFF2_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF2_RSRVD0_SHIFT)) & LCDIF_CSC_COEFF2_RSRVD0_MASK)
  16219. #define LCDIF_CSC_COEFF2_C4_MASK (0x3FF0000U)
  16220. #define LCDIF_CSC_COEFF2_C4_SHIFT (16U)
  16221. #define LCDIF_CSC_COEFF2_C4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF2_C4_SHIFT)) & LCDIF_CSC_COEFF2_C4_MASK)
  16222. #define LCDIF_CSC_COEFF2_RSRVD1_MASK (0xFC000000U)
  16223. #define LCDIF_CSC_COEFF2_RSRVD1_SHIFT (26U)
  16224. #define LCDIF_CSC_COEFF2_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF2_RSRVD1_SHIFT)) & LCDIF_CSC_COEFF2_RSRVD1_MASK)
  16225. /*! @name CSC_COEFF3 - RGB to YCbCr 4:2:2 CSC Coefficient3 Register */
  16226. #define LCDIF_CSC_COEFF3_C5_MASK (0x3FFU)
  16227. #define LCDIF_CSC_COEFF3_C5_SHIFT (0U)
  16228. #define LCDIF_CSC_COEFF3_C5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF3_C5_SHIFT)) & LCDIF_CSC_COEFF3_C5_MASK)
  16229. #define LCDIF_CSC_COEFF3_RSRVD0_MASK (0xFC00U)
  16230. #define LCDIF_CSC_COEFF3_RSRVD0_SHIFT (10U)
  16231. #define LCDIF_CSC_COEFF3_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF3_RSRVD0_SHIFT)) & LCDIF_CSC_COEFF3_RSRVD0_MASK)
  16232. #define LCDIF_CSC_COEFF3_C6_MASK (0x3FF0000U)
  16233. #define LCDIF_CSC_COEFF3_C6_SHIFT (16U)
  16234. #define LCDIF_CSC_COEFF3_C6(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF3_C6_SHIFT)) & LCDIF_CSC_COEFF3_C6_MASK)
  16235. #define LCDIF_CSC_COEFF3_RSRVD1_MASK (0xFC000000U)
  16236. #define LCDIF_CSC_COEFF3_RSRVD1_SHIFT (26U)
  16237. #define LCDIF_CSC_COEFF3_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF3_RSRVD1_SHIFT)) & LCDIF_CSC_COEFF3_RSRVD1_MASK)
  16238. /*! @name CSC_COEFF4 - RGB to YCbCr 4:2:2 CSC Coefficient4 Register */
  16239. #define LCDIF_CSC_COEFF4_C7_MASK (0x3FFU)
  16240. #define LCDIF_CSC_COEFF4_C7_SHIFT (0U)
  16241. #define LCDIF_CSC_COEFF4_C7(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF4_C7_SHIFT)) & LCDIF_CSC_COEFF4_C7_MASK)
  16242. #define LCDIF_CSC_COEFF4_RSRVD0_MASK (0xFC00U)
  16243. #define LCDIF_CSC_COEFF4_RSRVD0_SHIFT (10U)
  16244. #define LCDIF_CSC_COEFF4_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF4_RSRVD0_SHIFT)) & LCDIF_CSC_COEFF4_RSRVD0_MASK)
  16245. #define LCDIF_CSC_COEFF4_C8_MASK (0x3FF0000U)
  16246. #define LCDIF_CSC_COEFF4_C8_SHIFT (16U)
  16247. #define LCDIF_CSC_COEFF4_C8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF4_C8_SHIFT)) & LCDIF_CSC_COEFF4_C8_MASK)
  16248. #define LCDIF_CSC_COEFF4_RSRVD1_MASK (0xFC000000U)
  16249. #define LCDIF_CSC_COEFF4_RSRVD1_SHIFT (26U)
  16250. #define LCDIF_CSC_COEFF4_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_COEFF4_RSRVD1_SHIFT)) & LCDIF_CSC_COEFF4_RSRVD1_MASK)
  16251. /*! @name CSC_OFFSET - RGB to YCbCr 4:2:2 CSC Offset Register */
  16252. #define LCDIF_CSC_OFFSET_Y_OFFSET_MASK (0x1FFU)
  16253. #define LCDIF_CSC_OFFSET_Y_OFFSET_SHIFT (0U)
  16254. #define LCDIF_CSC_OFFSET_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_OFFSET_Y_OFFSET_SHIFT)) & LCDIF_CSC_OFFSET_Y_OFFSET_MASK)
  16255. #define LCDIF_CSC_OFFSET_RSRVD0_MASK (0xFE00U)
  16256. #define LCDIF_CSC_OFFSET_RSRVD0_SHIFT (9U)
  16257. #define LCDIF_CSC_OFFSET_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_OFFSET_RSRVD0_SHIFT)) & LCDIF_CSC_OFFSET_RSRVD0_MASK)
  16258. #define LCDIF_CSC_OFFSET_CBCR_OFFSET_MASK (0x1FF0000U)
  16259. #define LCDIF_CSC_OFFSET_CBCR_OFFSET_SHIFT (16U)
  16260. #define LCDIF_CSC_OFFSET_CBCR_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_OFFSET_CBCR_OFFSET_SHIFT)) & LCDIF_CSC_OFFSET_CBCR_OFFSET_MASK)
  16261. #define LCDIF_CSC_OFFSET_RSRVD1_MASK (0xFE000000U)
  16262. #define LCDIF_CSC_OFFSET_RSRVD1_SHIFT (25U)
  16263. #define LCDIF_CSC_OFFSET_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_OFFSET_RSRVD1_SHIFT)) & LCDIF_CSC_OFFSET_RSRVD1_MASK)
  16264. /*! @name CSC_LIMIT - RGB to YCbCr 4:2:2 CSC Limit Register */
  16265. #define LCDIF_CSC_LIMIT_Y_MAX_MASK (0xFFU)
  16266. #define LCDIF_CSC_LIMIT_Y_MAX_SHIFT (0U)
  16267. #define LCDIF_CSC_LIMIT_Y_MAX(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_LIMIT_Y_MAX_SHIFT)) & LCDIF_CSC_LIMIT_Y_MAX_MASK)
  16268. #define LCDIF_CSC_LIMIT_Y_MIN_MASK (0xFF00U)
  16269. #define LCDIF_CSC_LIMIT_Y_MIN_SHIFT (8U)
  16270. #define LCDIF_CSC_LIMIT_Y_MIN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_LIMIT_Y_MIN_SHIFT)) & LCDIF_CSC_LIMIT_Y_MIN_MASK)
  16271. #define LCDIF_CSC_LIMIT_CBCR_MAX_MASK (0xFF0000U)
  16272. #define LCDIF_CSC_LIMIT_CBCR_MAX_SHIFT (16U)
  16273. #define LCDIF_CSC_LIMIT_CBCR_MAX(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_LIMIT_CBCR_MAX_SHIFT)) & LCDIF_CSC_LIMIT_CBCR_MAX_MASK)
  16274. #define LCDIF_CSC_LIMIT_CBCR_MIN_MASK (0xFF000000U)
  16275. #define LCDIF_CSC_LIMIT_CBCR_MIN_SHIFT (24U)
  16276. #define LCDIF_CSC_LIMIT_CBCR_MIN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CSC_LIMIT_CBCR_MIN_SHIFT)) & LCDIF_CSC_LIMIT_CBCR_MIN_MASK)
  16277. /*! @name DATA - LCD Interface Data Register */
  16278. #define LCDIF_DATA_DATA_ZERO_MASK (0xFFU)
  16279. #define LCDIF_DATA_DATA_ZERO_SHIFT (0U)
  16280. #define LCDIF_DATA_DATA_ZERO(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DATA_DATA_ZERO_SHIFT)) & LCDIF_DATA_DATA_ZERO_MASK)
  16281. #define LCDIF_DATA_DATA_ONE_MASK (0xFF00U)
  16282. #define LCDIF_DATA_DATA_ONE_SHIFT (8U)
  16283. #define LCDIF_DATA_DATA_ONE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DATA_DATA_ONE_SHIFT)) & LCDIF_DATA_DATA_ONE_MASK)
  16284. #define LCDIF_DATA_DATA_TWO_MASK (0xFF0000U)
  16285. #define LCDIF_DATA_DATA_TWO_SHIFT (16U)
  16286. #define LCDIF_DATA_DATA_TWO(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DATA_DATA_TWO_SHIFT)) & LCDIF_DATA_DATA_TWO_MASK)
  16287. #define LCDIF_DATA_DATA_THREE_MASK (0xFF000000U)
  16288. #define LCDIF_DATA_DATA_THREE_SHIFT (24U)
  16289. #define LCDIF_DATA_DATA_THREE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_DATA_DATA_THREE_SHIFT)) & LCDIF_DATA_DATA_THREE_MASK)
  16290. /*! @name BM_ERROR_STAT - Bus Master Error Status Register */
  16291. #define LCDIF_BM_ERROR_STAT_ADDR_MASK (0xFFFFFFFFU)
  16292. #define LCDIF_BM_ERROR_STAT_ADDR_SHIFT (0U)
  16293. #define LCDIF_BM_ERROR_STAT_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_BM_ERROR_STAT_ADDR_SHIFT)) & LCDIF_BM_ERROR_STAT_ADDR_MASK)
  16294. /*! @name CRC_STAT - CRC Status Register */
  16295. #define LCDIF_CRC_STAT_CRC_VALUE_MASK (0xFFFFFFFFU)
  16296. #define LCDIF_CRC_STAT_CRC_VALUE_SHIFT (0U)
  16297. #define LCDIF_CRC_STAT_CRC_VALUE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CRC_STAT_CRC_VALUE_SHIFT)) & LCDIF_CRC_STAT_CRC_VALUE_MASK)
  16298. /*! @name STAT - LCD Interface Status Register */
  16299. #define LCDIF_STAT_LFIFO_COUNT_MASK (0x1FFU)
  16300. #define LCDIF_STAT_LFIFO_COUNT_SHIFT (0U)
  16301. #define LCDIF_STAT_LFIFO_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_LFIFO_COUNT_SHIFT)) & LCDIF_STAT_LFIFO_COUNT_MASK)
  16302. #define LCDIF_STAT_RSRVD0_MASK (0xFFFE00U)
  16303. #define LCDIF_STAT_RSRVD0_SHIFT (9U)
  16304. #define LCDIF_STAT_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_RSRVD0_SHIFT)) & LCDIF_STAT_RSRVD0_MASK)
  16305. #define LCDIF_STAT_DVI_CURRENT_FIELD_MASK (0x1000000U)
  16306. #define LCDIF_STAT_DVI_CURRENT_FIELD_SHIFT (24U)
  16307. #define LCDIF_STAT_DVI_CURRENT_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_DVI_CURRENT_FIELD_SHIFT)) & LCDIF_STAT_DVI_CURRENT_FIELD_MASK)
  16308. #define LCDIF_STAT_BUSY_MASK (0x2000000U)
  16309. #define LCDIF_STAT_BUSY_SHIFT (25U)
  16310. #define LCDIF_STAT_BUSY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_BUSY_SHIFT)) & LCDIF_STAT_BUSY_MASK)
  16311. #define LCDIF_STAT_TXFIFO_EMPTY_MASK (0x4000000U)
  16312. #define LCDIF_STAT_TXFIFO_EMPTY_SHIFT (26U)
  16313. #define LCDIF_STAT_TXFIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_TXFIFO_EMPTY_SHIFT)) & LCDIF_STAT_TXFIFO_EMPTY_MASK)
  16314. #define LCDIF_STAT_TXFIFO_FULL_MASK (0x8000000U)
  16315. #define LCDIF_STAT_TXFIFO_FULL_SHIFT (27U)
  16316. #define LCDIF_STAT_TXFIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_TXFIFO_FULL_SHIFT)) & LCDIF_STAT_TXFIFO_FULL_MASK)
  16317. #define LCDIF_STAT_LFIFO_EMPTY_MASK (0x10000000U)
  16318. #define LCDIF_STAT_LFIFO_EMPTY_SHIFT (28U)
  16319. #define LCDIF_STAT_LFIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_LFIFO_EMPTY_SHIFT)) & LCDIF_STAT_LFIFO_EMPTY_MASK)
  16320. #define LCDIF_STAT_LFIFO_FULL_MASK (0x20000000U)
  16321. #define LCDIF_STAT_LFIFO_FULL_SHIFT (29U)
  16322. #define LCDIF_STAT_LFIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_LFIFO_FULL_SHIFT)) & LCDIF_STAT_LFIFO_FULL_MASK)
  16323. #define LCDIF_STAT_PRESENT_MASK (0x80000000U)
  16324. #define LCDIF_STAT_PRESENT_SHIFT (31U)
  16325. #define LCDIF_STAT_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_PRESENT_SHIFT)) & LCDIF_STAT_PRESENT_MASK)
  16326. /*! @name THRES - eLCDIF Threshold Register */
  16327. #define LCDIF_THRES_PANIC_MASK (0x1FFU)
  16328. #define LCDIF_THRES_PANIC_SHIFT (0U)
  16329. #define LCDIF_THRES_PANIC(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_THRES_PANIC_SHIFT)) & LCDIF_THRES_PANIC_MASK)
  16330. #define LCDIF_THRES_RSRVD1_MASK (0xFE00U)
  16331. #define LCDIF_THRES_RSRVD1_SHIFT (9U)
  16332. #define LCDIF_THRES_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_THRES_RSRVD1_SHIFT)) & LCDIF_THRES_RSRVD1_MASK)
  16333. #define LCDIF_THRES_FASTCLOCK_MASK (0x1FF0000U)
  16334. #define LCDIF_THRES_FASTCLOCK_SHIFT (16U)
  16335. #define LCDIF_THRES_FASTCLOCK(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_THRES_FASTCLOCK_SHIFT)) & LCDIF_THRES_FASTCLOCK_MASK)
  16336. #define LCDIF_THRES_RSRVD2_MASK (0xFE000000U)
  16337. #define LCDIF_THRES_RSRVD2_SHIFT (25U)
  16338. #define LCDIF_THRES_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_THRES_RSRVD2_SHIFT)) & LCDIF_THRES_RSRVD2_MASK)
  16339. /*! @name AS_CTRL - eLCDIF AS Buffer Control Register */
  16340. #define LCDIF_AS_CTRL_AS_ENABLE_MASK (0x1U)
  16341. #define LCDIF_AS_CTRL_AS_ENABLE_SHIFT (0U)
  16342. #define LCDIF_AS_CTRL_AS_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_AS_ENABLE_SHIFT)) & LCDIF_AS_CTRL_AS_ENABLE_MASK)
  16343. #define LCDIF_AS_CTRL_ALPHA_CTRL_MASK (0x6U)
  16344. #define LCDIF_AS_CTRL_ALPHA_CTRL_SHIFT (1U)
  16345. #define LCDIF_AS_CTRL_ALPHA_CTRL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_ALPHA_CTRL_SHIFT)) & LCDIF_AS_CTRL_ALPHA_CTRL_MASK)
  16346. #define LCDIF_AS_CTRL_ENABLE_COLORKEY_MASK (0x8U)
  16347. #define LCDIF_AS_CTRL_ENABLE_COLORKEY_SHIFT (3U)
  16348. #define LCDIF_AS_CTRL_ENABLE_COLORKEY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_ENABLE_COLORKEY_SHIFT)) & LCDIF_AS_CTRL_ENABLE_COLORKEY_MASK)
  16349. #define LCDIF_AS_CTRL_FORMAT_MASK (0xF0U)
  16350. #define LCDIF_AS_CTRL_FORMAT_SHIFT (4U)
  16351. #define LCDIF_AS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_FORMAT_SHIFT)) & LCDIF_AS_CTRL_FORMAT_MASK)
  16352. #define LCDIF_AS_CTRL_ALPHA_MASK (0xFF00U)
  16353. #define LCDIF_AS_CTRL_ALPHA_SHIFT (8U)
  16354. #define LCDIF_AS_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_ALPHA_SHIFT)) & LCDIF_AS_CTRL_ALPHA_MASK)
  16355. #define LCDIF_AS_CTRL_ROP_MASK (0xF0000U)
  16356. #define LCDIF_AS_CTRL_ROP_SHIFT (16U)
  16357. #define LCDIF_AS_CTRL_ROP(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_ROP_SHIFT)) & LCDIF_AS_CTRL_ROP_MASK)
  16358. #define LCDIF_AS_CTRL_ALPHA_INVERT_MASK (0x100000U)
  16359. #define LCDIF_AS_CTRL_ALPHA_INVERT_SHIFT (20U)
  16360. #define LCDIF_AS_CTRL_ALPHA_INVERT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_ALPHA_INVERT_SHIFT)) & LCDIF_AS_CTRL_ALPHA_INVERT_MASK)
  16361. #define LCDIF_AS_CTRL_INPUT_DATA_SWIZZLE_MASK (0x600000U)
  16362. #define LCDIF_AS_CTRL_INPUT_DATA_SWIZZLE_SHIFT (21U)
  16363. #define LCDIF_AS_CTRL_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_AS_CTRL_INPUT_DATA_SWIZZLE_MASK)
  16364. #define LCDIF_AS_CTRL_PS_DISABLE_MASK (0x800000U)
  16365. #define LCDIF_AS_CTRL_PS_DISABLE_SHIFT (23U)
  16366. #define LCDIF_AS_CTRL_PS_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_PS_DISABLE_SHIFT)) & LCDIF_AS_CTRL_PS_DISABLE_MASK)
  16367. #define LCDIF_AS_CTRL_RVDS1_MASK (0x7000000U)
  16368. #define LCDIF_AS_CTRL_RVDS1_SHIFT (24U)
  16369. #define LCDIF_AS_CTRL_RVDS1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_RVDS1_SHIFT)) & LCDIF_AS_CTRL_RVDS1_MASK)
  16370. #define LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_MASK (0x8000000U)
  16371. #define LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_SHIFT (27U)
  16372. #define LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_SHIFT)) & LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_MASK)
  16373. #define LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_EN_MASK (0x10000000U)
  16374. #define LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_EN_SHIFT (28U)
  16375. #define LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_EN_SHIFT)) & LCDIF_AS_CTRL_CSI_SYNC_ON_IRQ_EN_MASK)
  16376. #define LCDIF_AS_CTRL_CSI_VSYNC_MODE_MASK (0x20000000U)
  16377. #define LCDIF_AS_CTRL_CSI_VSYNC_MODE_SHIFT (29U)
  16378. #define LCDIF_AS_CTRL_CSI_VSYNC_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_CSI_VSYNC_MODE_SHIFT)) & LCDIF_AS_CTRL_CSI_VSYNC_MODE_MASK)
  16379. #define LCDIF_AS_CTRL_CSI_VSYNC_POL_MASK (0x40000000U)
  16380. #define LCDIF_AS_CTRL_CSI_VSYNC_POL_SHIFT (30U)
  16381. #define LCDIF_AS_CTRL_CSI_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_CSI_VSYNC_POL_SHIFT)) & LCDIF_AS_CTRL_CSI_VSYNC_POL_MASK)
  16382. #define LCDIF_AS_CTRL_CSI_VSYNC_ENABLE_MASK (0x80000000U)
  16383. #define LCDIF_AS_CTRL_CSI_VSYNC_ENABLE_SHIFT (31U)
  16384. #define LCDIF_AS_CTRL_CSI_VSYNC_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CTRL_CSI_VSYNC_ENABLE_SHIFT)) & LCDIF_AS_CTRL_CSI_VSYNC_ENABLE_MASK)
  16385. /*! @name AS_BUF - Alpha Surface Buffer Pointer */
  16386. #define LCDIF_AS_BUF_ADDR_MASK (0xFFFFFFFFU)
  16387. #define LCDIF_AS_BUF_ADDR_SHIFT (0U)
  16388. #define LCDIF_AS_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_BUF_ADDR_SHIFT)) & LCDIF_AS_BUF_ADDR_MASK)
  16389. /*! @name AS_NEXT_BUF - */
  16390. #define LCDIF_AS_NEXT_BUF_ADDR_MASK (0xFFFFFFFFU)
  16391. #define LCDIF_AS_NEXT_BUF_ADDR_SHIFT (0U)
  16392. #define LCDIF_AS_NEXT_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_NEXT_BUF_ADDR_SHIFT)) & LCDIF_AS_NEXT_BUF_ADDR_MASK)
  16393. /*! @name AS_CLRKEYLOW - eLCDIF Overlay Color Key Low */
  16394. #define LCDIF_AS_CLRKEYLOW_PIXEL_MASK (0xFFFFFFU)
  16395. #define LCDIF_AS_CLRKEYLOW_PIXEL_SHIFT (0U)
  16396. #define LCDIF_AS_CLRKEYLOW_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CLRKEYLOW_PIXEL_SHIFT)) & LCDIF_AS_CLRKEYLOW_PIXEL_MASK)
  16397. #define LCDIF_AS_CLRKEYLOW_RSVD1_MASK (0xFF000000U)
  16398. #define LCDIF_AS_CLRKEYLOW_RSVD1_SHIFT (24U)
  16399. #define LCDIF_AS_CLRKEYLOW_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CLRKEYLOW_RSVD1_SHIFT)) & LCDIF_AS_CLRKEYLOW_RSVD1_MASK)
  16400. /*! @name AS_CLRKEYHIGH - eLCDIF Overlay Color Key High */
  16401. #define LCDIF_AS_CLRKEYHIGH_PIXEL_MASK (0xFFFFFFU)
  16402. #define LCDIF_AS_CLRKEYHIGH_PIXEL_SHIFT (0U)
  16403. #define LCDIF_AS_CLRKEYHIGH_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CLRKEYHIGH_PIXEL_SHIFT)) & LCDIF_AS_CLRKEYHIGH_PIXEL_MASK)
  16404. #define LCDIF_AS_CLRKEYHIGH_RSVD1_MASK (0xFF000000U)
  16405. #define LCDIF_AS_CLRKEYHIGH_RSVD1_SHIFT (24U)
  16406. #define LCDIF_AS_CLRKEYHIGH_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_AS_CLRKEYHIGH_RSVD1_SHIFT)) & LCDIF_AS_CLRKEYHIGH_RSVD1_MASK)
  16407. /*! @name SYNC_DELAY - LCD working insync mode with CSI for VSYNC delay */
  16408. #define LCDIF_SYNC_DELAY_H_COUNT_DELAY_MASK (0xFFFFU)
  16409. #define LCDIF_SYNC_DELAY_H_COUNT_DELAY_SHIFT (0U)
  16410. #define LCDIF_SYNC_DELAY_H_COUNT_DELAY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_SYNC_DELAY_H_COUNT_DELAY_SHIFT)) & LCDIF_SYNC_DELAY_H_COUNT_DELAY_MASK)
  16411. #define LCDIF_SYNC_DELAY_V_COUNT_DELAY_MASK (0xFFFF0000U)
  16412. #define LCDIF_SYNC_DELAY_V_COUNT_DELAY_SHIFT (16U)
  16413. #define LCDIF_SYNC_DELAY_V_COUNT_DELAY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_SYNC_DELAY_V_COUNT_DELAY_SHIFT)) & LCDIF_SYNC_DELAY_V_COUNT_DELAY_MASK)
  16414. /*!
  16415. * @}
  16416. */ /* end of group LCDIF_Register_Masks */
  16417. /* LCDIF - Peripheral instance base addresses */
  16418. /** Peripheral LCDIF base address */
  16419. #define LCDIF_BASE (0x21C8000u)
  16420. /** Peripheral LCDIF base pointer */
  16421. #define LCDIF ((LCDIF_Type *)LCDIF_BASE)
  16422. /** Array initializer of LCDIF peripheral base addresses */
  16423. #define LCDIF_BASE_ADDRS { LCDIF_BASE }
  16424. /** Array initializer of LCDIF peripheral base pointers */
  16425. #define LCDIF_BASE_PTRS { LCDIF }
  16426. /*!
  16427. * @}
  16428. */ /* end of group LCDIF_Peripheral_Access_Layer */
  16429. /* ----------------------------------------------------------------------------
  16430. -- MMDC Peripheral Access Layer
  16431. ---------------------------------------------------------------------------- */
  16432. /*!
  16433. * @addtogroup MMDC_Peripheral_Access_Layer MMDC Peripheral Access Layer
  16434. * @{
  16435. */
  16436. /** MMDC - Register Layout Typedef */
  16437. typedef struct {
  16438. __IO uint32_t MDCTL; /**< MMDC Core Control Register, offset: 0x0 */
  16439. __IO uint32_t MDPDC; /**< MMDC Core Power Down Control Register, offset: 0x4 */
  16440. __IO uint32_t MDOTC; /**< MMDC Core ODT Timing Control Register, offset: 0x8 */
  16441. __IO uint32_t MDCFG0; /**< MMDC Core Timing Configuration Register 0, offset: 0xC */
  16442. __IO uint32_t MDCFG1; /**< MMDC Core Timing Configuration Register 1, offset: 0x10 */
  16443. __IO uint32_t MDCFG2; /**< MMDC Core Timing Configuration Register 2, offset: 0x14 */
  16444. __IO uint32_t MDMISC; /**< MMDC Core Miscellaneous Register, offset: 0x18 */
  16445. __IO uint32_t MDSCR; /**< MMDC Core Special Command Register, offset: 0x1C */
  16446. __IO uint32_t MDREF; /**< MMDC Core Refresh Control Register, offset: 0x20 */
  16447. uint8_t RESERVED_0[8];
  16448. __IO uint32_t MDRWD; /**< MMDC Core Read/Write Command Delay Register, offset: 0x2C */
  16449. __IO uint32_t MDOR; /**< MMDC Core Out of Reset Delays Register, offset: 0x30 */
  16450. __I uint32_t MDMRR; /**< MMDC Core MRR Data Register, offset: 0x34 */
  16451. __IO uint32_t MDCFG3LP; /**< MMDC Core Timing Configuration Register 3, offset: 0x38 */
  16452. __IO uint32_t MDMR4; /**< MMDC Core MR4 Derating Register, offset: 0x3C */
  16453. __IO uint32_t MDASP; /**< MMDC Core Address Space Partition Register, offset: 0x40 */
  16454. uint8_t RESERVED_1[956];
  16455. __IO uint32_t MAARCR; /**< MMDC Core AXI Reordering Control Register, offset: 0x400 */
  16456. __IO uint32_t MAPSR; /**< MMDC Core Power Saving Control and Status Register, offset: 0x404 */
  16457. __IO uint32_t MAEXIDR0; /**< MMDC Core Exclusive ID Monitor Register0, offset: 0x408 */
  16458. __IO uint32_t MAEXIDR1; /**< MMDC Core Exclusive ID Monitor Register1, offset: 0x40C */
  16459. __IO uint32_t MADPCR0; /**< MMDC Core Debug and Profiling Control Register 0, offset: 0x410 */
  16460. __IO uint32_t MADPCR1; /**< MMDC Core Debug and Profiling Control Register 1, offset: 0x414 */
  16461. __I uint32_t MADPSR0; /**< MMDC Core Debug and Profiling Status Register 0, offset: 0x418 */
  16462. __I uint32_t MADPSR1; /**< MMDC Core Debug and Profiling Status Register 1, offset: 0x41C */
  16463. __I uint32_t MADPSR2; /**< MMDC Core Debug and Profiling Status Register 2, offset: 0x420 */
  16464. __I uint32_t MADPSR3; /**< MMDC Core Debug and Profiling Status Register 3, offset: 0x424 */
  16465. __I uint32_t MADPSR4; /**< MMDC Core Debug and Profiling Status Register 4, offset: 0x428 */
  16466. __I uint32_t MADPSR5; /**< MMDC Core Debug and Profiling Status Register 5, offset: 0x42C */
  16467. __I uint32_t MASBS0; /**< MMDC Core Step By Step Address Register, offset: 0x430 */
  16468. __I uint32_t MASBS1; /**< MMDC Core Step By Step Address Attributes Register, offset: 0x434 */
  16469. uint8_t RESERVED_2[8];
  16470. __IO uint32_t MAGENP; /**< MMDC Core General Purpose Register, offset: 0x440 */
  16471. uint8_t RESERVED_3[956];
  16472. __IO uint32_t MPZQHWCTRL; /**< MMDC PHY ZQ HW control register, offset: 0x800 */
  16473. __IO uint32_t MPZQSWCTRL; /**< MMDC PHY ZQ SW control register, offset: 0x804 */
  16474. __IO uint32_t MPWLGCR; /**< MMDC PHY Write Leveling Configuration and Error Status Register, offset: 0x808 */
  16475. __IO uint32_t MPWLDECTRL0; /**< MMDC PHY Write Leveling Delay Control Register 0, offset: 0x80C */
  16476. __IO uint32_t MPWLDECTRL1; /**< MMDC PHY Write Leveling Delay Control Register 1, offset: 0x810 */
  16477. __I uint32_t MPWLDLST; /**< MMDC PHY Write Leveling delay-line Status Register, offset: 0x814 */
  16478. __IO uint32_t MPODTCTRL; /**< MMDC PHY ODT control register, offset: 0x818 */
  16479. __IO uint32_t MPRDDQBY0DL; /**< MMDC PHY Read DQ Byte0 Delay Register, offset: 0x81C */
  16480. __IO uint32_t MPRDDQBY1DL; /**< MMDC PHY Read DQ Byte1 Delay Register, offset: 0x820 */
  16481. uint8_t RESERVED_4[8];
  16482. __IO uint32_t MPWRDQBY0DL; /**< MMDC PHY Write DQ Byte0 Delay Register, offset: 0x82C */
  16483. __IO uint32_t MPWRDQBY1DL; /**< MMDC PHY Write DQ Byte1 Delay Register, offset: 0x830 */
  16484. __IO uint32_t MPWRDQBY2DL; /**< MMDC PHY Write DQ Byte2 Delay Register, offset: 0x834 */
  16485. __IO uint32_t MPWRDQBY3DL; /**< MMDC PHY Write DQ Byte3 Delay Register, offset: 0x838 */
  16486. __IO uint32_t MPDGCTRL0; /**< MMDC PHY Read DQS Gating Control Register 0, offset: 0x83C */
  16487. uint8_t RESERVED_5[4];
  16488. __I uint32_t MPDGDLST0; /**< MMDC PHY Read DQS Gating delay-line Status Register, offset: 0x844 */
  16489. __IO uint32_t MPRDDLCTL; /**< MMDC PHY Read delay-lines Configuration Register, offset: 0x848 */
  16490. __I uint32_t MPRDDLST; /**< MMDC PHY Read delay-lines Status Register, offset: 0x84C */
  16491. __IO uint32_t MPWRDLCTL; /**< MMDC PHY Write delay-lines Configuration Register, offset: 0x850 */
  16492. __I uint32_t MPWRDLST; /**< MMDC PHY Write delay-lines Status Register, offset: 0x854 */
  16493. __IO uint32_t MPSDCTRL; /**< MMDC PHY CK Control Register, offset: 0x858 */
  16494. __IO uint32_t MPZQLP2CTL; /**< MMDC ZQ LPDDR2 HW Control Register, offset: 0x85C */
  16495. __IO uint32_t MPRDDLHWCTL; /**< MMDC PHY Read Delay HW Calibration Control Register, offset: 0x860 */
  16496. __IO uint32_t MPWRDLHWCTL; /**< MMDC PHY Write Delay HW Calibration Control Register, offset: 0x864 */
  16497. __I uint32_t MPRDDLHWST0; /**< MMDC PHY Read Delay HW Calibration Status Register 0, offset: 0x868 */
  16498. uint8_t RESERVED_6[4];
  16499. __I uint32_t MPWRDLHWST0; /**< MMDC PHY Write Delay HW Calibration Status Register 0, offset: 0x870 */
  16500. uint8_t RESERVED_7[4];
  16501. __I uint32_t MPWLHWERR; /**< MMDC PHY Write Leveling HW Error Register, offset: 0x878 */
  16502. __I uint32_t MPDGHWST0; /**< MMDC PHY Read DQS Gating HW Status Register 0, offset: 0x87C */
  16503. __I uint32_t MPDGHWST1; /**< MMDC PHY Read DQS Gating HW Status Register 1, offset: 0x880 */
  16504. uint8_t RESERVED_8[8];
  16505. __IO uint32_t MPPDCMPR1; /**< MMDC PHY Pre-defined Compare Register 1, offset: 0x88C */
  16506. __IO uint32_t MPPDCMPR2; /**< MMDC PHY Pre-defined Compare and CA delay-line Configuration Register, offset: 0x890 */
  16507. __IO uint32_t MPSWDAR0; /**< MMDC PHY SW Dummy Access Register, offset: 0x894 */
  16508. __I uint32_t MPSWDRDR0; /**< MMDC PHY SW Dummy Read Data Register 0, offset: 0x898 */
  16509. __I uint32_t MPSWDRDR1; /**< MMDC PHY SW Dummy Read Data Register 1, offset: 0x89C */
  16510. __I uint32_t MPSWDRDR2; /**< MMDC PHY SW Dummy Read Data Register 2, offset: 0x8A0 */
  16511. __I uint32_t MPSWDRDR3; /**< MMDC PHY SW Dummy Read Data Register 3, offset: 0x8A4 */
  16512. __I uint32_t MPSWDRDR4; /**< MMDC PHY SW Dummy Read Data Register 4, offset: 0x8A8 */
  16513. __I uint32_t MPSWDRDR5; /**< MMDC PHY SW Dummy Read Data Register 5, offset: 0x8AC */
  16514. __I uint32_t MPSWDRDR6; /**< MMDC PHY SW Dummy Read Data Register 6, offset: 0x8B0 */
  16515. __I uint32_t MPSWDRDR7; /**< MMDC PHY SW Dummy Read Data Register 7, offset: 0x8B4 */
  16516. __IO uint32_t MPMUR0; /**< MMDC PHY Measure Unit Register, offset: 0x8B8 */
  16517. __IO uint32_t MPWRCADL; /**< MMDC Write CA delay-line controller, offset: 0x8BC */
  16518. __IO uint32_t MPDCCR; /**< MMDC Duty Cycle Control Register, offset: 0x8C0 */
  16519. } MMDC_Type;
  16520. /* ----------------------------------------------------------------------------
  16521. -- MMDC Register Masks
  16522. ---------------------------------------------------------------------------- */
  16523. /*!
  16524. * @addtogroup MMDC_Register_Masks MMDC Register Masks
  16525. * @{
  16526. */
  16527. /*! @name MDCTL - MMDC Core Control Register */
  16528. #define MMDC_MDCTL_DSIZ_MASK (0x30000U)
  16529. #define MMDC_MDCTL_DSIZ_SHIFT (16U)
  16530. #define MMDC_MDCTL_DSIZ(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCTL_DSIZ_SHIFT)) & MMDC_MDCTL_DSIZ_MASK)
  16531. #define MMDC_MDCTL_BL_MASK (0x80000U)
  16532. #define MMDC_MDCTL_BL_SHIFT (19U)
  16533. #define MMDC_MDCTL_BL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCTL_BL_SHIFT)) & MMDC_MDCTL_BL_MASK)
  16534. #define MMDC_MDCTL_COL_MASK (0x700000U)
  16535. #define MMDC_MDCTL_COL_SHIFT (20U)
  16536. #define MMDC_MDCTL_COL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCTL_COL_SHIFT)) & MMDC_MDCTL_COL_MASK)
  16537. #define MMDC_MDCTL_ROW_MASK (0x7000000U)
  16538. #define MMDC_MDCTL_ROW_SHIFT (24U)
  16539. #define MMDC_MDCTL_ROW(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCTL_ROW_SHIFT)) & MMDC_MDCTL_ROW_MASK)
  16540. #define MMDC_MDCTL_SDE_1_MASK (0x40000000U)
  16541. #define MMDC_MDCTL_SDE_1_SHIFT (30U)
  16542. #define MMDC_MDCTL_SDE_1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCTL_SDE_1_SHIFT)) & MMDC_MDCTL_SDE_1_MASK)
  16543. #define MMDC_MDCTL_SDE_0_MASK (0x80000000U)
  16544. #define MMDC_MDCTL_SDE_0_SHIFT (31U)
  16545. #define MMDC_MDCTL_SDE_0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCTL_SDE_0_SHIFT)) & MMDC_MDCTL_SDE_0_MASK)
  16546. /*! @name MDPDC - MMDC Core Power Down Control Register */
  16547. #define MMDC_MDPDC_TCKSRE_MASK (0x7U)
  16548. #define MMDC_MDPDC_TCKSRE_SHIFT (0U)
  16549. #define MMDC_MDPDC_TCKSRE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_TCKSRE_SHIFT)) & MMDC_MDPDC_TCKSRE_MASK)
  16550. #define MMDC_MDPDC_TCKSRX_MASK (0x38U)
  16551. #define MMDC_MDPDC_TCKSRX_SHIFT (3U)
  16552. #define MMDC_MDPDC_TCKSRX(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_TCKSRX_SHIFT)) & MMDC_MDPDC_TCKSRX_MASK)
  16553. #define MMDC_MDPDC_BOTH_CS_PD_MASK (0x40U)
  16554. #define MMDC_MDPDC_BOTH_CS_PD_SHIFT (6U)
  16555. #define MMDC_MDPDC_BOTH_CS_PD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_BOTH_CS_PD_SHIFT)) & MMDC_MDPDC_BOTH_CS_PD_MASK)
  16556. #define MMDC_MDPDC_SLOW_PD_MASK (0x80U)
  16557. #define MMDC_MDPDC_SLOW_PD_SHIFT (7U)
  16558. #define MMDC_MDPDC_SLOW_PD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_SLOW_PD_SHIFT)) & MMDC_MDPDC_SLOW_PD_MASK)
  16559. #define MMDC_MDPDC_PWDT_0_MASK (0xF00U)
  16560. #define MMDC_MDPDC_PWDT_0_SHIFT (8U)
  16561. #define MMDC_MDPDC_PWDT_0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_PWDT_0_SHIFT)) & MMDC_MDPDC_PWDT_0_MASK)
  16562. #define MMDC_MDPDC_PWDT_1_MASK (0xF000U)
  16563. #define MMDC_MDPDC_PWDT_1_SHIFT (12U)
  16564. #define MMDC_MDPDC_PWDT_1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_PWDT_1_SHIFT)) & MMDC_MDPDC_PWDT_1_MASK)
  16565. #define MMDC_MDPDC_TCKE_MASK (0x70000U)
  16566. #define MMDC_MDPDC_TCKE_SHIFT (16U)
  16567. #define MMDC_MDPDC_TCKE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_TCKE_SHIFT)) & MMDC_MDPDC_TCKE_MASK)
  16568. #define MMDC_MDPDC_PRCT_0_MASK (0x7000000U)
  16569. #define MMDC_MDPDC_PRCT_0_SHIFT (24U)
  16570. #define MMDC_MDPDC_PRCT_0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_PRCT_0_SHIFT)) & MMDC_MDPDC_PRCT_0_MASK)
  16571. #define MMDC_MDPDC_PRCT_1_MASK (0x70000000U)
  16572. #define MMDC_MDPDC_PRCT_1_SHIFT (28U)
  16573. #define MMDC_MDPDC_PRCT_1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDPDC_PRCT_1_SHIFT)) & MMDC_MDPDC_PRCT_1_MASK)
  16574. /*! @name MDOTC - MMDC Core ODT Timing Control Register */
  16575. #define MMDC_MDOTC_TODT_IDLE_OFF_MASK (0x1F0U)
  16576. #define MMDC_MDOTC_TODT_IDLE_OFF_SHIFT (4U)
  16577. #define MMDC_MDOTC_TODT_IDLE_OFF(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOTC_TODT_IDLE_OFF_SHIFT)) & MMDC_MDOTC_TODT_IDLE_OFF_MASK)
  16578. #define MMDC_MDOTC_TODTLON_MASK (0x7000U)
  16579. #define MMDC_MDOTC_TODTLON_SHIFT (12U)
  16580. #define MMDC_MDOTC_TODTLON(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOTC_TODTLON_SHIFT)) & MMDC_MDOTC_TODTLON_MASK)
  16581. #define MMDC_MDOTC_TAXPD_MASK (0xF0000U)
  16582. #define MMDC_MDOTC_TAXPD_SHIFT (16U)
  16583. #define MMDC_MDOTC_TAXPD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOTC_TAXPD_SHIFT)) & MMDC_MDOTC_TAXPD_MASK)
  16584. #define MMDC_MDOTC_TANPD_MASK (0xF00000U)
  16585. #define MMDC_MDOTC_TANPD_SHIFT (20U)
  16586. #define MMDC_MDOTC_TANPD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOTC_TANPD_SHIFT)) & MMDC_MDOTC_TANPD_MASK)
  16587. #define MMDC_MDOTC_TAONPD_MASK (0x7000000U)
  16588. #define MMDC_MDOTC_TAONPD_SHIFT (24U)
  16589. #define MMDC_MDOTC_TAONPD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOTC_TAONPD_SHIFT)) & MMDC_MDOTC_TAONPD_MASK)
  16590. #define MMDC_MDOTC_TAOFPD_MASK (0x38000000U)
  16591. #define MMDC_MDOTC_TAOFPD_SHIFT (27U)
  16592. #define MMDC_MDOTC_TAOFPD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOTC_TAOFPD_SHIFT)) & MMDC_MDOTC_TAOFPD_MASK)
  16593. /*! @name MDCFG0 - MMDC Core Timing Configuration Register 0 */
  16594. #define MMDC_MDCFG0_TCL_MASK (0xFU)
  16595. #define MMDC_MDCFG0_TCL_SHIFT (0U)
  16596. #define MMDC_MDCFG0_TCL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG0_TCL_SHIFT)) & MMDC_MDCFG0_TCL_MASK)
  16597. #define MMDC_MDCFG0_TFAW_MASK (0x1F0U)
  16598. #define MMDC_MDCFG0_TFAW_SHIFT (4U)
  16599. #define MMDC_MDCFG0_TFAW(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG0_TFAW_SHIFT)) & MMDC_MDCFG0_TFAW_MASK)
  16600. #define MMDC_MDCFG0_TXPDLL_MASK (0x1E00U)
  16601. #define MMDC_MDCFG0_TXPDLL_SHIFT (9U)
  16602. #define MMDC_MDCFG0_TXPDLL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG0_TXPDLL_SHIFT)) & MMDC_MDCFG0_TXPDLL_MASK)
  16603. #define MMDC_MDCFG0_TXP_MASK (0xE000U)
  16604. #define MMDC_MDCFG0_TXP_SHIFT (13U)
  16605. #define MMDC_MDCFG0_TXP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG0_TXP_SHIFT)) & MMDC_MDCFG0_TXP_MASK)
  16606. #define MMDC_MDCFG0_TXS_MASK (0xFF0000U)
  16607. #define MMDC_MDCFG0_TXS_SHIFT (16U)
  16608. #define MMDC_MDCFG0_TXS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG0_TXS_SHIFT)) & MMDC_MDCFG0_TXS_MASK)
  16609. #define MMDC_MDCFG0_TRFC_MASK (0xFF000000U)
  16610. #define MMDC_MDCFG0_TRFC_SHIFT (24U)
  16611. #define MMDC_MDCFG0_TRFC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG0_TRFC_SHIFT)) & MMDC_MDCFG0_TRFC_MASK)
  16612. /*! @name MDCFG1 - MMDC Core Timing Configuration Register 1 */
  16613. #define MMDC_MDCFG1_TCWL_MASK (0x7U)
  16614. #define MMDC_MDCFG1_TCWL_SHIFT (0U)
  16615. #define MMDC_MDCFG1_TCWL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG1_TCWL_SHIFT)) & MMDC_MDCFG1_TCWL_MASK)
  16616. #define MMDC_MDCFG1_TMRD_MASK (0x1E0U)
  16617. #define MMDC_MDCFG1_TMRD_SHIFT (5U)
  16618. #define MMDC_MDCFG1_TMRD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG1_TMRD_SHIFT)) & MMDC_MDCFG1_TMRD_MASK)
  16619. #define MMDC_MDCFG1_TWR_MASK (0xE00U)
  16620. #define MMDC_MDCFG1_TWR_SHIFT (9U)
  16621. #define MMDC_MDCFG1_TWR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG1_TWR_SHIFT)) & MMDC_MDCFG1_TWR_MASK)
  16622. #define MMDC_MDCFG1_TRPA_MASK (0x8000U)
  16623. #define MMDC_MDCFG1_TRPA_SHIFT (15U)
  16624. #define MMDC_MDCFG1_TRPA(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG1_TRPA_SHIFT)) & MMDC_MDCFG1_TRPA_MASK)
  16625. #define MMDC_MDCFG1_TRAS_MASK (0x1F0000U)
  16626. #define MMDC_MDCFG1_TRAS_SHIFT (16U)
  16627. #define MMDC_MDCFG1_TRAS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG1_TRAS_SHIFT)) & MMDC_MDCFG1_TRAS_MASK)
  16628. #define MMDC_MDCFG1_TRC_MASK (0x3E00000U)
  16629. #define MMDC_MDCFG1_TRC_SHIFT (21U)
  16630. #define MMDC_MDCFG1_TRC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG1_TRC_SHIFT)) & MMDC_MDCFG1_TRC_MASK)
  16631. #define MMDC_MDCFG1_TRP_MASK (0x1C000000U)
  16632. #define MMDC_MDCFG1_TRP_SHIFT (26U)
  16633. #define MMDC_MDCFG1_TRP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG1_TRP_SHIFT)) & MMDC_MDCFG1_TRP_MASK)
  16634. #define MMDC_MDCFG1_TRCD_MASK (0xE0000000U)
  16635. #define MMDC_MDCFG1_TRCD_SHIFT (29U)
  16636. #define MMDC_MDCFG1_TRCD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG1_TRCD_SHIFT)) & MMDC_MDCFG1_TRCD_MASK)
  16637. /*! @name MDCFG2 - MMDC Core Timing Configuration Register 2 */
  16638. #define MMDC_MDCFG2_TRRD_MASK (0x7U)
  16639. #define MMDC_MDCFG2_TRRD_SHIFT (0U)
  16640. #define MMDC_MDCFG2_TRRD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG2_TRRD_SHIFT)) & MMDC_MDCFG2_TRRD_MASK)
  16641. #define MMDC_MDCFG2_TWTR_MASK (0x38U)
  16642. #define MMDC_MDCFG2_TWTR_SHIFT (3U)
  16643. #define MMDC_MDCFG2_TWTR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG2_TWTR_SHIFT)) & MMDC_MDCFG2_TWTR_MASK)
  16644. #define MMDC_MDCFG2_TRTP_MASK (0x1C0U)
  16645. #define MMDC_MDCFG2_TRTP_SHIFT (6U)
  16646. #define MMDC_MDCFG2_TRTP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG2_TRTP_SHIFT)) & MMDC_MDCFG2_TRTP_MASK)
  16647. #define MMDC_MDCFG2_TDLLK_MASK (0x1FF0000U)
  16648. #define MMDC_MDCFG2_TDLLK_SHIFT (16U)
  16649. #define MMDC_MDCFG2_TDLLK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG2_TDLLK_SHIFT)) & MMDC_MDCFG2_TDLLK_MASK)
  16650. /*! @name MDMISC - MMDC Core Miscellaneous Register */
  16651. #define MMDC_MDMISC_RST_MASK (0x2U)
  16652. #define MMDC_MDMISC_RST_SHIFT (1U)
  16653. #define MMDC_MDMISC_RST(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_RST_SHIFT)) & MMDC_MDMISC_RST_MASK)
  16654. #define MMDC_MDMISC_DDR_TYPE_MASK (0x18U)
  16655. #define MMDC_MDMISC_DDR_TYPE_SHIFT (3U)
  16656. #define MMDC_MDMISC_DDR_TYPE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_DDR_TYPE_SHIFT)) & MMDC_MDMISC_DDR_TYPE_MASK)
  16657. #define MMDC_MDMISC_DDR_4_BANK_MASK (0x20U)
  16658. #define MMDC_MDMISC_DDR_4_BANK_SHIFT (5U)
  16659. #define MMDC_MDMISC_DDR_4_BANK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_DDR_4_BANK_SHIFT)) & MMDC_MDMISC_DDR_4_BANK_MASK)
  16660. #define MMDC_MDMISC_RALAT_MASK (0x1C0U)
  16661. #define MMDC_MDMISC_RALAT_SHIFT (6U)
  16662. #define MMDC_MDMISC_RALAT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_RALAT_SHIFT)) & MMDC_MDMISC_RALAT_MASK)
  16663. #define MMDC_MDMISC_MIF3_MODE_MASK (0x600U)
  16664. #define MMDC_MDMISC_MIF3_MODE_SHIFT (9U)
  16665. #define MMDC_MDMISC_MIF3_MODE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_MIF3_MODE_SHIFT)) & MMDC_MDMISC_MIF3_MODE_MASK)
  16666. #define MMDC_MDMISC_LPDDR2_S2_MASK (0x800U)
  16667. #define MMDC_MDMISC_LPDDR2_S2_SHIFT (11U)
  16668. #define MMDC_MDMISC_LPDDR2_S2(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_LPDDR2_S2_SHIFT)) & MMDC_MDMISC_LPDDR2_S2_MASK)
  16669. #define MMDC_MDMISC_BI_ON_MASK (0x1000U)
  16670. #define MMDC_MDMISC_BI_ON_SHIFT (12U)
  16671. #define MMDC_MDMISC_BI_ON(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_BI_ON_SHIFT)) & MMDC_MDMISC_BI_ON_MASK)
  16672. #define MMDC_MDMISC_WALAT_MASK (0x30000U)
  16673. #define MMDC_MDMISC_WALAT_SHIFT (16U)
  16674. #define MMDC_MDMISC_WALAT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_WALAT_SHIFT)) & MMDC_MDMISC_WALAT_MASK)
  16675. #define MMDC_MDMISC_LHD_MASK (0x40000U)
  16676. #define MMDC_MDMISC_LHD_SHIFT (18U)
  16677. #define MMDC_MDMISC_LHD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_LHD_SHIFT)) & MMDC_MDMISC_LHD_MASK)
  16678. #define MMDC_MDMISC_ADDR_MIRROR_MASK (0x80000U)
  16679. #define MMDC_MDMISC_ADDR_MIRROR_SHIFT (19U)
  16680. #define MMDC_MDMISC_ADDR_MIRROR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_ADDR_MIRROR_SHIFT)) & MMDC_MDMISC_ADDR_MIRROR_MASK)
  16681. #define MMDC_MDMISC_CALIB_PER_CS_MASK (0x100000U)
  16682. #define MMDC_MDMISC_CALIB_PER_CS_SHIFT (20U)
  16683. #define MMDC_MDMISC_CALIB_PER_CS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_CALIB_PER_CS_SHIFT)) & MMDC_MDMISC_CALIB_PER_CS_MASK)
  16684. #define MMDC_MDMISC_CK1_GATING_MASK (0x200000U)
  16685. #define MMDC_MDMISC_CK1_GATING_SHIFT (21U)
  16686. #define MMDC_MDMISC_CK1_GATING(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_CK1_GATING_SHIFT)) & MMDC_MDMISC_CK1_GATING_MASK)
  16687. #define MMDC_MDMISC_CS1_RDY_MASK (0x40000000U)
  16688. #define MMDC_MDMISC_CS1_RDY_SHIFT (30U)
  16689. #define MMDC_MDMISC_CS1_RDY(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_CS1_RDY_SHIFT)) & MMDC_MDMISC_CS1_RDY_MASK)
  16690. #define MMDC_MDMISC_CS0_RDY_MASK (0x80000000U)
  16691. #define MMDC_MDMISC_CS0_RDY_SHIFT (31U)
  16692. #define MMDC_MDMISC_CS0_RDY(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMISC_CS0_RDY_SHIFT)) & MMDC_MDMISC_CS0_RDY_MASK)
  16693. /*! @name MDSCR - MMDC Core Special Command Register */
  16694. #define MMDC_MDSCR_CMD_BA_MASK (0x7U)
  16695. #define MMDC_MDSCR_CMD_BA_SHIFT (0U)
  16696. #define MMDC_MDSCR_CMD_BA(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_CMD_BA_SHIFT)) & MMDC_MDSCR_CMD_BA_MASK)
  16697. #define MMDC_MDSCR_CMD_CS_MASK (0x8U)
  16698. #define MMDC_MDSCR_CMD_CS_SHIFT (3U)
  16699. #define MMDC_MDSCR_CMD_CS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_CMD_CS_SHIFT)) & MMDC_MDSCR_CMD_CS_MASK)
  16700. #define MMDC_MDSCR_CMD_MASK (0x70U)
  16701. #define MMDC_MDSCR_CMD_SHIFT (4U)
  16702. #define MMDC_MDSCR_CMD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_CMD_SHIFT)) & MMDC_MDSCR_CMD_MASK)
  16703. #define MMDC_MDSCR_WL_EN_MASK (0x200U)
  16704. #define MMDC_MDSCR_WL_EN_SHIFT (9U)
  16705. #define MMDC_MDSCR_WL_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_WL_EN_SHIFT)) & MMDC_MDSCR_WL_EN_MASK)
  16706. #define MMDC_MDSCR_MRR_READ_DATA_VALID_MASK (0x400U)
  16707. #define MMDC_MDSCR_MRR_READ_DATA_VALID_SHIFT (10U)
  16708. #define MMDC_MDSCR_MRR_READ_DATA_VALID(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_MRR_READ_DATA_VALID_SHIFT)) & MMDC_MDSCR_MRR_READ_DATA_VALID_MASK)
  16709. #define MMDC_MDSCR_CON_ACK_MASK (0x4000U)
  16710. #define MMDC_MDSCR_CON_ACK_SHIFT (14U)
  16711. #define MMDC_MDSCR_CON_ACK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_CON_ACK_SHIFT)) & MMDC_MDSCR_CON_ACK_MASK)
  16712. #define MMDC_MDSCR_CON_REQ_MASK (0x8000U)
  16713. #define MMDC_MDSCR_CON_REQ_SHIFT (15U)
  16714. #define MMDC_MDSCR_CON_REQ(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_CON_REQ_SHIFT)) & MMDC_MDSCR_CON_REQ_MASK)
  16715. #define MMDC_MDSCR_CMD_ADDR_LSB_MR_ADDR_MASK (0xFF0000U)
  16716. #define MMDC_MDSCR_CMD_ADDR_LSB_MR_ADDR_SHIFT (16U)
  16717. #define MMDC_MDSCR_CMD_ADDR_LSB_MR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_CMD_ADDR_LSB_MR_ADDR_SHIFT)) & MMDC_MDSCR_CMD_ADDR_LSB_MR_ADDR_MASK)
  16718. #define MMDC_MDSCR_CMD_ADDR_MSB_MR_OP_MASK (0xFF000000U)
  16719. #define MMDC_MDSCR_CMD_ADDR_MSB_MR_OP_SHIFT (24U)
  16720. #define MMDC_MDSCR_CMD_ADDR_MSB_MR_OP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDSCR_CMD_ADDR_MSB_MR_OP_SHIFT)) & MMDC_MDSCR_CMD_ADDR_MSB_MR_OP_MASK)
  16721. /*! @name MDREF - MMDC Core Refresh Control Register */
  16722. #define MMDC_MDREF_START_REF_MASK (0x1U)
  16723. #define MMDC_MDREF_START_REF_SHIFT (0U)
  16724. #define MMDC_MDREF_START_REF(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDREF_START_REF_SHIFT)) & MMDC_MDREF_START_REF_MASK)
  16725. #define MMDC_MDREF_REFR_MASK (0x3800U)
  16726. #define MMDC_MDREF_REFR_SHIFT (11U)
  16727. #define MMDC_MDREF_REFR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDREF_REFR_SHIFT)) & MMDC_MDREF_REFR_MASK)
  16728. #define MMDC_MDREF_REF_SEL_MASK (0xC000U)
  16729. #define MMDC_MDREF_REF_SEL_SHIFT (14U)
  16730. #define MMDC_MDREF_REF_SEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDREF_REF_SEL_SHIFT)) & MMDC_MDREF_REF_SEL_MASK)
  16731. #define MMDC_MDREF_REF_CNT_MASK (0xFFFF0000U)
  16732. #define MMDC_MDREF_REF_CNT_SHIFT (16U)
  16733. #define MMDC_MDREF_REF_CNT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDREF_REF_CNT_SHIFT)) & MMDC_MDREF_REF_CNT_MASK)
  16734. /*! @name MDRWD - MMDC Core Read/Write Command Delay Register */
  16735. #define MMDC_MDRWD_RTR_DIFF_MASK (0x7U)
  16736. #define MMDC_MDRWD_RTR_DIFF_SHIFT (0U)
  16737. #define MMDC_MDRWD_RTR_DIFF(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDRWD_RTR_DIFF_SHIFT)) & MMDC_MDRWD_RTR_DIFF_MASK)
  16738. #define MMDC_MDRWD_RTW_DIFF_MASK (0x38U)
  16739. #define MMDC_MDRWD_RTW_DIFF_SHIFT (3U)
  16740. #define MMDC_MDRWD_RTW_DIFF(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDRWD_RTW_DIFF_SHIFT)) & MMDC_MDRWD_RTW_DIFF_MASK)
  16741. #define MMDC_MDRWD_WTW_DIFF_MASK (0x1C0U)
  16742. #define MMDC_MDRWD_WTW_DIFF_SHIFT (6U)
  16743. #define MMDC_MDRWD_WTW_DIFF(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDRWD_WTW_DIFF_SHIFT)) & MMDC_MDRWD_WTW_DIFF_MASK)
  16744. #define MMDC_MDRWD_WTR_DIFF_MASK (0xE00U)
  16745. #define MMDC_MDRWD_WTR_DIFF_SHIFT (9U)
  16746. #define MMDC_MDRWD_WTR_DIFF(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDRWD_WTR_DIFF_SHIFT)) & MMDC_MDRWD_WTR_DIFF_MASK)
  16747. #define MMDC_MDRWD_RTW_SAME_MASK (0x7000U)
  16748. #define MMDC_MDRWD_RTW_SAME_SHIFT (12U)
  16749. #define MMDC_MDRWD_RTW_SAME(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDRWD_RTW_SAME_SHIFT)) & MMDC_MDRWD_RTW_SAME_MASK)
  16750. #define MMDC_MDRWD_TDAI_MASK (0x1FFF0000U)
  16751. #define MMDC_MDRWD_TDAI_SHIFT (16U)
  16752. #define MMDC_MDRWD_TDAI(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDRWD_TDAI_SHIFT)) & MMDC_MDRWD_TDAI_MASK)
  16753. /*! @name MDOR - MMDC Core Out of Reset Delays Register */
  16754. #define MMDC_MDOR_RST_TO_CKE_MASK (0x3FU)
  16755. #define MMDC_MDOR_RST_TO_CKE_SHIFT (0U)
  16756. #define MMDC_MDOR_RST_TO_CKE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOR_RST_TO_CKE_SHIFT)) & MMDC_MDOR_RST_TO_CKE_MASK)
  16757. #define MMDC_MDOR_SDE_TO_RST_MASK (0x3F00U)
  16758. #define MMDC_MDOR_SDE_TO_RST_SHIFT (8U)
  16759. #define MMDC_MDOR_SDE_TO_RST(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOR_SDE_TO_RST_SHIFT)) & MMDC_MDOR_SDE_TO_RST_MASK)
  16760. #define MMDC_MDOR_TXPR_MASK (0xFF0000U)
  16761. #define MMDC_MDOR_TXPR_SHIFT (16U)
  16762. #define MMDC_MDOR_TXPR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDOR_TXPR_SHIFT)) & MMDC_MDOR_TXPR_MASK)
  16763. /*! @name MDMRR - MMDC Core MRR Data Register */
  16764. #define MMDC_MDMRR_MRR_READ_DATA0_MASK (0xFFU)
  16765. #define MMDC_MDMRR_MRR_READ_DATA0_SHIFT (0U)
  16766. #define MMDC_MDMRR_MRR_READ_DATA0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMRR_MRR_READ_DATA0_SHIFT)) & MMDC_MDMRR_MRR_READ_DATA0_MASK)
  16767. #define MMDC_MDMRR_MRR_READ_DATA1_MASK (0xFF00U)
  16768. #define MMDC_MDMRR_MRR_READ_DATA1_SHIFT (8U)
  16769. #define MMDC_MDMRR_MRR_READ_DATA1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMRR_MRR_READ_DATA1_SHIFT)) & MMDC_MDMRR_MRR_READ_DATA1_MASK)
  16770. /*! @name MDCFG3LP - MMDC Core Timing Configuration Register 3 */
  16771. #define MMDC_MDCFG3LP_TRPAB_LP_MASK (0xFU)
  16772. #define MMDC_MDCFG3LP_TRPAB_LP_SHIFT (0U)
  16773. #define MMDC_MDCFG3LP_TRPAB_LP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG3LP_TRPAB_LP_SHIFT)) & MMDC_MDCFG3LP_TRPAB_LP_MASK)
  16774. #define MMDC_MDCFG3LP_TRPPB_LP_MASK (0xF0U)
  16775. #define MMDC_MDCFG3LP_TRPPB_LP_SHIFT (4U)
  16776. #define MMDC_MDCFG3LP_TRPPB_LP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG3LP_TRPPB_LP_SHIFT)) & MMDC_MDCFG3LP_TRPPB_LP_MASK)
  16777. #define MMDC_MDCFG3LP_TRCD_LP_MASK (0xF00U)
  16778. #define MMDC_MDCFG3LP_TRCD_LP_SHIFT (8U)
  16779. #define MMDC_MDCFG3LP_TRCD_LP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG3LP_TRCD_LP_SHIFT)) & MMDC_MDCFG3LP_TRCD_LP_MASK)
  16780. #define MMDC_MDCFG3LP_RC_LP_MASK (0x3F0000U)
  16781. #define MMDC_MDCFG3LP_RC_LP_SHIFT (16U)
  16782. #define MMDC_MDCFG3LP_RC_LP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDCFG3LP_RC_LP_SHIFT)) & MMDC_MDCFG3LP_RC_LP_MASK)
  16783. /*! @name MDMR4 - MMDC Core MR4 Derating Register */
  16784. #define MMDC_MDMR4_UPDATE_DE_REQ_MASK (0x1U)
  16785. #define MMDC_MDMR4_UPDATE_DE_REQ_SHIFT (0U)
  16786. #define MMDC_MDMR4_UPDATE_DE_REQ(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMR4_UPDATE_DE_REQ_SHIFT)) & MMDC_MDMR4_UPDATE_DE_REQ_MASK)
  16787. #define MMDC_MDMR4_UPDATE_DE_ACK_MASK (0x2U)
  16788. #define MMDC_MDMR4_UPDATE_DE_ACK_SHIFT (1U)
  16789. #define MMDC_MDMR4_UPDATE_DE_ACK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMR4_UPDATE_DE_ACK_SHIFT)) & MMDC_MDMR4_UPDATE_DE_ACK_MASK)
  16790. #define MMDC_MDMR4_TRCD_DE_MASK (0x10U)
  16791. #define MMDC_MDMR4_TRCD_DE_SHIFT (4U)
  16792. #define MMDC_MDMR4_TRCD_DE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMR4_TRCD_DE_SHIFT)) & MMDC_MDMR4_TRCD_DE_MASK)
  16793. #define MMDC_MDMR4_TRC_DE_MASK (0x20U)
  16794. #define MMDC_MDMR4_TRC_DE_SHIFT (5U)
  16795. #define MMDC_MDMR4_TRC_DE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMR4_TRC_DE_SHIFT)) & MMDC_MDMR4_TRC_DE_MASK)
  16796. #define MMDC_MDMR4_TRAS_DE_MASK (0x40U)
  16797. #define MMDC_MDMR4_TRAS_DE_SHIFT (6U)
  16798. #define MMDC_MDMR4_TRAS_DE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMR4_TRAS_DE_SHIFT)) & MMDC_MDMR4_TRAS_DE_MASK)
  16799. #define MMDC_MDMR4_TRP_DE_MASK (0x80U)
  16800. #define MMDC_MDMR4_TRP_DE_SHIFT (7U)
  16801. #define MMDC_MDMR4_TRP_DE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMR4_TRP_DE_SHIFT)) & MMDC_MDMR4_TRP_DE_MASK)
  16802. #define MMDC_MDMR4_TRRD_DE_MASK (0x100U)
  16803. #define MMDC_MDMR4_TRRD_DE_SHIFT (8U)
  16804. #define MMDC_MDMR4_TRRD_DE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDMR4_TRRD_DE_SHIFT)) & MMDC_MDMR4_TRRD_DE_MASK)
  16805. /*! @name MDASP - MMDC Core Address Space Partition Register */
  16806. #define MMDC_MDASP_CS0_END_MASK (0x7FU)
  16807. #define MMDC_MDASP_CS0_END_SHIFT (0U)
  16808. #define MMDC_MDASP_CS0_END(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MDASP_CS0_END_SHIFT)) & MMDC_MDASP_CS0_END_MASK)
  16809. /*! @name MAARCR - MMDC Core AXI Reordering Control Register */
  16810. #define MMDC_MAARCR_ARCR_GUARD_MASK (0xFU)
  16811. #define MMDC_MAARCR_ARCR_GUARD_SHIFT (0U)
  16812. #define MMDC_MAARCR_ARCR_GUARD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_GUARD_SHIFT)) & MMDC_MAARCR_ARCR_GUARD_MASK)
  16813. #define MMDC_MAARCR_ARCR_DYN_MAX_MASK (0xF0U)
  16814. #define MMDC_MAARCR_ARCR_DYN_MAX_SHIFT (4U)
  16815. #define MMDC_MAARCR_ARCR_DYN_MAX(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_DYN_MAX_SHIFT)) & MMDC_MAARCR_ARCR_DYN_MAX_MASK)
  16816. #define MMDC_MAARCR_ARCR_DYN_JMP_MASK (0xF00U)
  16817. #define MMDC_MAARCR_ARCR_DYN_JMP_SHIFT (8U)
  16818. #define MMDC_MAARCR_ARCR_DYN_JMP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_DYN_JMP_SHIFT)) & MMDC_MAARCR_ARCR_DYN_JMP_MASK)
  16819. #define MMDC_MAARCR_ARCR_ACC_HIT_MASK (0x70000U)
  16820. #define MMDC_MAARCR_ARCR_ACC_HIT_SHIFT (16U)
  16821. #define MMDC_MAARCR_ARCR_ACC_HIT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_ACC_HIT_SHIFT)) & MMDC_MAARCR_ARCR_ACC_HIT_MASK)
  16822. #define MMDC_MAARCR_ARCR_PAG_HIT_MASK (0x700000U)
  16823. #define MMDC_MAARCR_ARCR_PAG_HIT_SHIFT (20U)
  16824. #define MMDC_MAARCR_ARCR_PAG_HIT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_PAG_HIT_SHIFT)) & MMDC_MAARCR_ARCR_PAG_HIT_MASK)
  16825. #define MMDC_MAARCR_ARCR_RCH_EN_MASK (0x1000000U)
  16826. #define MMDC_MAARCR_ARCR_RCH_EN_SHIFT (24U)
  16827. #define MMDC_MAARCR_ARCR_RCH_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_RCH_EN_SHIFT)) & MMDC_MAARCR_ARCR_RCH_EN_MASK)
  16828. #define MMDC_MAARCR_ARCR_EXC_ERR_EN_MASK (0x10000000U)
  16829. #define MMDC_MAARCR_ARCR_EXC_ERR_EN_SHIFT (28U)
  16830. #define MMDC_MAARCR_ARCR_EXC_ERR_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_EXC_ERR_EN_SHIFT)) & MMDC_MAARCR_ARCR_EXC_ERR_EN_MASK)
  16831. #define MMDC_MAARCR_ARCR_SEC_ERR_EN_MASK (0x40000000U)
  16832. #define MMDC_MAARCR_ARCR_SEC_ERR_EN_SHIFT (30U)
  16833. #define MMDC_MAARCR_ARCR_SEC_ERR_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_SEC_ERR_EN_SHIFT)) & MMDC_MAARCR_ARCR_SEC_ERR_EN_MASK)
  16834. #define MMDC_MAARCR_ARCR_SEC_ERR_LOCK_MASK (0x80000000U)
  16835. #define MMDC_MAARCR_ARCR_SEC_ERR_LOCK_SHIFT (31U)
  16836. #define MMDC_MAARCR_ARCR_SEC_ERR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAARCR_ARCR_SEC_ERR_LOCK_SHIFT)) & MMDC_MAARCR_ARCR_SEC_ERR_LOCK_MASK)
  16837. /*! @name MAPSR - MMDC Core Power Saving Control and Status Register */
  16838. #define MMDC_MAPSR_PSD_MASK (0x1U)
  16839. #define MMDC_MAPSR_PSD_SHIFT (0U)
  16840. #define MMDC_MAPSR_PSD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_PSD_SHIFT)) & MMDC_MAPSR_PSD_MASK)
  16841. #define MMDC_MAPSR_PSS_MASK (0x10U)
  16842. #define MMDC_MAPSR_PSS_SHIFT (4U)
  16843. #define MMDC_MAPSR_PSS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_PSS_SHIFT)) & MMDC_MAPSR_PSS_MASK)
  16844. #define MMDC_MAPSR_RIS_MASK (0x20U)
  16845. #define MMDC_MAPSR_RIS_SHIFT (5U)
  16846. #define MMDC_MAPSR_RIS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_RIS_SHIFT)) & MMDC_MAPSR_RIS_MASK)
  16847. #define MMDC_MAPSR_WIS_MASK (0x40U)
  16848. #define MMDC_MAPSR_WIS_SHIFT (6U)
  16849. #define MMDC_MAPSR_WIS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_WIS_SHIFT)) & MMDC_MAPSR_WIS_MASK)
  16850. #define MMDC_MAPSR_PST_MASK (0xFF00U)
  16851. #define MMDC_MAPSR_PST_SHIFT (8U)
  16852. #define MMDC_MAPSR_PST(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_PST_SHIFT)) & MMDC_MAPSR_PST_MASK)
  16853. #define MMDC_MAPSR_LPMD_MASK (0x100000U)
  16854. #define MMDC_MAPSR_LPMD_SHIFT (20U)
  16855. #define MMDC_MAPSR_LPMD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_LPMD_SHIFT)) & MMDC_MAPSR_LPMD_MASK)
  16856. #define MMDC_MAPSR_DVFS_MASK (0x200000U)
  16857. #define MMDC_MAPSR_DVFS_SHIFT (21U)
  16858. #define MMDC_MAPSR_DVFS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_DVFS_SHIFT)) & MMDC_MAPSR_DVFS_MASK)
  16859. #define MMDC_MAPSR_LPACK_MASK (0x1000000U)
  16860. #define MMDC_MAPSR_LPACK_SHIFT (24U)
  16861. #define MMDC_MAPSR_LPACK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_LPACK_SHIFT)) & MMDC_MAPSR_LPACK_MASK)
  16862. #define MMDC_MAPSR_DVACK_MASK (0x2000000U)
  16863. #define MMDC_MAPSR_DVACK_SHIFT (25U)
  16864. #define MMDC_MAPSR_DVACK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAPSR_DVACK_SHIFT)) & MMDC_MAPSR_DVACK_MASK)
  16865. /*! @name MAEXIDR0 - MMDC Core Exclusive ID Monitor Register0 */
  16866. #define MMDC_MAEXIDR0_EXC_ID_MONITOR0_MASK (0xFFFFU)
  16867. #define MMDC_MAEXIDR0_EXC_ID_MONITOR0_SHIFT (0U)
  16868. #define MMDC_MAEXIDR0_EXC_ID_MONITOR0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAEXIDR0_EXC_ID_MONITOR0_SHIFT)) & MMDC_MAEXIDR0_EXC_ID_MONITOR0_MASK)
  16869. #define MMDC_MAEXIDR0_EXC_ID_MONITOR1_MASK (0xFFFF0000U)
  16870. #define MMDC_MAEXIDR0_EXC_ID_MONITOR1_SHIFT (16U)
  16871. #define MMDC_MAEXIDR0_EXC_ID_MONITOR1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAEXIDR0_EXC_ID_MONITOR1_SHIFT)) & MMDC_MAEXIDR0_EXC_ID_MONITOR1_MASK)
  16872. /*! @name MAEXIDR1 - MMDC Core Exclusive ID Monitor Register1 */
  16873. #define MMDC_MAEXIDR1_EXC_ID_MONITOR2_MASK (0xFFFFU)
  16874. #define MMDC_MAEXIDR1_EXC_ID_MONITOR2_SHIFT (0U)
  16875. #define MMDC_MAEXIDR1_EXC_ID_MONITOR2(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAEXIDR1_EXC_ID_MONITOR2_SHIFT)) & MMDC_MAEXIDR1_EXC_ID_MONITOR2_MASK)
  16876. #define MMDC_MAEXIDR1_EXC_ID_MONITOR3_MASK (0xFFFF0000U)
  16877. #define MMDC_MAEXIDR1_EXC_ID_MONITOR3_SHIFT (16U)
  16878. #define MMDC_MAEXIDR1_EXC_ID_MONITOR3(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAEXIDR1_EXC_ID_MONITOR3_SHIFT)) & MMDC_MAEXIDR1_EXC_ID_MONITOR3_MASK)
  16879. /*! @name MADPCR0 - MMDC Core Debug and Profiling Control Register 0 */
  16880. #define MMDC_MADPCR0_DBG_EN_MASK (0x1U)
  16881. #define MMDC_MADPCR0_DBG_EN_SHIFT (0U)
  16882. #define MMDC_MADPCR0_DBG_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPCR0_DBG_EN_SHIFT)) & MMDC_MADPCR0_DBG_EN_MASK)
  16883. #define MMDC_MADPCR0_DBG_RST_MASK (0x2U)
  16884. #define MMDC_MADPCR0_DBG_RST_SHIFT (1U)
  16885. #define MMDC_MADPCR0_DBG_RST(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPCR0_DBG_RST_SHIFT)) & MMDC_MADPCR0_DBG_RST_MASK)
  16886. #define MMDC_MADPCR0_PRF_FRZ_MASK (0x4U)
  16887. #define MMDC_MADPCR0_PRF_FRZ_SHIFT (2U)
  16888. #define MMDC_MADPCR0_PRF_FRZ(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPCR0_PRF_FRZ_SHIFT)) & MMDC_MADPCR0_PRF_FRZ_MASK)
  16889. #define MMDC_MADPCR0_CYC_OVF_MASK (0x8U)
  16890. #define MMDC_MADPCR0_CYC_OVF_SHIFT (3U)
  16891. #define MMDC_MADPCR0_CYC_OVF(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPCR0_CYC_OVF_SHIFT)) & MMDC_MADPCR0_CYC_OVF_MASK)
  16892. #define MMDC_MADPCR0_SBS_EN_MASK (0x100U)
  16893. #define MMDC_MADPCR0_SBS_EN_SHIFT (8U)
  16894. #define MMDC_MADPCR0_SBS_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPCR0_SBS_EN_SHIFT)) & MMDC_MADPCR0_SBS_EN_MASK)
  16895. #define MMDC_MADPCR0_SBS_MASK (0x200U)
  16896. #define MMDC_MADPCR0_SBS_SHIFT (9U)
  16897. #define MMDC_MADPCR0_SBS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPCR0_SBS_SHIFT)) & MMDC_MADPCR0_SBS_MASK)
  16898. /*! @name MADPCR1 - MMDC Core Debug and Profiling Control Register 1 */
  16899. #define MMDC_MADPCR1_PRF_AXI_ID_MASK (0xFFFFU)
  16900. #define MMDC_MADPCR1_PRF_AXI_ID_SHIFT (0U)
  16901. #define MMDC_MADPCR1_PRF_AXI_ID(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPCR1_PRF_AXI_ID_SHIFT)) & MMDC_MADPCR1_PRF_AXI_ID_MASK)
  16902. #define MMDC_MADPCR1_PRF_AXI_IDMASK_MASK (0xFFFF0000U)
  16903. #define MMDC_MADPCR1_PRF_AXI_IDMASK_SHIFT (16U)
  16904. #define MMDC_MADPCR1_PRF_AXI_IDMASK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPCR1_PRF_AXI_IDMASK_SHIFT)) & MMDC_MADPCR1_PRF_AXI_IDMASK_MASK)
  16905. /*! @name MADPSR0 - MMDC Core Debug and Profiling Status Register 0 */
  16906. #define MMDC_MADPSR0_CYC_COUNT_MASK (0xFFFFFFFFU)
  16907. #define MMDC_MADPSR0_CYC_COUNT_SHIFT (0U)
  16908. #define MMDC_MADPSR0_CYC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPSR0_CYC_COUNT_SHIFT)) & MMDC_MADPSR0_CYC_COUNT_MASK)
  16909. /*! @name MADPSR1 - MMDC Core Debug and Profiling Status Register 1 */
  16910. #define MMDC_MADPSR1_BUSY_COUNT_MASK (0xFFFFFFFFU)
  16911. #define MMDC_MADPSR1_BUSY_COUNT_SHIFT (0U)
  16912. #define MMDC_MADPSR1_BUSY_COUNT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPSR1_BUSY_COUNT_SHIFT)) & MMDC_MADPSR1_BUSY_COUNT_MASK)
  16913. /*! @name MADPSR2 - MMDC Core Debug and Profiling Status Register 2 */
  16914. #define MMDC_MADPSR2_RD_ACC_COUNT_MASK (0xFFFFFFFFU)
  16915. #define MMDC_MADPSR2_RD_ACC_COUNT_SHIFT (0U)
  16916. #define MMDC_MADPSR2_RD_ACC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPSR2_RD_ACC_COUNT_SHIFT)) & MMDC_MADPSR2_RD_ACC_COUNT_MASK)
  16917. /*! @name MADPSR3 - MMDC Core Debug and Profiling Status Register 3 */
  16918. #define MMDC_MADPSR3_WR_ACC_COUNT_MASK (0xFFFFFFFFU)
  16919. #define MMDC_MADPSR3_WR_ACC_COUNT_SHIFT (0U)
  16920. #define MMDC_MADPSR3_WR_ACC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPSR3_WR_ACC_COUNT_SHIFT)) & MMDC_MADPSR3_WR_ACC_COUNT_MASK)
  16921. /*! @name MADPSR4 - MMDC Core Debug and Profiling Status Register 4 */
  16922. #define MMDC_MADPSR4_RD_BYTES_COUNT_MASK (0xFFFFFFFFU)
  16923. #define MMDC_MADPSR4_RD_BYTES_COUNT_SHIFT (0U)
  16924. #define MMDC_MADPSR4_RD_BYTES_COUNT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPSR4_RD_BYTES_COUNT_SHIFT)) & MMDC_MADPSR4_RD_BYTES_COUNT_MASK)
  16925. /*! @name MADPSR5 - MMDC Core Debug and Profiling Status Register 5 */
  16926. #define MMDC_MADPSR5_WR_BYTES_COUNT_MASK (0xFFFFFFFFU)
  16927. #define MMDC_MADPSR5_WR_BYTES_COUNT_SHIFT (0U)
  16928. #define MMDC_MADPSR5_WR_BYTES_COUNT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MADPSR5_WR_BYTES_COUNT_SHIFT)) & MMDC_MADPSR5_WR_BYTES_COUNT_MASK)
  16929. /*! @name MASBS0 - MMDC Core Step By Step Address Register */
  16930. #define MMDC_MASBS0_SBS_ADDR_MASK (0xFFFFFFFFU)
  16931. #define MMDC_MASBS0_SBS_ADDR_SHIFT (0U)
  16932. #define MMDC_MASBS0_SBS_ADDR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS0_SBS_ADDR_SHIFT)) & MMDC_MASBS0_SBS_ADDR_MASK)
  16933. /*! @name MASBS1 - MMDC Core Step By Step Address Attributes Register */
  16934. #define MMDC_MASBS1_SBS_VLD_MASK (0x1U)
  16935. #define MMDC_MASBS1_SBS_VLD_SHIFT (0U)
  16936. #define MMDC_MASBS1_SBS_VLD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_VLD_SHIFT)) & MMDC_MASBS1_SBS_VLD_MASK)
  16937. #define MMDC_MASBS1_SBS_TYPE_MASK (0x2U)
  16938. #define MMDC_MASBS1_SBS_TYPE_SHIFT (1U)
  16939. #define MMDC_MASBS1_SBS_TYPE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_TYPE_SHIFT)) & MMDC_MASBS1_SBS_TYPE_MASK)
  16940. #define MMDC_MASBS1_SBS_LOCK_MASK (0xCU)
  16941. #define MMDC_MASBS1_SBS_LOCK_SHIFT (2U)
  16942. #define MMDC_MASBS1_SBS_LOCK(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_LOCK_SHIFT)) & MMDC_MASBS1_SBS_LOCK_MASK)
  16943. #define MMDC_MASBS1_SBS_PROT_MASK (0x70U)
  16944. #define MMDC_MASBS1_SBS_PROT_SHIFT (4U)
  16945. #define MMDC_MASBS1_SBS_PROT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_PROT_SHIFT)) & MMDC_MASBS1_SBS_PROT_MASK)
  16946. #define MMDC_MASBS1_SBS_SIZE_MASK (0x380U)
  16947. #define MMDC_MASBS1_SBS_SIZE_SHIFT (7U)
  16948. #define MMDC_MASBS1_SBS_SIZE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_SIZE_SHIFT)) & MMDC_MASBS1_SBS_SIZE_MASK)
  16949. #define MMDC_MASBS1_SBS_BURST_MASK (0xC00U)
  16950. #define MMDC_MASBS1_SBS_BURST_SHIFT (10U)
  16951. #define MMDC_MASBS1_SBS_BURST(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_BURST_SHIFT)) & MMDC_MASBS1_SBS_BURST_MASK)
  16952. #define MMDC_MASBS1_SBS_BUFF_MASK (0x1000U)
  16953. #define MMDC_MASBS1_SBS_BUFF_SHIFT (12U)
  16954. #define MMDC_MASBS1_SBS_BUFF(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_BUFF_SHIFT)) & MMDC_MASBS1_SBS_BUFF_MASK)
  16955. #define MMDC_MASBS1_SBS_LEN_MASK (0xE000U)
  16956. #define MMDC_MASBS1_SBS_LEN_SHIFT (13U)
  16957. #define MMDC_MASBS1_SBS_LEN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_LEN_SHIFT)) & MMDC_MASBS1_SBS_LEN_MASK)
  16958. #define MMDC_MASBS1_SBS_AXI_ID_MASK (0xFFFF0000U)
  16959. #define MMDC_MASBS1_SBS_AXI_ID_SHIFT (16U)
  16960. #define MMDC_MASBS1_SBS_AXI_ID(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MASBS1_SBS_AXI_ID_SHIFT)) & MMDC_MASBS1_SBS_AXI_ID_MASK)
  16961. /*! @name MAGENP - MMDC Core General Purpose Register */
  16962. #define MMDC_MAGENP_GP31_GP0_MASK (0xFFFFFFFFU)
  16963. #define MMDC_MAGENP_GP31_GP0_SHIFT (0U)
  16964. #define MMDC_MAGENP_GP31_GP0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MAGENP_GP31_GP0_SHIFT)) & MMDC_MAGENP_GP31_GP0_MASK)
  16965. /*! @name MPZQHWCTRL - MMDC PHY ZQ HW control register */
  16966. #define MMDC_MPZQHWCTRL_ZQ_MODE_MASK (0x3U)
  16967. #define MMDC_MPZQHWCTRL_ZQ_MODE_SHIFT (0U)
  16968. #define MMDC_MPZQHWCTRL_ZQ_MODE(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_ZQ_MODE_SHIFT)) & MMDC_MPZQHWCTRL_ZQ_MODE_MASK)
  16969. #define MMDC_MPZQHWCTRL_ZQ_HW_PER_MASK (0x3CU)
  16970. #define MMDC_MPZQHWCTRL_ZQ_HW_PER_SHIFT (2U)
  16971. #define MMDC_MPZQHWCTRL_ZQ_HW_PER(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_ZQ_HW_PER_SHIFT)) & MMDC_MPZQHWCTRL_ZQ_HW_PER_MASK)
  16972. #define MMDC_MPZQHWCTRL_ZQ_HW_PU_RES_MASK (0x7C0U)
  16973. #define MMDC_MPZQHWCTRL_ZQ_HW_PU_RES_SHIFT (6U)
  16974. #define MMDC_MPZQHWCTRL_ZQ_HW_PU_RES(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_ZQ_HW_PU_RES_SHIFT)) & MMDC_MPZQHWCTRL_ZQ_HW_PU_RES_MASK)
  16975. #define MMDC_MPZQHWCTRL_ZQ_HW_PD_RES_MASK (0xF800U)
  16976. #define MMDC_MPZQHWCTRL_ZQ_HW_PD_RES_SHIFT (11U)
  16977. #define MMDC_MPZQHWCTRL_ZQ_HW_PD_RES(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_ZQ_HW_PD_RES_SHIFT)) & MMDC_MPZQHWCTRL_ZQ_HW_PD_RES_MASK)
  16978. #define MMDC_MPZQHWCTRL_ZQ_HW_FOR_MASK (0x10000U)
  16979. #define MMDC_MPZQHWCTRL_ZQ_HW_FOR_SHIFT (16U)
  16980. #define MMDC_MPZQHWCTRL_ZQ_HW_FOR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_ZQ_HW_FOR_SHIFT)) & MMDC_MPZQHWCTRL_ZQ_HW_FOR_MASK)
  16981. #define MMDC_MPZQHWCTRL_TZQ_INIT_MASK (0xE0000U)
  16982. #define MMDC_MPZQHWCTRL_TZQ_INIT_SHIFT (17U)
  16983. #define MMDC_MPZQHWCTRL_TZQ_INIT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_TZQ_INIT_SHIFT)) & MMDC_MPZQHWCTRL_TZQ_INIT_MASK)
  16984. #define MMDC_MPZQHWCTRL_TZQ_OPER_MASK (0x700000U)
  16985. #define MMDC_MPZQHWCTRL_TZQ_OPER_SHIFT (20U)
  16986. #define MMDC_MPZQHWCTRL_TZQ_OPER(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_TZQ_OPER_SHIFT)) & MMDC_MPZQHWCTRL_TZQ_OPER_MASK)
  16987. #define MMDC_MPZQHWCTRL_TZQ_CS_MASK (0x3800000U)
  16988. #define MMDC_MPZQHWCTRL_TZQ_CS_SHIFT (23U)
  16989. #define MMDC_MPZQHWCTRL_TZQ_CS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_TZQ_CS_SHIFT)) & MMDC_MPZQHWCTRL_TZQ_CS_MASK)
  16990. #define MMDC_MPZQHWCTRL_ZQ_EARLY_COMPARATOR_EN_TIMER_MASK (0xF8000000U)
  16991. #define MMDC_MPZQHWCTRL_ZQ_EARLY_COMPARATOR_EN_TIMER_SHIFT (27U)
  16992. #define MMDC_MPZQHWCTRL_ZQ_EARLY_COMPARATOR_EN_TIMER(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQHWCTRL_ZQ_EARLY_COMPARATOR_EN_TIMER_SHIFT)) & MMDC_MPZQHWCTRL_ZQ_EARLY_COMPARATOR_EN_TIMER_MASK)
  16993. /*! @name MPZQSWCTRL - MMDC PHY ZQ SW control register */
  16994. #define MMDC_MPZQSWCTRL_ZQ_SW_FOR_MASK (0x1U)
  16995. #define MMDC_MPZQSWCTRL_ZQ_SW_FOR_SHIFT (0U)
  16996. #define MMDC_MPZQSWCTRL_ZQ_SW_FOR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQSWCTRL_ZQ_SW_FOR_SHIFT)) & MMDC_MPZQSWCTRL_ZQ_SW_FOR_MASK)
  16997. #define MMDC_MPZQSWCTRL_ZQ_SW_RES_MASK (0x2U)
  16998. #define MMDC_MPZQSWCTRL_ZQ_SW_RES_SHIFT (1U)
  16999. #define MMDC_MPZQSWCTRL_ZQ_SW_RES(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQSWCTRL_ZQ_SW_RES_SHIFT)) & MMDC_MPZQSWCTRL_ZQ_SW_RES_MASK)
  17000. #define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL_MASK (0x7CU)
  17001. #define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL_SHIFT (2U)
  17002. #define MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL_SHIFT)) & MMDC_MPZQSWCTRL_ZQ_SW_PU_VAL_MASK)
  17003. #define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL_MASK (0xF80U)
  17004. #define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL_SHIFT (7U)
  17005. #define MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL_SHIFT)) & MMDC_MPZQSWCTRL_ZQ_SW_PD_VAL_MASK)
  17006. #define MMDC_MPZQSWCTRL_ZQ_SW_PD_MASK (0x1000U)
  17007. #define MMDC_MPZQSWCTRL_ZQ_SW_PD_SHIFT (12U)
  17008. #define MMDC_MPZQSWCTRL_ZQ_SW_PD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQSWCTRL_ZQ_SW_PD_SHIFT)) & MMDC_MPZQSWCTRL_ZQ_SW_PD_MASK)
  17009. #define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL_MASK (0x2000U)
  17010. #define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL_SHIFT (13U)
  17011. #define MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL_SHIFT)) & MMDC_MPZQSWCTRL_USE_ZQ_SW_VAL_MASK)
  17012. #define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP_MASK (0x30000U)
  17013. #define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP_SHIFT (16U)
  17014. #define MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP_SHIFT)) & MMDC_MPZQSWCTRL_ZQ_CMP_OUT_SMP_MASK)
  17015. /*! @name MPWLGCR - MMDC PHY Write Leveling Configuration and Error Status Register */
  17016. #define MMDC_MPWLGCR_HW_WL_EN_MASK (0x1U)
  17017. #define MMDC_MPWLGCR_HW_WL_EN_SHIFT (0U)
  17018. #define MMDC_MPWLGCR_HW_WL_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLGCR_HW_WL_EN_SHIFT)) & MMDC_MPWLGCR_HW_WL_EN_MASK)
  17019. #define MMDC_MPWLGCR_SW_WL_EN_MASK (0x2U)
  17020. #define MMDC_MPWLGCR_SW_WL_EN_SHIFT (1U)
  17021. #define MMDC_MPWLGCR_SW_WL_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLGCR_SW_WL_EN_SHIFT)) & MMDC_MPWLGCR_SW_WL_EN_MASK)
  17022. #define MMDC_MPWLGCR_SW_WL_CNT_EN_MASK (0x4U)
  17023. #define MMDC_MPWLGCR_SW_WL_CNT_EN_SHIFT (2U)
  17024. #define MMDC_MPWLGCR_SW_WL_CNT_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLGCR_SW_WL_CNT_EN_SHIFT)) & MMDC_MPWLGCR_SW_WL_CNT_EN_MASK)
  17025. #define MMDC_MPWLGCR_WL_SW_RES0_MASK (0x10U)
  17026. #define MMDC_MPWLGCR_WL_SW_RES0_SHIFT (4U)
  17027. #define MMDC_MPWLGCR_WL_SW_RES0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLGCR_WL_SW_RES0_SHIFT)) & MMDC_MPWLGCR_WL_SW_RES0_MASK)
  17028. #define MMDC_MPWLGCR_WL_SW_RES1_MASK (0x20U)
  17029. #define MMDC_MPWLGCR_WL_SW_RES1_SHIFT (5U)
  17030. #define MMDC_MPWLGCR_WL_SW_RES1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLGCR_WL_SW_RES1_SHIFT)) & MMDC_MPWLGCR_WL_SW_RES1_MASK)
  17031. #define MMDC_MPWLGCR_WL_HW_ERR0_MASK (0x100U)
  17032. #define MMDC_MPWLGCR_WL_HW_ERR0_SHIFT (8U)
  17033. #define MMDC_MPWLGCR_WL_HW_ERR0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLGCR_WL_HW_ERR0_SHIFT)) & MMDC_MPWLGCR_WL_HW_ERR0_MASK)
  17034. #define MMDC_MPWLGCR_WL_HW_ERR1_MASK (0x200U)
  17035. #define MMDC_MPWLGCR_WL_HW_ERR1_SHIFT (9U)
  17036. #define MMDC_MPWLGCR_WL_HW_ERR1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLGCR_WL_HW_ERR1_SHIFT)) & MMDC_MPWLGCR_WL_HW_ERR1_MASK)
  17037. /*! @name MPWLDECTRL0 - MMDC PHY Write Leveling Delay Control Register 0 */
  17038. #define MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET0_MASK (0x7FU)
  17039. #define MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET0_SHIFT (0U)
  17040. #define MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET0_SHIFT)) & MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET0_MASK)
  17041. #define MMDC_MPWLDECTRL0_WL_HC_DEL0_MASK (0x100U)
  17042. #define MMDC_MPWLDECTRL0_WL_HC_DEL0_SHIFT (8U)
  17043. #define MMDC_MPWLDECTRL0_WL_HC_DEL0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL0_WL_HC_DEL0_SHIFT)) & MMDC_MPWLDECTRL0_WL_HC_DEL0_MASK)
  17044. #define MMDC_MPWLDECTRL0_WL_CYC_DEL0_MASK (0x600U)
  17045. #define MMDC_MPWLDECTRL0_WL_CYC_DEL0_SHIFT (9U)
  17046. #define MMDC_MPWLDECTRL0_WL_CYC_DEL0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL0_WL_CYC_DEL0_SHIFT)) & MMDC_MPWLDECTRL0_WL_CYC_DEL0_MASK)
  17047. #define MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET1_MASK (0x7F0000U)
  17048. #define MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET1_SHIFT (16U)
  17049. #define MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET1_SHIFT)) & MMDC_MPWLDECTRL0_WL_DL_ABS_OFFSET1_MASK)
  17050. #define MMDC_MPWLDECTRL0_WL_HC_DEL1_MASK (0x1000000U)
  17051. #define MMDC_MPWLDECTRL0_WL_HC_DEL1_SHIFT (24U)
  17052. #define MMDC_MPWLDECTRL0_WL_HC_DEL1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL0_WL_HC_DEL1_SHIFT)) & MMDC_MPWLDECTRL0_WL_HC_DEL1_MASK)
  17053. #define MMDC_MPWLDECTRL0_WL_CYC_DEL1_MASK (0x6000000U)
  17054. #define MMDC_MPWLDECTRL0_WL_CYC_DEL1_SHIFT (25U)
  17055. #define MMDC_MPWLDECTRL0_WL_CYC_DEL1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL0_WL_CYC_DEL1_SHIFT)) & MMDC_MPWLDECTRL0_WL_CYC_DEL1_MASK)
  17056. /*! @name MPWLDECTRL1 - MMDC PHY Write Leveling Delay Control Register 1 */
  17057. #define MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET2_MASK (0x7FU)
  17058. #define MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET2_SHIFT (0U)
  17059. #define MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET2(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET2_SHIFT)) & MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET2_MASK)
  17060. #define MMDC_MPWLDECTRL1_WL_HC_DEL2_MASK (0x100U)
  17061. #define MMDC_MPWLDECTRL1_WL_HC_DEL2_SHIFT (8U)
  17062. #define MMDC_MPWLDECTRL1_WL_HC_DEL2(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL1_WL_HC_DEL2_SHIFT)) & MMDC_MPWLDECTRL1_WL_HC_DEL2_MASK)
  17063. #define MMDC_MPWLDECTRL1_WL_CYC_DEL2_MASK (0x600U)
  17064. #define MMDC_MPWLDECTRL1_WL_CYC_DEL2_SHIFT (9U)
  17065. #define MMDC_MPWLDECTRL1_WL_CYC_DEL2(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL1_WL_CYC_DEL2_SHIFT)) & MMDC_MPWLDECTRL1_WL_CYC_DEL2_MASK)
  17066. #define MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET3_MASK (0x7F0000U)
  17067. #define MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET3_SHIFT (16U)
  17068. #define MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET3(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET3_SHIFT)) & MMDC_MPWLDECTRL1_WL_DL_ABS_OFFSET3_MASK)
  17069. #define MMDC_MPWLDECTRL1_WL_HC_DEL3_MASK (0x1000000U)
  17070. #define MMDC_MPWLDECTRL1_WL_HC_DEL3_SHIFT (24U)
  17071. #define MMDC_MPWLDECTRL1_WL_HC_DEL3(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL1_WL_HC_DEL3_SHIFT)) & MMDC_MPWLDECTRL1_WL_HC_DEL3_MASK)
  17072. #define MMDC_MPWLDECTRL1_WL_CYC_DEL3_MASK (0x6000000U)
  17073. #define MMDC_MPWLDECTRL1_WL_CYC_DEL3_SHIFT (25U)
  17074. #define MMDC_MPWLDECTRL1_WL_CYC_DEL3(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDECTRL1_WL_CYC_DEL3_SHIFT)) & MMDC_MPWLDECTRL1_WL_CYC_DEL3_MASK)
  17075. /*! @name MPWLDLST - MMDC PHY Write Leveling delay-line Status Register */
  17076. #define MMDC_MPWLDLST_WL_DL_UNIT_NUM0_MASK (0x7FU)
  17077. #define MMDC_MPWLDLST_WL_DL_UNIT_NUM0_SHIFT (0U)
  17078. #define MMDC_MPWLDLST_WL_DL_UNIT_NUM0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDLST_WL_DL_UNIT_NUM0_SHIFT)) & MMDC_MPWLDLST_WL_DL_UNIT_NUM0_MASK)
  17079. #define MMDC_MPWLDLST_WL_DL_UNIT_NUM1_MASK (0x7F00U)
  17080. #define MMDC_MPWLDLST_WL_DL_UNIT_NUM1_SHIFT (8U)
  17081. #define MMDC_MPWLDLST_WL_DL_UNIT_NUM1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLDLST_WL_DL_UNIT_NUM1_SHIFT)) & MMDC_MPWLDLST_WL_DL_UNIT_NUM1_MASK)
  17082. /*! @name MPODTCTRL - MMDC PHY ODT control register */
  17083. #define MMDC_MPODTCTRL_ODT_WR_PAS_EN_MASK (0x1U)
  17084. #define MMDC_MPODTCTRL_ODT_WR_PAS_EN_SHIFT (0U)
  17085. #define MMDC_MPODTCTRL_ODT_WR_PAS_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPODTCTRL_ODT_WR_PAS_EN_SHIFT)) & MMDC_MPODTCTRL_ODT_WR_PAS_EN_MASK)
  17086. #define MMDC_MPODTCTRL_ODT_WR_ACT_EN_MASK (0x2U)
  17087. #define MMDC_MPODTCTRL_ODT_WR_ACT_EN_SHIFT (1U)
  17088. #define MMDC_MPODTCTRL_ODT_WR_ACT_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPODTCTRL_ODT_WR_ACT_EN_SHIFT)) & MMDC_MPODTCTRL_ODT_WR_ACT_EN_MASK)
  17089. #define MMDC_MPODTCTRL_ODT_RD_PAS_EN_MASK (0x4U)
  17090. #define MMDC_MPODTCTRL_ODT_RD_PAS_EN_SHIFT (2U)
  17091. #define MMDC_MPODTCTRL_ODT_RD_PAS_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPODTCTRL_ODT_RD_PAS_EN_SHIFT)) & MMDC_MPODTCTRL_ODT_RD_PAS_EN_MASK)
  17092. #define MMDC_MPODTCTRL_ODT_RD_ACT_EN_MASK (0x8U)
  17093. #define MMDC_MPODTCTRL_ODT_RD_ACT_EN_SHIFT (3U)
  17094. #define MMDC_MPODTCTRL_ODT_RD_ACT_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPODTCTRL_ODT_RD_ACT_EN_SHIFT)) & MMDC_MPODTCTRL_ODT_RD_ACT_EN_MASK)
  17095. #define MMDC_MPODTCTRL_ODT0_INT_RES_MASK (0x70U)
  17096. #define MMDC_MPODTCTRL_ODT0_INT_RES_SHIFT (4U)
  17097. #define MMDC_MPODTCTRL_ODT0_INT_RES(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPODTCTRL_ODT0_INT_RES_SHIFT)) & MMDC_MPODTCTRL_ODT0_INT_RES_MASK)
  17098. #define MMDC_MPODTCTRL_ODT1_INT_RES_MASK (0x700U)
  17099. #define MMDC_MPODTCTRL_ODT1_INT_RES_SHIFT (8U)
  17100. #define MMDC_MPODTCTRL_ODT1_INT_RES(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPODTCTRL_ODT1_INT_RES_SHIFT)) & MMDC_MPODTCTRL_ODT1_INT_RES_MASK)
  17101. /*! @name MPRDDQBY0DL - MMDC PHY Read DQ Byte0 Delay Register */
  17102. #define MMDC_MPRDDQBY0DL_RD_DQ0_DEL_MASK (0x7U)
  17103. #define MMDC_MPRDDQBY0DL_RD_DQ0_DEL_SHIFT (0U)
  17104. #define MMDC_MPRDDQBY0DL_RD_DQ0_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY0DL_RD_DQ0_DEL_SHIFT)) & MMDC_MPRDDQBY0DL_RD_DQ0_DEL_MASK)
  17105. #define MMDC_MPRDDQBY0DL_RD_DQ1_DEL_MASK (0x70U)
  17106. #define MMDC_MPRDDQBY0DL_RD_DQ1_DEL_SHIFT (4U)
  17107. #define MMDC_MPRDDQBY0DL_RD_DQ1_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY0DL_RD_DQ1_DEL_SHIFT)) & MMDC_MPRDDQBY0DL_RD_DQ1_DEL_MASK)
  17108. #define MMDC_MPRDDQBY0DL_RD_DQ2_DEL_MASK (0x700U)
  17109. #define MMDC_MPRDDQBY0DL_RD_DQ2_DEL_SHIFT (8U)
  17110. #define MMDC_MPRDDQBY0DL_RD_DQ2_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY0DL_RD_DQ2_DEL_SHIFT)) & MMDC_MPRDDQBY0DL_RD_DQ2_DEL_MASK)
  17111. #define MMDC_MPRDDQBY0DL_RD_DQ3_DEL_MASK (0x7000U)
  17112. #define MMDC_MPRDDQBY0DL_RD_DQ3_DEL_SHIFT (12U)
  17113. #define MMDC_MPRDDQBY0DL_RD_DQ3_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY0DL_RD_DQ3_DEL_SHIFT)) & MMDC_MPRDDQBY0DL_RD_DQ3_DEL_MASK)
  17114. #define MMDC_MPRDDQBY0DL_RD_DQ4_DEL_MASK (0x70000U)
  17115. #define MMDC_MPRDDQBY0DL_RD_DQ4_DEL_SHIFT (16U)
  17116. #define MMDC_MPRDDQBY0DL_RD_DQ4_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY0DL_RD_DQ4_DEL_SHIFT)) & MMDC_MPRDDQBY0DL_RD_DQ4_DEL_MASK)
  17117. #define MMDC_MPRDDQBY0DL_RD_DQ5_DEL_MASK (0x700000U)
  17118. #define MMDC_MPRDDQBY0DL_RD_DQ5_DEL_SHIFT (20U)
  17119. #define MMDC_MPRDDQBY0DL_RD_DQ5_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY0DL_RD_DQ5_DEL_SHIFT)) & MMDC_MPRDDQBY0DL_RD_DQ5_DEL_MASK)
  17120. #define MMDC_MPRDDQBY0DL_RD_DQ6_DEL_MASK (0x7000000U)
  17121. #define MMDC_MPRDDQBY0DL_RD_DQ6_DEL_SHIFT (24U)
  17122. #define MMDC_MPRDDQBY0DL_RD_DQ6_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY0DL_RD_DQ6_DEL_SHIFT)) & MMDC_MPRDDQBY0DL_RD_DQ6_DEL_MASK)
  17123. #define MMDC_MPRDDQBY0DL_RD_DQ7_DEL_MASK (0x70000000U)
  17124. #define MMDC_MPRDDQBY0DL_RD_DQ7_DEL_SHIFT (28U)
  17125. #define MMDC_MPRDDQBY0DL_RD_DQ7_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY0DL_RD_DQ7_DEL_SHIFT)) & MMDC_MPRDDQBY0DL_RD_DQ7_DEL_MASK)
  17126. /*! @name MPRDDQBY1DL - MMDC PHY Read DQ Byte1 Delay Register */
  17127. #define MMDC_MPRDDQBY1DL_RD_DQ8_DEL_MASK (0x7U)
  17128. #define MMDC_MPRDDQBY1DL_RD_DQ8_DEL_SHIFT (0U)
  17129. #define MMDC_MPRDDQBY1DL_RD_DQ8_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY1DL_RD_DQ8_DEL_SHIFT)) & MMDC_MPRDDQBY1DL_RD_DQ8_DEL_MASK)
  17130. #define MMDC_MPRDDQBY1DL_RD_DQ9_DEL_MASK (0x70U)
  17131. #define MMDC_MPRDDQBY1DL_RD_DQ9_DEL_SHIFT (4U)
  17132. #define MMDC_MPRDDQBY1DL_RD_DQ9_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY1DL_RD_DQ9_DEL_SHIFT)) & MMDC_MPRDDQBY1DL_RD_DQ9_DEL_MASK)
  17133. #define MMDC_MPRDDQBY1DL_RD_DQ10_DEL_MASK (0x700U)
  17134. #define MMDC_MPRDDQBY1DL_RD_DQ10_DEL_SHIFT (8U)
  17135. #define MMDC_MPRDDQBY1DL_RD_DQ10_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY1DL_RD_DQ10_DEL_SHIFT)) & MMDC_MPRDDQBY1DL_RD_DQ10_DEL_MASK)
  17136. #define MMDC_MPRDDQBY1DL_RD_DQ11_DEL_MASK (0x7000U)
  17137. #define MMDC_MPRDDQBY1DL_RD_DQ11_DEL_SHIFT (12U)
  17138. #define MMDC_MPRDDQBY1DL_RD_DQ11_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY1DL_RD_DQ11_DEL_SHIFT)) & MMDC_MPRDDQBY1DL_RD_DQ11_DEL_MASK)
  17139. #define MMDC_MPRDDQBY1DL_RD_DQ12_DEL_MASK (0x70000U)
  17140. #define MMDC_MPRDDQBY1DL_RD_DQ12_DEL_SHIFT (16U)
  17141. #define MMDC_MPRDDQBY1DL_RD_DQ12_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY1DL_RD_DQ12_DEL_SHIFT)) & MMDC_MPRDDQBY1DL_RD_DQ12_DEL_MASK)
  17142. #define MMDC_MPRDDQBY1DL_RD_DQ13_DEL_MASK (0x700000U)
  17143. #define MMDC_MPRDDQBY1DL_RD_DQ13_DEL_SHIFT (20U)
  17144. #define MMDC_MPRDDQBY1DL_RD_DQ13_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY1DL_RD_DQ13_DEL_SHIFT)) & MMDC_MPRDDQBY1DL_RD_DQ13_DEL_MASK)
  17145. #define MMDC_MPRDDQBY1DL_RD_DQ14_DEL_MASK (0x7000000U)
  17146. #define MMDC_MPRDDQBY1DL_RD_DQ14_DEL_SHIFT (24U)
  17147. #define MMDC_MPRDDQBY1DL_RD_DQ14_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY1DL_RD_DQ14_DEL_SHIFT)) & MMDC_MPRDDQBY1DL_RD_DQ14_DEL_MASK)
  17148. #define MMDC_MPRDDQBY1DL_RD_DQ15_DEL_MASK (0x70000000U)
  17149. #define MMDC_MPRDDQBY1DL_RD_DQ15_DEL_SHIFT (28U)
  17150. #define MMDC_MPRDDQBY1DL_RD_DQ15_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDQBY1DL_RD_DQ15_DEL_SHIFT)) & MMDC_MPRDDQBY1DL_RD_DQ15_DEL_MASK)
  17151. /*! @name MPWRDQBY0DL - MMDC PHY Write DQ Byte0 Delay Register */
  17152. #define MMDC_MPWRDQBY0DL_WR_DQ0_DEL_MASK (0x3U)
  17153. #define MMDC_MPWRDQBY0DL_WR_DQ0_DEL_SHIFT (0U)
  17154. #define MMDC_MPWRDQBY0DL_WR_DQ0_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DQ0_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DQ0_DEL_MASK)
  17155. #define MMDC_MPWRDQBY0DL_WR_DQ1_DEL_MASK (0x30U)
  17156. #define MMDC_MPWRDQBY0DL_WR_DQ1_DEL_SHIFT (4U)
  17157. #define MMDC_MPWRDQBY0DL_WR_DQ1_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DQ1_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DQ1_DEL_MASK)
  17158. #define MMDC_MPWRDQBY0DL_WR_DQ2_DEL_MASK (0x300U)
  17159. #define MMDC_MPWRDQBY0DL_WR_DQ2_DEL_SHIFT (8U)
  17160. #define MMDC_MPWRDQBY0DL_WR_DQ2_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DQ2_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DQ2_DEL_MASK)
  17161. #define MMDC_MPWRDQBY0DL_WR_DQ3_DEL_MASK (0x3000U)
  17162. #define MMDC_MPWRDQBY0DL_WR_DQ3_DEL_SHIFT (12U)
  17163. #define MMDC_MPWRDQBY0DL_WR_DQ3_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DQ3_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DQ3_DEL_MASK)
  17164. #define MMDC_MPWRDQBY0DL_WR_DQ4_DEL_MASK (0x30000U)
  17165. #define MMDC_MPWRDQBY0DL_WR_DQ4_DEL_SHIFT (16U)
  17166. #define MMDC_MPWRDQBY0DL_WR_DQ4_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DQ4_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DQ4_DEL_MASK)
  17167. #define MMDC_MPWRDQBY0DL_WR_DQ5_DEL_MASK (0x300000U)
  17168. #define MMDC_MPWRDQBY0DL_WR_DQ5_DEL_SHIFT (20U)
  17169. #define MMDC_MPWRDQBY0DL_WR_DQ5_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DQ5_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DQ5_DEL_MASK)
  17170. #define MMDC_MPWRDQBY0DL_WR_DQ6_DEL_MASK (0x3000000U)
  17171. #define MMDC_MPWRDQBY0DL_WR_DQ6_DEL_SHIFT (24U)
  17172. #define MMDC_MPWRDQBY0DL_WR_DQ6_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DQ6_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DQ6_DEL_MASK)
  17173. #define MMDC_MPWRDQBY0DL_WR_DQ7_DEL_MASK (0x30000000U)
  17174. #define MMDC_MPWRDQBY0DL_WR_DQ7_DEL_SHIFT (28U)
  17175. #define MMDC_MPWRDQBY0DL_WR_DQ7_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DQ7_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DQ7_DEL_MASK)
  17176. #define MMDC_MPWRDQBY0DL_WR_DM0_DEL_MASK (0xC0000000U)
  17177. #define MMDC_MPWRDQBY0DL_WR_DM0_DEL_SHIFT (30U)
  17178. #define MMDC_MPWRDQBY0DL_WR_DM0_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY0DL_WR_DM0_DEL_SHIFT)) & MMDC_MPWRDQBY0DL_WR_DM0_DEL_MASK)
  17179. /*! @name MPWRDQBY1DL - MMDC PHY Write DQ Byte1 Delay Register */
  17180. #define MMDC_MPWRDQBY1DL_WR_DQ8_DEL_MASK (0x3U)
  17181. #define MMDC_MPWRDQBY1DL_WR_DQ8_DEL_SHIFT (0U)
  17182. #define MMDC_MPWRDQBY1DL_WR_DQ8_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DQ8_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DQ8_DEL_MASK)
  17183. #define MMDC_MPWRDQBY1DL_WR_DQ9_DEL_MASK (0x30U)
  17184. #define MMDC_MPWRDQBY1DL_WR_DQ9_DEL_SHIFT (4U)
  17185. #define MMDC_MPWRDQBY1DL_WR_DQ9_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DQ9_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DQ9_DEL_MASK)
  17186. #define MMDC_MPWRDQBY1DL_WR_DQ10_DEL_MASK (0x300U)
  17187. #define MMDC_MPWRDQBY1DL_WR_DQ10_DEL_SHIFT (8U)
  17188. #define MMDC_MPWRDQBY1DL_WR_DQ10_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DQ10_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DQ10_DEL_MASK)
  17189. #define MMDC_MPWRDQBY1DL_WR_DQ11_DEL_MASK (0x3000U)
  17190. #define MMDC_MPWRDQBY1DL_WR_DQ11_DEL_SHIFT (12U)
  17191. #define MMDC_MPWRDQBY1DL_WR_DQ11_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DQ11_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DQ11_DEL_MASK)
  17192. #define MMDC_MPWRDQBY1DL_WR_DQ12_DEL_MASK (0x30000U)
  17193. #define MMDC_MPWRDQBY1DL_WR_DQ12_DEL_SHIFT (16U)
  17194. #define MMDC_MPWRDQBY1DL_WR_DQ12_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DQ12_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DQ12_DEL_MASK)
  17195. #define MMDC_MPWRDQBY1DL_WR_DQ13_DEL_MASK (0x300000U)
  17196. #define MMDC_MPWRDQBY1DL_WR_DQ13_DEL_SHIFT (20U)
  17197. #define MMDC_MPWRDQBY1DL_WR_DQ13_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DQ13_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DQ13_DEL_MASK)
  17198. #define MMDC_MPWRDQBY1DL_WR_DQ14_DEL_MASK (0x3000000U)
  17199. #define MMDC_MPWRDQBY1DL_WR_DQ14_DEL_SHIFT (24U)
  17200. #define MMDC_MPWRDQBY1DL_WR_DQ14_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DQ14_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DQ14_DEL_MASK)
  17201. #define MMDC_MPWRDQBY1DL_WR_DQ15_DEL_MASK (0x30000000U)
  17202. #define MMDC_MPWRDQBY1DL_WR_DQ15_DEL_SHIFT (28U)
  17203. #define MMDC_MPWRDQBY1DL_WR_DQ15_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DQ15_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DQ15_DEL_MASK)
  17204. #define MMDC_MPWRDQBY1DL_WR_DM1_DEL_MASK (0xC0000000U)
  17205. #define MMDC_MPWRDQBY1DL_WR_DM1_DEL_SHIFT (30U)
  17206. #define MMDC_MPWRDQBY1DL_WR_DM1_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY1DL_WR_DM1_DEL_SHIFT)) & MMDC_MPWRDQBY1DL_WR_DM1_DEL_MASK)
  17207. /*! @name MPWRDQBY2DL - MMDC PHY Write DQ Byte2 Delay Register */
  17208. #define MMDC_MPWRDQBY2DL_WR_DQ16_DEL_MASK (0x3U)
  17209. #define MMDC_MPWRDQBY2DL_WR_DQ16_DEL_SHIFT (0U)
  17210. #define MMDC_MPWRDQBY2DL_WR_DQ16_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DQ16_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DQ16_DEL_MASK)
  17211. #define MMDC_MPWRDQBY2DL_WR_DQ17_DEL_MASK (0x30U)
  17212. #define MMDC_MPWRDQBY2DL_WR_DQ17_DEL_SHIFT (4U)
  17213. #define MMDC_MPWRDQBY2DL_WR_DQ17_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DQ17_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DQ17_DEL_MASK)
  17214. #define MMDC_MPWRDQBY2DL_WR_DQ18_DEL_MASK (0x300U)
  17215. #define MMDC_MPWRDQBY2DL_WR_DQ18_DEL_SHIFT (8U)
  17216. #define MMDC_MPWRDQBY2DL_WR_DQ18_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DQ18_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DQ18_DEL_MASK)
  17217. #define MMDC_MPWRDQBY2DL_WR_DQ19_DEL_MASK (0x3000U)
  17218. #define MMDC_MPWRDQBY2DL_WR_DQ19_DEL_SHIFT (12U)
  17219. #define MMDC_MPWRDQBY2DL_WR_DQ19_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DQ19_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DQ19_DEL_MASK)
  17220. #define MMDC_MPWRDQBY2DL_WR_DQ20_DEL_MASK (0x30000U)
  17221. #define MMDC_MPWRDQBY2DL_WR_DQ20_DEL_SHIFT (16U)
  17222. #define MMDC_MPWRDQBY2DL_WR_DQ20_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DQ20_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DQ20_DEL_MASK)
  17223. #define MMDC_MPWRDQBY2DL_WR_DQ21_DEL_MASK (0x300000U)
  17224. #define MMDC_MPWRDQBY2DL_WR_DQ21_DEL_SHIFT (20U)
  17225. #define MMDC_MPWRDQBY2DL_WR_DQ21_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DQ21_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DQ21_DEL_MASK)
  17226. #define MMDC_MPWRDQBY2DL_WR_DQ22_DEL_MASK (0x3000000U)
  17227. #define MMDC_MPWRDQBY2DL_WR_DQ22_DEL_SHIFT (24U)
  17228. #define MMDC_MPWRDQBY2DL_WR_DQ22_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DQ22_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DQ22_DEL_MASK)
  17229. #define MMDC_MPWRDQBY2DL_WR_DQ23_DEL_MASK (0x30000000U)
  17230. #define MMDC_MPWRDQBY2DL_WR_DQ23_DEL_SHIFT (28U)
  17231. #define MMDC_MPWRDQBY2DL_WR_DQ23_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DQ23_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DQ23_DEL_MASK)
  17232. #define MMDC_MPWRDQBY2DL_WR_DM2_DEL_MASK (0xC0000000U)
  17233. #define MMDC_MPWRDQBY2DL_WR_DM2_DEL_SHIFT (30U)
  17234. #define MMDC_MPWRDQBY2DL_WR_DM2_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY2DL_WR_DM2_DEL_SHIFT)) & MMDC_MPWRDQBY2DL_WR_DM2_DEL_MASK)
  17235. /*! @name MPWRDQBY3DL - MMDC PHY Write DQ Byte3 Delay Register */
  17236. #define MMDC_MPWRDQBY3DL_WR_DQ24_DEL_MASK (0x3U)
  17237. #define MMDC_MPWRDQBY3DL_WR_DQ24_DEL_SHIFT (0U)
  17238. #define MMDC_MPWRDQBY3DL_WR_DQ24_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DQ24_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DQ24_DEL_MASK)
  17239. #define MMDC_MPWRDQBY3DL_WR_DQ25_DEL_MASK (0x30U)
  17240. #define MMDC_MPWRDQBY3DL_WR_DQ25_DEL_SHIFT (4U)
  17241. #define MMDC_MPWRDQBY3DL_WR_DQ25_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DQ25_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DQ25_DEL_MASK)
  17242. #define MMDC_MPWRDQBY3DL_WR_DQ26_DEL_MASK (0x300U)
  17243. #define MMDC_MPWRDQBY3DL_WR_DQ26_DEL_SHIFT (8U)
  17244. #define MMDC_MPWRDQBY3DL_WR_DQ26_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DQ26_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DQ26_DEL_MASK)
  17245. #define MMDC_MPWRDQBY3DL_WR_DQ27_DEL_MASK (0x3000U)
  17246. #define MMDC_MPWRDQBY3DL_WR_DQ27_DEL_SHIFT (12U)
  17247. #define MMDC_MPWRDQBY3DL_WR_DQ27_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DQ27_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DQ27_DEL_MASK)
  17248. #define MMDC_MPWRDQBY3DL_WR_DQ28_DEL_MASK (0x30000U)
  17249. #define MMDC_MPWRDQBY3DL_WR_DQ28_DEL_SHIFT (16U)
  17250. #define MMDC_MPWRDQBY3DL_WR_DQ28_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DQ28_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DQ28_DEL_MASK)
  17251. #define MMDC_MPWRDQBY3DL_WR_DQ29_DEL_MASK (0x300000U)
  17252. #define MMDC_MPWRDQBY3DL_WR_DQ29_DEL_SHIFT (20U)
  17253. #define MMDC_MPWRDQBY3DL_WR_DQ29_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DQ29_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DQ29_DEL_MASK)
  17254. #define MMDC_MPWRDQBY3DL_WR_DQ30_DEL_MASK (0x3000000U)
  17255. #define MMDC_MPWRDQBY3DL_WR_DQ30_DEL_SHIFT (24U)
  17256. #define MMDC_MPWRDQBY3DL_WR_DQ30_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DQ30_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DQ30_DEL_MASK)
  17257. #define MMDC_MPWRDQBY3DL_WR_DQ31_DEL_MASK (0x30000000U)
  17258. #define MMDC_MPWRDQBY3DL_WR_DQ31_DEL_SHIFT (28U)
  17259. #define MMDC_MPWRDQBY3DL_WR_DQ31_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DQ31_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DQ31_DEL_MASK)
  17260. #define MMDC_MPWRDQBY3DL_WR_DM3_DEL_MASK (0xC0000000U)
  17261. #define MMDC_MPWRDQBY3DL_WR_DM3_DEL_SHIFT (30U)
  17262. #define MMDC_MPWRDQBY3DL_WR_DM3_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDQBY3DL_WR_DM3_DEL_SHIFT)) & MMDC_MPWRDQBY3DL_WR_DM3_DEL_MASK)
  17263. /*! @name MPDGCTRL0 - MMDC PHY Read DQS Gating Control Register 0 */
  17264. #define MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET0_MASK (0x7FU)
  17265. #define MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET0_SHIFT (0U)
  17266. #define MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET0_SHIFT)) & MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET0_MASK)
  17267. #define MMDC_MPDGCTRL0_DG_HC_DEL0_MASK (0xF00U)
  17268. #define MMDC_MPDGCTRL0_DG_HC_DEL0_SHIFT (8U)
  17269. #define MMDC_MPDGCTRL0_DG_HC_DEL0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_DG_HC_DEL0_SHIFT)) & MMDC_MPDGCTRL0_DG_HC_DEL0_MASK)
  17270. #define MMDC_MPDGCTRL0_HW_DG_ERR_MASK (0x1000U)
  17271. #define MMDC_MPDGCTRL0_HW_DG_ERR_SHIFT (12U)
  17272. #define MMDC_MPDGCTRL0_HW_DG_ERR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_HW_DG_ERR_SHIFT)) & MMDC_MPDGCTRL0_HW_DG_ERR_MASK)
  17273. #define MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET1_MASK (0x7F0000U)
  17274. #define MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET1_SHIFT (16U)
  17275. #define MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET1_SHIFT)) & MMDC_MPDGCTRL0_DG_DL_ABS_OFFSET1_MASK)
  17276. #define MMDC_MPDGCTRL0_DG_EXT_UP_MASK (0x800000U)
  17277. #define MMDC_MPDGCTRL0_DG_EXT_UP_SHIFT (23U)
  17278. #define MMDC_MPDGCTRL0_DG_EXT_UP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_DG_EXT_UP_SHIFT)) & MMDC_MPDGCTRL0_DG_EXT_UP_MASK)
  17279. #define MMDC_MPDGCTRL0_DG_HC_DEL1_MASK (0xF000000U)
  17280. #define MMDC_MPDGCTRL0_DG_HC_DEL1_SHIFT (24U)
  17281. #define MMDC_MPDGCTRL0_DG_HC_DEL1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_DG_HC_DEL1_SHIFT)) & MMDC_MPDGCTRL0_DG_HC_DEL1_MASK)
  17282. #define MMDC_MPDGCTRL0_HW_DG_EN_MASK (0x10000000U)
  17283. #define MMDC_MPDGCTRL0_HW_DG_EN_SHIFT (28U)
  17284. #define MMDC_MPDGCTRL0_HW_DG_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_HW_DG_EN_SHIFT)) & MMDC_MPDGCTRL0_HW_DG_EN_MASK)
  17285. #define MMDC_MPDGCTRL0_DG_DIS_MASK (0x20000000U)
  17286. #define MMDC_MPDGCTRL0_DG_DIS_SHIFT (29U)
  17287. #define MMDC_MPDGCTRL0_DG_DIS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_DG_DIS_SHIFT)) & MMDC_MPDGCTRL0_DG_DIS_MASK)
  17288. #define MMDC_MPDGCTRL0_DG_CMP_CYC_MASK (0x40000000U)
  17289. #define MMDC_MPDGCTRL0_DG_CMP_CYC_SHIFT (30U)
  17290. #define MMDC_MPDGCTRL0_DG_CMP_CYC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_DG_CMP_CYC_SHIFT)) & MMDC_MPDGCTRL0_DG_CMP_CYC_MASK)
  17291. #define MMDC_MPDGCTRL0_RST_RD_FIFO_MASK (0x80000000U)
  17292. #define MMDC_MPDGCTRL0_RST_RD_FIFO_SHIFT (31U)
  17293. #define MMDC_MPDGCTRL0_RST_RD_FIFO(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGCTRL0_RST_RD_FIFO_SHIFT)) & MMDC_MPDGCTRL0_RST_RD_FIFO_MASK)
  17294. /*! @name MPDGDLST0 - MMDC PHY Read DQS Gating delay-line Status Register */
  17295. #define MMDC_MPDGDLST0_DG_DL_UNIT_NUM0_MASK (0x7FU)
  17296. #define MMDC_MPDGDLST0_DG_DL_UNIT_NUM0_SHIFT (0U)
  17297. #define MMDC_MPDGDLST0_DG_DL_UNIT_NUM0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGDLST0_DG_DL_UNIT_NUM0_SHIFT)) & MMDC_MPDGDLST0_DG_DL_UNIT_NUM0_MASK)
  17298. #define MMDC_MPDGDLST0_DG_DL_UNIT_NUM1_MASK (0x7F00U)
  17299. #define MMDC_MPDGDLST0_DG_DL_UNIT_NUM1_SHIFT (8U)
  17300. #define MMDC_MPDGDLST0_DG_DL_UNIT_NUM1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGDLST0_DG_DL_UNIT_NUM1_SHIFT)) & MMDC_MPDGDLST0_DG_DL_UNIT_NUM1_MASK)
  17301. /*! @name MPRDDLCTL - MMDC PHY Read delay-lines Configuration Register */
  17302. #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0_MASK (0x7FU)
  17303. #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0_SHIFT (0U)
  17304. #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0_SHIFT)) & MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET0_MASK)
  17305. #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1_MASK (0x7F00U)
  17306. #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1_SHIFT (8U)
  17307. #define MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1_SHIFT)) & MMDC_MPRDDLCTL_RD_DL_ABS_OFFSET1_MASK)
  17308. /*! @name MPRDDLST - MMDC PHY Read delay-lines Status Register */
  17309. #define MMDC_MPRDDLST_RD_DL_UNIT_NUM0_MASK (0x7FU)
  17310. #define MMDC_MPRDDLST_RD_DL_UNIT_NUM0_SHIFT (0U)
  17311. #define MMDC_MPRDDLST_RD_DL_UNIT_NUM0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLST_RD_DL_UNIT_NUM0_SHIFT)) & MMDC_MPRDDLST_RD_DL_UNIT_NUM0_MASK)
  17312. #define MMDC_MPRDDLST_RD_DL_UNIT_NUM1_MASK (0x7F00U)
  17313. #define MMDC_MPRDDLST_RD_DL_UNIT_NUM1_SHIFT (8U)
  17314. #define MMDC_MPRDDLST_RD_DL_UNIT_NUM1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLST_RD_DL_UNIT_NUM1_SHIFT)) & MMDC_MPRDDLST_RD_DL_UNIT_NUM1_MASK)
  17315. /*! @name MPWRDLCTL - MMDC PHY Write delay-lines Configuration Register */
  17316. #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0_MASK (0x7FU)
  17317. #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0_SHIFT (0U)
  17318. #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0_SHIFT)) & MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET0_MASK)
  17319. #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1_MASK (0x7F00U)
  17320. #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1_SHIFT (8U)
  17321. #define MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1_SHIFT)) & MMDC_MPWRDLCTL_WR_DL_ABS_OFFSET1_MASK)
  17322. /*! @name MPWRDLST - MMDC PHY Write delay-lines Status Register */
  17323. #define MMDC_MPWRDLST_WR_DL_UNIT_NUM0_MASK (0x7FU)
  17324. #define MMDC_MPWRDLST_WR_DL_UNIT_NUM0_SHIFT (0U)
  17325. #define MMDC_MPWRDLST_WR_DL_UNIT_NUM0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLST_WR_DL_UNIT_NUM0_SHIFT)) & MMDC_MPWRDLST_WR_DL_UNIT_NUM0_MASK)
  17326. #define MMDC_MPWRDLST_WR_DL_UNIT_NUM1_MASK (0x7F00U)
  17327. #define MMDC_MPWRDLST_WR_DL_UNIT_NUM1_SHIFT (8U)
  17328. #define MMDC_MPWRDLST_WR_DL_UNIT_NUM1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLST_WR_DL_UNIT_NUM1_SHIFT)) & MMDC_MPWRDLST_WR_DL_UNIT_NUM1_MASK)
  17329. /*! @name MPSDCTRL - MMDC PHY CK Control Register */
  17330. #define MMDC_MPSDCTRL_SDCLK0_DEL_MASK (0x300U)
  17331. #define MMDC_MPSDCTRL_SDCLK0_DEL_SHIFT (8U)
  17332. #define MMDC_MPSDCTRL_SDCLK0_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSDCTRL_SDCLK0_DEL_SHIFT)) & MMDC_MPSDCTRL_SDCLK0_DEL_MASK)
  17333. #define MMDC_MPSDCTRL_SDCLK1_DEL_MASK (0xC00U)
  17334. #define MMDC_MPSDCTRL_SDCLK1_DEL_SHIFT (10U)
  17335. #define MMDC_MPSDCTRL_SDCLK1_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSDCTRL_SDCLK1_DEL_SHIFT)) & MMDC_MPSDCTRL_SDCLK1_DEL_MASK)
  17336. /*! @name MPZQLP2CTL - MMDC ZQ LPDDR2 HW Control Register */
  17337. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT_MASK (0x1FFU)
  17338. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT_SHIFT (0U)
  17339. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT_SHIFT)) & MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQINIT_MASK)
  17340. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL_MASK (0xFF0000U)
  17341. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL_SHIFT (16U)
  17342. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL_SHIFT)) & MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCL_MASK)
  17343. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS_MASK (0x7F000000U)
  17344. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS_SHIFT (24U)
  17345. #define MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS_SHIFT)) & MMDC_MPZQLP2CTL_ZQ_LP2_HW_ZQCS_MASK)
  17346. /*! @name MPRDDLHWCTL - MMDC PHY Read Delay HW Calibration Control Register */
  17347. #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR0_MASK (0x1U)
  17348. #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR0_SHIFT (0U)
  17349. #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLHWCTL_HW_RD_DL_ERR0_SHIFT)) & MMDC_MPRDDLHWCTL_HW_RD_DL_ERR0_MASK)
  17350. #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR1_MASK (0x2U)
  17351. #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR1_SHIFT (1U)
  17352. #define MMDC_MPRDDLHWCTL_HW_RD_DL_ERR1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLHWCTL_HW_RD_DL_ERR1_SHIFT)) & MMDC_MPRDDLHWCTL_HW_RD_DL_ERR1_MASK)
  17353. #define MMDC_MPRDDLHWCTL_HW_RD_DL_EN_MASK (0x10U)
  17354. #define MMDC_MPRDDLHWCTL_HW_RD_DL_EN_SHIFT (4U)
  17355. #define MMDC_MPRDDLHWCTL_HW_RD_DL_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLHWCTL_HW_RD_DL_EN_SHIFT)) & MMDC_MPRDDLHWCTL_HW_RD_DL_EN_MASK)
  17356. #define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC_MASK (0x20U)
  17357. #define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC_SHIFT (5U)
  17358. #define MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC_SHIFT)) & MMDC_MPRDDLHWCTL_HW_RD_DL_CMP_CYC_MASK)
  17359. /*! @name MPWRDLHWCTL - MMDC PHY Write Delay HW Calibration Control Register */
  17360. #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR0_MASK (0x1U)
  17361. #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR0_SHIFT (0U)
  17362. #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLHWCTL_HW_WR_DL_ERR0_SHIFT)) & MMDC_MPWRDLHWCTL_HW_WR_DL_ERR0_MASK)
  17363. #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR1_MASK (0x2U)
  17364. #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR1_SHIFT (1U)
  17365. #define MMDC_MPWRDLHWCTL_HW_WR_DL_ERR1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLHWCTL_HW_WR_DL_ERR1_SHIFT)) & MMDC_MPWRDLHWCTL_HW_WR_DL_ERR1_MASK)
  17366. #define MMDC_MPWRDLHWCTL_HW_WR_DL_EN_MASK (0x10U)
  17367. #define MMDC_MPWRDLHWCTL_HW_WR_DL_EN_SHIFT (4U)
  17368. #define MMDC_MPWRDLHWCTL_HW_WR_DL_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLHWCTL_HW_WR_DL_EN_SHIFT)) & MMDC_MPWRDLHWCTL_HW_WR_DL_EN_MASK)
  17369. #define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC_MASK (0x20U)
  17370. #define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC_SHIFT (5U)
  17371. #define MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC_SHIFT)) & MMDC_MPWRDLHWCTL_HW_WR_DL_CMP_CYC_MASK)
  17372. /*! @name MPRDDLHWST0 - MMDC PHY Read Delay HW Calibration Status Register 0 */
  17373. #define MMDC_MPRDDLHWST0_HW_RD_DL_LOW0_MASK (0x7FU)
  17374. #define MMDC_MPRDDLHWST0_HW_RD_DL_LOW0_SHIFT (0U)
  17375. #define MMDC_MPRDDLHWST0_HW_RD_DL_LOW0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLHWST0_HW_RD_DL_LOW0_SHIFT)) & MMDC_MPRDDLHWST0_HW_RD_DL_LOW0_MASK)
  17376. #define MMDC_MPRDDLHWST0_HW_RD_DL_UP0_MASK (0x7F00U)
  17377. #define MMDC_MPRDDLHWST0_HW_RD_DL_UP0_SHIFT (8U)
  17378. #define MMDC_MPRDDLHWST0_HW_RD_DL_UP0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLHWST0_HW_RD_DL_UP0_SHIFT)) & MMDC_MPRDDLHWST0_HW_RD_DL_UP0_MASK)
  17379. #define MMDC_MPRDDLHWST0_HW_RD_DL_LOW1_MASK (0x7F0000U)
  17380. #define MMDC_MPRDDLHWST0_HW_RD_DL_LOW1_SHIFT (16U)
  17381. #define MMDC_MPRDDLHWST0_HW_RD_DL_LOW1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLHWST0_HW_RD_DL_LOW1_SHIFT)) & MMDC_MPRDDLHWST0_HW_RD_DL_LOW1_MASK)
  17382. #define MMDC_MPRDDLHWST0_HW_RD_DL_UP1_MASK (0x7F000000U)
  17383. #define MMDC_MPRDDLHWST0_HW_RD_DL_UP1_SHIFT (24U)
  17384. #define MMDC_MPRDDLHWST0_HW_RD_DL_UP1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPRDDLHWST0_HW_RD_DL_UP1_SHIFT)) & MMDC_MPRDDLHWST0_HW_RD_DL_UP1_MASK)
  17385. /*! @name MPWRDLHWST0 - MMDC PHY Write Delay HW Calibration Status Register 0 */
  17386. #define MMDC_MPWRDLHWST0_HW_WR_DL_LOW0_MASK (0x7FU)
  17387. #define MMDC_MPWRDLHWST0_HW_WR_DL_LOW0_SHIFT (0U)
  17388. #define MMDC_MPWRDLHWST0_HW_WR_DL_LOW0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLHWST0_HW_WR_DL_LOW0_SHIFT)) & MMDC_MPWRDLHWST0_HW_WR_DL_LOW0_MASK)
  17389. #define MMDC_MPWRDLHWST0_HW_WR_DL_UP0_MASK (0x7F00U)
  17390. #define MMDC_MPWRDLHWST0_HW_WR_DL_UP0_SHIFT (8U)
  17391. #define MMDC_MPWRDLHWST0_HW_WR_DL_UP0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLHWST0_HW_WR_DL_UP0_SHIFT)) & MMDC_MPWRDLHWST0_HW_WR_DL_UP0_MASK)
  17392. #define MMDC_MPWRDLHWST0_HW_WR_DL_LOW1_MASK (0x7F0000U)
  17393. #define MMDC_MPWRDLHWST0_HW_WR_DL_LOW1_SHIFT (16U)
  17394. #define MMDC_MPWRDLHWST0_HW_WR_DL_LOW1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLHWST0_HW_WR_DL_LOW1_SHIFT)) & MMDC_MPWRDLHWST0_HW_WR_DL_LOW1_MASK)
  17395. #define MMDC_MPWRDLHWST0_HW_WR_DL_UP1_MASK (0x7F000000U)
  17396. #define MMDC_MPWRDLHWST0_HW_WR_DL_UP1_SHIFT (24U)
  17397. #define MMDC_MPWRDLHWST0_HW_WR_DL_UP1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRDLHWST0_HW_WR_DL_UP1_SHIFT)) & MMDC_MPWRDLHWST0_HW_WR_DL_UP1_MASK)
  17398. /*! @name MPWLHWERR - MMDC PHY Write Leveling HW Error Register */
  17399. #define MMDC_MPWLHWERR_HW_WL0_DQ_MASK (0xFFU)
  17400. #define MMDC_MPWLHWERR_HW_WL0_DQ_SHIFT (0U)
  17401. #define MMDC_MPWLHWERR_HW_WL0_DQ(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLHWERR_HW_WL0_DQ_SHIFT)) & MMDC_MPWLHWERR_HW_WL0_DQ_MASK)
  17402. #define MMDC_MPWLHWERR_HW_WL1_DQ_MASK (0xFF00U)
  17403. #define MMDC_MPWLHWERR_HW_WL1_DQ_SHIFT (8U)
  17404. #define MMDC_MPWLHWERR_HW_WL1_DQ(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWLHWERR_HW_WL1_DQ_SHIFT)) & MMDC_MPWLHWERR_HW_WL1_DQ_MASK)
  17405. /*! @name MPDGHWST0 - MMDC PHY Read DQS Gating HW Status Register 0 */
  17406. #define MMDC_MPDGHWST0_HW_DG_LOW0_MASK (0x7FFU)
  17407. #define MMDC_MPDGHWST0_HW_DG_LOW0_SHIFT (0U)
  17408. #define MMDC_MPDGHWST0_HW_DG_LOW0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGHWST0_HW_DG_LOW0_SHIFT)) & MMDC_MPDGHWST0_HW_DG_LOW0_MASK)
  17409. #define MMDC_MPDGHWST0_HW_DG_UP0_MASK (0x7FF0000U)
  17410. #define MMDC_MPDGHWST0_HW_DG_UP0_SHIFT (16U)
  17411. #define MMDC_MPDGHWST0_HW_DG_UP0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGHWST0_HW_DG_UP0_SHIFT)) & MMDC_MPDGHWST0_HW_DG_UP0_MASK)
  17412. /*! @name MPDGHWST1 - MMDC PHY Read DQS Gating HW Status Register 1 */
  17413. #define MMDC_MPDGHWST1_HW_DG_LOW1_MASK (0x7FFU)
  17414. #define MMDC_MPDGHWST1_HW_DG_LOW1_SHIFT (0U)
  17415. #define MMDC_MPDGHWST1_HW_DG_LOW1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGHWST1_HW_DG_LOW1_SHIFT)) & MMDC_MPDGHWST1_HW_DG_LOW1_MASK)
  17416. #define MMDC_MPDGHWST1_HW_DG_UP1_MASK (0x7FF0000U)
  17417. #define MMDC_MPDGHWST1_HW_DG_UP1_SHIFT (16U)
  17418. #define MMDC_MPDGHWST1_HW_DG_UP1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDGHWST1_HW_DG_UP1_SHIFT)) & MMDC_MPDGHWST1_HW_DG_UP1_MASK)
  17419. /*! @name MPPDCMPR1 - MMDC PHY Pre-defined Compare Register 1 */
  17420. #define MMDC_MPPDCMPR1_PDV1_MASK (0xFFFFU)
  17421. #define MMDC_MPPDCMPR1_PDV1_SHIFT (0U)
  17422. #define MMDC_MPPDCMPR1_PDV1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR1_PDV1_SHIFT)) & MMDC_MPPDCMPR1_PDV1_MASK)
  17423. #define MMDC_MPPDCMPR1_PDV2_MASK (0xFFFF0000U)
  17424. #define MMDC_MPPDCMPR1_PDV2_SHIFT (16U)
  17425. #define MMDC_MPPDCMPR1_PDV2(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR1_PDV2_SHIFT)) & MMDC_MPPDCMPR1_PDV2_MASK)
  17426. /*! @name MPPDCMPR2 - MMDC PHY Pre-defined Compare and CA delay-line Configuration Register */
  17427. #define MMDC_MPPDCMPR2_MPR_CMP_MASK (0x1U)
  17428. #define MMDC_MPPDCMPR2_MPR_CMP_SHIFT (0U)
  17429. #define MMDC_MPPDCMPR2_MPR_CMP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR2_MPR_CMP_SHIFT)) & MMDC_MPPDCMPR2_MPR_CMP_MASK)
  17430. #define MMDC_MPPDCMPR2_MPR_FULL_CMP_MASK (0x2U)
  17431. #define MMDC_MPPDCMPR2_MPR_FULL_CMP_SHIFT (1U)
  17432. #define MMDC_MPPDCMPR2_MPR_FULL_CMP(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR2_MPR_FULL_CMP_SHIFT)) & MMDC_MPPDCMPR2_MPR_FULL_CMP_MASK)
  17433. #define MMDC_MPPDCMPR2_READ_LEVEL_PATTERN_MASK (0x4U)
  17434. #define MMDC_MPPDCMPR2_READ_LEVEL_PATTERN_SHIFT (2U)
  17435. #define MMDC_MPPDCMPR2_READ_LEVEL_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR2_READ_LEVEL_PATTERN_SHIFT)) & MMDC_MPPDCMPR2_READ_LEVEL_PATTERN_MASK)
  17436. #define MMDC_MPPDCMPR2_ZQ_OFFSET_EN_MASK (0x8U)
  17437. #define MMDC_MPPDCMPR2_ZQ_OFFSET_EN_SHIFT (3U)
  17438. #define MMDC_MPPDCMPR2_ZQ_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR2_ZQ_OFFSET_EN_SHIFT)) & MMDC_MPPDCMPR2_ZQ_OFFSET_EN_MASK)
  17439. #define MMDC_MPPDCMPR2_ZQ_PD_OFFSET_MASK (0xF0U)
  17440. #define MMDC_MPPDCMPR2_ZQ_PD_OFFSET_SHIFT (4U)
  17441. #define MMDC_MPPDCMPR2_ZQ_PD_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR2_ZQ_PD_OFFSET_SHIFT)) & MMDC_MPPDCMPR2_ZQ_PD_OFFSET_MASK)
  17442. #define MMDC_MPPDCMPR2_ZQ_PU_OFFSET_MASK (0xF00U)
  17443. #define MMDC_MPPDCMPR2_ZQ_PU_OFFSET_SHIFT (8U)
  17444. #define MMDC_MPPDCMPR2_ZQ_PU_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR2_ZQ_PU_OFFSET_SHIFT)) & MMDC_MPPDCMPR2_ZQ_PU_OFFSET_MASK)
  17445. #define MMDC_MPPDCMPR2_CA_DL_ABS_OFFSET_MASK (0x7F0000U)
  17446. #define MMDC_MPPDCMPR2_CA_DL_ABS_OFFSET_SHIFT (16U)
  17447. #define MMDC_MPPDCMPR2_CA_DL_ABS_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR2_CA_DL_ABS_OFFSET_SHIFT)) & MMDC_MPPDCMPR2_CA_DL_ABS_OFFSET_MASK)
  17448. #define MMDC_MPPDCMPR2_PHY_CA_DL_UNIT_MASK (0x7F000000U)
  17449. #define MMDC_MPPDCMPR2_PHY_CA_DL_UNIT_SHIFT (24U)
  17450. #define MMDC_MPPDCMPR2_PHY_CA_DL_UNIT(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPPDCMPR2_PHY_CA_DL_UNIT_SHIFT)) & MMDC_MPPDCMPR2_PHY_CA_DL_UNIT_MASK)
  17451. /*! @name MPSWDAR0 - MMDC PHY SW Dummy Access Register */
  17452. #define MMDC_MPSWDAR0_SW_DUMMY_WR_MASK (0x1U)
  17453. #define MMDC_MPSWDAR0_SW_DUMMY_WR_SHIFT (0U)
  17454. #define MMDC_MPSWDAR0_SW_DUMMY_WR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDAR0_SW_DUMMY_WR_SHIFT)) & MMDC_MPSWDAR0_SW_DUMMY_WR_MASK)
  17455. #define MMDC_MPSWDAR0_SW_DUMMY_RD_MASK (0x2U)
  17456. #define MMDC_MPSWDAR0_SW_DUMMY_RD_SHIFT (1U)
  17457. #define MMDC_MPSWDAR0_SW_DUMMY_RD(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDAR0_SW_DUMMY_RD_SHIFT)) & MMDC_MPSWDAR0_SW_DUMMY_RD_MASK)
  17458. #define MMDC_MPSWDAR0_SW_DUM_CMP0_MASK (0x4U)
  17459. #define MMDC_MPSWDAR0_SW_DUM_CMP0_SHIFT (2U)
  17460. #define MMDC_MPSWDAR0_SW_DUM_CMP0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDAR0_SW_DUM_CMP0_SHIFT)) & MMDC_MPSWDAR0_SW_DUM_CMP0_MASK)
  17461. #define MMDC_MPSWDAR0_SW_DUM_CMP1_MASK (0x8U)
  17462. #define MMDC_MPSWDAR0_SW_DUM_CMP1_SHIFT (3U)
  17463. #define MMDC_MPSWDAR0_SW_DUM_CMP1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDAR0_SW_DUM_CMP1_SHIFT)) & MMDC_MPSWDAR0_SW_DUM_CMP1_MASK)
  17464. /*! @name MPSWDRDR0 - MMDC PHY SW Dummy Read Data Register 0 */
  17465. #define MMDC_MPSWDRDR0_DUM_RD0_MASK (0xFFFFFFFFU)
  17466. #define MMDC_MPSWDRDR0_DUM_RD0_SHIFT (0U)
  17467. #define MMDC_MPSWDRDR0_DUM_RD0(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDRDR0_DUM_RD0_SHIFT)) & MMDC_MPSWDRDR0_DUM_RD0_MASK)
  17468. /*! @name MPSWDRDR1 - MMDC PHY SW Dummy Read Data Register 1 */
  17469. #define MMDC_MPSWDRDR1_DUM_RD1_MASK (0xFFFFFFFFU)
  17470. #define MMDC_MPSWDRDR1_DUM_RD1_SHIFT (0U)
  17471. #define MMDC_MPSWDRDR1_DUM_RD1(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDRDR1_DUM_RD1_SHIFT)) & MMDC_MPSWDRDR1_DUM_RD1_MASK)
  17472. /*! @name MPSWDRDR2 - MMDC PHY SW Dummy Read Data Register 2 */
  17473. #define MMDC_MPSWDRDR2_DUM_RD2_MASK (0xFFFFFFFFU)
  17474. #define MMDC_MPSWDRDR2_DUM_RD2_SHIFT (0U)
  17475. #define MMDC_MPSWDRDR2_DUM_RD2(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDRDR2_DUM_RD2_SHIFT)) & MMDC_MPSWDRDR2_DUM_RD2_MASK)
  17476. /*! @name MPSWDRDR3 - MMDC PHY SW Dummy Read Data Register 3 */
  17477. #define MMDC_MPSWDRDR3_DUM_RD3_MASK (0xFFFFFFFFU)
  17478. #define MMDC_MPSWDRDR3_DUM_RD3_SHIFT (0U)
  17479. #define MMDC_MPSWDRDR3_DUM_RD3(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDRDR3_DUM_RD3_SHIFT)) & MMDC_MPSWDRDR3_DUM_RD3_MASK)
  17480. /*! @name MPSWDRDR4 - MMDC PHY SW Dummy Read Data Register 4 */
  17481. #define MMDC_MPSWDRDR4_DUM_RD4_MASK (0xFFFFFFFFU)
  17482. #define MMDC_MPSWDRDR4_DUM_RD4_SHIFT (0U)
  17483. #define MMDC_MPSWDRDR4_DUM_RD4(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDRDR4_DUM_RD4_SHIFT)) & MMDC_MPSWDRDR4_DUM_RD4_MASK)
  17484. /*! @name MPSWDRDR5 - MMDC PHY SW Dummy Read Data Register 5 */
  17485. #define MMDC_MPSWDRDR5_DUM_RD5_MASK (0xFFFFFFFFU)
  17486. #define MMDC_MPSWDRDR5_DUM_RD5_SHIFT (0U)
  17487. #define MMDC_MPSWDRDR5_DUM_RD5(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDRDR5_DUM_RD5_SHIFT)) & MMDC_MPSWDRDR5_DUM_RD5_MASK)
  17488. /*! @name MPSWDRDR6 - MMDC PHY SW Dummy Read Data Register 6 */
  17489. #define MMDC_MPSWDRDR6_DUM_RD6_MASK (0xFFFFFFFFU)
  17490. #define MMDC_MPSWDRDR6_DUM_RD6_SHIFT (0U)
  17491. #define MMDC_MPSWDRDR6_DUM_RD6(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDRDR6_DUM_RD6_SHIFT)) & MMDC_MPSWDRDR6_DUM_RD6_MASK)
  17492. /*! @name MPSWDRDR7 - MMDC PHY SW Dummy Read Data Register 7 */
  17493. #define MMDC_MPSWDRDR7_DUM_RD7_MASK (0xFFFFFFFFU)
  17494. #define MMDC_MPSWDRDR7_DUM_RD7_SHIFT (0U)
  17495. #define MMDC_MPSWDRDR7_DUM_RD7(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPSWDRDR7_DUM_RD7_SHIFT)) & MMDC_MPSWDRDR7_DUM_RD7_MASK)
  17496. /*! @name MPMUR0 - MMDC PHY Measure Unit Register */
  17497. #define MMDC_MPMUR0_MU_BYP_VAL_MASK (0x3FFU)
  17498. #define MMDC_MPMUR0_MU_BYP_VAL_SHIFT (0U)
  17499. #define MMDC_MPMUR0_MU_BYP_VAL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPMUR0_MU_BYP_VAL_SHIFT)) & MMDC_MPMUR0_MU_BYP_VAL_MASK)
  17500. #define MMDC_MPMUR0_MU_BYP_EN_MASK (0x400U)
  17501. #define MMDC_MPMUR0_MU_BYP_EN_SHIFT (10U)
  17502. #define MMDC_MPMUR0_MU_BYP_EN(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPMUR0_MU_BYP_EN_SHIFT)) & MMDC_MPMUR0_MU_BYP_EN_MASK)
  17503. #define MMDC_MPMUR0_FRC_MSR_MASK (0x800U)
  17504. #define MMDC_MPMUR0_FRC_MSR_SHIFT (11U)
  17505. #define MMDC_MPMUR0_FRC_MSR(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPMUR0_FRC_MSR_SHIFT)) & MMDC_MPMUR0_FRC_MSR_MASK)
  17506. #define MMDC_MPMUR0_MU_UNIT_DEL_NUM_MASK (0x3FF0000U)
  17507. #define MMDC_MPMUR0_MU_UNIT_DEL_NUM_SHIFT (16U)
  17508. #define MMDC_MPMUR0_MU_UNIT_DEL_NUM(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPMUR0_MU_UNIT_DEL_NUM_SHIFT)) & MMDC_MPMUR0_MU_UNIT_DEL_NUM_MASK)
  17509. /*! @name MPWRCADL - MMDC Write CA delay-line controller */
  17510. #define MMDC_MPWRCADL_WR_CA0_DEL_MASK (0x3U)
  17511. #define MMDC_MPWRCADL_WR_CA0_DEL_SHIFT (0U)
  17512. #define MMDC_MPWRCADL_WR_CA0_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA0_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA0_DEL_MASK)
  17513. #define MMDC_MPWRCADL_WR_CA1_DEL_MASK (0xCU)
  17514. #define MMDC_MPWRCADL_WR_CA1_DEL_SHIFT (2U)
  17515. #define MMDC_MPWRCADL_WR_CA1_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA1_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA1_DEL_MASK)
  17516. #define MMDC_MPWRCADL_WR_CA2_DEL_MASK (0x30U)
  17517. #define MMDC_MPWRCADL_WR_CA2_DEL_SHIFT (4U)
  17518. #define MMDC_MPWRCADL_WR_CA2_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA2_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA2_DEL_MASK)
  17519. #define MMDC_MPWRCADL_WR_CA3_DEL_MASK (0xC0U)
  17520. #define MMDC_MPWRCADL_WR_CA3_DEL_SHIFT (6U)
  17521. #define MMDC_MPWRCADL_WR_CA3_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA3_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA3_DEL_MASK)
  17522. #define MMDC_MPWRCADL_WR_CA4_DEL_MASK (0x300U)
  17523. #define MMDC_MPWRCADL_WR_CA4_DEL_SHIFT (8U)
  17524. #define MMDC_MPWRCADL_WR_CA4_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA4_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA4_DEL_MASK)
  17525. #define MMDC_MPWRCADL_WR_CA5_DEL_MASK (0xC00U)
  17526. #define MMDC_MPWRCADL_WR_CA5_DEL_SHIFT (10U)
  17527. #define MMDC_MPWRCADL_WR_CA5_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA5_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA5_DEL_MASK)
  17528. #define MMDC_MPWRCADL_WR_CA6_DEL_MASK (0x3000U)
  17529. #define MMDC_MPWRCADL_WR_CA6_DEL_SHIFT (12U)
  17530. #define MMDC_MPWRCADL_WR_CA6_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA6_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA6_DEL_MASK)
  17531. #define MMDC_MPWRCADL_WR_CA7_DEL_MASK (0xC000U)
  17532. #define MMDC_MPWRCADL_WR_CA7_DEL_SHIFT (14U)
  17533. #define MMDC_MPWRCADL_WR_CA7_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA7_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA7_DEL_MASK)
  17534. #define MMDC_MPWRCADL_WR_CA8_DEL_MASK (0x30000U)
  17535. #define MMDC_MPWRCADL_WR_CA8_DEL_SHIFT (16U)
  17536. #define MMDC_MPWRCADL_WR_CA8_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA8_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA8_DEL_MASK)
  17537. #define MMDC_MPWRCADL_WR_CA9_DEL_MASK (0xC0000U)
  17538. #define MMDC_MPWRCADL_WR_CA9_DEL_SHIFT (18U)
  17539. #define MMDC_MPWRCADL_WR_CA9_DEL(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPWRCADL_WR_CA9_DEL_SHIFT)) & MMDC_MPWRCADL_WR_CA9_DEL_MASK)
  17540. /*! @name MPDCCR - MMDC Duty Cycle Control Register */
  17541. #define MMDC_MPDCCR_WR_DQS0_FT_DCC_MASK (0x7U)
  17542. #define MMDC_MPDCCR_WR_DQS0_FT_DCC_SHIFT (0U)
  17543. #define MMDC_MPDCCR_WR_DQS0_FT_DCC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDCCR_WR_DQS0_FT_DCC_SHIFT)) & MMDC_MPDCCR_WR_DQS0_FT_DCC_MASK)
  17544. #define MMDC_MPDCCR_WR_DQS1_FT_DCC_MASK (0x38U)
  17545. #define MMDC_MPDCCR_WR_DQS1_FT_DCC_SHIFT (3U)
  17546. #define MMDC_MPDCCR_WR_DQS1_FT_DCC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDCCR_WR_DQS1_FT_DCC_SHIFT)) & MMDC_MPDCCR_WR_DQS1_FT_DCC_MASK)
  17547. #define MMDC_MPDCCR_CK_FT0_DCC_MASK (0x7000U)
  17548. #define MMDC_MPDCCR_CK_FT0_DCC_SHIFT (12U)
  17549. #define MMDC_MPDCCR_CK_FT0_DCC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDCCR_CK_FT0_DCC_SHIFT)) & MMDC_MPDCCR_CK_FT0_DCC_MASK)
  17550. #define MMDC_MPDCCR_CK_FT1_DCC_MASK (0x70000U)
  17551. #define MMDC_MPDCCR_CK_FT1_DCC_SHIFT (16U)
  17552. #define MMDC_MPDCCR_CK_FT1_DCC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDCCR_CK_FT1_DCC_SHIFT)) & MMDC_MPDCCR_CK_FT1_DCC_MASK)
  17553. #define MMDC_MPDCCR_RD_DQS0_FT_DCC_MASK (0x380000U)
  17554. #define MMDC_MPDCCR_RD_DQS0_FT_DCC_SHIFT (19U)
  17555. #define MMDC_MPDCCR_RD_DQS0_FT_DCC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDCCR_RD_DQS0_FT_DCC_SHIFT)) & MMDC_MPDCCR_RD_DQS0_FT_DCC_MASK)
  17556. #define MMDC_MPDCCR_RD_DQS1_FT_DCC_MASK (0x1C00000U)
  17557. #define MMDC_MPDCCR_RD_DQS1_FT_DCC_SHIFT (22U)
  17558. #define MMDC_MPDCCR_RD_DQS1_FT_DCC(x) (((uint32_t)(((uint32_t)(x)) << MMDC_MPDCCR_RD_DQS1_FT_DCC_SHIFT)) & MMDC_MPDCCR_RD_DQS1_FT_DCC_MASK)
  17559. /*!
  17560. * @}
  17561. */ /* end of group MMDC_Register_Masks */
  17562. /* MMDC - Peripheral instance base addresses */
  17563. /** Peripheral MMDC base address */
  17564. #define MMDC_BASE (0x21B0000u)
  17565. /** Peripheral MMDC base pointer */
  17566. #define MMDC ((MMDC_Type *)MMDC_BASE)
  17567. /** Array initializer of MMDC peripheral base addresses */
  17568. #define MMDC_BASE_ADDRS { MMDC_BASE }
  17569. /** Array initializer of MMDC peripheral base pointers */
  17570. #define MMDC_BASE_PTRS { MMDC }
  17571. /* MMDC max frequency (MHz). */
  17572. #define MMDC_MAX_FREQUENCY (400)
  17573. /* MMDC device start address. */
  17574. #define MMDC_DEVICE_START_ADDRESS (0x80000000U)
  17575. /*!
  17576. * @}
  17577. */ /* end of group MMDC_Peripheral_Access_Layer */
  17578. /* ----------------------------------------------------------------------------
  17579. -- OCOTP Peripheral Access Layer
  17580. ---------------------------------------------------------------------------- */
  17581. /*!
  17582. * @addtogroup OCOTP_Peripheral_Access_Layer OCOTP Peripheral Access Layer
  17583. * @{
  17584. */
  17585. /** OCOTP - Register Layout Typedef */
  17586. typedef struct {
  17587. __IO uint32_t CTRL; /**< OTP Controller Control Register, offset: 0x0 */
  17588. __IO uint32_t CTRL_SET; /**< OTP Controller Control Register, offset: 0x4 */
  17589. __IO uint32_t CTRL_CLR; /**< OTP Controller Control Register, offset: 0x8 */
  17590. __IO uint32_t CTRL_TOG; /**< OTP Controller Control Register, offset: 0xC */
  17591. __IO uint32_t TIMING; /**< OTP Controller Timing Register, offset: 0x10 */
  17592. uint8_t RESERVED_0[12];
  17593. __IO uint32_t DATA; /**< OTP Controller Write Data Register, offset: 0x20 */
  17594. uint8_t RESERVED_1[12];
  17595. __IO uint32_t READ_CTRL; /**< OTP Controller Read Control Register, offset: 0x30 */
  17596. uint8_t RESERVED_2[12];
  17597. __IO uint32_t READ_FUSE_DATA; /**< OTP Controller Read Fuse Data Register, offset: 0x40 */
  17598. uint8_t RESERVED_3[12];
  17599. __IO uint32_t SW_STICKY; /**< Sticky bit Register, offset: 0x50 */
  17600. uint8_t RESERVED_4[12];
  17601. __IO uint32_t SCS; /**< Software Controllable Signals Register, offset: 0x60 */
  17602. __IO uint32_t SCS_SET; /**< Software Controllable Signals Register, offset: 0x64 */
  17603. __IO uint32_t SCS_CLR; /**< Software Controllable Signals Register, offset: 0x68 */
  17604. __IO uint32_t SCS_TOG; /**< Software Controllable Signals Register, offset: 0x6C */
  17605. __IO uint32_t CRC_ADDR; /**< OTP Controller CRC Test Address, offset: 0x70 */
  17606. uint8_t RESERVED_5[12];
  17607. __IO uint32_t CRC_VALUE; /**< OTP Controller CRC Value Register, offset: 0x80 */
  17608. uint8_t RESERVED_6[12];
  17609. __I uint32_t VERSION; /**< OTP Controller Version Register, offset: 0x90 */
  17610. uint8_t RESERVED_7[108];
  17611. __IO uint32_t TIMING2; /**< OTP Controller Timing Register 2, offset: 0x100 */
  17612. uint8_t RESERVED_8[764];
  17613. __IO uint32_t LOCK; /**< Value of OTP Bank0 Word0 (Lock controls), offset: 0x400 */
  17614. uint8_t RESERVED_9[12];
  17615. __IO uint32_t CFG0; /**< Value of OTP Bank0 Word1 (Configuration and Manufacturing Info.), offset: 0x410 */
  17616. uint8_t RESERVED_10[12];
  17617. __IO uint32_t CFG1; /**< Value of OTP Bank0 Word2 (Configuration and Manufacturing Info.), offset: 0x420 */
  17618. uint8_t RESERVED_11[12];
  17619. __IO uint32_t CFG2; /**< Value of OTP Bank0 Word3 (Configuration and Manufacturing Info.), offset: 0x430 */
  17620. uint8_t RESERVED_12[12];
  17621. __IO uint32_t CFG3; /**< Value of OTP Bank0 Word4 (Configuration and Manufacturing Info.), offset: 0x440 */
  17622. uint8_t RESERVED_13[12];
  17623. __IO uint32_t CFG4; /**< Value of OTP Bank0 Word5 (Configuration and Manufacturing Info.), offset: 0x450 */
  17624. uint8_t RESERVED_14[12];
  17625. __IO uint32_t CFG5; /**< Value of OTP Bank0 Word6 (Configuration and Manufacturing Info.), offset: 0x460 */
  17626. uint8_t RESERVED_15[12];
  17627. __IO uint32_t CFG6; /**< Value of OTP Bank0 Word7 (Configuration and Manufacturing Info.), offset: 0x470 */
  17628. uint8_t RESERVED_16[12];
  17629. __IO uint32_t MEM0; /**< Value of OTP Bank1 Word0 (Memory Related Info.), offset: 0x480 */
  17630. uint8_t RESERVED_17[12];
  17631. __IO uint32_t MEM1; /**< Value of OTP Bank1 Word1 (Memory Related Info.), offset: 0x490 */
  17632. uint8_t RESERVED_18[12];
  17633. __IO uint32_t MEM2; /**< Value of OTP Bank1 Word2 (Memory Related Info.), offset: 0x4A0 */
  17634. uint8_t RESERVED_19[12];
  17635. __IO uint32_t MEM3; /**< Value of OTP Bank1 Word3 (Memory Related Info.), offset: 0x4B0 */
  17636. uint8_t RESERVED_20[12];
  17637. __IO uint32_t MEM4; /**< Value of OTP Bank1 Word4 (Memory Related Info.), offset: 0x4C0 */
  17638. uint8_t RESERVED_21[12];
  17639. __IO uint32_t ANA0; /**< Value of OTP Bank1 Word5 (Memory Related Info.), offset: 0x4D0 */
  17640. uint8_t RESERVED_22[12];
  17641. __IO uint32_t ANA1; /**< Value of OTP Bank1 Word6 (General Purpose Customer Defined Info.), offset: 0x4E0 */
  17642. uint8_t RESERVED_23[12];
  17643. __IO uint32_t ANA2; /**< Value of OTP Bank1 Word7 (General Purpose Customer Defined Info.), offset: 0x4F0 */
  17644. uint8_t RESERVED_24[12];
  17645. __IO uint32_t OTPMK0; /**< Value of OTP Bank2 Word0 (OTPMK Key), offset: 0x500 */
  17646. uint8_t RESERVED_25[12];
  17647. __IO uint32_t OTPMK1; /**< Value of OTP Bank2 Word1 (OTPMK Key), offset: 0x510 */
  17648. uint8_t RESERVED_26[12];
  17649. __IO uint32_t OTPMK2; /**< Value of OTP Bank2 Word2 (OTPMK Key), offset: 0x520 */
  17650. uint8_t RESERVED_27[12];
  17651. __IO uint32_t OTPMK3; /**< Value of OTP Bank2 Word3 (OTPMK Key), offset: 0x530 */
  17652. uint8_t RESERVED_28[12];
  17653. __IO uint32_t OTPMK4; /**< Value of OTP Bank2 Word4 (OTPMK Key), offset: 0x540 */
  17654. uint8_t RESERVED_29[12];
  17655. __IO uint32_t OTPMK5; /**< Value of OTP Bank2 Word5 (OTPMK Key), offset: 0x550 */
  17656. uint8_t RESERVED_30[12];
  17657. __IO uint32_t OTPMK6; /**< Value of OTP Bank2 Word6 (OTPMK Key), offset: 0x560 */
  17658. uint8_t RESERVED_31[12];
  17659. __IO uint32_t OTPMK7; /**< Value of OTP Bank2 Word7 (OTPMK Key), offset: 0x570 */
  17660. uint8_t RESERVED_32[12];
  17661. __IO uint32_t SRK0; /**< Shadow Register for OTP Bank3 Word0 (SRK Hash), offset: 0x580 */
  17662. uint8_t RESERVED_33[12];
  17663. __IO uint32_t SRK1; /**< Shadow Register for OTP Bank3 Word1 (SRK Hash), offset: 0x590 */
  17664. uint8_t RESERVED_34[12];
  17665. __IO uint32_t SRK2; /**< Shadow Register for OTP Bank3 Word2 (SRK Hash), offset: 0x5A0 */
  17666. uint8_t RESERVED_35[12];
  17667. __IO uint32_t SRK3; /**< Shadow Register for OTP Bank3 Word3 (SRK Hash), offset: 0x5B0 */
  17668. uint8_t RESERVED_36[12];
  17669. __IO uint32_t SRK4; /**< Shadow Register for OTP Bank3 Word4 (SRK Hash), offset: 0x5C0 */
  17670. uint8_t RESERVED_37[12];
  17671. __IO uint32_t SRK5; /**< Shadow Register for OTP Bank3 Word5 (SRK Hash), offset: 0x5D0 */
  17672. uint8_t RESERVED_38[12];
  17673. __IO uint32_t SRK6; /**< Shadow Register for OTP Bank3 Word6 (SRK Hash), offset: 0x5E0 */
  17674. uint8_t RESERVED_39[12];
  17675. __IO uint32_t SRK7; /**< Shadow Register for OTP Bank3 Word7 (SRK Hash), offset: 0x5F0 */
  17676. uint8_t RESERVED_40[12];
  17677. __IO uint32_t SJC_RESP0; /**< Value of OTP Bank4 Word0 (Secure JTAG Response Field), offset: 0x600 */
  17678. uint8_t RESERVED_41[12];
  17679. __IO uint32_t SJC_RESP1; /**< Value of OTP Bank4 Word1 (Secure JTAG Response Field), offset: 0x610 */
  17680. uint8_t RESERVED_42[12];
  17681. __IO uint32_t MAC0; /**< Value of OTP Bank4 Word2 (MAC Address), offset: 0x620 */
  17682. uint8_t RESERVED_43[12];
  17683. __IO uint32_t MAC1; /**< Value of OTP Bank4 Word3 (MAC Address), offset: 0x630 */
  17684. uint8_t RESERVED_44[12];
  17685. __IO uint32_t MAC; /**< Value of OTP Bank4 Word4 (MAC Address) (OCOTP_RESERVED), offset: 0x640 */
  17686. uint8_t RESERVED_45[12];
  17687. __IO uint32_t CRC; /**< Value of OTP Bank4 Word5 (CRC Key), offset: 0x650 */
  17688. uint8_t RESERVED_46[12];
  17689. __IO uint32_t GP1; /**< Value of OTP Bank4 Word6 (General Purpose Customer Defined Info), offset: 0x660 */
  17690. uint8_t RESERVED_47[12];
  17691. __IO uint32_t GP2; /**< Value of OTP Bank4 Word7 (General Purpose Customer Defined Info), offset: 0x670 */
  17692. uint8_t RESERVED_48[12];
  17693. __IO uint32_t SW_GP0; /**< Value of OTP Bank5 Word0 (SW GP), offset: 0x680 */
  17694. uint8_t RESERVED_49[12];
  17695. __IO uint32_t SW_GP1; /**< Value of OTP Bank5 Word1 (SW GP), offset: 0x690 */
  17696. uint8_t RESERVED_50[12];
  17697. __IO uint32_t SW_GP2; /**< Value of OTP Bank5 Word2 (SW GP), offset: 0x6A0 */
  17698. uint8_t RESERVED_51[12];
  17699. __IO uint32_t SW_GP3; /**< Value of OTP Bank5 Word3 (SW GP), offset: 0x6B0 */
  17700. uint8_t RESERVED_52[12];
  17701. __IO uint32_t SW_GP4; /**< Value of OTP Bank5 Word4 (SW GP), offset: 0x6C0 */
  17702. uint8_t RESERVED_53[12];
  17703. __IO uint32_t MISC_CONF; /**< Value of OTP Bank5 Word5 (Misc Conf), offset: 0x6D0 */
  17704. uint8_t RESERVED_54[12];
  17705. __IO uint32_t FIELD_RETURN; /**< Value of OTP Bank5 Word6 (Field Return), offset: 0x6E0 */
  17706. uint8_t RESERVED_55[12];
  17707. __IO uint32_t SRK_REVOKE; /**< Value of OTP Bank5 Word7 (SRK Revoke), offset: 0x6F0 */
  17708. uint8_t RESERVED_56[268];
  17709. __IO uint32_t ROM_PATCH0; /**< Value of OTP Bank6 Word0 (ROM Patch), offset: 0x800 */
  17710. uint8_t RESERVED_57[12];
  17711. __IO uint32_t ROM_PATCH1; /**< Value of OTP Bank6 Word1 (ROM Patch), offset: 0x810 */
  17712. uint8_t RESERVED_58[12];
  17713. __IO uint32_t ROM_PATCH2; /**< Value of OTP Bank6 Word2 (ROM Patch), offset: 0x820 */
  17714. uint8_t RESERVED_59[12];
  17715. __IO uint32_t ROM_PATCH3; /**< Value of OTP Bank6 Word3 (ROM Patch), offset: 0x830 */
  17716. uint8_t RESERVED_60[12];
  17717. __IO uint32_t ROM_PATCH4; /**< Value of OTP Bank6 Word4 (ROM Patch), offset: 0x840 */
  17718. uint8_t RESERVED_61[12];
  17719. __IO uint32_t ROM_PATCH5; /**< Value of OTP Bank6 Word5 (ROM Patch), offset: 0x850 */
  17720. uint8_t RESERVED_62[12];
  17721. __IO uint32_t ROM_PATCH6; /**< Value of OTP Bank6 Word6 (ROM Patch), offset: 0x860 */
  17722. uint8_t RESERVED_63[12];
  17723. __IO uint32_t ROM_PATCH7; /**< Value of OTP Bank6 Word7 (ROM Patch), offset: 0x870 */
  17724. uint8_t RESERVED_64[12];
  17725. __IO uint32_t GP3_0; /**< Value of OTP Bank7 Word0 (General Purpose Customer Defined Info), offset: 0x880 */
  17726. uint8_t RESERVED_65[12];
  17727. __IO uint32_t GP3_1; /**< Value of OTP Bank7 Word1 (General Purpose Customer Defined Info), offset: 0x890 */
  17728. uint8_t RESERVED_66[12];
  17729. __IO uint32_t GP3_2; /**< Value of OTP Bank7 Word2 (General Purpose Customer Defined Info), offset: 0x8A0 */
  17730. uint8_t RESERVED_67[12];
  17731. __IO uint32_t GP3_3; /**< Value of OTP Bank7 Word3 (General Purpose Customer Defined Info), offset: 0x8B0 */
  17732. uint8_t RESERVED_68[12];
  17733. __IO uint32_t GP3_4; /**< Value of OTP Bank8 Word4 (General Purpose Customer Defined Info), offset: 0x8C0 */
  17734. uint8_t RESERVED_69[12];
  17735. __IO uint32_t GP4_0; /**< Value of OTP Bank7 Word5 (General Purpose Customer Defined Info), offset: 0x8D0 */
  17736. uint8_t RESERVED_70[12];
  17737. __IO uint32_t GP4_1; /**< Value of OTP Bank7 Word6 (General Purpose Customer Defined Info), offset: 0x8E0 */
  17738. uint8_t RESERVED_71[12];
  17739. __IO uint32_t GP4_2; /**< Value of OTP Bank7 Word7 (General Purpose Customer Defined Info), offset: 0x8F0 */
  17740. } OCOTP_Type;
  17741. /* ----------------------------------------------------------------------------
  17742. -- OCOTP Register Masks
  17743. ---------------------------------------------------------------------------- */
  17744. /*!
  17745. * @addtogroup OCOTP_Register_Masks OCOTP Register Masks
  17746. * @{
  17747. */
  17748. /*! @name CTRL - OTP Controller Control Register */
  17749. #define OCOTP_CTRL_ADDR_MASK (0x7FU)
  17750. #define OCOTP_CTRL_ADDR_SHIFT (0U)
  17751. #define OCOTP_CTRL_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_ADDR_SHIFT)) & OCOTP_CTRL_ADDR_MASK)
  17752. #define OCOTP_CTRL_RSVD0_MASK (0x80U)
  17753. #define OCOTP_CTRL_RSVD0_SHIFT (7U)
  17754. #define OCOTP_CTRL_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_RSVD0_SHIFT)) & OCOTP_CTRL_RSVD0_MASK)
  17755. #define OCOTP_CTRL_BUSY_MASK (0x100U)
  17756. #define OCOTP_CTRL_BUSY_SHIFT (8U)
  17757. #define OCOTP_CTRL_BUSY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_BUSY_SHIFT)) & OCOTP_CTRL_BUSY_MASK)
  17758. #define OCOTP_CTRL_ERROR_MASK (0x200U)
  17759. #define OCOTP_CTRL_ERROR_SHIFT (9U)
  17760. #define OCOTP_CTRL_ERROR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_ERROR_SHIFT)) & OCOTP_CTRL_ERROR_MASK)
  17761. #define OCOTP_CTRL_RELOAD_SHADOWS_MASK (0x400U)
  17762. #define OCOTP_CTRL_RELOAD_SHADOWS_SHIFT (10U)
  17763. #define OCOTP_CTRL_RELOAD_SHADOWS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_RELOAD_SHADOWS_SHIFT)) & OCOTP_CTRL_RELOAD_SHADOWS_MASK)
  17764. #define OCOTP_CTRL_CRC_TEST_MASK (0x800U)
  17765. #define OCOTP_CTRL_CRC_TEST_SHIFT (11U)
  17766. #define OCOTP_CTRL_CRC_TEST(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CRC_TEST_SHIFT)) & OCOTP_CTRL_CRC_TEST_MASK)
  17767. #define OCOTP_CTRL_CRC_FAIL_MASK (0x1000U)
  17768. #define OCOTP_CTRL_CRC_FAIL_SHIFT (12U)
  17769. #define OCOTP_CTRL_CRC_FAIL(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CRC_FAIL_SHIFT)) & OCOTP_CTRL_CRC_FAIL_MASK)
  17770. #define OCOTP_CTRL_RSVD1_MASK (0xE000U)
  17771. #define OCOTP_CTRL_RSVD1_SHIFT (13U)
  17772. #define OCOTP_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_RSVD1_SHIFT)) & OCOTP_CTRL_RSVD1_MASK)
  17773. #define OCOTP_CTRL_WR_UNLOCK_MASK (0xFFFF0000U)
  17774. #define OCOTP_CTRL_WR_UNLOCK_SHIFT (16U)
  17775. #define OCOTP_CTRL_WR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_WR_UNLOCK_SHIFT)) & OCOTP_CTRL_WR_UNLOCK_MASK)
  17776. /*! @name CTRL_SET - OTP Controller Control Register */
  17777. #define OCOTP_CTRL_SET_ADDR_MASK (0x7FU)
  17778. #define OCOTP_CTRL_SET_ADDR_SHIFT (0U)
  17779. #define OCOTP_CTRL_SET_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_ADDR_SHIFT)) & OCOTP_CTRL_SET_ADDR_MASK)
  17780. #define OCOTP_CTRL_SET_RSVD0_MASK (0x80U)
  17781. #define OCOTP_CTRL_SET_RSVD0_SHIFT (7U)
  17782. #define OCOTP_CTRL_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_RSVD0_SHIFT)) & OCOTP_CTRL_SET_RSVD0_MASK)
  17783. #define OCOTP_CTRL_SET_BUSY_MASK (0x100U)
  17784. #define OCOTP_CTRL_SET_BUSY_SHIFT (8U)
  17785. #define OCOTP_CTRL_SET_BUSY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_BUSY_SHIFT)) & OCOTP_CTRL_SET_BUSY_MASK)
  17786. #define OCOTP_CTRL_SET_ERROR_MASK (0x200U)
  17787. #define OCOTP_CTRL_SET_ERROR_SHIFT (9U)
  17788. #define OCOTP_CTRL_SET_ERROR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_ERROR_SHIFT)) & OCOTP_CTRL_SET_ERROR_MASK)
  17789. #define OCOTP_CTRL_SET_RELOAD_SHADOWS_MASK (0x400U)
  17790. #define OCOTP_CTRL_SET_RELOAD_SHADOWS_SHIFT (10U)
  17791. #define OCOTP_CTRL_SET_RELOAD_SHADOWS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_RELOAD_SHADOWS_SHIFT)) & OCOTP_CTRL_SET_RELOAD_SHADOWS_MASK)
  17792. #define OCOTP_CTRL_SET_CRC_TEST_MASK (0x800U)
  17793. #define OCOTP_CTRL_SET_CRC_TEST_SHIFT (11U)
  17794. #define OCOTP_CTRL_SET_CRC_TEST(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_CRC_TEST_SHIFT)) & OCOTP_CTRL_SET_CRC_TEST_MASK)
  17795. #define OCOTP_CTRL_SET_CRC_FAIL_MASK (0x1000U)
  17796. #define OCOTP_CTRL_SET_CRC_FAIL_SHIFT (12U)
  17797. #define OCOTP_CTRL_SET_CRC_FAIL(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_CRC_FAIL_SHIFT)) & OCOTP_CTRL_SET_CRC_FAIL_MASK)
  17798. #define OCOTP_CTRL_SET_RSVD1_MASK (0xE000U)
  17799. #define OCOTP_CTRL_SET_RSVD1_SHIFT (13U)
  17800. #define OCOTP_CTRL_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_RSVD1_SHIFT)) & OCOTP_CTRL_SET_RSVD1_MASK)
  17801. #define OCOTP_CTRL_SET_WR_UNLOCK_MASK (0xFFFF0000U)
  17802. #define OCOTP_CTRL_SET_WR_UNLOCK_SHIFT (16U)
  17803. #define OCOTP_CTRL_SET_WR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_WR_UNLOCK_SHIFT)) & OCOTP_CTRL_SET_WR_UNLOCK_MASK)
  17804. /*! @name CTRL_CLR - OTP Controller Control Register */
  17805. #define OCOTP_CTRL_CLR_ADDR_MASK (0x7FU)
  17806. #define OCOTP_CTRL_CLR_ADDR_SHIFT (0U)
  17807. #define OCOTP_CTRL_CLR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_ADDR_SHIFT)) & OCOTP_CTRL_CLR_ADDR_MASK)
  17808. #define OCOTP_CTRL_CLR_RSVD0_MASK (0x80U)
  17809. #define OCOTP_CTRL_CLR_RSVD0_SHIFT (7U)
  17810. #define OCOTP_CTRL_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_RSVD0_SHIFT)) & OCOTP_CTRL_CLR_RSVD0_MASK)
  17811. #define OCOTP_CTRL_CLR_BUSY_MASK (0x100U)
  17812. #define OCOTP_CTRL_CLR_BUSY_SHIFT (8U)
  17813. #define OCOTP_CTRL_CLR_BUSY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_BUSY_SHIFT)) & OCOTP_CTRL_CLR_BUSY_MASK)
  17814. #define OCOTP_CTRL_CLR_ERROR_MASK (0x200U)
  17815. #define OCOTP_CTRL_CLR_ERROR_SHIFT (9U)
  17816. #define OCOTP_CTRL_CLR_ERROR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_ERROR_SHIFT)) & OCOTP_CTRL_CLR_ERROR_MASK)
  17817. #define OCOTP_CTRL_CLR_RELOAD_SHADOWS_MASK (0x400U)
  17818. #define OCOTP_CTRL_CLR_RELOAD_SHADOWS_SHIFT (10U)
  17819. #define OCOTP_CTRL_CLR_RELOAD_SHADOWS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_RELOAD_SHADOWS_SHIFT)) & OCOTP_CTRL_CLR_RELOAD_SHADOWS_MASK)
  17820. #define OCOTP_CTRL_CLR_CRC_TEST_MASK (0x800U)
  17821. #define OCOTP_CTRL_CLR_CRC_TEST_SHIFT (11U)
  17822. #define OCOTP_CTRL_CLR_CRC_TEST(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_CRC_TEST_SHIFT)) & OCOTP_CTRL_CLR_CRC_TEST_MASK)
  17823. #define OCOTP_CTRL_CLR_CRC_FAIL_MASK (0x1000U)
  17824. #define OCOTP_CTRL_CLR_CRC_FAIL_SHIFT (12U)
  17825. #define OCOTP_CTRL_CLR_CRC_FAIL(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_CRC_FAIL_SHIFT)) & OCOTP_CTRL_CLR_CRC_FAIL_MASK)
  17826. #define OCOTP_CTRL_CLR_RSVD1_MASK (0xE000U)
  17827. #define OCOTP_CTRL_CLR_RSVD1_SHIFT (13U)
  17828. #define OCOTP_CTRL_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_RSVD1_SHIFT)) & OCOTP_CTRL_CLR_RSVD1_MASK)
  17829. #define OCOTP_CTRL_CLR_WR_UNLOCK_MASK (0xFFFF0000U)
  17830. #define OCOTP_CTRL_CLR_WR_UNLOCK_SHIFT (16U)
  17831. #define OCOTP_CTRL_CLR_WR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_WR_UNLOCK_SHIFT)) & OCOTP_CTRL_CLR_WR_UNLOCK_MASK)
  17832. /*! @name CTRL_TOG - OTP Controller Control Register */
  17833. #define OCOTP_CTRL_TOG_ADDR_MASK (0x7FU)
  17834. #define OCOTP_CTRL_TOG_ADDR_SHIFT (0U)
  17835. #define OCOTP_CTRL_TOG_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_ADDR_SHIFT)) & OCOTP_CTRL_TOG_ADDR_MASK)
  17836. #define OCOTP_CTRL_TOG_RSVD0_MASK (0x80U)
  17837. #define OCOTP_CTRL_TOG_RSVD0_SHIFT (7U)
  17838. #define OCOTP_CTRL_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_RSVD0_SHIFT)) & OCOTP_CTRL_TOG_RSVD0_MASK)
  17839. #define OCOTP_CTRL_TOG_BUSY_MASK (0x100U)
  17840. #define OCOTP_CTRL_TOG_BUSY_SHIFT (8U)
  17841. #define OCOTP_CTRL_TOG_BUSY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_BUSY_SHIFT)) & OCOTP_CTRL_TOG_BUSY_MASK)
  17842. #define OCOTP_CTRL_TOG_ERROR_MASK (0x200U)
  17843. #define OCOTP_CTRL_TOG_ERROR_SHIFT (9U)
  17844. #define OCOTP_CTRL_TOG_ERROR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_ERROR_SHIFT)) & OCOTP_CTRL_TOG_ERROR_MASK)
  17845. #define OCOTP_CTRL_TOG_RELOAD_SHADOWS_MASK (0x400U)
  17846. #define OCOTP_CTRL_TOG_RELOAD_SHADOWS_SHIFT (10U)
  17847. #define OCOTP_CTRL_TOG_RELOAD_SHADOWS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_RELOAD_SHADOWS_SHIFT)) & OCOTP_CTRL_TOG_RELOAD_SHADOWS_MASK)
  17848. #define OCOTP_CTRL_TOG_CRC_TEST_MASK (0x800U)
  17849. #define OCOTP_CTRL_TOG_CRC_TEST_SHIFT (11U)
  17850. #define OCOTP_CTRL_TOG_CRC_TEST(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_CRC_TEST_SHIFT)) & OCOTP_CTRL_TOG_CRC_TEST_MASK)
  17851. #define OCOTP_CTRL_TOG_CRC_FAIL_MASK (0x1000U)
  17852. #define OCOTP_CTRL_TOG_CRC_FAIL_SHIFT (12U)
  17853. #define OCOTP_CTRL_TOG_CRC_FAIL(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_CRC_FAIL_SHIFT)) & OCOTP_CTRL_TOG_CRC_FAIL_MASK)
  17854. #define OCOTP_CTRL_TOG_RSVD1_MASK (0xE000U)
  17855. #define OCOTP_CTRL_TOG_RSVD1_SHIFT (13U)
  17856. #define OCOTP_CTRL_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_RSVD1_SHIFT)) & OCOTP_CTRL_TOG_RSVD1_MASK)
  17857. #define OCOTP_CTRL_TOG_WR_UNLOCK_MASK (0xFFFF0000U)
  17858. #define OCOTP_CTRL_TOG_WR_UNLOCK_SHIFT (16U)
  17859. #define OCOTP_CTRL_TOG_WR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_WR_UNLOCK_SHIFT)) & OCOTP_CTRL_TOG_WR_UNLOCK_MASK)
  17860. /*! @name TIMING - OTP Controller Timing Register */
  17861. #define OCOTP_TIMING_STROBE_PROG_MASK (0xFFFU)
  17862. #define OCOTP_TIMING_STROBE_PROG_SHIFT (0U)
  17863. #define OCOTP_TIMING_STROBE_PROG(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_STROBE_PROG_SHIFT)) & OCOTP_TIMING_STROBE_PROG_MASK)
  17864. #define OCOTP_TIMING_RELAX_MASK (0xF000U)
  17865. #define OCOTP_TIMING_RELAX_SHIFT (12U)
  17866. #define OCOTP_TIMING_RELAX(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_RELAX_SHIFT)) & OCOTP_TIMING_RELAX_MASK)
  17867. #define OCOTP_TIMING_STROBE_READ_MASK (0x3F0000U)
  17868. #define OCOTP_TIMING_STROBE_READ_SHIFT (16U)
  17869. #define OCOTP_TIMING_STROBE_READ(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_STROBE_READ_SHIFT)) & OCOTP_TIMING_STROBE_READ_MASK)
  17870. #define OCOTP_TIMING_WAIT_MASK (0xFC00000U)
  17871. #define OCOTP_TIMING_WAIT_SHIFT (22U)
  17872. #define OCOTP_TIMING_WAIT(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_WAIT_SHIFT)) & OCOTP_TIMING_WAIT_MASK)
  17873. #define OCOTP_TIMING_RSRVD0_MASK (0xF0000000U)
  17874. #define OCOTP_TIMING_RSRVD0_SHIFT (28U)
  17875. #define OCOTP_TIMING_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_RSRVD0_SHIFT)) & OCOTP_TIMING_RSRVD0_MASK)
  17876. /*! @name DATA - OTP Controller Write Data Register */
  17877. #define OCOTP_DATA_DATA_MASK (0xFFFFFFFFU)
  17878. #define OCOTP_DATA_DATA_SHIFT (0U)
  17879. #define OCOTP_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_DATA_DATA_SHIFT)) & OCOTP_DATA_DATA_MASK)
  17880. /*! @name READ_CTRL - OTP Controller Read Control Register */
  17881. #define OCOTP_READ_CTRL_READ_FUSE_MASK (0x1U)
  17882. #define OCOTP_READ_CTRL_READ_FUSE_SHIFT (0U)
  17883. #define OCOTP_READ_CTRL_READ_FUSE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_READ_CTRL_READ_FUSE_SHIFT)) & OCOTP_READ_CTRL_READ_FUSE_MASK)
  17884. #define OCOTP_READ_CTRL_RSVD0_MASK (0xFFFFFFFEU)
  17885. #define OCOTP_READ_CTRL_RSVD0_SHIFT (1U)
  17886. #define OCOTP_READ_CTRL_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_READ_CTRL_RSVD0_SHIFT)) & OCOTP_READ_CTRL_RSVD0_MASK)
  17887. /*! @name READ_FUSE_DATA - OTP Controller Read Fuse Data Register */
  17888. #define OCOTP_READ_FUSE_DATA_DATA_MASK (0xFFFFFFFFU)
  17889. #define OCOTP_READ_FUSE_DATA_DATA_SHIFT (0U)
  17890. #define OCOTP_READ_FUSE_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_READ_FUSE_DATA_DATA_SHIFT)) & OCOTP_READ_FUSE_DATA_DATA_MASK)
  17891. /*! @name SW_STICKY - Sticky bit Register */
  17892. #define OCOTP_SW_STICKY_SRK_REVOKE_LOCK_MASK (0x2U)
  17893. #define OCOTP_SW_STICKY_SRK_REVOKE_LOCK_SHIFT (1U)
  17894. #define OCOTP_SW_STICKY_SRK_REVOKE_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_STICKY_SRK_REVOKE_LOCK_SHIFT)) & OCOTP_SW_STICKY_SRK_REVOKE_LOCK_MASK)
  17895. #define OCOTP_SW_STICKY_FIELD_RETURN_LOCK_MASK (0x4U)
  17896. #define OCOTP_SW_STICKY_FIELD_RETURN_LOCK_SHIFT (2U)
  17897. #define OCOTP_SW_STICKY_FIELD_RETURN_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_STICKY_FIELD_RETURN_LOCK_SHIFT)) & OCOTP_SW_STICKY_FIELD_RETURN_LOCK_MASK)
  17898. #define OCOTP_SW_STICKY_RSVD0_MASK (0xFFFFFFE0U)
  17899. #define OCOTP_SW_STICKY_RSVD0_SHIFT (5U)
  17900. #define OCOTP_SW_STICKY_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_STICKY_RSVD0_SHIFT)) & OCOTP_SW_STICKY_RSVD0_MASK)
  17901. /*! @name SCS - Software Controllable Signals Register */
  17902. #define OCOTP_SCS_HAB_JDE_MASK (0x1U)
  17903. #define OCOTP_SCS_HAB_JDE_SHIFT (0U)
  17904. #define OCOTP_SCS_HAB_JDE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_HAB_JDE_SHIFT)) & OCOTP_SCS_HAB_JDE_MASK)
  17905. #define OCOTP_SCS_SPARE_MASK (0x7FFFFFFEU)
  17906. #define OCOTP_SCS_SPARE_SHIFT (1U)
  17907. #define OCOTP_SCS_SPARE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_SPARE_SHIFT)) & OCOTP_SCS_SPARE_MASK)
  17908. #define OCOTP_SCS_LOCK_MASK (0x80000000U)
  17909. #define OCOTP_SCS_LOCK_SHIFT (31U)
  17910. #define OCOTP_SCS_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_LOCK_SHIFT)) & OCOTP_SCS_LOCK_MASK)
  17911. /*! @name SCS_SET - Software Controllable Signals Register */
  17912. #define OCOTP_SCS_SET_HAB_JDE_MASK (0x1U)
  17913. #define OCOTP_SCS_SET_HAB_JDE_SHIFT (0U)
  17914. #define OCOTP_SCS_SET_HAB_JDE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_SET_HAB_JDE_SHIFT)) & OCOTP_SCS_SET_HAB_JDE_MASK)
  17915. #define OCOTP_SCS_SET_SPARE_MASK (0x7FFFFFFEU)
  17916. #define OCOTP_SCS_SET_SPARE_SHIFT (1U)
  17917. #define OCOTP_SCS_SET_SPARE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_SET_SPARE_SHIFT)) & OCOTP_SCS_SET_SPARE_MASK)
  17918. #define OCOTP_SCS_SET_LOCK_MASK (0x80000000U)
  17919. #define OCOTP_SCS_SET_LOCK_SHIFT (31U)
  17920. #define OCOTP_SCS_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_SET_LOCK_SHIFT)) & OCOTP_SCS_SET_LOCK_MASK)
  17921. /*! @name SCS_CLR - Software Controllable Signals Register */
  17922. #define OCOTP_SCS_CLR_HAB_JDE_MASK (0x1U)
  17923. #define OCOTP_SCS_CLR_HAB_JDE_SHIFT (0U)
  17924. #define OCOTP_SCS_CLR_HAB_JDE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_CLR_HAB_JDE_SHIFT)) & OCOTP_SCS_CLR_HAB_JDE_MASK)
  17925. #define OCOTP_SCS_CLR_SPARE_MASK (0x7FFFFFFEU)
  17926. #define OCOTP_SCS_CLR_SPARE_SHIFT (1U)
  17927. #define OCOTP_SCS_CLR_SPARE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_CLR_SPARE_SHIFT)) & OCOTP_SCS_CLR_SPARE_MASK)
  17928. #define OCOTP_SCS_CLR_LOCK_MASK (0x80000000U)
  17929. #define OCOTP_SCS_CLR_LOCK_SHIFT (31U)
  17930. #define OCOTP_SCS_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_CLR_LOCK_SHIFT)) & OCOTP_SCS_CLR_LOCK_MASK)
  17931. /*! @name SCS_TOG - Software Controllable Signals Register */
  17932. #define OCOTP_SCS_TOG_HAB_JDE_MASK (0x1U)
  17933. #define OCOTP_SCS_TOG_HAB_JDE_SHIFT (0U)
  17934. #define OCOTP_SCS_TOG_HAB_JDE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_TOG_HAB_JDE_SHIFT)) & OCOTP_SCS_TOG_HAB_JDE_MASK)
  17935. #define OCOTP_SCS_TOG_SPARE_MASK (0x7FFFFFFEU)
  17936. #define OCOTP_SCS_TOG_SPARE_SHIFT (1U)
  17937. #define OCOTP_SCS_TOG_SPARE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_TOG_SPARE_SHIFT)) & OCOTP_SCS_TOG_SPARE_MASK)
  17938. #define OCOTP_SCS_TOG_LOCK_MASK (0x80000000U)
  17939. #define OCOTP_SCS_TOG_LOCK_SHIFT (31U)
  17940. #define OCOTP_SCS_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_TOG_LOCK_SHIFT)) & OCOTP_SCS_TOG_LOCK_MASK)
  17941. /*! @name CRC_ADDR - OTP Controller CRC Test Address */
  17942. #define OCOTP_CRC_ADDR_DATA_START_ADDR_MASK (0xFFU)
  17943. #define OCOTP_CRC_ADDR_DATA_START_ADDR_SHIFT (0U)
  17944. #define OCOTP_CRC_ADDR_DATA_START_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CRC_ADDR_DATA_START_ADDR_SHIFT)) & OCOTP_CRC_ADDR_DATA_START_ADDR_MASK)
  17945. #define OCOTP_CRC_ADDR_DATA_END_ADDR_MASK (0xFF00U)
  17946. #define OCOTP_CRC_ADDR_DATA_END_ADDR_SHIFT (8U)
  17947. #define OCOTP_CRC_ADDR_DATA_END_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CRC_ADDR_DATA_END_ADDR_SHIFT)) & OCOTP_CRC_ADDR_DATA_END_ADDR_MASK)
  17948. #define OCOTP_CRC_ADDR_CRC_ADDR_MASK (0x70000U)
  17949. #define OCOTP_CRC_ADDR_CRC_ADDR_SHIFT (16U)
  17950. #define OCOTP_CRC_ADDR_CRC_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CRC_ADDR_CRC_ADDR_SHIFT)) & OCOTP_CRC_ADDR_CRC_ADDR_MASK)
  17951. #define OCOTP_CRC_ADDR_OTPMK_CRC_MASK (0x80000U)
  17952. #define OCOTP_CRC_ADDR_OTPMK_CRC_SHIFT (19U)
  17953. #define OCOTP_CRC_ADDR_OTPMK_CRC(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CRC_ADDR_OTPMK_CRC_SHIFT)) & OCOTP_CRC_ADDR_OTPMK_CRC_MASK)
  17954. #define OCOTP_CRC_ADDR_RSVD0_MASK (0xFFF00000U)
  17955. #define OCOTP_CRC_ADDR_RSVD0_SHIFT (20U)
  17956. #define OCOTP_CRC_ADDR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CRC_ADDR_RSVD0_SHIFT)) & OCOTP_CRC_ADDR_RSVD0_MASK)
  17957. /*! @name CRC_VALUE - OTP Controller CRC Value Register */
  17958. #define OCOTP_CRC_VALUE_DATA_MASK (0xFFFFFFFFU)
  17959. #define OCOTP_CRC_VALUE_DATA_SHIFT (0U)
  17960. #define OCOTP_CRC_VALUE_DATA(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CRC_VALUE_DATA_SHIFT)) & OCOTP_CRC_VALUE_DATA_MASK)
  17961. /*! @name VERSION - OTP Controller Version Register */
  17962. #define OCOTP_VERSION_STEP_MASK (0xFFFFU)
  17963. #define OCOTP_VERSION_STEP_SHIFT (0U)
  17964. #define OCOTP_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_VERSION_STEP_SHIFT)) & OCOTP_VERSION_STEP_MASK)
  17965. #define OCOTP_VERSION_MINOR_MASK (0xFF0000U)
  17966. #define OCOTP_VERSION_MINOR_SHIFT (16U)
  17967. #define OCOTP_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_VERSION_MINOR_SHIFT)) & OCOTP_VERSION_MINOR_MASK)
  17968. #define OCOTP_VERSION_MAJOR_MASK (0xFF000000U)
  17969. #define OCOTP_VERSION_MAJOR_SHIFT (24U)
  17970. #define OCOTP_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_VERSION_MAJOR_SHIFT)) & OCOTP_VERSION_MAJOR_MASK)
  17971. /*! @name TIMING2 - OTP Controller Timing Register 2 */
  17972. #define OCOTP_TIMING2_RELAX_PROG_MASK (0xFFFU)
  17973. #define OCOTP_TIMING2_RELAX_PROG_SHIFT (0U)
  17974. #define OCOTP_TIMING2_RELAX_PROG(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING2_RELAX_PROG_SHIFT)) & OCOTP_TIMING2_RELAX_PROG_MASK)
  17975. #define OCOTP_TIMING2_RELAX_READ_MASK (0x3F0000U)
  17976. #define OCOTP_TIMING2_RELAX_READ_SHIFT (16U)
  17977. #define OCOTP_TIMING2_RELAX_READ(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING2_RELAX_READ_SHIFT)) & OCOTP_TIMING2_RELAX_READ_MASK)
  17978. #define OCOTP_TIMING2_RELAX1_MASK (0x1FC00000U)
  17979. #define OCOTP_TIMING2_RELAX1_SHIFT (22U)
  17980. #define OCOTP_TIMING2_RELAX1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING2_RELAX1_SHIFT)) & OCOTP_TIMING2_RELAX1_MASK)
  17981. /*! @name LOCK - Value of OTP Bank0 Word0 (Lock controls) */
  17982. #define OCOTP_LOCK_TESTER_MASK (0x3U)
  17983. #define OCOTP_LOCK_TESTER_SHIFT (0U)
  17984. #define OCOTP_LOCK_TESTER(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_TESTER_SHIFT)) & OCOTP_LOCK_TESTER_MASK)
  17985. #define OCOTP_LOCK_BOOT_CFG_MASK (0xCU)
  17986. #define OCOTP_LOCK_BOOT_CFG_SHIFT (2U)
  17987. #define OCOTP_LOCK_BOOT_CFG(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_BOOT_CFG_SHIFT)) & OCOTP_LOCK_BOOT_CFG_MASK)
  17988. #define OCOTP_LOCK_MEM_TRIM_MASK (0x30U)
  17989. #define OCOTP_LOCK_MEM_TRIM_SHIFT (4U)
  17990. #define OCOTP_LOCK_MEM_TRIM(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_MEM_TRIM_SHIFT)) & OCOTP_LOCK_MEM_TRIM_MASK)
  17991. #define OCOTP_LOCK_SJC_RESP_MASK (0x40U)
  17992. #define OCOTP_LOCK_SJC_RESP_SHIFT (6U)
  17993. #define OCOTP_LOCK_SJC_RESP(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_SJC_RESP_SHIFT)) & OCOTP_LOCK_SJC_RESP_MASK)
  17994. #define OCOTP_LOCK_RSVD0_MASK (0x80U)
  17995. #define OCOTP_LOCK_RSVD0_SHIFT (7U)
  17996. #define OCOTP_LOCK_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_RSVD0_SHIFT)) & OCOTP_LOCK_RSVD0_MASK)
  17997. #define OCOTP_LOCK_MAC_ADDR_MASK (0x300U)
  17998. #define OCOTP_LOCK_MAC_ADDR_SHIFT (8U)
  17999. #define OCOTP_LOCK_MAC_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_MAC_ADDR_SHIFT)) & OCOTP_LOCK_MAC_ADDR_MASK)
  18000. #define OCOTP_LOCK_GP1_MASK (0xC00U)
  18001. #define OCOTP_LOCK_GP1_SHIFT (10U)
  18002. #define OCOTP_LOCK_GP1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP1_SHIFT)) & OCOTP_LOCK_GP1_MASK)
  18003. #define OCOTP_LOCK_GP2_MASK (0x3000U)
  18004. #define OCOTP_LOCK_GP2_SHIFT (12U)
  18005. #define OCOTP_LOCK_GP2(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP2_SHIFT)) & OCOTP_LOCK_GP2_MASK)
  18006. #define OCOTP_LOCK_SRK_MASK (0x4000U)
  18007. #define OCOTP_LOCK_SRK_SHIFT (14U)
  18008. #define OCOTP_LOCK_SRK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_SRK_SHIFT)) & OCOTP_LOCK_SRK_MASK)
  18009. #define OCOTP_LOCK_GP3_MASK (0x8000U)
  18010. #define OCOTP_LOCK_GP3_SHIFT (15U)
  18011. #define OCOTP_LOCK_GP3(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP3_SHIFT)) & OCOTP_LOCK_GP3_MASK)
  18012. #define OCOTP_LOCK_SW_GP_MASK (0x10000U)
  18013. #define OCOTP_LOCK_SW_GP_SHIFT (16U)
  18014. #define OCOTP_LOCK_SW_GP(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_SW_GP_SHIFT)) & OCOTP_LOCK_SW_GP_MASK)
  18015. #define OCOTP_LOCK_OTPMK_MASK (0x20000U)
  18016. #define OCOTP_LOCK_OTPMK_SHIFT (17U)
  18017. #define OCOTP_LOCK_OTPMK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_OTPMK_SHIFT)) & OCOTP_LOCK_OTPMK_MASK)
  18018. #define OCOTP_LOCK_ANALOG_MASK (0xC0000U)
  18019. #define OCOTP_LOCK_ANALOG_SHIFT (18U)
  18020. #define OCOTP_LOCK_ANALOG(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_ANALOG_SHIFT)) & OCOTP_LOCK_ANALOG_MASK)
  18021. #define OCOTP_LOCK_OTPMK_CRC_MASK (0x100000U)
  18022. #define OCOTP_LOCK_OTPMK_CRC_SHIFT (20U)
  18023. #define OCOTP_LOCK_OTPMK_CRC(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_OTPMK_CRC_SHIFT)) & OCOTP_LOCK_OTPMK_CRC_MASK)
  18024. #define OCOTP_LOCK_ROM_PATCH_MASK (0x200000U)
  18025. #define OCOTP_LOCK_ROM_PATCH_SHIFT (21U)
  18026. #define OCOTP_LOCK_ROM_PATCH(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_ROM_PATCH_SHIFT)) & OCOTP_LOCK_ROM_PATCH_MASK)
  18027. #define OCOTP_LOCK_MISC_CONF_MASK (0x400000U)
  18028. #define OCOTP_LOCK_MISC_CONF_SHIFT (22U)
  18029. #define OCOTP_LOCK_MISC_CONF(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_MISC_CONF_SHIFT)) & OCOTP_LOCK_MISC_CONF_MASK)
  18030. #define OCOTP_LOCK_GP4_MASK (0x800000U)
  18031. #define OCOTP_LOCK_GP4_SHIFT (23U)
  18032. #define OCOTP_LOCK_GP4(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP4_SHIFT)) & OCOTP_LOCK_GP4_MASK)
  18033. #define OCOTP_LOCK_PIN_MASK (0x2000000U)
  18034. #define OCOTP_LOCK_PIN_SHIFT (25U)
  18035. #define OCOTP_LOCK_PIN(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_PIN_SHIFT)) & OCOTP_LOCK_PIN_MASK)
  18036. #define OCOTP_LOCK_GP4_RLOCK_MASK (0x40000000U)
  18037. #define OCOTP_LOCK_GP4_RLOCK_SHIFT (30U)
  18038. #define OCOTP_LOCK_GP4_RLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP4_RLOCK_SHIFT)) & OCOTP_LOCK_GP4_RLOCK_MASK)
  18039. #define OCOTP_LOCK_GP3_RLOCK_MASK (0x80000000U)
  18040. #define OCOTP_LOCK_GP3_RLOCK_SHIFT (31U)
  18041. #define OCOTP_LOCK_GP3_RLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP3_RLOCK_SHIFT)) & OCOTP_LOCK_GP3_RLOCK_MASK)
  18042. /*! @name CFG0 - Value of OTP Bank0 Word1 (Configuration and Manufacturing Info.) */
  18043. #define OCOTP_CFG0_BITS_MASK (0xFFFFFFFFU)
  18044. #define OCOTP_CFG0_BITS_SHIFT (0U)
  18045. #define OCOTP_CFG0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG0_BITS_SHIFT)) & OCOTP_CFG0_BITS_MASK)
  18046. /*! @name CFG1 - Value of OTP Bank0 Word2 (Configuration and Manufacturing Info.) */
  18047. #define OCOTP_CFG1_BITS_MASK (0xFFFFFFFFU)
  18048. #define OCOTP_CFG1_BITS_SHIFT (0U)
  18049. #define OCOTP_CFG1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG1_BITS_SHIFT)) & OCOTP_CFG1_BITS_MASK)
  18050. /*! @name CFG2 - Value of OTP Bank0 Word3 (Configuration and Manufacturing Info.) */
  18051. #define OCOTP_CFG2_BITS_MASK (0xFFFFFFFFU)
  18052. #define OCOTP_CFG2_BITS_SHIFT (0U)
  18053. #define OCOTP_CFG2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG2_BITS_SHIFT)) & OCOTP_CFG2_BITS_MASK)
  18054. /*! @name CFG3 - Value of OTP Bank0 Word4 (Configuration and Manufacturing Info.) */
  18055. #define OCOTP_CFG3_BITS_MASK (0xFFFFFFFFU)
  18056. #define OCOTP_CFG3_BITS_SHIFT (0U)
  18057. #define OCOTP_CFG3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG3_BITS_SHIFT)) & OCOTP_CFG3_BITS_MASK)
  18058. /*! @name CFG4 - Value of OTP Bank0 Word5 (Configuration and Manufacturing Info.) */
  18059. #define OCOTP_CFG4_BITS_MASK (0xFFFFFFFFU)
  18060. #define OCOTP_CFG4_BITS_SHIFT (0U)
  18061. #define OCOTP_CFG4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG4_BITS_SHIFT)) & OCOTP_CFG4_BITS_MASK)
  18062. /*! @name CFG5 - Value of OTP Bank0 Word6 (Configuration and Manufacturing Info.) */
  18063. #define OCOTP_CFG5_BITS_MASK (0xFFFFFFFFU)
  18064. #define OCOTP_CFG5_BITS_SHIFT (0U)
  18065. #define OCOTP_CFG5_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG5_BITS_SHIFT)) & OCOTP_CFG5_BITS_MASK)
  18066. /*! @name CFG6 - Value of OTP Bank0 Word7 (Configuration and Manufacturing Info.) */
  18067. #define OCOTP_CFG6_BITS_MASK (0xFFFFFFFFU)
  18068. #define OCOTP_CFG6_BITS_SHIFT (0U)
  18069. #define OCOTP_CFG6_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG6_BITS_SHIFT)) & OCOTP_CFG6_BITS_MASK)
  18070. /*! @name MEM0 - Value of OTP Bank1 Word0 (Memory Related Info.) */
  18071. #define OCOTP_MEM0_BITS_MASK (0xFFFFFFFFU)
  18072. #define OCOTP_MEM0_BITS_SHIFT (0U)
  18073. #define OCOTP_MEM0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM0_BITS_SHIFT)) & OCOTP_MEM0_BITS_MASK)
  18074. /*! @name MEM1 - Value of OTP Bank1 Word1 (Memory Related Info.) */
  18075. #define OCOTP_MEM1_BITS_MASK (0xFFFFFFFFU)
  18076. #define OCOTP_MEM1_BITS_SHIFT (0U)
  18077. #define OCOTP_MEM1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM1_BITS_SHIFT)) & OCOTP_MEM1_BITS_MASK)
  18078. /*! @name MEM2 - Value of OTP Bank1 Word2 (Memory Related Info.) */
  18079. #define OCOTP_MEM2_BITS_MASK (0xFFFFFFFFU)
  18080. #define OCOTP_MEM2_BITS_SHIFT (0U)
  18081. #define OCOTP_MEM2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM2_BITS_SHIFT)) & OCOTP_MEM2_BITS_MASK)
  18082. /*! @name MEM3 - Value of OTP Bank1 Word3 (Memory Related Info.) */
  18083. #define OCOTP_MEM3_BITS_MASK (0xFFFFFFFFU)
  18084. #define OCOTP_MEM3_BITS_SHIFT (0U)
  18085. #define OCOTP_MEM3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM3_BITS_SHIFT)) & OCOTP_MEM3_BITS_MASK)
  18086. /*! @name MEM4 - Value of OTP Bank1 Word4 (Memory Related Info.) */
  18087. #define OCOTP_MEM4_BITS_MASK (0xFFFFFFFFU)
  18088. #define OCOTP_MEM4_BITS_SHIFT (0U)
  18089. #define OCOTP_MEM4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM4_BITS_SHIFT)) & OCOTP_MEM4_BITS_MASK)
  18090. /*! @name ANA0 - Value of OTP Bank1 Word5 (Memory Related Info.) */
  18091. #define OCOTP_ANA0_BITS_MASK (0xFFFFFFFFU)
  18092. #define OCOTP_ANA0_BITS_SHIFT (0U)
  18093. #define OCOTP_ANA0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ANA0_BITS_SHIFT)) & OCOTP_ANA0_BITS_MASK)
  18094. /*! @name ANA1 - Value of OTP Bank1 Word6 (General Purpose Customer Defined Info.) */
  18095. #define OCOTP_ANA1_BITS_MASK (0xFFFFFFFFU)
  18096. #define OCOTP_ANA1_BITS_SHIFT (0U)
  18097. #define OCOTP_ANA1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ANA1_BITS_SHIFT)) & OCOTP_ANA1_BITS_MASK)
  18098. /*! @name ANA2 - Value of OTP Bank1 Word7 (General Purpose Customer Defined Info.) */
  18099. #define OCOTP_ANA2_BITS_MASK (0xFFFFFFFFU)
  18100. #define OCOTP_ANA2_BITS_SHIFT (0U)
  18101. #define OCOTP_ANA2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ANA2_BITS_SHIFT)) & OCOTP_ANA2_BITS_MASK)
  18102. /*! @name OTPMK0 - Value of OTP Bank2 Word0 (OTPMK Key) */
  18103. #define OCOTP_OTPMK0_BITS_MASK (0xFFFFFFFFU)
  18104. #define OCOTP_OTPMK0_BITS_SHIFT (0U)
  18105. #define OCOTP_OTPMK0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_OTPMK0_BITS_SHIFT)) & OCOTP_OTPMK0_BITS_MASK)
  18106. /*! @name OTPMK1 - Value of OTP Bank2 Word1 (OTPMK Key) */
  18107. #define OCOTP_OTPMK1_BITS_MASK (0xFFFFFFFFU)
  18108. #define OCOTP_OTPMK1_BITS_SHIFT (0U)
  18109. #define OCOTP_OTPMK1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_OTPMK1_BITS_SHIFT)) & OCOTP_OTPMK1_BITS_MASK)
  18110. /*! @name OTPMK2 - Value of OTP Bank2 Word2 (OTPMK Key) */
  18111. #define OCOTP_OTPMK2_BITS_MASK (0xFFFFFFFFU)
  18112. #define OCOTP_OTPMK2_BITS_SHIFT (0U)
  18113. #define OCOTP_OTPMK2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_OTPMK2_BITS_SHIFT)) & OCOTP_OTPMK2_BITS_MASK)
  18114. /*! @name OTPMK3 - Value of OTP Bank2 Word3 (OTPMK Key) */
  18115. #define OCOTP_OTPMK3_BITS_MASK (0xFFFFFFFFU)
  18116. #define OCOTP_OTPMK3_BITS_SHIFT (0U)
  18117. #define OCOTP_OTPMK3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_OTPMK3_BITS_SHIFT)) & OCOTP_OTPMK3_BITS_MASK)
  18118. /*! @name OTPMK4 - Value of OTP Bank2 Word4 (OTPMK Key) */
  18119. #define OCOTP_OTPMK4_BITS_MASK (0xFFFFFFFFU)
  18120. #define OCOTP_OTPMK4_BITS_SHIFT (0U)
  18121. #define OCOTP_OTPMK4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_OTPMK4_BITS_SHIFT)) & OCOTP_OTPMK4_BITS_MASK)
  18122. /*! @name OTPMK5 - Value of OTP Bank2 Word5 (OTPMK Key) */
  18123. #define OCOTP_OTPMK5_BITS_MASK (0xFFFFFFFFU)
  18124. #define OCOTP_OTPMK5_BITS_SHIFT (0U)
  18125. #define OCOTP_OTPMK5_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_OTPMK5_BITS_SHIFT)) & OCOTP_OTPMK5_BITS_MASK)
  18126. /*! @name OTPMK6 - Value of OTP Bank2 Word6 (OTPMK Key) */
  18127. #define OCOTP_OTPMK6_BITS_MASK (0xFFFFFFFFU)
  18128. #define OCOTP_OTPMK6_BITS_SHIFT (0U)
  18129. #define OCOTP_OTPMK6_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_OTPMK6_BITS_SHIFT)) & OCOTP_OTPMK6_BITS_MASK)
  18130. /*! @name OTPMK7 - Value of OTP Bank2 Word7 (OTPMK Key) */
  18131. #define OCOTP_OTPMK7_BITS_MASK (0xFFFFFFFFU)
  18132. #define OCOTP_OTPMK7_BITS_SHIFT (0U)
  18133. #define OCOTP_OTPMK7_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_OTPMK7_BITS_SHIFT)) & OCOTP_OTPMK7_BITS_MASK)
  18134. /*! @name SRK0 - Shadow Register for OTP Bank3 Word0 (SRK Hash) */
  18135. #define OCOTP_SRK0_BITS_MASK (0xFFFFFFFFU)
  18136. #define OCOTP_SRK0_BITS_SHIFT (0U)
  18137. #define OCOTP_SRK0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK0_BITS_SHIFT)) & OCOTP_SRK0_BITS_MASK)
  18138. /*! @name SRK1 - Shadow Register for OTP Bank3 Word1 (SRK Hash) */
  18139. #define OCOTP_SRK1_BITS_MASK (0xFFFFFFFFU)
  18140. #define OCOTP_SRK1_BITS_SHIFT (0U)
  18141. #define OCOTP_SRK1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK1_BITS_SHIFT)) & OCOTP_SRK1_BITS_MASK)
  18142. /*! @name SRK2 - Shadow Register for OTP Bank3 Word2 (SRK Hash) */
  18143. #define OCOTP_SRK2_BITS_MASK (0xFFFFFFFFU)
  18144. #define OCOTP_SRK2_BITS_SHIFT (0U)
  18145. #define OCOTP_SRK2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK2_BITS_SHIFT)) & OCOTP_SRK2_BITS_MASK)
  18146. /*! @name SRK3 - Shadow Register for OTP Bank3 Word3 (SRK Hash) */
  18147. #define OCOTP_SRK3_BITS_MASK (0xFFFFFFFFU)
  18148. #define OCOTP_SRK3_BITS_SHIFT (0U)
  18149. #define OCOTP_SRK3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK3_BITS_SHIFT)) & OCOTP_SRK3_BITS_MASK)
  18150. /*! @name SRK4 - Shadow Register for OTP Bank3 Word4 (SRK Hash) */
  18151. #define OCOTP_SRK4_BITS_MASK (0xFFFFFFFFU)
  18152. #define OCOTP_SRK4_BITS_SHIFT (0U)
  18153. #define OCOTP_SRK4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK4_BITS_SHIFT)) & OCOTP_SRK4_BITS_MASK)
  18154. /*! @name SRK5 - Shadow Register for OTP Bank3 Word5 (SRK Hash) */
  18155. #define OCOTP_SRK5_BITS_MASK (0xFFFFFFFFU)
  18156. #define OCOTP_SRK5_BITS_SHIFT (0U)
  18157. #define OCOTP_SRK5_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK5_BITS_SHIFT)) & OCOTP_SRK5_BITS_MASK)
  18158. /*! @name SRK6 - Shadow Register for OTP Bank3 Word6 (SRK Hash) */
  18159. #define OCOTP_SRK6_BITS_MASK (0xFFFFFFFFU)
  18160. #define OCOTP_SRK6_BITS_SHIFT (0U)
  18161. #define OCOTP_SRK6_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK6_BITS_SHIFT)) & OCOTP_SRK6_BITS_MASK)
  18162. /*! @name SRK7 - Shadow Register for OTP Bank3 Word7 (SRK Hash) */
  18163. #define OCOTP_SRK7_BITS_MASK (0xFFFFFFFFU)
  18164. #define OCOTP_SRK7_BITS_SHIFT (0U)
  18165. #define OCOTP_SRK7_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK7_BITS_SHIFT)) & OCOTP_SRK7_BITS_MASK)
  18166. /*! @name SJC_RESP0 - Value of OTP Bank4 Word0 (Secure JTAG Response Field) */
  18167. #define OCOTP_SJC_RESP0_BITS_MASK (0xFFFFFFFFU)
  18168. #define OCOTP_SJC_RESP0_BITS_SHIFT (0U)
  18169. #define OCOTP_SJC_RESP0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SJC_RESP0_BITS_SHIFT)) & OCOTP_SJC_RESP0_BITS_MASK)
  18170. /*! @name SJC_RESP1 - Value of OTP Bank4 Word1 (Secure JTAG Response Field) */
  18171. #define OCOTP_SJC_RESP1_BITS_MASK (0xFFFFFFFFU)
  18172. #define OCOTP_SJC_RESP1_BITS_SHIFT (0U)
  18173. #define OCOTP_SJC_RESP1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SJC_RESP1_BITS_SHIFT)) & OCOTP_SJC_RESP1_BITS_MASK)
  18174. /*! @name MAC0 - Value of OTP Bank4 Word2 (MAC Address) */
  18175. #define OCOTP_MAC0_BITS_MASK (0xFFFFFFFFU)
  18176. #define OCOTP_MAC0_BITS_SHIFT (0U)
  18177. #define OCOTP_MAC0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MAC0_BITS_SHIFT)) & OCOTP_MAC0_BITS_MASK)
  18178. /*! @name MAC1 - Value of OTP Bank4 Word3 (MAC Address) */
  18179. #define OCOTP_MAC1_BITS_MASK (0xFFFFFFFFU)
  18180. #define OCOTP_MAC1_BITS_SHIFT (0U)
  18181. #define OCOTP_MAC1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MAC1_BITS_SHIFT)) & OCOTP_MAC1_BITS_MASK)
  18182. /*! @name MAC - Value of OTP Bank4 Word4 (MAC Address) (OCOTP_RESERVED) */
  18183. #define OCOTP_MAC_BITS_MASK (0xFFFFFFFFU)
  18184. #define OCOTP_MAC_BITS_SHIFT (0U)
  18185. #define OCOTP_MAC_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MAC_BITS_SHIFT)) & OCOTP_MAC_BITS_MASK)
  18186. /*! @name CRC - Value of OTP Bank4 Word5 (CRC Key) */
  18187. #define OCOTP_CRC_BITS_MASK (0xFFFFFFFFU)
  18188. #define OCOTP_CRC_BITS_SHIFT (0U)
  18189. #define OCOTP_CRC_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CRC_BITS_SHIFT)) & OCOTP_CRC_BITS_MASK)
  18190. /*! @name GP1 - Value of OTP Bank4 Word6 (General Purpose Customer Defined Info) */
  18191. #define OCOTP_GP1_BITS_MASK (0xFFFFFFFFU)
  18192. #define OCOTP_GP1_BITS_SHIFT (0U)
  18193. #define OCOTP_GP1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP1_BITS_SHIFT)) & OCOTP_GP1_BITS_MASK)
  18194. /*! @name GP2 - Value of OTP Bank4 Word7 (General Purpose Customer Defined Info) */
  18195. #define OCOTP_GP2_BITS_MASK (0xFFFFFFFFU)
  18196. #define OCOTP_GP2_BITS_SHIFT (0U)
  18197. #define OCOTP_GP2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP2_BITS_SHIFT)) & OCOTP_GP2_BITS_MASK)
  18198. /*! @name SW_GP0 - Value of OTP Bank5 Word0 (SW GP) */
  18199. #define OCOTP_SW_GP0_BITS_MASK (0xFFFFFFFFU)
  18200. #define OCOTP_SW_GP0_BITS_SHIFT (0U)
  18201. #define OCOTP_SW_GP0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP0_BITS_SHIFT)) & OCOTP_SW_GP0_BITS_MASK)
  18202. /*! @name SW_GP1 - Value of OTP Bank5 Word1 (SW GP) */
  18203. #define OCOTP_SW_GP1_BITS_MASK (0xFFFFFFFFU)
  18204. #define OCOTP_SW_GP1_BITS_SHIFT (0U)
  18205. #define OCOTP_SW_GP1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP1_BITS_SHIFT)) & OCOTP_SW_GP1_BITS_MASK)
  18206. /*! @name SW_GP2 - Value of OTP Bank5 Word2 (SW GP) */
  18207. #define OCOTP_SW_GP2_BITS_MASK (0xFFFFFFFFU)
  18208. #define OCOTP_SW_GP2_BITS_SHIFT (0U)
  18209. #define OCOTP_SW_GP2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP2_BITS_SHIFT)) & OCOTP_SW_GP2_BITS_MASK)
  18210. /*! @name SW_GP3 - Value of OTP Bank5 Word3 (SW GP) */
  18211. #define OCOTP_SW_GP3_BITS_MASK (0xFFFFFFFFU)
  18212. #define OCOTP_SW_GP3_BITS_SHIFT (0U)
  18213. #define OCOTP_SW_GP3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP3_BITS_SHIFT)) & OCOTP_SW_GP3_BITS_MASK)
  18214. /*! @name SW_GP4 - Value of OTP Bank5 Word4 (SW GP) */
  18215. #define OCOTP_SW_GP4_BITS_MASK (0xFFFFFFFFU)
  18216. #define OCOTP_SW_GP4_BITS_SHIFT (0U)
  18217. #define OCOTP_SW_GP4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP4_BITS_SHIFT)) & OCOTP_SW_GP4_BITS_MASK)
  18218. /*! @name MISC_CONF - Value of OTP Bank5 Word5 (Misc Conf) */
  18219. #define OCOTP_MISC_CONF_BITS_MASK (0xFFFFFFFFU)
  18220. #define OCOTP_MISC_CONF_BITS_SHIFT (0U)
  18221. #define OCOTP_MISC_CONF_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MISC_CONF_BITS_SHIFT)) & OCOTP_MISC_CONF_BITS_MASK)
  18222. /*! @name FIELD_RETURN - Value of OTP Bank5 Word6 (Field Return) */
  18223. #define OCOTP_FIELD_RETURN_BITS_MASK (0xFFFFFFFFU)
  18224. #define OCOTP_FIELD_RETURN_BITS_SHIFT (0U)
  18225. #define OCOTP_FIELD_RETURN_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_FIELD_RETURN_BITS_SHIFT)) & OCOTP_FIELD_RETURN_BITS_MASK)
  18226. /*! @name SRK_REVOKE - Value of OTP Bank5 Word7 (SRK Revoke) */
  18227. #define OCOTP_SRK_REVOKE_BITS_MASK (0xFFFFFFFFU)
  18228. #define OCOTP_SRK_REVOKE_BITS_SHIFT (0U)
  18229. #define OCOTP_SRK_REVOKE_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK_REVOKE_BITS_SHIFT)) & OCOTP_SRK_REVOKE_BITS_MASK)
  18230. /*! @name ROM_PATCH0 - Value of OTP Bank6 Word0 (ROM Patch) */
  18231. #define OCOTP_ROM_PATCH0_BITS_MASK (0xFFFFFFFFU)
  18232. #define OCOTP_ROM_PATCH0_BITS_SHIFT (0U)
  18233. #define OCOTP_ROM_PATCH0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ROM_PATCH0_BITS_SHIFT)) & OCOTP_ROM_PATCH0_BITS_MASK)
  18234. /*! @name ROM_PATCH1 - Value of OTP Bank6 Word1 (ROM Patch) */
  18235. #define OCOTP_ROM_PATCH1_BITS_MASK (0xFFFFFFFFU)
  18236. #define OCOTP_ROM_PATCH1_BITS_SHIFT (0U)
  18237. #define OCOTP_ROM_PATCH1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ROM_PATCH1_BITS_SHIFT)) & OCOTP_ROM_PATCH1_BITS_MASK)
  18238. /*! @name ROM_PATCH2 - Value of OTP Bank6 Word2 (ROM Patch) */
  18239. #define OCOTP_ROM_PATCH2_BITS_MASK (0xFFFFFFFFU)
  18240. #define OCOTP_ROM_PATCH2_BITS_SHIFT (0U)
  18241. #define OCOTP_ROM_PATCH2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ROM_PATCH2_BITS_SHIFT)) & OCOTP_ROM_PATCH2_BITS_MASK)
  18242. /*! @name ROM_PATCH3 - Value of OTP Bank6 Word3 (ROM Patch) */
  18243. #define OCOTP_ROM_PATCH3_BITS_MASK (0xFFFFFFFFU)
  18244. #define OCOTP_ROM_PATCH3_BITS_SHIFT (0U)
  18245. #define OCOTP_ROM_PATCH3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ROM_PATCH3_BITS_SHIFT)) & OCOTP_ROM_PATCH3_BITS_MASK)
  18246. /*! @name ROM_PATCH4 - Value of OTP Bank6 Word4 (ROM Patch) */
  18247. #define OCOTP_ROM_PATCH4_BITS_MASK (0xFFFFFFFFU)
  18248. #define OCOTP_ROM_PATCH4_BITS_SHIFT (0U)
  18249. #define OCOTP_ROM_PATCH4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ROM_PATCH4_BITS_SHIFT)) & OCOTP_ROM_PATCH4_BITS_MASK)
  18250. /*! @name ROM_PATCH5 - Value of OTP Bank6 Word5 (ROM Patch) */
  18251. #define OCOTP_ROM_PATCH5_BITS_MASK (0xFFFFFFFFU)
  18252. #define OCOTP_ROM_PATCH5_BITS_SHIFT (0U)
  18253. #define OCOTP_ROM_PATCH5_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ROM_PATCH5_BITS_SHIFT)) & OCOTP_ROM_PATCH5_BITS_MASK)
  18254. /*! @name ROM_PATCH6 - Value of OTP Bank6 Word6 (ROM Patch) */
  18255. #define OCOTP_ROM_PATCH6_BITS_MASK (0xFFFFFFFFU)
  18256. #define OCOTP_ROM_PATCH6_BITS_SHIFT (0U)
  18257. #define OCOTP_ROM_PATCH6_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ROM_PATCH6_BITS_SHIFT)) & OCOTP_ROM_PATCH6_BITS_MASK)
  18258. /*! @name ROM_PATCH7 - Value of OTP Bank6 Word7 (ROM Patch) */
  18259. #define OCOTP_ROM_PATCH7_BITS_MASK (0xFFFFFFFFU)
  18260. #define OCOTP_ROM_PATCH7_BITS_SHIFT (0U)
  18261. #define OCOTP_ROM_PATCH7_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ROM_PATCH7_BITS_SHIFT)) & OCOTP_ROM_PATCH7_BITS_MASK)
  18262. /*! @name GP3_0 - Value of OTP Bank7 Word0 (General Purpose Customer Defined Info) */
  18263. #define OCOTP_GP3_0_BITS_MASK (0xFFFFFFFFU)
  18264. #define OCOTP_GP3_0_BITS_SHIFT (0U)
  18265. #define OCOTP_GP3_0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP3_0_BITS_SHIFT)) & OCOTP_GP3_0_BITS_MASK)
  18266. /*! @name GP3_1 - Value of OTP Bank7 Word1 (General Purpose Customer Defined Info) */
  18267. #define OCOTP_GP3_1_BITS_MASK (0xFFFFFFFFU)
  18268. #define OCOTP_GP3_1_BITS_SHIFT (0U)
  18269. #define OCOTP_GP3_1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP3_1_BITS_SHIFT)) & OCOTP_GP3_1_BITS_MASK)
  18270. /*! @name GP3_2 - Value of OTP Bank7 Word2 (General Purpose Customer Defined Info) */
  18271. #define OCOTP_GP3_2_BITS_MASK (0xFFFFFFFFU)
  18272. #define OCOTP_GP3_2_BITS_SHIFT (0U)
  18273. #define OCOTP_GP3_2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP3_2_BITS_SHIFT)) & OCOTP_GP3_2_BITS_MASK)
  18274. /*! @name GP3_3 - Value of OTP Bank7 Word3 (General Purpose Customer Defined Info) */
  18275. #define OCOTP_GP3_3_BITS_MASK (0xFFFFFFFFU)
  18276. #define OCOTP_GP3_3_BITS_SHIFT (0U)
  18277. #define OCOTP_GP3_3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP3_3_BITS_SHIFT)) & OCOTP_GP3_3_BITS_MASK)
  18278. /*! @name GP3_4 - Value of OTP Bank8 Word4 (General Purpose Customer Defined Info) */
  18279. #define OCOTP_GP3_4_BITS_MASK (0xFFFFFFFFU)
  18280. #define OCOTP_GP3_4_BITS_SHIFT (0U)
  18281. #define OCOTP_GP3_4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP3_4_BITS_SHIFT)) & OCOTP_GP3_4_BITS_MASK)
  18282. /*! @name GP4_0 - Value of OTP Bank7 Word5 (General Purpose Customer Defined Info) */
  18283. #define OCOTP_GP4_0_BITS_MASK (0xFFFFFFFFU)
  18284. #define OCOTP_GP4_0_BITS_SHIFT (0U)
  18285. #define OCOTP_GP4_0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP4_0_BITS_SHIFT)) & OCOTP_GP4_0_BITS_MASK)
  18286. /*! @name GP4_1 - Value of OTP Bank7 Word6 (General Purpose Customer Defined Info) */
  18287. #define OCOTP_GP4_1_BITS_MASK (0xFFFFFFFFU)
  18288. #define OCOTP_GP4_1_BITS_SHIFT (0U)
  18289. #define OCOTP_GP4_1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP4_1_BITS_SHIFT)) & OCOTP_GP4_1_BITS_MASK)
  18290. /*! @name GP4_2 - Value of OTP Bank7 Word7 (General Purpose Customer Defined Info) */
  18291. #define OCOTP_GP4_2_BITS_MASK (0xFFFFFFFFU)
  18292. #define OCOTP_GP4_2_BITS_SHIFT (0U)
  18293. #define OCOTP_GP4_2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP4_2_BITS_SHIFT)) & OCOTP_GP4_2_BITS_MASK)
  18294. /*!
  18295. * @}
  18296. */ /* end of group OCOTP_Register_Masks */
  18297. /* OCOTP - Peripheral instance base addresses */
  18298. /** Peripheral OCOTP base address */
  18299. #define OCOTP_BASE (0x21BC000u)
  18300. /** Peripheral OCOTP base pointer */
  18301. #define OCOTP ((OCOTP_Type *)OCOTP_BASE)
  18302. /** Array initializer of OCOTP peripheral base addresses */
  18303. #define OCOTP_BASE_ADDRS { OCOTP_BASE }
  18304. /** Array initializer of OCOTP peripheral base pointers */
  18305. #define OCOTP_BASE_PTRS { OCOTP }
  18306. /*!
  18307. * @}
  18308. */ /* end of group OCOTP_Peripheral_Access_Layer */
  18309. /* ----------------------------------------------------------------------------
  18310. -- PGC Peripheral Access Layer
  18311. ---------------------------------------------------------------------------- */
  18312. /*!
  18313. * @addtogroup PGC_Peripheral_Access_Layer PGC Peripheral Access Layer
  18314. * @{
  18315. */
  18316. /** PGC - Register Layout Typedef */
  18317. typedef struct {
  18318. __IO uint32_t MEGA_CTRL; /**< PGC Mega Control Register, offset: 0x0 */
  18319. __IO uint32_t MEGA_PUPSCR; /**< PGC Mega Power Up Sequence Control Register, offset: 0x4 */
  18320. __IO uint32_t MEGA_PDNSCR; /**< PGC Mega Pull Down Sequence Control Register, offset: 0x8 */
  18321. __IO uint32_t MEGA_SR; /**< PGC Mega Power Gating Controller Status Register, offset: 0xC */
  18322. uint8_t RESERVED_0[112];
  18323. __IO uint32_t CPU_CTRL; /**< PGC CPU Control Register, offset: 0x80 */
  18324. __IO uint32_t CPU_PUPSCR; /**< PGC CPU Power Up Sequence Control Register, offset: 0x84 */
  18325. __IO uint32_t CPU_PDNSCR; /**< PGC CPU Pull Down Sequence Control Register, offset: 0x88 */
  18326. __IO uint32_t CPU_SR; /**< PGC CPU Power Gating Controller Status Register, offset: 0x8C */
  18327. } PGC_Type;
  18328. /* ----------------------------------------------------------------------------
  18329. -- PGC Register Masks
  18330. ---------------------------------------------------------------------------- */
  18331. /*!
  18332. * @addtogroup PGC_Register_Masks PGC Register Masks
  18333. * @{
  18334. */
  18335. /*! @name MEGA_CTRL - PGC Mega Control Register */
  18336. #define PGC_MEGA_CTRL_PCR_MASK (0x1U)
  18337. #define PGC_MEGA_CTRL_PCR_SHIFT (0U)
  18338. #define PGC_MEGA_CTRL_PCR(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_CTRL_PCR_SHIFT)) & PGC_MEGA_CTRL_PCR_MASK)
  18339. /*! @name MEGA_PUPSCR - PGC Mega Power Up Sequence Control Register */
  18340. #define PGC_MEGA_PUPSCR_SW_MASK (0x3FU)
  18341. #define PGC_MEGA_PUPSCR_SW_SHIFT (0U)
  18342. #define PGC_MEGA_PUPSCR_SW(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_PUPSCR_SW_SHIFT)) & PGC_MEGA_PUPSCR_SW_MASK)
  18343. #define PGC_MEGA_PUPSCR_SW2ISO_MASK (0x3F00U)
  18344. #define PGC_MEGA_PUPSCR_SW2ISO_SHIFT (8U)
  18345. #define PGC_MEGA_PUPSCR_SW2ISO(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_PUPSCR_SW2ISO_SHIFT)) & PGC_MEGA_PUPSCR_SW2ISO_MASK)
  18346. /*! @name MEGA_PDNSCR - PGC Mega Pull Down Sequence Control Register */
  18347. #define PGC_MEGA_PDNSCR_ISO_MASK (0x3FU)
  18348. #define PGC_MEGA_PDNSCR_ISO_SHIFT (0U)
  18349. #define PGC_MEGA_PDNSCR_ISO(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_PDNSCR_ISO_SHIFT)) & PGC_MEGA_PDNSCR_ISO_MASK)
  18350. #define PGC_MEGA_PDNSCR_ISO2SW_MASK (0x3F00U)
  18351. #define PGC_MEGA_PDNSCR_ISO2SW_SHIFT (8U)
  18352. #define PGC_MEGA_PDNSCR_ISO2SW(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_PDNSCR_ISO2SW_SHIFT)) & PGC_MEGA_PDNSCR_ISO2SW_MASK)
  18353. /*! @name MEGA_SR - PGC Mega Power Gating Controller Status Register */
  18354. #define PGC_MEGA_SR_PSR_MASK (0x1U)
  18355. #define PGC_MEGA_SR_PSR_SHIFT (0U)
  18356. #define PGC_MEGA_SR_PSR(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_SR_PSR_SHIFT)) & PGC_MEGA_SR_PSR_MASK)
  18357. /*! @name CPU_CTRL - PGC CPU Control Register */
  18358. #define PGC_CPU_CTRL_PCR_MASK (0x1U)
  18359. #define PGC_CPU_CTRL_PCR_SHIFT (0U)
  18360. #define PGC_CPU_CTRL_PCR(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_CTRL_PCR_SHIFT)) & PGC_CPU_CTRL_PCR_MASK)
  18361. /*! @name CPU_PUPSCR - PGC CPU Power Up Sequence Control Register */
  18362. #define PGC_CPU_PUPSCR_SW_MASK (0x3FU)
  18363. #define PGC_CPU_PUPSCR_SW_SHIFT (0U)
  18364. #define PGC_CPU_PUPSCR_SW(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_PUPSCR_SW_SHIFT)) & PGC_CPU_PUPSCR_SW_MASK)
  18365. #define PGC_CPU_PUPSCR_SW2ISO_MASK (0x3F00U)
  18366. #define PGC_CPU_PUPSCR_SW2ISO_SHIFT (8U)
  18367. #define PGC_CPU_PUPSCR_SW2ISO(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_PUPSCR_SW2ISO_SHIFT)) & PGC_CPU_PUPSCR_SW2ISO_MASK)
  18368. /*! @name CPU_PDNSCR - PGC CPU Pull Down Sequence Control Register */
  18369. #define PGC_CPU_PDNSCR_ISO_MASK (0x3FU)
  18370. #define PGC_CPU_PDNSCR_ISO_SHIFT (0U)
  18371. #define PGC_CPU_PDNSCR_ISO(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_PDNSCR_ISO_SHIFT)) & PGC_CPU_PDNSCR_ISO_MASK)
  18372. #define PGC_CPU_PDNSCR_ISO2SW_MASK (0x3F00U)
  18373. #define PGC_CPU_PDNSCR_ISO2SW_SHIFT (8U)
  18374. #define PGC_CPU_PDNSCR_ISO2SW(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_PDNSCR_ISO2SW_SHIFT)) & PGC_CPU_PDNSCR_ISO2SW_MASK)
  18375. /*! @name CPU_SR - PGC CPU Power Gating Controller Status Register */
  18376. #define PGC_CPU_SR_PSR_MASK (0x1U)
  18377. #define PGC_CPU_SR_PSR_SHIFT (0U)
  18378. #define PGC_CPU_SR_PSR(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_SR_PSR_SHIFT)) & PGC_CPU_SR_PSR_MASK)
  18379. /*!
  18380. * @}
  18381. */ /* end of group PGC_Register_Masks */
  18382. /* PGC - Peripheral instance base addresses */
  18383. /** Peripheral PGC base address */
  18384. #define PGC_BASE (0x20DC220u)
  18385. /** Peripheral PGC base pointer */
  18386. #define PGC ((PGC_Type *)PGC_BASE)
  18387. /** Array initializer of PGC peripheral base addresses */
  18388. #define PGC_BASE_ADDRS { PGC_BASE }
  18389. /** Array initializer of PGC peripheral base pointers */
  18390. #define PGC_BASE_PTRS { PGC }
  18391. /*!
  18392. * @}
  18393. */ /* end of group PGC_Peripheral_Access_Layer */
  18394. /* ----------------------------------------------------------------------------
  18395. -- PMU Peripheral Access Layer
  18396. ---------------------------------------------------------------------------- */
  18397. /*!
  18398. * @addtogroup PMU_Peripheral_Access_Layer PMU Peripheral Access Layer
  18399. * @{
  18400. */
  18401. /** PMU - Register Layout Typedef */
  18402. typedef struct {
  18403. __IO uint32_t REG_1P1; /**< Regulator 1P1 Register, offset: 0x0 */
  18404. uint8_t RESERVED_0[12];
  18405. __IO uint32_t REG_3P0; /**< Regulator 3P0 Register, offset: 0x10 */
  18406. uint8_t RESERVED_1[12];
  18407. __IO uint32_t REG_2P5; /**< Regulator 2P5 Register, offset: 0x20 */
  18408. uint8_t RESERVED_2[12];
  18409. __IO uint32_t REG_CORE; /**< Digital Regulator Core Register, offset: 0x30 */
  18410. uint8_t RESERVED_3[300];
  18411. __IO uint32_t LOWPWR_CTRL; /**< Low Power Control Register, offset: 0x160 */
  18412. __IO uint32_t LOWPWR_CTRL_SET; /**< Low Power Control Register, offset: 0x164 */
  18413. __IO uint32_t LOWPWR_CTRL_CLR; /**< Low Power Control Register, offset: 0x168 */
  18414. __IO uint32_t LOWPWR_CTRL_TOG; /**< Low Power Control Register, offset: 0x16C */
  18415. } PMU_Type;
  18416. /* ----------------------------------------------------------------------------
  18417. -- PMU Register Masks
  18418. ---------------------------------------------------------------------------- */
  18419. /*!
  18420. * @addtogroup PMU_Register_Masks PMU Register Masks
  18421. * @{
  18422. */
  18423. /*! @name REG_1P1 - Regulator 1P1 Register */
  18424. #define PMU_REG_1P1_ENABLE_LINREG_MASK (0x1U)
  18425. #define PMU_REG_1P1_ENABLE_LINREG_SHIFT (0U)
  18426. #define PMU_REG_1P1_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_LINREG_SHIFT)) & PMU_REG_1P1_ENABLE_LINREG_MASK)
  18427. #define PMU_REG_1P1_ENABLE_BO_MASK (0x2U)
  18428. #define PMU_REG_1P1_ENABLE_BO_SHIFT (1U)
  18429. #define PMU_REG_1P1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_BO_SHIFT)) & PMU_REG_1P1_ENABLE_BO_MASK)
  18430. #define PMU_REG_1P1_ENABLE_ILIMIT_MASK (0x4U)
  18431. #define PMU_REG_1P1_ENABLE_ILIMIT_SHIFT (2U)
  18432. #define PMU_REG_1P1_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_ILIMIT_SHIFT)) & PMU_REG_1P1_ENABLE_ILIMIT_MASK)
  18433. #define PMU_REG_1P1_ENABLE_PULLDOWN_MASK (0x8U)
  18434. #define PMU_REG_1P1_ENABLE_PULLDOWN_SHIFT (3U)
  18435. #define PMU_REG_1P1_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_1P1_ENABLE_PULLDOWN_MASK)
  18436. #define PMU_REG_1P1_BO_OFFSET_MASK (0x70U)
  18437. #define PMU_REG_1P1_BO_OFFSET_SHIFT (4U)
  18438. #define PMU_REG_1P1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_BO_OFFSET_SHIFT)) & PMU_REG_1P1_BO_OFFSET_MASK)
  18439. #define PMU_REG_1P1_OUTPUT_TRG_MASK (0x1F00U)
  18440. #define PMU_REG_1P1_OUTPUT_TRG_SHIFT (8U)
  18441. #define PMU_REG_1P1_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_OUTPUT_TRG_SHIFT)) & PMU_REG_1P1_OUTPUT_TRG_MASK)
  18442. #define PMU_REG_1P1_BO_VDD1P1_MASK (0x10000U)
  18443. #define PMU_REG_1P1_BO_VDD1P1_SHIFT (16U)
  18444. #define PMU_REG_1P1_BO_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_BO_VDD1P1_SHIFT)) & PMU_REG_1P1_BO_VDD1P1_MASK)
  18445. #define PMU_REG_1P1_OK_VDD1P1_MASK (0x20000U)
  18446. #define PMU_REG_1P1_OK_VDD1P1_SHIFT (17U)
  18447. #define PMU_REG_1P1_OK_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_OK_VDD1P1_SHIFT)) & PMU_REG_1P1_OK_VDD1P1_MASK)
  18448. #define PMU_REG_1P1_ENABLE_WEAK_LINREG_MASK (0x40000U)
  18449. #define PMU_REG_1P1_ENABLE_WEAK_LINREG_SHIFT (18U)
  18450. #define PMU_REG_1P1_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_ENABLE_WEAK_LINREG_MASK)
  18451. #define PMU_REG_1P1_SELREF_WEAK_LINREG_MASK (0x80000U)
  18452. #define PMU_REG_1P1_SELREF_WEAK_LINREG_SHIFT (19U)
  18453. #define PMU_REG_1P1_SELREF_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SELREF_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_SELREF_WEAK_LINREG_MASK)
  18454. /*! @name REG_3P0 - Regulator 3P0 Register */
  18455. #define PMU_REG_3P0_ENABLE_LINREG_MASK (0x1U)
  18456. #define PMU_REG_3P0_ENABLE_LINREG_SHIFT (0U)
  18457. #define PMU_REG_3P0_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_ENABLE_LINREG_SHIFT)) & PMU_REG_3P0_ENABLE_LINREG_MASK)
  18458. #define PMU_REG_3P0_ENABLE_BO_MASK (0x2U)
  18459. #define PMU_REG_3P0_ENABLE_BO_SHIFT (1U)
  18460. #define PMU_REG_3P0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_ENABLE_BO_SHIFT)) & PMU_REG_3P0_ENABLE_BO_MASK)
  18461. #define PMU_REG_3P0_ENABLE_ILIMIT_MASK (0x4U)
  18462. #define PMU_REG_3P0_ENABLE_ILIMIT_SHIFT (2U)
  18463. #define PMU_REG_3P0_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_ENABLE_ILIMIT_SHIFT)) & PMU_REG_3P0_ENABLE_ILIMIT_MASK)
  18464. #define PMU_REG_3P0_BO_OFFSET_MASK (0x70U)
  18465. #define PMU_REG_3P0_BO_OFFSET_SHIFT (4U)
  18466. #define PMU_REG_3P0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_BO_OFFSET_SHIFT)) & PMU_REG_3P0_BO_OFFSET_MASK)
  18467. #define PMU_REG_3P0_VBUS_SEL_MASK (0x80U)
  18468. #define PMU_REG_3P0_VBUS_SEL_SHIFT (7U)
  18469. #define PMU_REG_3P0_VBUS_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_VBUS_SEL_SHIFT)) & PMU_REG_3P0_VBUS_SEL_MASK)
  18470. #define PMU_REG_3P0_OUTPUT_TRG_MASK (0x1F00U)
  18471. #define PMU_REG_3P0_OUTPUT_TRG_SHIFT (8U)
  18472. #define PMU_REG_3P0_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_OUTPUT_TRG_SHIFT)) & PMU_REG_3P0_OUTPUT_TRG_MASK)
  18473. #define PMU_REG_3P0_BO_VDD3P0_MASK (0x10000U)
  18474. #define PMU_REG_3P0_BO_VDD3P0_SHIFT (16U)
  18475. #define PMU_REG_3P0_BO_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_BO_VDD3P0_SHIFT)) & PMU_REG_3P0_BO_VDD3P0_MASK)
  18476. #define PMU_REG_3P0_OK_VDD3P0_MASK (0x20000U)
  18477. #define PMU_REG_3P0_OK_VDD3P0_SHIFT (17U)
  18478. #define PMU_REG_3P0_OK_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_OK_VDD3P0_SHIFT)) & PMU_REG_3P0_OK_VDD3P0_MASK)
  18479. /*! @name REG_2P5 - Regulator 2P5 Register */
  18480. #define PMU_REG_2P5_ENABLE_LINREG_MASK (0x1U)
  18481. #define PMU_REG_2P5_ENABLE_LINREG_SHIFT (0U)
  18482. #define PMU_REG_2P5_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_LINREG_SHIFT)) & PMU_REG_2P5_ENABLE_LINREG_MASK)
  18483. #define PMU_REG_2P5_ENABLE_BO_MASK (0x2U)
  18484. #define PMU_REG_2P5_ENABLE_BO_SHIFT (1U)
  18485. #define PMU_REG_2P5_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_BO_SHIFT)) & PMU_REG_2P5_ENABLE_BO_MASK)
  18486. #define PMU_REG_2P5_ENABLE_ILIMIT_MASK (0x4U)
  18487. #define PMU_REG_2P5_ENABLE_ILIMIT_SHIFT (2U)
  18488. #define PMU_REG_2P5_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_ILIMIT_SHIFT)) & PMU_REG_2P5_ENABLE_ILIMIT_MASK)
  18489. #define PMU_REG_2P5_ENABLE_PULLDOWN_MASK (0x8U)
  18490. #define PMU_REG_2P5_ENABLE_PULLDOWN_SHIFT (3U)
  18491. #define PMU_REG_2P5_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_2P5_ENABLE_PULLDOWN_MASK)
  18492. #define PMU_REG_2P5_BO_OFFSET_MASK (0x70U)
  18493. #define PMU_REG_2P5_BO_OFFSET_SHIFT (4U)
  18494. #define PMU_REG_2P5_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_BO_OFFSET_SHIFT)) & PMU_REG_2P5_BO_OFFSET_MASK)
  18495. #define PMU_REG_2P5_OUTPUT_TRG_MASK (0x1F00U)
  18496. #define PMU_REG_2P5_OUTPUT_TRG_SHIFT (8U)
  18497. #define PMU_REG_2P5_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_OUTPUT_TRG_SHIFT)) & PMU_REG_2P5_OUTPUT_TRG_MASK)
  18498. #define PMU_REG_2P5_BO_VDD2P5_MASK (0x10000U)
  18499. #define PMU_REG_2P5_BO_VDD2P5_SHIFT (16U)
  18500. #define PMU_REG_2P5_BO_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_BO_VDD2P5_SHIFT)) & PMU_REG_2P5_BO_VDD2P5_MASK)
  18501. #define PMU_REG_2P5_OK_VDD2P5_MASK (0x20000U)
  18502. #define PMU_REG_2P5_OK_VDD2P5_SHIFT (17U)
  18503. #define PMU_REG_2P5_OK_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_OK_VDD2P5_SHIFT)) & PMU_REG_2P5_OK_VDD2P5_MASK)
  18504. #define PMU_REG_2P5_ENABLE_WEAK_LINREG_MASK (0x40000U)
  18505. #define PMU_REG_2P5_ENABLE_WEAK_LINREG_SHIFT (18U)
  18506. #define PMU_REG_2P5_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_2P5_ENABLE_WEAK_LINREG_MASK)
  18507. /*! @name REG_CORE - Digital Regulator Core Register */
  18508. #define PMU_REG_CORE_REG0_TARG_MASK (0x1FU)
  18509. #define PMU_REG_CORE_REG0_TARG_SHIFT (0U)
  18510. #define PMU_REG_CORE_REG0_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_REG0_TARG_SHIFT)) & PMU_REG_CORE_REG0_TARG_MASK)
  18511. #define PMU_REG_CORE_REG2_TARG_MASK (0x7C0000U)
  18512. #define PMU_REG_CORE_REG2_TARG_SHIFT (18U)
  18513. #define PMU_REG_CORE_REG2_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_REG2_TARG_SHIFT)) & PMU_REG_CORE_REG2_TARG_MASK)
  18514. #define PMU_REG_CORE_RAMP_RATE_MASK (0x18000000U)
  18515. #define PMU_REG_CORE_RAMP_RATE_SHIFT (27U)
  18516. #define PMU_REG_CORE_RAMP_RATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_RAMP_RATE_SHIFT)) & PMU_REG_CORE_RAMP_RATE_MASK)
  18517. #define PMU_REG_CORE_FET_ODRIVE_MASK (0x20000000U)
  18518. #define PMU_REG_CORE_FET_ODRIVE_SHIFT (29U)
  18519. #define PMU_REG_CORE_FET_ODRIVE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_FET_ODRIVE_SHIFT)) & PMU_REG_CORE_FET_ODRIVE_MASK)
  18520. /*! @name LOWPWR_CTRL - Low Power Control Register */
  18521. #define PMU_LOWPWR_CTRL_RC_OSC_EN_MASK (0x1U)
  18522. #define PMU_LOWPWR_CTRL_RC_OSC_EN_SHIFT (0U)
  18523. #define PMU_LOWPWR_CTRL_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_RC_OSC_EN_SHIFT)) & PMU_LOWPWR_CTRL_RC_OSC_EN_MASK)
  18524. #define PMU_LOWPWR_CTRL_RC_OSC_PROG_MASK (0xEU)
  18525. #define PMU_LOWPWR_CTRL_RC_OSC_PROG_SHIFT (1U)
  18526. #define PMU_LOWPWR_CTRL_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_RC_OSC_PROG_SHIFT)) & PMU_LOWPWR_CTRL_RC_OSC_PROG_MASK)
  18527. #define PMU_LOWPWR_CTRL_OSC_SEL_MASK (0x10U)
  18528. #define PMU_LOWPWR_CTRL_OSC_SEL_SHIFT (4U)
  18529. #define PMU_LOWPWR_CTRL_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_OSC_SEL_SHIFT)) & PMU_LOWPWR_CTRL_OSC_SEL_MASK)
  18530. #define PMU_LOWPWR_CTRL_LPBG_SEL_MASK (0x20U)
  18531. #define PMU_LOWPWR_CTRL_LPBG_SEL_SHIFT (5U)
  18532. #define PMU_LOWPWR_CTRL_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_LPBG_SEL_SHIFT)) & PMU_LOWPWR_CTRL_LPBG_SEL_MASK)
  18533. #define PMU_LOWPWR_CTRL_LPBG_TEST_MASK (0x40U)
  18534. #define PMU_LOWPWR_CTRL_LPBG_TEST_SHIFT (6U)
  18535. #define PMU_LOWPWR_CTRL_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_LPBG_TEST_SHIFT)) & PMU_LOWPWR_CTRL_LPBG_TEST_MASK)
  18536. #define PMU_LOWPWR_CTRL_REFTOP_IBIAS_OFF_MASK (0x80U)
  18537. #define PMU_LOWPWR_CTRL_REFTOP_IBIAS_OFF_SHIFT (7U)
  18538. #define PMU_LOWPWR_CTRL_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_REFTOP_IBIAS_OFF_SHIFT)) & PMU_LOWPWR_CTRL_REFTOP_IBIAS_OFF_MASK)
  18539. #define PMU_LOWPWR_CTRL_L1_PWRGATE_MASK (0x100U)
  18540. #define PMU_LOWPWR_CTRL_L1_PWRGATE_SHIFT (8U)
  18541. #define PMU_LOWPWR_CTRL_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_L1_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_L1_PWRGATE_MASK)
  18542. #define PMU_LOWPWR_CTRL_L2_PWRGATE_MASK (0x200U)
  18543. #define PMU_LOWPWR_CTRL_L2_PWRGATE_SHIFT (9U)
  18544. #define PMU_LOWPWR_CTRL_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_L2_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_L2_PWRGATE_MASK)
  18545. #define PMU_LOWPWR_CTRL_CPU_PWRGATE_MASK (0x400U)
  18546. #define PMU_LOWPWR_CTRL_CPU_PWRGATE_SHIFT (10U)
  18547. #define PMU_LOWPWR_CTRL_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CPU_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_CPU_PWRGATE_MASK)
  18548. #define PMU_LOWPWR_CTRL_DISPLAY_PWRGATE_MASK (0x800U)
  18549. #define PMU_LOWPWR_CTRL_DISPLAY_PWRGATE_SHIFT (11U)
  18550. #define PMU_LOWPWR_CTRL_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_DISPLAY_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_DISPLAY_PWRGATE_MASK)
  18551. #define PMU_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_MASK (0x2000U)
  18552. #define PMU_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_SHIFT (13U)
  18553. #define PMU_LOWPWR_CTRL_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_SHIFT)) & PMU_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_MASK)
  18554. #define PMU_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_MASK (0xC000U)
  18555. #define PMU_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_SHIFT (14U)
  18556. #define PMU_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_SHIFT)) & PMU_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_MASK)
  18557. #define PMU_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_MASK (0x10000U)
  18558. #define PMU_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_SHIFT (16U)
  18559. #define PMU_LOWPWR_CTRL_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_SHIFT)) & PMU_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_MASK)
  18560. #define PMU_LOWPWR_CTRL_MIX_PWRGATE_MASK (0x20000U)
  18561. #define PMU_LOWPWR_CTRL_MIX_PWRGATE_SHIFT (17U)
  18562. #define PMU_LOWPWR_CTRL_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_MIX_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_MIX_PWRGATE_MASK)
  18563. /*! @name LOWPWR_CTRL_SET - Low Power Control Register */
  18564. #define PMU_LOWPWR_CTRL_SET_RC_OSC_EN_MASK (0x1U)
  18565. #define PMU_LOWPWR_CTRL_SET_RC_OSC_EN_SHIFT (0U)
  18566. #define PMU_LOWPWR_CTRL_SET_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_RC_OSC_EN_SHIFT)) & PMU_LOWPWR_CTRL_SET_RC_OSC_EN_MASK)
  18567. #define PMU_LOWPWR_CTRL_SET_RC_OSC_PROG_MASK (0xEU)
  18568. #define PMU_LOWPWR_CTRL_SET_RC_OSC_PROG_SHIFT (1U)
  18569. #define PMU_LOWPWR_CTRL_SET_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_RC_OSC_PROG_SHIFT)) & PMU_LOWPWR_CTRL_SET_RC_OSC_PROG_MASK)
  18570. #define PMU_LOWPWR_CTRL_SET_OSC_SEL_MASK (0x10U)
  18571. #define PMU_LOWPWR_CTRL_SET_OSC_SEL_SHIFT (4U)
  18572. #define PMU_LOWPWR_CTRL_SET_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_OSC_SEL_SHIFT)) & PMU_LOWPWR_CTRL_SET_OSC_SEL_MASK)
  18573. #define PMU_LOWPWR_CTRL_SET_LPBG_SEL_MASK (0x20U)
  18574. #define PMU_LOWPWR_CTRL_SET_LPBG_SEL_SHIFT (5U)
  18575. #define PMU_LOWPWR_CTRL_SET_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_LPBG_SEL_SHIFT)) & PMU_LOWPWR_CTRL_SET_LPBG_SEL_MASK)
  18576. #define PMU_LOWPWR_CTRL_SET_LPBG_TEST_MASK (0x40U)
  18577. #define PMU_LOWPWR_CTRL_SET_LPBG_TEST_SHIFT (6U)
  18578. #define PMU_LOWPWR_CTRL_SET_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_LPBG_TEST_SHIFT)) & PMU_LOWPWR_CTRL_SET_LPBG_TEST_MASK)
  18579. #define PMU_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_MASK (0x80U)
  18580. #define PMU_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_SHIFT (7U)
  18581. #define PMU_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_SHIFT)) & PMU_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_MASK)
  18582. #define PMU_LOWPWR_CTRL_SET_L1_PWRGATE_MASK (0x100U)
  18583. #define PMU_LOWPWR_CTRL_SET_L1_PWRGATE_SHIFT (8U)
  18584. #define PMU_LOWPWR_CTRL_SET_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_L1_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_SET_L1_PWRGATE_MASK)
  18585. #define PMU_LOWPWR_CTRL_SET_L2_PWRGATE_MASK (0x200U)
  18586. #define PMU_LOWPWR_CTRL_SET_L2_PWRGATE_SHIFT (9U)
  18587. #define PMU_LOWPWR_CTRL_SET_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_L2_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_SET_L2_PWRGATE_MASK)
  18588. #define PMU_LOWPWR_CTRL_SET_CPU_PWRGATE_MASK (0x400U)
  18589. #define PMU_LOWPWR_CTRL_SET_CPU_PWRGATE_SHIFT (10U)
  18590. #define PMU_LOWPWR_CTRL_SET_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_CPU_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_SET_CPU_PWRGATE_MASK)
  18591. #define PMU_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_MASK (0x800U)
  18592. #define PMU_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_SHIFT (11U)
  18593. #define PMU_LOWPWR_CTRL_SET_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_MASK)
  18594. #define PMU_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_MASK (0x2000U)
  18595. #define PMU_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_SHIFT (13U)
  18596. #define PMU_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_SHIFT)) & PMU_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_MASK)
  18597. #define PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_MASK (0xC000U)
  18598. #define PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_SHIFT (14U)
  18599. #define PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_SHIFT)) & PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_MASK)
  18600. #define PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_MASK (0x10000U)
  18601. #define PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_SHIFT (16U)
  18602. #define PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_SHIFT)) & PMU_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_MASK)
  18603. #define PMU_LOWPWR_CTRL_SET_MIX_PWRGATE_MASK (0x20000U)
  18604. #define PMU_LOWPWR_CTRL_SET_MIX_PWRGATE_SHIFT (17U)
  18605. #define PMU_LOWPWR_CTRL_SET_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_SET_MIX_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_SET_MIX_PWRGATE_MASK)
  18606. /*! @name LOWPWR_CTRL_CLR - Low Power Control Register */
  18607. #define PMU_LOWPWR_CTRL_CLR_RC_OSC_EN_MASK (0x1U)
  18608. #define PMU_LOWPWR_CTRL_CLR_RC_OSC_EN_SHIFT (0U)
  18609. #define PMU_LOWPWR_CTRL_CLR_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_RC_OSC_EN_SHIFT)) & PMU_LOWPWR_CTRL_CLR_RC_OSC_EN_MASK)
  18610. #define PMU_LOWPWR_CTRL_CLR_RC_OSC_PROG_MASK (0xEU)
  18611. #define PMU_LOWPWR_CTRL_CLR_RC_OSC_PROG_SHIFT (1U)
  18612. #define PMU_LOWPWR_CTRL_CLR_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_RC_OSC_PROG_SHIFT)) & PMU_LOWPWR_CTRL_CLR_RC_OSC_PROG_MASK)
  18613. #define PMU_LOWPWR_CTRL_CLR_OSC_SEL_MASK (0x10U)
  18614. #define PMU_LOWPWR_CTRL_CLR_OSC_SEL_SHIFT (4U)
  18615. #define PMU_LOWPWR_CTRL_CLR_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_OSC_SEL_SHIFT)) & PMU_LOWPWR_CTRL_CLR_OSC_SEL_MASK)
  18616. #define PMU_LOWPWR_CTRL_CLR_LPBG_SEL_MASK (0x20U)
  18617. #define PMU_LOWPWR_CTRL_CLR_LPBG_SEL_SHIFT (5U)
  18618. #define PMU_LOWPWR_CTRL_CLR_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_LPBG_SEL_SHIFT)) & PMU_LOWPWR_CTRL_CLR_LPBG_SEL_MASK)
  18619. #define PMU_LOWPWR_CTRL_CLR_LPBG_TEST_MASK (0x40U)
  18620. #define PMU_LOWPWR_CTRL_CLR_LPBG_TEST_SHIFT (6U)
  18621. #define PMU_LOWPWR_CTRL_CLR_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_LPBG_TEST_SHIFT)) & PMU_LOWPWR_CTRL_CLR_LPBG_TEST_MASK)
  18622. #define PMU_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_MASK (0x80U)
  18623. #define PMU_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_SHIFT (7U)
  18624. #define PMU_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_SHIFT)) & PMU_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_MASK)
  18625. #define PMU_LOWPWR_CTRL_CLR_L1_PWRGATE_MASK (0x100U)
  18626. #define PMU_LOWPWR_CTRL_CLR_L1_PWRGATE_SHIFT (8U)
  18627. #define PMU_LOWPWR_CTRL_CLR_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_L1_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_CLR_L1_PWRGATE_MASK)
  18628. #define PMU_LOWPWR_CTRL_CLR_L2_PWRGATE_MASK (0x200U)
  18629. #define PMU_LOWPWR_CTRL_CLR_L2_PWRGATE_SHIFT (9U)
  18630. #define PMU_LOWPWR_CTRL_CLR_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_L2_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_CLR_L2_PWRGATE_MASK)
  18631. #define PMU_LOWPWR_CTRL_CLR_CPU_PWRGATE_MASK (0x400U)
  18632. #define PMU_LOWPWR_CTRL_CLR_CPU_PWRGATE_SHIFT (10U)
  18633. #define PMU_LOWPWR_CTRL_CLR_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_CPU_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_CLR_CPU_PWRGATE_MASK)
  18634. #define PMU_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_MASK (0x800U)
  18635. #define PMU_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_SHIFT (11U)
  18636. #define PMU_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_MASK)
  18637. #define PMU_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_MASK (0x2000U)
  18638. #define PMU_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_SHIFT (13U)
  18639. #define PMU_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_SHIFT)) & PMU_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_MASK)
  18640. #define PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_MASK (0xC000U)
  18641. #define PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_SHIFT (14U)
  18642. #define PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_SHIFT)) & PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_MASK)
  18643. #define PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_MASK (0x10000U)
  18644. #define PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_SHIFT (16U)
  18645. #define PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_SHIFT)) & PMU_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_MASK)
  18646. #define PMU_LOWPWR_CTRL_CLR_MIX_PWRGATE_MASK (0x20000U)
  18647. #define PMU_LOWPWR_CTRL_CLR_MIX_PWRGATE_SHIFT (17U)
  18648. #define PMU_LOWPWR_CTRL_CLR_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_CLR_MIX_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_CLR_MIX_PWRGATE_MASK)
  18649. /*! @name LOWPWR_CTRL_TOG - Low Power Control Register */
  18650. #define PMU_LOWPWR_CTRL_TOG_RC_OSC_EN_MASK (0x1U)
  18651. #define PMU_LOWPWR_CTRL_TOG_RC_OSC_EN_SHIFT (0U)
  18652. #define PMU_LOWPWR_CTRL_TOG_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_RC_OSC_EN_SHIFT)) & PMU_LOWPWR_CTRL_TOG_RC_OSC_EN_MASK)
  18653. #define PMU_LOWPWR_CTRL_TOG_RC_OSC_PROG_MASK (0xEU)
  18654. #define PMU_LOWPWR_CTRL_TOG_RC_OSC_PROG_SHIFT (1U)
  18655. #define PMU_LOWPWR_CTRL_TOG_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_RC_OSC_PROG_SHIFT)) & PMU_LOWPWR_CTRL_TOG_RC_OSC_PROG_MASK)
  18656. #define PMU_LOWPWR_CTRL_TOG_OSC_SEL_MASK (0x10U)
  18657. #define PMU_LOWPWR_CTRL_TOG_OSC_SEL_SHIFT (4U)
  18658. #define PMU_LOWPWR_CTRL_TOG_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_OSC_SEL_SHIFT)) & PMU_LOWPWR_CTRL_TOG_OSC_SEL_MASK)
  18659. #define PMU_LOWPWR_CTRL_TOG_LPBG_SEL_MASK (0x20U)
  18660. #define PMU_LOWPWR_CTRL_TOG_LPBG_SEL_SHIFT (5U)
  18661. #define PMU_LOWPWR_CTRL_TOG_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_LPBG_SEL_SHIFT)) & PMU_LOWPWR_CTRL_TOG_LPBG_SEL_MASK)
  18662. #define PMU_LOWPWR_CTRL_TOG_LPBG_TEST_MASK (0x40U)
  18663. #define PMU_LOWPWR_CTRL_TOG_LPBG_TEST_SHIFT (6U)
  18664. #define PMU_LOWPWR_CTRL_TOG_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_LPBG_TEST_SHIFT)) & PMU_LOWPWR_CTRL_TOG_LPBG_TEST_MASK)
  18665. #define PMU_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_MASK (0x80U)
  18666. #define PMU_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_SHIFT (7U)
  18667. #define PMU_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_SHIFT)) & PMU_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_MASK)
  18668. #define PMU_LOWPWR_CTRL_TOG_L1_PWRGATE_MASK (0x100U)
  18669. #define PMU_LOWPWR_CTRL_TOG_L1_PWRGATE_SHIFT (8U)
  18670. #define PMU_LOWPWR_CTRL_TOG_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_L1_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_TOG_L1_PWRGATE_MASK)
  18671. #define PMU_LOWPWR_CTRL_TOG_L2_PWRGATE_MASK (0x200U)
  18672. #define PMU_LOWPWR_CTRL_TOG_L2_PWRGATE_SHIFT (9U)
  18673. #define PMU_LOWPWR_CTRL_TOG_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_L2_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_TOG_L2_PWRGATE_MASK)
  18674. #define PMU_LOWPWR_CTRL_TOG_CPU_PWRGATE_MASK (0x400U)
  18675. #define PMU_LOWPWR_CTRL_TOG_CPU_PWRGATE_SHIFT (10U)
  18676. #define PMU_LOWPWR_CTRL_TOG_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_CPU_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_TOG_CPU_PWRGATE_MASK)
  18677. #define PMU_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_MASK (0x800U)
  18678. #define PMU_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_SHIFT (11U)
  18679. #define PMU_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_MASK)
  18680. #define PMU_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_MASK (0x2000U)
  18681. #define PMU_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_SHIFT (13U)
  18682. #define PMU_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_SHIFT)) & PMU_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_MASK)
  18683. #define PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_MASK (0xC000U)
  18684. #define PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_SHIFT (14U)
  18685. #define PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_SHIFT)) & PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_MASK)
  18686. #define PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_MASK (0x10000U)
  18687. #define PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_SHIFT (16U)
  18688. #define PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_SHIFT)) & PMU_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_MASK)
  18689. #define PMU_LOWPWR_CTRL_TOG_MIX_PWRGATE_MASK (0x20000U)
  18690. #define PMU_LOWPWR_CTRL_TOG_MIX_PWRGATE_SHIFT (17U)
  18691. #define PMU_LOWPWR_CTRL_TOG_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_LOWPWR_CTRL_TOG_MIX_PWRGATE_SHIFT)) & PMU_LOWPWR_CTRL_TOG_MIX_PWRGATE_MASK)
  18692. /*!
  18693. * @}
  18694. */ /* end of group PMU_Register_Masks */
  18695. /* PMU - Peripheral instance base addresses */
  18696. /** Peripheral PMU base address */
  18697. #define PMU_BASE (g_pmu_vbase) //(0x20C8110u)
  18698. /** Peripheral PMU base pointer */
  18699. #define PMU ((PMU_Type *)PMU_BASE)
  18700. /** Array initializer of PMU peripheral base addresses */
  18701. #define PMU_BASE_ADDRS { PMU_BASE }
  18702. /** Array initializer of PMU peripheral base pointers */
  18703. #define PMU_BASE_PTRS { PMU }
  18704. /** Interrupt vectors for the PMU peripheral type */
  18705. #define PMU_IRQS { PMU_IRQ1_IRQn, PMU_IRQ2_IRQn }
  18706. /*!
  18707. * @}
  18708. */ /* end of group PMU_Peripheral_Access_Layer */
  18709. /* ----------------------------------------------------------------------------
  18710. -- PWM Peripheral Access Layer
  18711. ---------------------------------------------------------------------------- */
  18712. /*!
  18713. * @addtogroup PWM_Peripheral_Access_Layer PWM Peripheral Access Layer
  18714. * @{
  18715. */
  18716. /** PWM - Register Layout Typedef */
  18717. typedef struct {
  18718. __IO uint32_t PWMCR; /**< PWM Control Register, offset: 0x0 */
  18719. __IO uint32_t PWMSR; /**< PWM Status Register, offset: 0x4 */
  18720. __IO uint32_t PWMIR; /**< PWM Interrupt Register, offset: 0x8 */
  18721. __IO uint32_t PWMSAR; /**< PWM Sample Register, offset: 0xC */
  18722. __IO uint32_t PWMPR; /**< PWM Period Register, offset: 0x10 */
  18723. __I uint32_t PWMCNR; /**< PWM Counter Register, offset: 0x14 */
  18724. } PWM_Type;
  18725. /* ----------------------------------------------------------------------------
  18726. -- PWM Register Masks
  18727. ---------------------------------------------------------------------------- */
  18728. /*!
  18729. * @addtogroup PWM_Register_Masks PWM Register Masks
  18730. * @{
  18731. */
  18732. /*! @name PWMCR - PWM Control Register */
  18733. #define PWM_PWMCR_EN_MASK (0x1U)
  18734. #define PWM_PWMCR_EN_SHIFT (0U)
  18735. #define PWM_PWMCR_EN(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_EN_SHIFT)) & PWM_PWMCR_EN_MASK)
  18736. #define PWM_PWMCR_REPEAT_MASK (0x6U)
  18737. #define PWM_PWMCR_REPEAT_SHIFT (1U)
  18738. #define PWM_PWMCR_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_REPEAT_SHIFT)) & PWM_PWMCR_REPEAT_MASK)
  18739. #define PWM_PWMCR_SWR_MASK (0x8U)
  18740. #define PWM_PWMCR_SWR_SHIFT (3U)
  18741. #define PWM_PWMCR_SWR(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_SWR_SHIFT)) & PWM_PWMCR_SWR_MASK)
  18742. #define PWM_PWMCR_PRESCALER_MASK (0xFFF0U)
  18743. #define PWM_PWMCR_PRESCALER_SHIFT (4U)
  18744. #define PWM_PWMCR_PRESCALER(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_PRESCALER_SHIFT)) & PWM_PWMCR_PRESCALER_MASK)
  18745. #define PWM_PWMCR_CLKSRC_MASK (0x30000U)
  18746. #define PWM_PWMCR_CLKSRC_SHIFT (16U)
  18747. #define PWM_PWMCR_CLKSRC(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_CLKSRC_SHIFT)) & PWM_PWMCR_CLKSRC_MASK)
  18748. #define PWM_PWMCR_POUTC_MASK (0xC0000U)
  18749. #define PWM_PWMCR_POUTC_SHIFT (18U)
  18750. #define PWM_PWMCR_POUTC(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_POUTC_SHIFT)) & PWM_PWMCR_POUTC_MASK)
  18751. #define PWM_PWMCR_HCTR_MASK (0x100000U)
  18752. #define PWM_PWMCR_HCTR_SHIFT (20U)
  18753. #define PWM_PWMCR_HCTR(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_HCTR_SHIFT)) & PWM_PWMCR_HCTR_MASK)
  18754. #define PWM_PWMCR_BCTR_MASK (0x200000U)
  18755. #define PWM_PWMCR_BCTR_SHIFT (21U)
  18756. #define PWM_PWMCR_BCTR(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_BCTR_SHIFT)) & PWM_PWMCR_BCTR_MASK)
  18757. #define PWM_PWMCR_DBGEN_MASK (0x400000U)
  18758. #define PWM_PWMCR_DBGEN_SHIFT (22U)
  18759. #define PWM_PWMCR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_DBGEN_SHIFT)) & PWM_PWMCR_DBGEN_MASK)
  18760. #define PWM_PWMCR_WAITEN_MASK (0x800000U)
  18761. #define PWM_PWMCR_WAITEN_SHIFT (23U)
  18762. #define PWM_PWMCR_WAITEN(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_WAITEN_SHIFT)) & PWM_PWMCR_WAITEN_MASK)
  18763. #define PWM_PWMCR_DOZEN_MASK (0x1000000U)
  18764. #define PWM_PWMCR_DOZEN_SHIFT (24U)
  18765. #define PWM_PWMCR_DOZEN(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_DOZEN_SHIFT)) & PWM_PWMCR_DOZEN_MASK)
  18766. #define PWM_PWMCR_STOPEN_MASK (0x2000000U)
  18767. #define PWM_PWMCR_STOPEN_SHIFT (25U)
  18768. #define PWM_PWMCR_STOPEN(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_STOPEN_SHIFT)) & PWM_PWMCR_STOPEN_MASK)
  18769. #define PWM_PWMCR_FWM_MASK (0xC000000U)
  18770. #define PWM_PWMCR_FWM_SHIFT (26U)
  18771. #define PWM_PWMCR_FWM(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCR_FWM_SHIFT)) & PWM_PWMCR_FWM_MASK)
  18772. /*! @name PWMSR - PWM Status Register */
  18773. #define PWM_PWMSR_FIFOAV_MASK (0x7U)
  18774. #define PWM_PWMSR_FIFOAV_SHIFT (0U)
  18775. #define PWM_PWMSR_FIFOAV(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMSR_FIFOAV_SHIFT)) & PWM_PWMSR_FIFOAV_MASK)
  18776. #define PWM_PWMSR_FE_MASK (0x8U)
  18777. #define PWM_PWMSR_FE_SHIFT (3U)
  18778. #define PWM_PWMSR_FE(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMSR_FE_SHIFT)) & PWM_PWMSR_FE_MASK)
  18779. #define PWM_PWMSR_ROV_MASK (0x10U)
  18780. #define PWM_PWMSR_ROV_SHIFT (4U)
  18781. #define PWM_PWMSR_ROV(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMSR_ROV_SHIFT)) & PWM_PWMSR_ROV_MASK)
  18782. #define PWM_PWMSR_CMP_MASK (0x20U)
  18783. #define PWM_PWMSR_CMP_SHIFT (5U)
  18784. #define PWM_PWMSR_CMP(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMSR_CMP_SHIFT)) & PWM_PWMSR_CMP_MASK)
  18785. #define PWM_PWMSR_FWE_MASK (0x40U)
  18786. #define PWM_PWMSR_FWE_SHIFT (6U)
  18787. #define PWM_PWMSR_FWE(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMSR_FWE_SHIFT)) & PWM_PWMSR_FWE_MASK)
  18788. /*! @name PWMIR - PWM Interrupt Register */
  18789. #define PWM_PWMIR_FIE_MASK (0x1U)
  18790. #define PWM_PWMIR_FIE_SHIFT (0U)
  18791. #define PWM_PWMIR_FIE(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMIR_FIE_SHIFT)) & PWM_PWMIR_FIE_MASK)
  18792. #define PWM_PWMIR_RIE_MASK (0x2U)
  18793. #define PWM_PWMIR_RIE_SHIFT (1U)
  18794. #define PWM_PWMIR_RIE(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMIR_RIE_SHIFT)) & PWM_PWMIR_RIE_MASK)
  18795. #define PWM_PWMIR_CIE_MASK (0x4U)
  18796. #define PWM_PWMIR_CIE_SHIFT (2U)
  18797. #define PWM_PWMIR_CIE(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMIR_CIE_SHIFT)) & PWM_PWMIR_CIE_MASK)
  18798. /*! @name PWMSAR - PWM Sample Register */
  18799. #define PWM_PWMSAR_SAMPLE_MASK (0xFFFFU)
  18800. #define PWM_PWMSAR_SAMPLE_SHIFT (0U)
  18801. #define PWM_PWMSAR_SAMPLE(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMSAR_SAMPLE_SHIFT)) & PWM_PWMSAR_SAMPLE_MASK)
  18802. /*! @name PWMPR - PWM Period Register */
  18803. #define PWM_PWMPR_PERIOD_MASK (0xFFFFU)
  18804. #define PWM_PWMPR_PERIOD_SHIFT (0U)
  18805. #define PWM_PWMPR_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMPR_PERIOD_SHIFT)) & PWM_PWMPR_PERIOD_MASK)
  18806. /*! @name PWMCNR - PWM Counter Register */
  18807. #define PWM_PWMCNR_COUNT_MASK (0xFFFFU)
  18808. #define PWM_PWMCNR_COUNT_SHIFT (0U)
  18809. #define PWM_PWMCNR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << PWM_PWMCNR_COUNT_SHIFT)) & PWM_PWMCNR_COUNT_MASK)
  18810. /*!
  18811. * @}
  18812. */ /* end of group PWM_Register_Masks */
  18813. /* PWM - Peripheral instance base addresses */
  18814. /** Peripheral PWM1 base address */
  18815. #define PWM1_BASE (0x2080000u)
  18816. /** Peripheral PWM1 base pointer */
  18817. #define PWM1 ((PWM_Type *)PWM1_BASE)
  18818. /** Peripheral PWM2 base address */
  18819. #define PWM2_BASE (0x2084000u)
  18820. /** Peripheral PWM2 base pointer */
  18821. #define PWM2 ((PWM_Type *)PWM2_BASE)
  18822. /** Peripheral PWM3 base address */
  18823. #define PWM3_BASE (0x2088000u)
  18824. /** Peripheral PWM3 base pointer */
  18825. #define PWM3 ((PWM_Type *)PWM3_BASE)
  18826. /** Peripheral PWM4 base address */
  18827. #define PWM4_BASE (0x208C000u)
  18828. /** Peripheral PWM4 base pointer */
  18829. #define PWM4 ((PWM_Type *)PWM4_BASE)
  18830. /** Peripheral PWM5 base address */
  18831. #define PWM5_BASE (0x20F0000u)
  18832. /** Peripheral PWM5 base pointer */
  18833. #define PWM5 ((PWM_Type *)PWM5_BASE)
  18834. /** Peripheral PWM6 base address */
  18835. #define PWM6_BASE (0x20F4000u)
  18836. /** Peripheral PWM6 base pointer */
  18837. #define PWM6 ((PWM_Type *)PWM6_BASE)
  18838. /** Peripheral PWM7 base address */
  18839. #define PWM7_BASE (0x20F8000u)
  18840. /** Peripheral PWM7 base pointer */
  18841. #define PWM7 ((PWM_Type *)PWM7_BASE)
  18842. /** Peripheral PWM8 base address */
  18843. #define PWM8_BASE (0x20FC000u)
  18844. /** Peripheral PWM8 base pointer */
  18845. #define PWM8 ((PWM_Type *)PWM8_BASE)
  18846. /** Array initializer of PWM peripheral base addresses */
  18847. #define PWM_BASE_ADDRS { 0u, PWM1_BASE, PWM2_BASE, PWM3_BASE, PWM4_BASE, PWM5_BASE, PWM6_BASE, PWM7_BASE, PWM8_BASE }
  18848. /** Array initializer of PWM peripheral base pointers */
  18849. #define PWM_BASE_PTRS { (PWM_Type *)0u, PWM1, PWM2, PWM3, PWM4, PWM5, PWM6, PWM7, PWM8 }
  18850. /** Interrupt vectors for the PWM peripheral type */
  18851. #define PWM_IRQS { NotAvail_IRQn, PWM1_IRQn, PWM2_IRQn, PWM3_IRQn, PWM4_IRQn, PWM5_IRQn, PWM6_IRQn, PWM7_IRQn, PWM8_IRQn }
  18852. /*!
  18853. * @}
  18854. */ /* end of group PWM_Peripheral_Access_Layer */
  18855. /* ----------------------------------------------------------------------------
  18856. -- PXP Peripheral Access Layer
  18857. ---------------------------------------------------------------------------- */
  18858. /*!
  18859. * @addtogroup PXP_Peripheral_Access_Layer PXP Peripheral Access Layer
  18860. * @{
  18861. */
  18862. /** PXP - Register Layout Typedef */
  18863. typedef struct {
  18864. __IO uint32_t CTRL; /**< Control Register 0, offset: 0x0 */
  18865. __IO uint32_t CTRL_SET; /**< Control Register 0, offset: 0x4 */
  18866. __IO uint32_t CTRL_CLR; /**< Control Register 0, offset: 0x8 */
  18867. __IO uint32_t CTRL_TOG; /**< Control Register 0, offset: 0xC */
  18868. __IO uint32_t STAT; /**< Status Register, offset: 0x10 */
  18869. __IO uint32_t STAT_SET; /**< Status Register, offset: 0x14 */
  18870. __IO uint32_t STAT_CLR; /**< Status Register, offset: 0x18 */
  18871. __IO uint32_t STAT_TOG; /**< Status Register, offset: 0x1C */
  18872. __IO uint32_t OUT_CTRL; /**< Output Buffer Control Register, offset: 0x20 */
  18873. __IO uint32_t OUT_CTRL_SET; /**< Output Buffer Control Register, offset: 0x24 */
  18874. __IO uint32_t OUT_CTRL_CLR; /**< Output Buffer Control Register, offset: 0x28 */
  18875. __IO uint32_t OUT_CTRL_TOG; /**< Output Buffer Control Register, offset: 0x2C */
  18876. __IO uint32_t OUT_BUF; /**< Output Frame Buffer Pointer, offset: 0x30 */
  18877. uint8_t RESERVED_0[12];
  18878. __IO uint32_t OUT_BUF2; /**< Output Frame Buffer Pointer #2, offset: 0x40 */
  18879. uint8_t RESERVED_1[12];
  18880. __IO uint32_t OUT_PITCH; /**< Output Buffer Pitch, offset: 0x50 */
  18881. uint8_t RESERVED_2[12];
  18882. __IO uint32_t OUT_LRC; /**< Output Surface Lower Right Coordinate, offset: 0x60 */
  18883. uint8_t RESERVED_3[12];
  18884. __IO uint32_t OUT_PS_ULC; /**< Processed Surface Upper Left Coordinate, offset: 0x70 */
  18885. uint8_t RESERVED_4[12];
  18886. __IO uint32_t OUT_PS_LRC; /**< Processed Surface Lower Right Coordinate, offset: 0x80 */
  18887. uint8_t RESERVED_5[12];
  18888. __IO uint32_t OUT_AS_ULC; /**< Alpha Surface Upper Left Coordinate, offset: 0x90 */
  18889. uint8_t RESERVED_6[12];
  18890. __IO uint32_t OUT_AS_LRC; /**< Alpha Surface Lower Right Coordinate, offset: 0xA0 */
  18891. uint8_t RESERVED_7[12];
  18892. __IO uint32_t PS_CTRL; /**< Processed Surface (PS) Control Register, offset: 0xB0 */
  18893. __IO uint32_t PS_CTRL_SET; /**< Processed Surface (PS) Control Register, offset: 0xB4 */
  18894. __IO uint32_t PS_CTRL_CLR; /**< Processed Surface (PS) Control Register, offset: 0xB8 */
  18895. __IO uint32_t PS_CTRL_TOG; /**< Processed Surface (PS) Control Register, offset: 0xBC */
  18896. __IO uint32_t PS_BUF; /**< PS Input Buffer Address, offset: 0xC0 */
  18897. uint8_t RESERVED_8[12];
  18898. __IO uint32_t PS_UBUF; /**< PS U/Cb or 2 Plane UV Input Buffer Address, offset: 0xD0 */
  18899. uint8_t RESERVED_9[12];
  18900. __IO uint32_t PS_VBUF; /**< PS V/Cr Input Buffer Address, offset: 0xE0 */
  18901. uint8_t RESERVED_10[12];
  18902. __IO uint32_t PS_PITCH; /**< Processed Surface Pitch, offset: 0xF0 */
  18903. uint8_t RESERVED_11[12];
  18904. __IO uint32_t PS_BACKGROUND_0; /**< PS Background Color, offset: 0x100 */
  18905. uint8_t RESERVED_12[12];
  18906. __IO uint32_t PS_SCALE; /**< PS Scale Factor Register, offset: 0x110 */
  18907. uint8_t RESERVED_13[12];
  18908. __IO uint32_t PS_OFFSET; /**< PS Scale Offset Register, offset: 0x120 */
  18909. uint8_t RESERVED_14[12];
  18910. __IO uint32_t PS_CLRKEYLOW_0; /**< PS Color Key Low, offset: 0x130 */
  18911. uint8_t RESERVED_15[12];
  18912. __IO uint32_t PS_CLRKEYHIGH_0; /**< PS Color Key High, offset: 0x140 */
  18913. uint8_t RESERVED_16[12];
  18914. __IO uint32_t AS_CTRL; /**< Alpha Surface Control, offset: 0x150 */
  18915. uint8_t RESERVED_17[12];
  18916. __IO uint32_t AS_BUF; /**< Alpha Surface Buffer Pointer, offset: 0x160 */
  18917. uint8_t RESERVED_18[12];
  18918. __IO uint32_t AS_PITCH; /**< Alpha Surface Pitch, offset: 0x170 */
  18919. uint8_t RESERVED_19[12];
  18920. __IO uint32_t AS_CLRKEYLOW_0; /**< Overlay Color Key Low, offset: 0x180 */
  18921. uint8_t RESERVED_20[12];
  18922. __IO uint32_t AS_CLRKEYHIGH_0; /**< Overlay Color Key High, offset: 0x190 */
  18923. uint8_t RESERVED_21[12];
  18924. __IO uint32_t CSC1_COEF0; /**< Color Space Conversion Coefficient Register 0, offset: 0x1A0 */
  18925. uint8_t RESERVED_22[12];
  18926. __IO uint32_t CSC1_COEF1; /**< Color Space Conversion Coefficient Register 1, offset: 0x1B0 */
  18927. uint8_t RESERVED_23[12];
  18928. __IO uint32_t CSC1_COEF2; /**< Color Space Conversion Coefficient Register 2, offset: 0x1C0 */
  18929. uint8_t RESERVED_24[12];
  18930. __IO uint32_t CSC2_CTRL; /**< Color Space Conversion Control Register., offset: 0x1D0 */
  18931. uint8_t RESERVED_25[12];
  18932. __IO uint32_t CSC2_COEF0; /**< Color Space Conversion Coefficient Register 0, offset: 0x1E0 */
  18933. uint8_t RESERVED_26[12];
  18934. __IO uint32_t CSC2_COEF1; /**< Color Space Conversion Coefficient Register 1, offset: 0x1F0 */
  18935. uint8_t RESERVED_27[12];
  18936. __IO uint32_t CSC2_COEF2; /**< Color Space Conversion Coefficient Register 2, offset: 0x200 */
  18937. uint8_t RESERVED_28[12];
  18938. __IO uint32_t CSC2_COEF3; /**< Color Space Conversion Coefficient Register 3, offset: 0x210 */
  18939. uint8_t RESERVED_29[12];
  18940. __IO uint32_t CSC2_COEF4; /**< Color Space Conversion Coefficient Register 4, offset: 0x220 */
  18941. uint8_t RESERVED_30[12];
  18942. __IO uint32_t CSC2_COEF5; /**< Color Space Conversion Coefficient Register 5, offset: 0x230 */
  18943. uint8_t RESERVED_31[12];
  18944. __IO uint32_t LUT_CTRL; /**< Lookup Table Control Register., offset: 0x240 */
  18945. uint8_t RESERVED_32[12];
  18946. __IO uint32_t LUT_ADDR; /**< Lookup Table Control Register., offset: 0x250 */
  18947. uint8_t RESERVED_33[12];
  18948. __IO uint32_t LUT_DATA; /**< Lookup Table Data Register., offset: 0x260 */
  18949. uint8_t RESERVED_34[12];
  18950. __IO uint32_t LUT_EXTMEM; /**< Lookup Table External Memory Address Register., offset: 0x270 */
  18951. uint8_t RESERVED_35[12];
  18952. __IO uint32_t CFA; /**< Color Filter Array Register., offset: 0x280 */
  18953. uint8_t RESERVED_36[12];
  18954. __IO uint32_t ALPHA_A_CTRL; /**< PXP Alpha Engine A Control Register., offset: 0x290 */
  18955. uint8_t RESERVED_37[44];
  18956. __IO uint32_t PS_BACKGROUND_1; /**< PS Background Color 1, offset: 0x2C0 */
  18957. uint8_t RESERVED_38[12];
  18958. __IO uint32_t PS_CLRKEYLOW_1; /**< PS Color Key Low 1, offset: 0x2D0 */
  18959. uint8_t RESERVED_39[12];
  18960. __IO uint32_t PS_CLRKEYHIGH_1; /**< PS Color Key High 1, offset: 0x2E0 */
  18961. uint8_t RESERVED_40[12];
  18962. __IO uint32_t AS_CLRKEYLOW_1; /**< Overlay Color Key Low, offset: 0x2F0 */
  18963. uint8_t RESERVED_41[12];
  18964. __IO uint32_t AS_CLRKEYHIGH_1; /**< Overlay Color Key High, offset: 0x300 */
  18965. uint8_t RESERVED_42[12];
  18966. __IO uint32_t CTRL2; /**< Control Register 2, offset: 0x310 */
  18967. __IO uint32_t CTRL2_SET; /**< Control Register 2, offset: 0x314 */
  18968. __IO uint32_t CTRL2_CLR; /**< Control Register 2, offset: 0x318 */
  18969. __IO uint32_t CTRL2_TOG; /**< Control Register 2, offset: 0x31C */
  18970. __IO uint32_t POWER_REG0; /**< PXP Power Control Register., offset: 0x320 */
  18971. uint8_t RESERVED_43[12];
  18972. __IO uint32_t POWER_REG1; /**< PXP Power Control Register 1., offset: 0x330 */
  18973. uint8_t RESERVED_44[12];
  18974. __IO uint32_t DATA_PATH_CTRL0; /**< This register helps decide the data path gthrough the PXP., offset: 0x340 */
  18975. __IO uint32_t DATA_PATH_CTRL0_SET; /**< This register helps decide the data path gthrough the PXP., offset: 0x344 */
  18976. __IO uint32_t DATA_PATH_CTRL0_CLR; /**< This register helps decide the data path gthrough the PXP., offset: 0x348 */
  18977. __IO uint32_t DATA_PATH_CTRL0_TOG; /**< This register helps decide the data path gthrough the PXP., offset: 0x34C */
  18978. __IO uint32_t DATA_PATH_CTRL1; /**< This register helps decide the data path gthrough the PXP., offset: 0x350 */
  18979. __IO uint32_t DATA_PATH_CTRL1_SET; /**< This register helps decide the data path gthrough the PXP., offset: 0x354 */
  18980. __IO uint32_t DATA_PATH_CTRL1_CLR; /**< This register helps decide the data path gthrough the PXP., offset: 0x358 */
  18981. __IO uint32_t DATA_PATH_CTRL1_TOG; /**< This register helps decide the data path gthrough the PXP., offset: 0x35C */
  18982. __IO uint32_t INIT_MEM_CTRL; /**< Initialize memory buffer control Register, offset: 0x360 */
  18983. __IO uint32_t INIT_MEM_CTRL_SET; /**< Initialize memory buffer control Register, offset: 0x364 */
  18984. __IO uint32_t INIT_MEM_CTRL_CLR; /**< Initialize memory buffer control Register, offset: 0x368 */
  18985. __IO uint32_t INIT_MEM_CTRL_TOG; /**< Initialize memory buffer control Register, offset: 0x36C */
  18986. __IO uint32_t INIT_MEM_DATA; /**< Write data Register, offset: 0x370 */
  18987. uint8_t RESERVED_45[12];
  18988. __IO uint32_t INIT_MEM_DATA_HIGH; /**< Write data Register, offset: 0x380 */
  18989. uint8_t RESERVED_46[12];
  18990. __IO uint32_t IRQ_MASK; /**< PXP IRQ Mask Register, offset: 0x390 */
  18991. __IO uint32_t IRQ_MASK_SET; /**< PXP IRQ Mask Register, offset: 0x394 */
  18992. __IO uint32_t IRQ_MASK_CLR; /**< PXP IRQ Mask Register, offset: 0x398 */
  18993. __IO uint32_t IRQ_MASK_TOG; /**< PXP IRQ Mask Register, offset: 0x39C */
  18994. __IO uint32_t IRQ; /**< PXP Interrupt Register, offset: 0x3A0 */
  18995. __IO uint32_t IRQ_SET; /**< PXP Interrupt Register, offset: 0x3A4 */
  18996. __IO uint32_t IRQ_CLR; /**< PXP Interrupt Register, offset: 0x3A8 */
  18997. __IO uint32_t IRQ_TOG; /**< PXP Interrupt Register, offset: 0x3AC */
  18998. __IO uint32_t NEXT_EN; /**< PXP NEXT Buffer Enable select Register, offset: 0x3B0 */
  18999. __IO uint32_t NEXT_EN_SET; /**< PXP NEXT Buffer Enable select Register, offset: 0x3B4 */
  19000. __IO uint32_t NEXT_EN_CLR; /**< PXP NEXT Buffer Enable select Register, offset: 0x3B8 */
  19001. __IO uint32_t NEXT_EN_TOG; /**< PXP NEXT Buffer Enable select Register, offset: 0x3BC */
  19002. uint8_t RESERVED_47[64];
  19003. __IO uint32_t NEXT; /**< Next Frame Pointer, offset: 0x400 */
  19004. uint8_t RESERVED_48[12];
  19005. __IO uint32_t DEBUGCTRL; /**< Debug Control Register, offset: 0x410 */
  19006. uint8_t RESERVED_49[12];
  19007. __I uint32_t DEBUGr; /**< Debug Register, offset: 0x420 */
  19008. uint8_t RESERVED_50[12];
  19009. __I uint32_t VERSION; /**< Version Register, offset: 0x430 */
  19010. uint8_t RESERVED_51[1484];
  19011. __IO uint32_t DITHER_STORE_SIZE_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0xA00 */
  19012. uint8_t RESERVED_52[1788];
  19013. __IO uint32_t WFB_FETCH_CTRL; /**< Fetch engine Control for WFE B Register, offset: 0x1100 */
  19014. __IO uint32_t WFB_FETCH_CTRL_SET; /**< Fetch engine Control for WFE B Register, offset: 0x1104 */
  19015. __IO uint32_t WFB_FETCH_CTRL_CLR; /**< Fetch engine Control for WFE B Register, offset: 0x1108 */
  19016. __IO uint32_t WFB_FETCH_CTRL_TOG; /**< Fetch engine Control for WFE B Register, offset: 0x110C */
  19017. __IO uint32_t WFB_FETCH_BUF1_ADDR; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1110 */
  19018. uint8_t RESERVED_53[12];
  19019. __IO uint32_t WFB_FETCH_BUF1_PITCH; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1120 */
  19020. uint8_t RESERVED_54[12];
  19021. __IO uint32_t WFB_FETCH_BUF1_SIZE; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1130 */
  19022. uint8_t RESERVED_55[12];
  19023. __IO uint32_t WFB_FETCH_BUF2_ADDR; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1140 */
  19024. uint8_t RESERVED_56[12];
  19025. __IO uint32_t WFB_FETCH_BUF2_PITCH; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1150 */
  19026. uint8_t RESERVED_57[12];
  19027. __IO uint32_t WFB_FETCH_BUF2_SIZE; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1160 */
  19028. uint8_t RESERVED_58[12];
  19029. __IO uint32_t WFB_ARRAY_PIXEL0_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1170 */
  19030. uint8_t RESERVED_59[12];
  19031. __IO uint32_t WFB_ARRAY_PIXEL1_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1180 */
  19032. uint8_t RESERVED_60[12];
  19033. __IO uint32_t WFB_ARRAY_PIXEL2_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1190 */
  19034. uint8_t RESERVED_61[12];
  19035. __IO uint32_t WFB_ARRAY_PIXEL3_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x11A0 */
  19036. uint8_t RESERVED_62[12];
  19037. __IO uint32_t WFB_ARRAY_PIXEL4_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x11B0 */
  19038. uint8_t RESERVED_63[12];
  19039. __IO uint32_t WFB_ARRAY_PIXEL5_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x11C0 */
  19040. uint8_t RESERVED_64[12];
  19041. __IO uint32_t WFB_ARRAY_PIXEL6_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x11D0 */
  19042. uint8_t RESERVED_65[12];
  19043. __IO uint32_t WFB_ARRAY_PIXEL7_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x11E0 */
  19044. uint8_t RESERVED_66[12];
  19045. __IO uint32_t WFB_ARRAY_FLAG0_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x11F0 */
  19046. uint8_t RESERVED_67[12];
  19047. __IO uint32_t WFB_ARRAY_FLAG1_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1200 */
  19048. uint8_t RESERVED_68[12];
  19049. __IO uint32_t WFB_ARRAY_FLAG2_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1210 */
  19050. uint8_t RESERVED_69[12];
  19051. __IO uint32_t WFB_ARRAY_FLAG3_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1220 */
  19052. uint8_t RESERVED_70[12];
  19053. __IO uint32_t WFB_ARRAY_FLAG4_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1230 */
  19054. uint8_t RESERVED_71[12];
  19055. __IO uint32_t WFB_ARRAY_FLAG5_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1240 */
  19056. uint8_t RESERVED_72[12];
  19057. __IO uint32_t WFB_ARRAY_FLAG6_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1250 */
  19058. uint8_t RESERVED_73[12];
  19059. __IO uint32_t WFB_ARRAY_FLAG7_MASK; /**< This register defines the control bits for the pxp wfb fetch sub-block., offset: 0x1260 */
  19060. uint8_t RESERVED_74[12];
  19061. __IO uint32_t WFB_FETCH_BUF1_CORD; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x1270 */
  19062. uint8_t RESERVED_75[12];
  19063. __IO uint32_t WFB_FETCH_BUF2_CORD; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x1280 */
  19064. uint8_t RESERVED_76[12];
  19065. __IO uint32_t WFB_ARRAY_FLAG8_MASK; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x1290 */
  19066. uint8_t RESERVED_77[12];
  19067. __IO uint32_t WFB_ARRAY_FLAG9_MASK; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x12A0 */
  19068. uint8_t RESERVED_78[12];
  19069. __IO uint32_t WFB_ARRAY_FLAG10_MASK; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x12B0 */
  19070. uint8_t RESERVED_79[12];
  19071. __IO uint32_t WFB_ARRAY_FLAG11_MASK; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x12C0 */
  19072. uint8_t RESERVED_80[12];
  19073. __IO uint32_t WFB_ARRAY_FLAG12_MASK; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x12D0 */
  19074. uint8_t RESERVED_81[12];
  19075. __IO uint32_t WFB_ARRAY_FLAG13_MASK; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x12E0 */
  19076. uint8_t RESERVED_82[12];
  19077. __IO uint32_t WFB_ARRAY_FLAG14_MASK; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x12F0 */
  19078. uint8_t RESERVED_83[12];
  19079. __IO uint32_t WFB_ARRAY_FLAG15_MASK; /**< This register defines the control bits for the pxp wfa fetch sub-block., offset: 0x1300 */
  19080. uint8_t RESERVED_84[12];
  19081. __IO uint32_t WFB_ARRAY_REG0; /**< This register defines software define pixels for wfb fetch sub-block., offset: 0x1310 */
  19082. uint8_t RESERVED_85[12];
  19083. __IO uint32_t WFB_ARRAY_REG1; /**< This register defines software define pixels for wfb fetch sub-block., offset: 0x1320 */
  19084. uint8_t RESERVED_86[12];
  19085. __IO uint32_t WFB_ARRAY_REG2; /**< This register defines software define pixels for wfb fetch sub-block., offset: 0x1330 */
  19086. uint8_t RESERVED_87[12];
  19087. __IO uint32_t WFE_B_STORE_CTRL_CH0; /**< Store engine Control Channel 0 Register, offset: 0x1340 */
  19088. __IO uint32_t WFE_B_STORE_CTRL_CH0_SET; /**< Store engine Control Channel 0 Register, offset: 0x1344 */
  19089. __IO uint32_t WFE_B_STORE_CTRL_CH0_CLR; /**< Store engine Control Channel 0 Register, offset: 0x1348 */
  19090. __IO uint32_t WFE_B_STORE_CTRL_CH0_TOG; /**< Store engine Control Channel 0 Register, offset: 0x134C */
  19091. __IO uint32_t WFE_B_STORE_CTRL_CH1; /**< Store engine Control Channel 1 Register, offset: 0x1350 */
  19092. __IO uint32_t WFE_B_STORE_CTRL_CH1_SET; /**< Store engine Control Channel 1 Register, offset: 0x1354 */
  19093. __IO uint32_t WFE_B_STORE_CTRL_CH1_CLR; /**< Store engine Control Channel 1 Register, offset: 0x1358 */
  19094. __IO uint32_t WFE_B_STORE_CTRL_CH1_TOG; /**< Store engine Control Channel 1 Register, offset: 0x135C */
  19095. __I uint32_t WFE_B_STORE_STATUS_CH0; /**< Store engine status Channel 0 Register, offset: 0x1360 */
  19096. uint8_t RESERVED_88[12];
  19097. __I uint32_t WFE_B_STORE_STATUS_CH1; /**< Store engine status Channel 1 Register, offset: 0x1370 */
  19098. uint8_t RESERVED_89[12];
  19099. __IO uint32_t WFE_B_STORE_SIZE_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1380 */
  19100. uint8_t RESERVED_90[12];
  19101. __IO uint32_t WFE_B_STORE_SIZE_CH1; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1390 */
  19102. uint8_t RESERVED_91[12];
  19103. __IO uint32_t WFE_B_STORE_PITCH; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13A0 */
  19104. uint8_t RESERVED_92[12];
  19105. __IO uint32_t WFE_B_STORE_SHIFT_CTRL_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13B0 */
  19106. __IO uint32_t WFE_B_STORE_SHIFT_CTRL_CH0_SET; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13B4 */
  19107. __IO uint32_t WFE_B_STORE_SHIFT_CTRL_CH0_CLR; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13B8 */
  19108. __IO uint32_t WFE_B_STORE_SHIFT_CTRL_CH0_TOG; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13BC */
  19109. __IO uint32_t WFE_B_STORE_SHIFT_CTRL_CH1; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13C0 */
  19110. __IO uint32_t WFE_B_STORE_SHIFT_CTRL_CH1_SET; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13C4 */
  19111. __IO uint32_t WFE_B_STORE_SHIFT_CTRL_CH1_CLR; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13C8 */
  19112. __IO uint32_t WFE_B_STORE_SHIFT_CTRL_CH1_TOG; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x13CC */
  19113. uint8_t RESERVED_93[64];
  19114. __IO uint32_t WFE_B_STORE_ADDR_0_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1410 */
  19115. uint8_t RESERVED_94[12];
  19116. __IO uint32_t WFE_B_STORE_ADDR_1_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1420 */
  19117. uint8_t RESERVED_95[12];
  19118. __IO uint32_t WFE_B_STORE_FILL_DATA_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1430 */
  19119. uint8_t RESERVED_96[12];
  19120. __IO uint32_t WFE_B_STORE_ADDR_0_CH1; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1440 */
  19121. uint8_t RESERVED_97[12];
  19122. __IO uint32_t WFE_B_STORE_ADDR_1_CH1; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1450 */
  19123. uint8_t RESERVED_98[12];
  19124. __IO uint32_t WFE_B_STORE_D_MASK0_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1460 */
  19125. uint8_t RESERVED_99[12];
  19126. __IO uint32_t WFE_B_STORE_D_MASK0_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1470 */
  19127. uint8_t RESERVED_100[12];
  19128. __IO uint32_t WFE_B_STORE_D_MASK1_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1480 */
  19129. uint8_t RESERVED_101[12];
  19130. __IO uint32_t WFE_B_STORE_D_MASK1_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1490 */
  19131. uint8_t RESERVED_102[12];
  19132. __IO uint32_t WFE_B_STORE_D_MASK2_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x14A0 */
  19133. uint8_t RESERVED_103[12];
  19134. __IO uint32_t WFE_B_STORE_D_MASK2_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x14B0 */
  19135. uint8_t RESERVED_104[12];
  19136. __IO uint32_t WFE_B_STORE_D_MASK3_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x14C0 */
  19137. uint8_t RESERVED_105[12];
  19138. __IO uint32_t WFE_B_STORE_D_MASK3_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x14D0 */
  19139. uint8_t RESERVED_106[12];
  19140. __IO uint32_t WFE_B_STORE_D_MASK4_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x14E0 */
  19141. uint8_t RESERVED_107[12];
  19142. __IO uint32_t WFE_B_STORE_D_MASK4_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x14F0 */
  19143. uint8_t RESERVED_108[12];
  19144. __IO uint32_t WFE_B_STORE_D_MASK5_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1500 */
  19145. uint8_t RESERVED_109[12];
  19146. __IO uint32_t WFE_B_STORE_D_MASK5_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1510 */
  19147. uint8_t RESERVED_110[12];
  19148. __IO uint32_t WFE_B_STORE_D_MASK6_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1520 */
  19149. uint8_t RESERVED_111[12];
  19150. __IO uint32_t WFE_B_STORE_D_MASK6_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1530 */
  19151. uint8_t RESERVED_112[12];
  19152. __IO uint32_t WFE_B_STORE_D_MASK7_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1540 */
  19153. uint8_t RESERVED_113[12];
  19154. __IO uint32_t WFE_B_STORE_D_MASK7_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1550 */
  19155. uint8_t RESERVED_114[12];
  19156. __IO uint32_t WFE_B_STORE_D_SHIFT_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1560 */
  19157. uint8_t RESERVED_115[12];
  19158. __IO uint32_t WFE_B_STORE_D_SHIFT_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1570 */
  19159. uint8_t RESERVED_116[12];
  19160. __IO uint32_t WFE_B_STORE_F_SHIFT_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1580 */
  19161. uint8_t RESERVED_117[12];
  19162. __IO uint32_t WFE_B_STORE_F_SHIFT_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x1590 */
  19163. uint8_t RESERVED_118[12];
  19164. __IO uint32_t WFE_B_STORE_F_MASK_L_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x15A0 */
  19165. uint8_t RESERVED_119[12];
  19166. __IO uint32_t WFE_B_STORE_F_MASK_H_CH0; /**< This register defines the control bits for the pxp store_engine sub-block., offset: 0x15B0 */
  19167. uint8_t RESERVED_120[28];
  19168. __IO uint32_t FETCH_WFE_B_DEBUG; /**< This register holds the debug bits for the prefetch engine for WFE B., offset: 0x15D0 */
  19169. uint8_t RESERVED_121[156];
  19170. __IO uint32_t DITHER_CTRL; /**< Dither Control Register 0, offset: 0x1670 */
  19171. __IO uint32_t DITHER_CTRL_SET; /**< Dither Control Register 0, offset: 0x1674 */
  19172. __IO uint32_t DITHER_CTRL_CLR; /**< Dither Control Register 0, offset: 0x1678 */
  19173. __IO uint32_t DITHER_CTRL_TOG; /**< Dither Control Register 0, offset: 0x167C */
  19174. __IO uint32_t DITHER_FINAL_LUT_DATA0; /**< Final stage lookup value Register, offset: 0x1680 */
  19175. __IO uint32_t DITHER_FINAL_LUT_DATA0_SET; /**< Final stage lookup value Register, offset: 0x1684 */
  19176. __IO uint32_t DITHER_FINAL_LUT_DATA0_CLR; /**< Final stage lookup value Register, offset: 0x1688 */
  19177. __IO uint32_t DITHER_FINAL_LUT_DATA0_TOG; /**< Final stage lookup value Register, offset: 0x168C */
  19178. __IO uint32_t DITHER_FINAL_LUT_DATA1; /**< Final stage lookup value Register, offset: 0x1690 */
  19179. __IO uint32_t DITHER_FINAL_LUT_DATA1_SET; /**< Final stage lookup value Register, offset: 0x1694 */
  19180. __IO uint32_t DITHER_FINAL_LUT_DATA1_CLR; /**< Final stage lookup value Register, offset: 0x1698 */
  19181. __IO uint32_t DITHER_FINAL_LUT_DATA1_TOG; /**< Final stage lookup value Register, offset: 0x169C */
  19182. __IO uint32_t DITHER_FINAL_LUT_DATA2; /**< Final stage lookup value Register, offset: 0x16A0 */
  19183. __IO uint32_t DITHER_FINAL_LUT_DATA2_SET; /**< Final stage lookup value Register, offset: 0x16A4 */
  19184. __IO uint32_t DITHER_FINAL_LUT_DATA2_CLR; /**< Final stage lookup value Register, offset: 0x16A8 */
  19185. __IO uint32_t DITHER_FINAL_LUT_DATA2_TOG; /**< Final stage lookup value Register, offset: 0x16AC */
  19186. __IO uint32_t DITHER_FINAL_LUT_DATA3; /**< Final stage lookup value Register, offset: 0x16B0 */
  19187. __IO uint32_t DITHER_FINAL_LUT_DATA3_SET; /**< Final stage lookup value Register, offset: 0x16B4 */
  19188. __IO uint32_t DITHER_FINAL_LUT_DATA3_CLR; /**< Final stage lookup value Register, offset: 0x16B8 */
  19189. __IO uint32_t DITHER_FINAL_LUT_DATA3_TOG; /**< Final stage lookup value Register, offset: 0x16BC */
  19190. uint8_t RESERVED_122[1600];
  19191. __IO uint32_t WFE_B_CTRL; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D00 */
  19192. __IO uint32_t WFE_B_CTRL_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D04 */
  19193. __IO uint32_t WFE_B_CTRL_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D08 */
  19194. __IO uint32_t WFE_B_CTRL_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D0C */
  19195. __IO uint32_t WFE_B_DIMENSIONS; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D10 */
  19196. uint8_t RESERVED_123[12];
  19197. __IO uint32_t WFE_B_OFFSET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D20 */
  19198. uint8_t RESERVED_124[12];
  19199. __IO uint32_t WFE_B_SW_DATA_REGS; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D30 */
  19200. uint8_t RESERVED_125[12];
  19201. __IO uint32_t WFE_B_SW_FLAG_REGS; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D40 */
  19202. uint8_t RESERVED_126[12];
  19203. __IO uint32_t WFE_B_STAGE1_MUX0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D50 */
  19204. __IO uint32_t WFE_B_STAGE1_MUX0_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D54 */
  19205. __IO uint32_t WFE_B_STAGE1_MUX0_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D58 */
  19206. __IO uint32_t WFE_B_STAGE1_MUX0_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D5C */
  19207. __IO uint32_t WFE_B_STAGE1_MUX1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D60 */
  19208. __IO uint32_t WFE_B_STAGE1_MUX1_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D64 */
  19209. __IO uint32_t WFE_B_STAGE1_MUX1_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D68 */
  19210. __IO uint32_t WFE_B_STAGE1_MUX1_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D6C */
  19211. __IO uint32_t WFE_B_STAGE1_MUX2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D70 */
  19212. __IO uint32_t WFE_B_STAGE1_MUX2_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D74 */
  19213. __IO uint32_t WFE_B_STAGE1_MUX2_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D78 */
  19214. __IO uint32_t WFE_B_STAGE1_MUX2_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D7C */
  19215. __IO uint32_t WFE_B_STAGE1_MUX3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D80 */
  19216. __IO uint32_t WFE_B_STAGE1_MUX3_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D84 */
  19217. __IO uint32_t WFE_B_STAGE1_MUX3_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D88 */
  19218. __IO uint32_t WFE_B_STAGE1_MUX3_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D8C */
  19219. __IO uint32_t WFE_B_STAGE1_MUX4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D90 */
  19220. __IO uint32_t WFE_B_STAGE1_MUX4_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D94 */
  19221. __IO uint32_t WFE_B_STAGE1_MUX4_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D98 */
  19222. __IO uint32_t WFE_B_STAGE1_MUX4_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1D9C */
  19223. __IO uint32_t WFE_B_STAGE1_MUX5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DA0 */
  19224. __IO uint32_t WFE_B_STAGE1_MUX5_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DA4 */
  19225. __IO uint32_t WFE_B_STAGE1_MUX5_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DA8 */
  19226. __IO uint32_t WFE_B_STAGE1_MUX5_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DAC */
  19227. __IO uint32_t WFE_B_STAGE1_MUX6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DB0 */
  19228. __IO uint32_t WFE_B_STAGE1_MUX6_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DB4 */
  19229. __IO uint32_t WFE_B_STAGE1_MUX6_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DB8 */
  19230. __IO uint32_t WFE_B_STAGE1_MUX6_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DBC */
  19231. __IO uint32_t WFE_B_STAGE1_MUX7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DC0 */
  19232. __IO uint32_t WFE_B_STAGE1_MUX7_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DC4 */
  19233. __IO uint32_t WFE_B_STAGE1_MUX7_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DC8 */
  19234. __IO uint32_t WFE_B_STAGE1_MUX7_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DCC */
  19235. __IO uint32_t WFE_B_STAGE1_MUX8; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DD0 */
  19236. __IO uint32_t WFE_B_STAGE1_MUX8_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DD4 */
  19237. __IO uint32_t WFE_B_STAGE1_MUX8_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DD8 */
  19238. __IO uint32_t WFE_B_STAGE1_MUX8_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DDC */
  19239. __IO uint32_t WFE_B_STAGE2_MUX0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DE0 */
  19240. __IO uint32_t WFE_B_STAGE2_MUX0_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DE4 */
  19241. __IO uint32_t WFE_B_STAGE2_MUX0_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DE8 */
  19242. __IO uint32_t WFE_B_STAGE2_MUX0_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DEC */
  19243. __IO uint32_t WFE_B_STAGE2_MUX1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DF0 */
  19244. __IO uint32_t WFE_B_STAGE2_MUX1_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DF4 */
  19245. __IO uint32_t WFE_B_STAGE2_MUX1_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DF8 */
  19246. __IO uint32_t WFE_B_STAGE2_MUX1_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1DFC */
  19247. __IO uint32_t WFE_B_STAGE2_MUX2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E00 */
  19248. __IO uint32_t WFE_B_STAGE2_MUX2_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E04 */
  19249. __IO uint32_t WFE_B_STAGE2_MUX2_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E08 */
  19250. __IO uint32_t WFE_B_STAGE2_MUX2_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E0C */
  19251. __IO uint32_t WFE_B_STAGE2_MUX3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E10 */
  19252. __IO uint32_t WFE_B_STAGE2_MUX3_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E14 */
  19253. __IO uint32_t WFE_B_STAGE2_MUX3_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E18 */
  19254. __IO uint32_t WFE_B_STAGE2_MUX3_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E1C */
  19255. __IO uint32_t WFE_B_STAGE2_MUX4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E20 */
  19256. __IO uint32_t WFE_B_STAGE2_MUX4_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E24 */
  19257. __IO uint32_t WFE_B_STAGE2_MUX4_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E28 */
  19258. __IO uint32_t WFE_B_STAGE2_MUX4_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E2C */
  19259. __IO uint32_t WFE_B_STAGE2_MUX5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E30 */
  19260. __IO uint32_t WFE_B_STAGE2_MUX5_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E34 */
  19261. __IO uint32_t WFE_B_STAGE2_MUX5_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E38 */
  19262. __IO uint32_t WFE_B_STAGE2_MUX5_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E3C */
  19263. __IO uint32_t WFE_B_STAGE2_MUX6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E40 */
  19264. __IO uint32_t WFE_B_STAGE2_MUX6_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E44 */
  19265. __IO uint32_t WFE_B_STAGE2_MUX6_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E48 */
  19266. __IO uint32_t WFE_B_STAGE2_MUX6_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E4C */
  19267. __IO uint32_t WFE_B_STAGE2_MUX7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E50 */
  19268. __IO uint32_t WFE_B_STAGE2_MUX7_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E54 */
  19269. __IO uint32_t WFE_B_STAGE2_MUX7_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E58 */
  19270. __IO uint32_t WFE_B_STAGE2_MUX7_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E5C */
  19271. __IO uint32_t WFE_B_STAGE2_MUX8; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E60 */
  19272. __IO uint32_t WFE_B_STAGE2_MUX8_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E64 */
  19273. __IO uint32_t WFE_B_STAGE2_MUX8_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E68 */
  19274. __IO uint32_t WFE_B_STAGE2_MUX8_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E6C */
  19275. __IO uint32_t WFE_B_STAGE2_MUX9; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E70 */
  19276. __IO uint32_t WFE_B_STAGE2_MUX9_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E74 */
  19277. __IO uint32_t WFE_B_STAGE2_MUX9_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E78 */
  19278. __IO uint32_t WFE_B_STAGE2_MUX9_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E7C */
  19279. __IO uint32_t WFE_B_STAGE2_MUX10; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E80 */
  19280. __IO uint32_t WFE_B_STAGE2_MUX10_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E84 */
  19281. __IO uint32_t WFE_B_STAGE2_MUX10_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E88 */
  19282. __IO uint32_t WFE_B_STAGE2_MUX10_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E8C */
  19283. __IO uint32_t WFE_B_STAGE2_MUX11; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E90 */
  19284. __IO uint32_t WFE_B_STAGE2_MUX11_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E94 */
  19285. __IO uint32_t WFE_B_STAGE2_MUX11_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E98 */
  19286. __IO uint32_t WFE_B_STAGE2_MUX11_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1E9C */
  19287. __IO uint32_t WFE_B_STAGE2_MUX12; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EA0 */
  19288. __IO uint32_t WFE_B_STAGE2_MUX12_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EA4 */
  19289. __IO uint32_t WFE_B_STAGE2_MUX12_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EA8 */
  19290. __IO uint32_t WFE_B_STAGE2_MUX12_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EAC */
  19291. __IO uint32_t WFE_B_STAGE3_MUX0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EB0 */
  19292. __IO uint32_t WFE_B_STAGE3_MUX0_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EB4 */
  19293. __IO uint32_t WFE_B_STAGE3_MUX0_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EB8 */
  19294. __IO uint32_t WFE_B_STAGE3_MUX0_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EBC */
  19295. __IO uint32_t WFE_B_STAGE3_MUX1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EC0 */
  19296. __IO uint32_t WFE_B_STAGE3_MUX1_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EC4 */
  19297. __IO uint32_t WFE_B_STAGE3_MUX1_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EC8 */
  19298. __IO uint32_t WFE_B_STAGE3_MUX1_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1ECC */
  19299. __IO uint32_t WFE_B_STAGE3_MUX2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1ED0 */
  19300. __IO uint32_t WFE_B_STAGE3_MUX2_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1ED4 */
  19301. __IO uint32_t WFE_B_STAGE3_MUX2_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1ED8 */
  19302. __IO uint32_t WFE_B_STAGE3_MUX2_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EDC */
  19303. __IO uint32_t WFE_B_STAGE3_MUX3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EE0 */
  19304. __IO uint32_t WFE_B_STAGE3_MUX3_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EE4 */
  19305. __IO uint32_t WFE_B_STAGE3_MUX3_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EE8 */
  19306. __IO uint32_t WFE_B_STAGE3_MUX3_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EEC */
  19307. __IO uint32_t WFE_B_STAGE3_MUX4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EF0 */
  19308. __IO uint32_t WFE_B_STAGE3_MUX4_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EF4 */
  19309. __IO uint32_t WFE_B_STAGE3_MUX4_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EF8 */
  19310. __IO uint32_t WFE_B_STAGE3_MUX4_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1EFC */
  19311. __IO uint32_t WFE_B_STAGE3_MUX5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F00 */
  19312. __IO uint32_t WFE_B_STAGE3_MUX5_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F04 */
  19313. __IO uint32_t WFE_B_STAGE3_MUX5_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F08 */
  19314. __IO uint32_t WFE_B_STAGE3_MUX5_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F0C */
  19315. __IO uint32_t WFE_B_STAGE3_MUX6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F10 */
  19316. __IO uint32_t WFE_B_STAGE3_MUX6_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F14 */
  19317. __IO uint32_t WFE_B_STAGE3_MUX6_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F18 */
  19318. __IO uint32_t WFE_B_STAGE3_MUX6_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F1C */
  19319. __IO uint32_t WFE_B_STAGE3_MUX7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F20 */
  19320. __IO uint32_t WFE_B_STAGE3_MUX7_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F24 */
  19321. __IO uint32_t WFE_B_STAGE3_MUX7_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F28 */
  19322. __IO uint32_t WFE_B_STAGE3_MUX7_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F2C */
  19323. __IO uint32_t WFE_B_STAGE3_MUX8; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F30 */
  19324. __IO uint32_t WFE_B_STAGE3_MUX8_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F34 */
  19325. __IO uint32_t WFE_B_STAGE3_MUX8_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F38 */
  19326. __IO uint32_t WFE_B_STAGE3_MUX8_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F3C */
  19327. __IO uint32_t WFE_B_STAGE3_MUX9; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F40 */
  19328. __IO uint32_t WFE_B_STAGE3_MUX9_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F44 */
  19329. __IO uint32_t WFE_B_STAGE3_MUX9_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F48 */
  19330. __IO uint32_t WFE_B_STAGE3_MUX9_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F4C */
  19331. __IO uint32_t WFE_B_STAGE3_MUX10; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F50 */
  19332. __IO uint32_t WFE_B_STAGE3_MUX10_SET; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F54 */
  19333. __IO uint32_t WFE_B_STAGE3_MUX10_CLR; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F58 */
  19334. __IO uint32_t WFE_B_STAGE3_MUX10_TOG; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F5C */
  19335. __IO uint32_t WFE_B_STG1_5X8_OUT0_0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F60 */
  19336. uint8_t RESERVED_127[12];
  19337. __IO uint32_t WFE_B_STG1_5X8_OUT0_1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F70 */
  19338. uint8_t RESERVED_128[12];
  19339. __IO uint32_t WFE_B_STG1_5X8_OUT0_2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F80 */
  19340. uint8_t RESERVED_129[12];
  19341. __IO uint32_t WFE_B_STG1_5X8_OUT0_3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1F90 */
  19342. uint8_t RESERVED_130[12];
  19343. __IO uint32_t WFE_B_STG1_5X8_OUT0_4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1FA0 */
  19344. uint8_t RESERVED_131[12];
  19345. __IO uint32_t WFE_B_STG1_5X8_OUT0_5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1FB0 */
  19346. uint8_t RESERVED_132[12];
  19347. __IO uint32_t WFE_B_STG1_5X8_OUT0_6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1FC0 */
  19348. uint8_t RESERVED_133[12];
  19349. __IO uint32_t WFE_B_STG1_5X8_OUT0_7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1FD0 */
  19350. uint8_t RESERVED_134[12];
  19351. __IO uint32_t WFE_B_STG1_5X8_OUT1_0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1FE0 */
  19352. uint8_t RESERVED_135[12];
  19353. __IO uint32_t WFE_B_STG1_5X8_OUT1_1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x1FF0 */
  19354. uint8_t RESERVED_136[12];
  19355. __IO uint32_t WFE_B_STG1_5X8_OUT1_2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2000 */
  19356. uint8_t RESERVED_137[12];
  19357. __IO uint32_t WFE_B_STG1_5X8_OUT1_3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2010 */
  19358. uint8_t RESERVED_138[12];
  19359. __IO uint32_t WFE_B_STG1_5X8_OUT1_4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2020 */
  19360. uint8_t RESERVED_139[12];
  19361. __IO uint32_t WFE_B_STG1_5X8_OUT1_5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2030 */
  19362. uint8_t RESERVED_140[12];
  19363. __IO uint32_t WFE_B_STG1_5X8_OUT1_6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2040 */
  19364. uint8_t RESERVED_141[12];
  19365. __IO uint32_t WFE_B_STG1_5X8_OUT1_7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2050 */
  19366. uint8_t RESERVED_142[12];
  19367. __IO uint32_t WFE_B_STAGE1_5X8_MASKS_0; /**< Each set mask bit enables one of the corresponding flag input bits. There is one mask per 5x8 LUT., offset: 0x2060 */
  19368. uint8_t RESERVED_143[12];
  19369. __IO uint32_t WFE_B_STG1_5X1_OUT0; /**< This register defines the output values (new flag) for the 5x1 LUTs in stage 1., offset: 0x2070 */
  19370. uint8_t RESERVED_144[12];
  19371. __IO uint32_t WFE_B_STG1_5X1_MASKS; /**< Each set mask bit enables one of the corresponding flag input bits. There is one mask per 5x1 LUT., offset: 0x2080 */
  19372. uint8_t RESERVED_145[12];
  19373. __IO uint32_t WFE_B_STG1_8X1_OUT0_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2090 */
  19374. uint8_t RESERVED_146[12];
  19375. __IO uint32_t WFE_B_STG1_8X1_OUT0_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x20A0 */
  19376. uint8_t RESERVED_147[12];
  19377. __IO uint32_t WFE_B_STG1_8X1_OUT0_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x20B0 */
  19378. uint8_t RESERVED_148[12];
  19379. __IO uint32_t WFE_B_STG1_8X1_OUT0_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x20C0 */
  19380. uint8_t RESERVED_149[12];
  19381. __IO uint32_t WFE_B_STG1_8X1_OUT0_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x20D0 */
  19382. uint8_t RESERVED_150[12];
  19383. __IO uint32_t WFE_B_STG1_8X1_OUT0_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x20E0 */
  19384. uint8_t RESERVED_151[12];
  19385. __IO uint32_t WFE_B_STG1_8X1_OUT0_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x20F0 */
  19386. uint8_t RESERVED_152[12];
  19387. __IO uint32_t WFE_B_STG1_8X1_OUT0_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2100 */
  19388. uint8_t RESERVED_153[12];
  19389. __IO uint32_t WFE_B_STG1_8X1_OUT1_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2110 */
  19390. uint8_t RESERVED_154[12];
  19391. __IO uint32_t WFE_B_STG1_8X1_OUT1_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2120 */
  19392. uint8_t RESERVED_155[12];
  19393. __IO uint32_t WFE_B_STG1_8X1_OUT1_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2130 */
  19394. uint8_t RESERVED_156[12];
  19395. __IO uint32_t WFE_B_STG1_8X1_OUT1_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2140 */
  19396. uint8_t RESERVED_157[12];
  19397. __IO uint32_t WFE_B_STG1_8X1_OUT1_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2150 */
  19398. uint8_t RESERVED_158[12];
  19399. __IO uint32_t WFE_B_STG1_8X1_OUT1_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2160 */
  19400. uint8_t RESERVED_159[12];
  19401. __IO uint32_t WFE_B_STG1_8X1_OUT1_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2170 */
  19402. uint8_t RESERVED_160[12];
  19403. __IO uint32_t WFE_B_STG1_8X1_OUT1_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2180 */
  19404. uint8_t RESERVED_161[12];
  19405. __IO uint32_t WFE_B_STG1_8X1_OUT2_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2190 */
  19406. uint8_t RESERVED_162[12];
  19407. __IO uint32_t WFE_B_STG1_8X1_OUT2_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x21A0 */
  19408. uint8_t RESERVED_163[12];
  19409. __IO uint32_t WFE_B_STG1_8X1_OUT2_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x21B0 */
  19410. uint8_t RESERVED_164[12];
  19411. __IO uint32_t WFE_B_STG1_8X1_OUT2_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x21C0 */
  19412. uint8_t RESERVED_165[12];
  19413. __IO uint32_t WFE_B_STG1_8X1_OUT2_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x21D0 */
  19414. uint8_t RESERVED_166[12];
  19415. __IO uint32_t WFE_B_STG1_8X1_OUT2_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x21E0 */
  19416. uint8_t RESERVED_167[12];
  19417. __IO uint32_t WFE_B_STG1_8X1_OUT2_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x21F0 */
  19418. uint8_t RESERVED_168[12];
  19419. __IO uint32_t WFE_B_STG1_8X1_OUT2_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2200 */
  19420. uint8_t RESERVED_169[12];
  19421. __IO uint32_t WFE_B_STG1_8X1_OUT3_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2210 */
  19422. uint8_t RESERVED_170[12];
  19423. __IO uint32_t WFE_B_STG1_8X1_OUT3_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2220 */
  19424. uint8_t RESERVED_171[12];
  19425. __IO uint32_t WFE_B_STG1_8X1_OUT3_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2230 */
  19426. uint8_t RESERVED_172[12];
  19427. __IO uint32_t WFE_B_STG1_8X1_OUT3_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2240 */
  19428. uint8_t RESERVED_173[12];
  19429. __IO uint32_t WFE_B_STG1_8X1_OUT3_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2250 */
  19430. uint8_t RESERVED_174[12];
  19431. __IO uint32_t WFE_B_STG1_8X1_OUT3_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2260 */
  19432. uint8_t RESERVED_175[12];
  19433. __IO uint32_t WFE_B_STG1_8X1_OUT3_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2270 */
  19434. uint8_t RESERVED_176[12];
  19435. __IO uint32_t WFE_B_STG1_8X1_OUT3_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2280 */
  19436. uint8_t RESERVED_177[12];
  19437. __IO uint32_t WFE_B_STG1_8X1_OUT4_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2290 */
  19438. uint8_t RESERVED_178[12];
  19439. __IO uint32_t WFE_B_STG1_8X1_OUT4_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x22A0 */
  19440. uint8_t RESERVED_179[12];
  19441. __IO uint32_t WFE_B_STG1_8X1_OUT4_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x22B0 */
  19442. uint8_t RESERVED_180[12];
  19443. __IO uint32_t WFE_B_STG1_8X1_OUT4_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x22C0 */
  19444. uint8_t RESERVED_181[12];
  19445. __IO uint32_t WFE_B_STG1_8X1_OUT4_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x22D0 */
  19446. uint8_t RESERVED_182[12];
  19447. __IO uint32_t WFE_B_STG1_8X1_OUT4_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x22E0 */
  19448. uint8_t RESERVED_183[12];
  19449. __IO uint32_t WFE_B_STG1_8X1_OUT4_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x22F0 */
  19450. uint8_t RESERVED_184[12];
  19451. __IO uint32_t WFE_B_STG1_8X1_OUT4_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 1., offset: 0x2300 */
  19452. uint8_t RESERVED_185[12];
  19453. __IO uint32_t WFE_B_STG2_5X6_OUT0_0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2310 */
  19454. uint8_t RESERVED_186[12];
  19455. __IO uint32_t WFE_B_STG2_5X6_OUT0_1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2320 */
  19456. uint8_t RESERVED_187[12];
  19457. __IO uint32_t WFE_B_STG2_5X6_OUT0_2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2330 */
  19458. uint8_t RESERVED_188[12];
  19459. __IO uint32_t WFE_B_STG2_5X6_OUT0_3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2340 */
  19460. uint8_t RESERVED_189[12];
  19461. __IO uint32_t WFE_B_STG2_5X6_OUT0_4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2350 */
  19462. uint8_t RESERVED_190[12];
  19463. __IO uint32_t WFE_B_STG2_5X6_OUT0_5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2360 */
  19464. uint8_t RESERVED_191[12];
  19465. __IO uint32_t WFE_B_STG2_5X6_OUT0_6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2370 */
  19466. uint8_t RESERVED_192[12];
  19467. __IO uint32_t WFE_B_STG2_5X6_OUT0_7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2380 */
  19468. uint8_t RESERVED_193[12];
  19469. __IO uint32_t WFE_B_STG2_5X6_OUT1_0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2390 */
  19470. uint8_t RESERVED_194[12];
  19471. __IO uint32_t WFE_B_STG2_5X6_OUT1_1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x23A0 */
  19472. uint8_t RESERVED_195[12];
  19473. __IO uint32_t WFE_B_STG2_5X6_OUT1_2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x23B0 */
  19474. uint8_t RESERVED_196[12];
  19475. __IO uint32_t WFE_B_STG2_5X6_OUT1_3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x23C0 */
  19476. uint8_t RESERVED_197[12];
  19477. __IO uint32_t WFE_B_STG2_5X6_OUT1_4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x23D0 */
  19478. uint8_t RESERVED_198[12];
  19479. __IO uint32_t WFE_B_STG2_5X6_OUT1_5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x23E0 */
  19480. uint8_t RESERVED_199[12];
  19481. __IO uint32_t WFE_B_STG2_5X6_OUT1_6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x23F0 */
  19482. uint8_t RESERVED_200[12];
  19483. __IO uint32_t WFE_B_STG2_5X6_OUT1_7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2400 */
  19484. uint8_t RESERVED_201[12];
  19485. __IO uint32_t WFE_B_STG2_5X6_OUT2_0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2410 */
  19486. uint8_t RESERVED_202[12];
  19487. __IO uint32_t WFE_B_STG2_5X6_OUT2_1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2420 */
  19488. uint8_t RESERVED_203[12];
  19489. __IO uint32_t WFE_B_STG2_5X6_OUT2_2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2430 */
  19490. uint8_t RESERVED_204[12];
  19491. __IO uint32_t WFE_B_STG2_5X6_OUT2_3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2440 */
  19492. uint8_t RESERVED_205[12];
  19493. __IO uint32_t WFE_B_STG2_5X6_OUT2_4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2450 */
  19494. uint8_t RESERVED_206[12];
  19495. __IO uint32_t WFE_B_STG2_5X6_OUT2_5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2460 */
  19496. uint8_t RESERVED_207[12];
  19497. __IO uint32_t WFE_B_STG2_5X6_OUT2_6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2470 */
  19498. uint8_t RESERVED_208[12];
  19499. __IO uint32_t WFE_B_STG2_5X6_OUT2_7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2480 */
  19500. uint8_t RESERVED_209[12];
  19501. __IO uint32_t WFE_B_STG2_5X6_OUT3_0; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2490 */
  19502. uint8_t RESERVED_210[12];
  19503. __IO uint32_t WFE_B_STG2_5X6_OUT3_1; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x24A0 */
  19504. uint8_t RESERVED_211[12];
  19505. __IO uint32_t WFE_B_STG2_5X6_OUT3_2; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x24B0 */
  19506. uint8_t RESERVED_212[12];
  19507. __IO uint32_t WFE_B_STG2_5X6_OUT3_3; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x24C0 */
  19508. uint8_t RESERVED_213[28];
  19509. __IO uint32_t WFE_B_STG2_5X6_OUT3_4; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x24E0 */
  19510. uint8_t RESERVED_214[12];
  19511. __IO uint32_t WFE_B_STG2_5X6_OUT3_5; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x24F0 */
  19512. uint8_t RESERVED_215[12];
  19513. __IO uint32_t WFE_B_STG2_5X6_OUT3_6; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2500 */
  19514. uint8_t RESERVED_216[12];
  19515. __IO uint32_t WFE_B_STG2_5X6_OUT3_7; /**< This register defines the control bits for the pxp wfe sub-block, offset: 0x2510 */
  19516. uint8_t RESERVED_217[12];
  19517. __IO uint32_t WFE_B_STAGE2_5X6_MASKS_0; /**< Each set mask bit enables one of the corresponding flag input bits. There is one mask per 5x6 LUT., offset: 0x2520 */
  19518. uint8_t RESERVED_218[12];
  19519. __IO uint32_t WFE_B_STAGE2_5X6_ADDR_0; /**< Each Address specifies the MUX position in the MUX array. There is one MUXADDR per 5x6 LUT., offset: 0x2530 */
  19520. uint8_t RESERVED_219[12];
  19521. __IO uint32_t WFE_B_STG2_5X1_OUT0; /**< This register defines the output values (new flag) for the 5x1 LUTs in stage 2., offset: 0x2540 */
  19522. uint8_t RESERVED_220[12];
  19523. __IO uint32_t WFE_B_STG2_5X1_OUT1; /**< This register defines the output values (new flag) for the 5x1 LUTs in stage 2., offset: 0x2550 */
  19524. uint8_t RESERVED_221[12];
  19525. __IO uint32_t WFE_B_STG2_5X1_OUT2; /**< This register defines the output values (new flag) for the 5x1 LUTs in stage 2., offset: 0x2560 */
  19526. uint8_t RESERVED_222[12];
  19527. __IO uint32_t WFE_B_STG2_5X1_OUT3; /**< This register defines the output values (new flag) for the 5x1 LUTs in stage 2., offset: 0x2570 */
  19528. uint8_t RESERVED_223[12];
  19529. __IO uint32_t WFE_B_STG2_5X1_MASKS; /**< Each set mask bit enables one of the corresponding flag input bits. There is one mask per 5x1 LUT., offset: 0x2580 */
  19530. uint8_t RESERVED_224[12];
  19531. __IO uint32_t WFE_B_STG3_F8X1_OUT0_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2590 */
  19532. uint8_t RESERVED_225[12];
  19533. __IO uint32_t WFE_B_STG3_F8X1_OUT0_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x25A0 */
  19534. uint8_t RESERVED_226[12];
  19535. __IO uint32_t WFE_B_STG3_F8X1_OUT0_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x25B0 */
  19536. uint8_t RESERVED_227[12];
  19537. __IO uint32_t WFE_B_STG3_F8X1_OUT0_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x25C0 */
  19538. uint8_t RESERVED_228[12];
  19539. __IO uint32_t WFE_B_STG3_F8X1_OUT0_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x25D0 */
  19540. uint8_t RESERVED_229[12];
  19541. __IO uint32_t WFE_B_STG3_F8X1_OUT0_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x25E0 */
  19542. uint8_t RESERVED_230[12];
  19543. __IO uint32_t WFE_B_STG3_F8X1_OUT0_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x25F0 */
  19544. uint8_t RESERVED_231[12];
  19545. __IO uint32_t WFE_B_STG3_F8X1_OUT0_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2600 */
  19546. uint8_t RESERVED_232[12];
  19547. __IO uint32_t WFE_B_STG3_F8X1_OUT1_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2610 */
  19548. uint8_t RESERVED_233[12];
  19549. __IO uint32_t WFE_B_STG3_F8X1_OUT1_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2620 */
  19550. uint8_t RESERVED_234[12];
  19551. __IO uint32_t WFE_B_STG3_F8X1_OUT1_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2630 */
  19552. uint8_t RESERVED_235[12];
  19553. __IO uint32_t WFE_B_STG3_F8X1_OUT1_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2640 */
  19554. uint8_t RESERVED_236[12];
  19555. __IO uint32_t WFE_B_STG3_F8X1_OUT1_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2650 */
  19556. uint8_t RESERVED_237[12];
  19557. __IO uint32_t WFE_B_STG3_F8X1_OUT1_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2660 */
  19558. uint8_t RESERVED_238[12];
  19559. __IO uint32_t WFE_B_STG3_F8X1_OUT1_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2670 */
  19560. uint8_t RESERVED_239[12];
  19561. __IO uint32_t WFE_B_STG3_F8X1_OUT1_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2680 */
  19562. uint8_t RESERVED_240[12];
  19563. __IO uint32_t WFE_B_STG3_F8X1_OUT2_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2690 */
  19564. uint8_t RESERVED_241[12];
  19565. __IO uint32_t WFE_B_STG3_F8X1_OUT2_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x26A0 */
  19566. uint8_t RESERVED_242[12];
  19567. __IO uint32_t WFE_B_STG3_F8X1_OUT2_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x26B0 */
  19568. uint8_t RESERVED_243[12];
  19569. __IO uint32_t WFE_B_STG3_F8X1_OUT2_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x26C0 */
  19570. uint8_t RESERVED_244[12];
  19571. __IO uint32_t WFE_B_STG3_F8X1_OUT2_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x26D0 */
  19572. uint8_t RESERVED_245[12];
  19573. __IO uint32_t WFE_B_STG3_F8X1_OUT2_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x26E0 */
  19574. uint8_t RESERVED_246[12];
  19575. __IO uint32_t WFE_B_STG3_F8X1_OUT2_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x26F0 */
  19576. uint8_t RESERVED_247[12];
  19577. __IO uint32_t WFE_B_STG3_F8X1_OUT2_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2700 */
  19578. uint8_t RESERVED_248[12];
  19579. __IO uint32_t WFE_B_STG3_F8X1_OUT3_0; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2710 */
  19580. uint8_t RESERVED_249[12];
  19581. __IO uint32_t WFE_B_STG3_F8X1_OUT3_1; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2720 */
  19582. uint8_t RESERVED_250[12];
  19583. __IO uint32_t WFE_B_STG3_F8X1_OUT3_2; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2730 */
  19584. uint8_t RESERVED_251[12];
  19585. __IO uint32_t WFE_B_STG3_F8X1_OUT3_3; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2740 */
  19586. uint8_t RESERVED_252[12];
  19587. __IO uint32_t WFE_B_STG3_F8X1_OUT3_4; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2750 */
  19588. uint8_t RESERVED_253[12];
  19589. __IO uint32_t WFE_B_STG3_F8X1_OUT3_5; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2760 */
  19590. uint8_t RESERVED_254[12];
  19591. __IO uint32_t WFE_B_STG3_F8X1_OUT3_6; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2770 */
  19592. uint8_t RESERVED_255[12];
  19593. __IO uint32_t WFE_B_STG3_F8X1_OUT3_7; /**< This register defines the output values (new flag) for the 8x1 LUTs in stage 3., offset: 0x2780 */
  19594. uint8_t RESERVED_256[12];
  19595. __IO uint32_t WFE_B_STG3_F8X1_MASKS; /**< Each set mask bit enables one of the corresponding flag input bits. There is one mask per 8x1 LUT., offset: 0x2790 */
  19596. uint8_t RESERVED_257[268];
  19597. __IO uint32_t ALU_B_CTRL; /**< This register defines the control bits for the pxp alu sub-block., offset: 0x28A0 */
  19598. __IO uint32_t ALU_B_CTRL_SET; /**< This register defines the control bits for the pxp alu sub-block., offset: 0x28A4 */
  19599. __IO uint32_t ALU_B_CTRL_CLR; /**< This register defines the control bits for the pxp alu sub-block., offset: 0x28A8 */
  19600. __IO uint32_t ALU_B_CTRL_TOG; /**< This register defines the control bits for the pxp alu sub-block., offset: 0x28AC */
  19601. __IO uint32_t ALU_B_BUF_SIZE; /**< This register defines the size of the buffer to be processed by the alu engine., offset: 0x28B0 */
  19602. uint8_t RESERVED_258[12];
  19603. __IO uint32_t ALU_B_INST_ENTRY; /**< This register defines the Entry Address for the Instruction Memory of the ALU., offset: 0x28C0 */
  19604. uint8_t RESERVED_259[12];
  19605. __IO uint32_t ALU_B_PARAM; /**< This register defines the parameter used by SW running on ALU., offset: 0x28D0 */
  19606. uint8_t RESERVED_260[12];
  19607. __IO uint32_t ALU_B_CONFIG; /**< This register defines the hw configuration options for the alu core., offset: 0x28E0 */
  19608. uint8_t RESERVED_261[12];
  19609. __IO uint32_t ALU_B_LUT_CONFIG; /**< This register defines the hw configuration options for the LUT, offset: 0x28F0 */
  19610. __IO uint32_t ALU_B_LUT_CONFIG_SET; /**< This register defines the hw configuration options for the LUT, offset: 0x28F4 */
  19611. __IO uint32_t ALU_B_LUT_CONFIG_CLR; /**< This register defines the hw configuration options for the LUT, offset: 0x28F8 */
  19612. __IO uint32_t ALU_B_LUT_CONFIG_TOG; /**< This register defines the hw configuration options for the LUT, offset: 0x28FC */
  19613. __IO uint32_t ALU_B_LUT_DATA0; /**< This register defines the lower 32-bit data for the LUT, offset: 0x2900 */
  19614. uint8_t RESERVED_262[12];
  19615. __IO uint32_t ALU_B_LUT_DATA1; /**< This register defines the higher 32-bit data for the LUT, offset: 0x2910 */
  19616. uint8_t RESERVED_263[12];
  19617. __IO uint32_t ALU_B_DBG; /**< This register is used for debugging alu block, offset: 0x2920 */
  19618. uint8_t RESERVED_264[220];
  19619. __IO uint32_t HIST_A_CTRL; /**< Histogram Control Register., offset: 0x2A00 */
  19620. uint8_t RESERVED_265[12];
  19621. __IO uint32_t HIST_A_MASK; /**< Histogram Pixel Mask Register., offset: 0x2A10 */
  19622. uint8_t RESERVED_266[12];
  19623. __IO uint32_t HIST_A_BUF_SIZE; /**< Histogram Pixel Buffer Size Register., offset: 0x2A20 */
  19624. uint8_t RESERVED_267[12];
  19625. __I uint32_t HIST_A_TOTAL_PIXEL; /**< Total Number of Pixels Used by Histogram Engine., offset: 0x2A30 */
  19626. uint8_t RESERVED_268[12];
  19627. __I uint32_t HIST_A_ACTIVE_AREA_X; /**< The X Coordinate Offset for Active Area., offset: 0x2A40 */
  19628. uint8_t RESERVED_269[12];
  19629. __I uint32_t HIST_A_ACTIVE_AREA_Y; /**< The Y Coordinate Offset for Active Area., offset: 0x2A50 */
  19630. uint8_t RESERVED_270[12];
  19631. __I uint32_t HIST_A_RAW_STAT0; /**< Histogram Result Based on RAW Pixel Value., offset: 0x2A60 */
  19632. uint8_t RESERVED_271[12];
  19633. __I uint32_t HIST_A_RAW_STAT1; /**< Histogram Result Based on RAW Pixel Value., offset: 0x2A70 */
  19634. uint8_t RESERVED_272[12];
  19635. __IO uint32_t HIST_B_CTRL; /**< Histogram Control Register., offset: 0x2A80 */
  19636. uint8_t RESERVED_273[12];
  19637. __IO uint32_t HIST_B_MASK; /**< Histogram Pixel Mask Register., offset: 0x2A90 */
  19638. uint8_t RESERVED_274[12];
  19639. __IO uint32_t HIST_B_BUF_SIZE; /**< Histogram Pixel Buffer Size Register., offset: 0x2AA0 */
  19640. uint8_t RESERVED_275[12];
  19641. __I uint32_t HIST_B_TOTAL_PIXEL; /**< Total Number of Pixels Used by Histogram Engine., offset: 0x2AB0 */
  19642. uint8_t RESERVED_276[12];
  19643. __I uint32_t HIST_B_ACTIVE_AREA_X; /**< The X Coordinate Offset for Active Area., offset: 0x2AC0 */
  19644. uint8_t RESERVED_277[12];
  19645. __I uint32_t HIST_B_ACTIVE_AREA_Y; /**< The Y Coordinate Offset for Active Area., offset: 0x2AD0 */
  19646. uint8_t RESERVED_278[12];
  19647. __I uint32_t HIST_B_RAW_STAT0; /**< Histogram Result Based on RAW Pixel Value., offset: 0x2AE0 */
  19648. uint8_t RESERVED_279[12];
  19649. __I uint32_t HIST_B_RAW_STAT1; /**< Histogram Result Based on RAW Pixel Value., offset: 0x2AF0 */
  19650. uint8_t RESERVED_280[12];
  19651. __IO uint32_t HIST2_PARAM; /**< 2-level Histogram Parameter Register., offset: 0x2B00 */
  19652. uint8_t RESERVED_281[12];
  19653. __IO uint32_t HIST4_PARAM; /**< 4-level Histogram Parameter Register., offset: 0x2B10 */
  19654. uint8_t RESERVED_282[12];
  19655. __IO uint32_t HIST8_PARAM0; /**< 8-level Histogram Parameter 0 Register., offset: 0x2B20 */
  19656. uint8_t RESERVED_283[12];
  19657. __IO uint32_t HIST8_PARAM1; /**< 8-level Histogram Parameter 1 Register., offset: 0x2B30 */
  19658. uint8_t RESERVED_284[12];
  19659. __IO uint32_t HIST16_PARAM0; /**< 16-level Histogram Parameter 0 Register., offset: 0x2B40 */
  19660. uint8_t RESERVED_285[12];
  19661. __IO uint32_t HIST16_PARAM1; /**< 16-level Histogram Parameter 1 Register., offset: 0x2B50 */
  19662. uint8_t RESERVED_286[12];
  19663. __IO uint32_t HIST16_PARAM2; /**< 16-level Histogram Parameter 2 Register., offset: 0x2B60 */
  19664. uint8_t RESERVED_287[12];
  19665. __IO uint32_t HIST16_PARAM3; /**< 16-level Histogram Parameter 3 Register., offset: 0x2B70 */
  19666. uint8_t RESERVED_288[12];
  19667. __IO uint32_t HIST32_PARAM0; /**< 32-level Histogram Parameter 0 Register., offset: 0x2B80 */
  19668. uint8_t RESERVED_289[12];
  19669. __IO uint32_t HIST32_PARAM1; /**< 32-level Histogram Parameter 1 Register., offset: 0x2B90 */
  19670. uint8_t RESERVED_290[12];
  19671. __IO uint32_t HIST32_PARAM2; /**< 32-level Histogram Parameter 2 Register., offset: 0x2BA0 */
  19672. uint8_t RESERVED_291[12];
  19673. __IO uint32_t HIST32_PARAM3; /**< 32-level Histogram Parameter 3 Register., offset: 0x2BB0 */
  19674. uint8_t RESERVED_292[12];
  19675. __IO uint32_t HIST32_PARAM4; /**< 32-level Histogram Parameter 0 Register., offset: 0x2BC0 */
  19676. uint8_t RESERVED_293[12];
  19677. __IO uint32_t HIST32_PARAM5; /**< 32-level Histogram Parameter 1 Register., offset: 0x2BD0 */
  19678. uint8_t RESERVED_294[12];
  19679. __IO uint32_t HIST32_PARAM6; /**< 32-level Histogram Parameter 2 Register., offset: 0x2BE0 */
  19680. uint8_t RESERVED_295[12];
  19681. __IO uint32_t HIST32_PARAM7; /**< 32-level Histogram Parameter 3 Register., offset: 0x2BF0 */
  19682. uint8_t RESERVED_296[252];
  19683. __IO uint32_t HANDSHAKE_READY_MUX0; /**< This register defines the pxp subblock handshake signals ready mux on top level., offset: 0x2CF0 */
  19684. uint8_t RESERVED_297[12];
  19685. __IO uint32_t HANDSHAKE_READY_MUX1; /**< This register defines the pxp subblock handshake signals ready mux on top level., offset: 0x2D00 */
  19686. uint8_t RESERVED_298[12];
  19687. __IO uint32_t HANDSHAKE_DONE_MUX0; /**< This register defines the pxp subblock handshake signals done mux on top level., offset: 0x2D10 */
  19688. uint8_t RESERVED_299[12];
  19689. __IO uint32_t HANDSHAKE_DONE_MUX1; /**< This register defines the pxp subblock handshake signals done mux on top level., offset: 0x2D20 */
  19690. } PXP_Type;
  19691. /* ----------------------------------------------------------------------------
  19692. -- PXP Register Masks
  19693. ---------------------------------------------------------------------------- */
  19694. /*!
  19695. * @addtogroup PXP_Register_Masks PXP Register Masks
  19696. * @{
  19697. */
  19698. /*! @name CTRL - Control Register 0 */
  19699. #define PXP_CTRL_ENABLE_MASK (0x1U)
  19700. #define PXP_CTRL_ENABLE_SHIFT (0U)
  19701. #define PXP_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_SHIFT)) & PXP_CTRL_ENABLE_MASK)
  19702. #define PXP_CTRL_IRQ_ENABLE_MASK (0x2U)
  19703. #define PXP_CTRL_IRQ_ENABLE_SHIFT (1U)
  19704. #define PXP_CTRL_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_IRQ_ENABLE_SHIFT)) & PXP_CTRL_IRQ_ENABLE_MASK)
  19705. #define PXP_CTRL_NEXT_IRQ_ENABLE_MASK (0x4U)
  19706. #define PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT (2U)
  19707. #define PXP_CTRL_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_NEXT_IRQ_ENABLE_MASK)
  19708. #define PXP_CTRL_LUT_DMA_IRQ_ENABLE_MASK (0x8U)
  19709. #define PXP_CTRL_LUT_DMA_IRQ_ENABLE_SHIFT (3U)
  19710. #define PXP_CTRL_LUT_DMA_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_LUT_DMA_IRQ_ENABLE_SHIFT)) & PXP_CTRL_LUT_DMA_IRQ_ENABLE_MASK)
  19711. #define PXP_CTRL_ENABLE_LCD0_HANDSHAKE_MASK (0x10U)
  19712. #define PXP_CTRL_ENABLE_LCD0_HANDSHAKE_SHIFT (4U)
  19713. #define PXP_CTRL_ENABLE_LCD0_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_LCD0_HANDSHAKE_SHIFT)) & PXP_CTRL_ENABLE_LCD0_HANDSHAKE_MASK)
  19714. #define PXP_CTRL_HANDSHAKE_ABORT_SKIP_MASK (0x20U)
  19715. #define PXP_CTRL_HANDSHAKE_ABORT_SKIP_SHIFT (5U)
  19716. #define PXP_CTRL_HANDSHAKE_ABORT_SKIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_HANDSHAKE_ABORT_SKIP_SHIFT)) & PXP_CTRL_HANDSHAKE_ABORT_SKIP_MASK)
  19717. #define PXP_CTRL_ROTATE0_MASK (0x300U)
  19718. #define PXP_CTRL_ROTATE0_SHIFT (8U)
  19719. #define PXP_CTRL_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROTATE0_SHIFT)) & PXP_CTRL_ROTATE0_MASK)
  19720. #define PXP_CTRL_HFLIP0_MASK (0x400U)
  19721. #define PXP_CTRL_HFLIP0_SHIFT (10U)
  19722. #define PXP_CTRL_HFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_HFLIP0_SHIFT)) & PXP_CTRL_HFLIP0_MASK)
  19723. #define PXP_CTRL_VFLIP0_MASK (0x800U)
  19724. #define PXP_CTRL_VFLIP0_SHIFT (11U)
  19725. #define PXP_CTRL_VFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_VFLIP0_SHIFT)) & PXP_CTRL_VFLIP0_MASK)
  19726. #define PXP_CTRL_ROTATE1_MASK (0x3000U)
  19727. #define PXP_CTRL_ROTATE1_SHIFT (12U)
  19728. #define PXP_CTRL_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROTATE1_SHIFT)) & PXP_CTRL_ROTATE1_MASK)
  19729. #define PXP_CTRL_HFLIP1_MASK (0x4000U)
  19730. #define PXP_CTRL_HFLIP1_SHIFT (14U)
  19731. #define PXP_CTRL_HFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_HFLIP1_SHIFT)) & PXP_CTRL_HFLIP1_MASK)
  19732. #define PXP_CTRL_VFLIP1_MASK (0x8000U)
  19733. #define PXP_CTRL_VFLIP1_SHIFT (15U)
  19734. #define PXP_CTRL_VFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_VFLIP1_SHIFT)) & PXP_CTRL_VFLIP1_MASK)
  19735. #define PXP_CTRL_ENABLE_PS_AS_OUT_MASK (0x10000U)
  19736. #define PXP_CTRL_ENABLE_PS_AS_OUT_SHIFT (16U)
  19737. #define PXP_CTRL_ENABLE_PS_AS_OUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_PS_AS_OUT_SHIFT)) & PXP_CTRL_ENABLE_PS_AS_OUT_MASK)
  19738. #define PXP_CTRL_ENABLE_DITHER_MASK (0x20000U)
  19739. #define PXP_CTRL_ENABLE_DITHER_SHIFT (17U)
  19740. #define PXP_CTRL_ENABLE_DITHER(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_DITHER_SHIFT)) & PXP_CTRL_ENABLE_DITHER_MASK)
  19741. #define PXP_CTRL_ENABLE_WFE_B_MASK (0x80000U)
  19742. #define PXP_CTRL_ENABLE_WFE_B_SHIFT (19U)
  19743. #define PXP_CTRL_ENABLE_WFE_B(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_WFE_B_SHIFT)) & PXP_CTRL_ENABLE_WFE_B_MASK)
  19744. #define PXP_CTRL_BLOCK_SIZE_MASK (0x800000U)
  19745. #define PXP_CTRL_BLOCK_SIZE_SHIFT (23U)
  19746. #define PXP_CTRL_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_BLOCK_SIZE_SHIFT)) & PXP_CTRL_BLOCK_SIZE_MASK)
  19747. #define PXP_CTRL_ENABLE_CSC2_MASK (0x1000000U)
  19748. #define PXP_CTRL_ENABLE_CSC2_SHIFT (24U)
  19749. #define PXP_CTRL_ENABLE_CSC2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_CSC2_SHIFT)) & PXP_CTRL_ENABLE_CSC2_MASK)
  19750. #define PXP_CTRL_ENABLE_LUT_MASK (0x2000000U)
  19751. #define PXP_CTRL_ENABLE_LUT_SHIFT (25U)
  19752. #define PXP_CTRL_ENABLE_LUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_LUT_SHIFT)) & PXP_CTRL_ENABLE_LUT_MASK)
  19753. #define PXP_CTRL_ENABLE_ROTATE0_MASK (0x4000000U)
  19754. #define PXP_CTRL_ENABLE_ROTATE0_SHIFT (26U)
  19755. #define PXP_CTRL_ENABLE_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_ROTATE0_SHIFT)) & PXP_CTRL_ENABLE_ROTATE0_MASK)
  19756. #define PXP_CTRL_ENABLE_ROTATE1_MASK (0x8000000U)
  19757. #define PXP_CTRL_ENABLE_ROTATE1_SHIFT (27U)
  19758. #define PXP_CTRL_ENABLE_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_ROTATE1_SHIFT)) & PXP_CTRL_ENABLE_ROTATE1_MASK)
  19759. #define PXP_CTRL_EN_REPEAT_MASK (0x10000000U)
  19760. #define PXP_CTRL_EN_REPEAT_SHIFT (28U)
  19761. #define PXP_CTRL_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_EN_REPEAT_SHIFT)) & PXP_CTRL_EN_REPEAT_MASK)
  19762. #define PXP_CTRL_CLKGATE_MASK (0x40000000U)
  19763. #define PXP_CTRL_CLKGATE_SHIFT (30U)
  19764. #define PXP_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLKGATE_SHIFT)) & PXP_CTRL_CLKGATE_MASK)
  19765. #define PXP_CTRL_SFTRST_MASK (0x80000000U)
  19766. #define PXP_CTRL_SFTRST_SHIFT (31U)
  19767. #define PXP_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SFTRST_SHIFT)) & PXP_CTRL_SFTRST_MASK)
  19768. /*! @name CTRL_SET - Control Register 0 */
  19769. #define PXP_CTRL_SET_ENABLE_MASK (0x1U)
  19770. #define PXP_CTRL_SET_ENABLE_SHIFT (0U)
  19771. #define PXP_CTRL_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_SHIFT)) & PXP_CTRL_SET_ENABLE_MASK)
  19772. #define PXP_CTRL_SET_IRQ_ENABLE_MASK (0x2U)
  19773. #define PXP_CTRL_SET_IRQ_ENABLE_SHIFT (1U)
  19774. #define PXP_CTRL_SET_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_IRQ_ENABLE_MASK)
  19775. #define PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK (0x4U)
  19776. #define PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT (2U)
  19777. #define PXP_CTRL_SET_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK)
  19778. #define PXP_CTRL_SET_LUT_DMA_IRQ_ENABLE_MASK (0x8U)
  19779. #define PXP_CTRL_SET_LUT_DMA_IRQ_ENABLE_SHIFT (3U)
  19780. #define PXP_CTRL_SET_LUT_DMA_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_LUT_DMA_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_LUT_DMA_IRQ_ENABLE_MASK)
  19781. #define PXP_CTRL_SET_ENABLE_LCD0_HANDSHAKE_MASK (0x10U)
  19782. #define PXP_CTRL_SET_ENABLE_LCD0_HANDSHAKE_SHIFT (4U)
  19783. #define PXP_CTRL_SET_ENABLE_LCD0_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_LCD0_HANDSHAKE_SHIFT)) & PXP_CTRL_SET_ENABLE_LCD0_HANDSHAKE_MASK)
  19784. #define PXP_CTRL_SET_HANDSHAKE_ABORT_SKIP_MASK (0x20U)
  19785. #define PXP_CTRL_SET_HANDSHAKE_ABORT_SKIP_SHIFT (5U)
  19786. #define PXP_CTRL_SET_HANDSHAKE_ABORT_SKIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_HANDSHAKE_ABORT_SKIP_SHIFT)) & PXP_CTRL_SET_HANDSHAKE_ABORT_SKIP_MASK)
  19787. #define PXP_CTRL_SET_ROTATE0_MASK (0x300U)
  19788. #define PXP_CTRL_SET_ROTATE0_SHIFT (8U)
  19789. #define PXP_CTRL_SET_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROTATE0_SHIFT)) & PXP_CTRL_SET_ROTATE0_MASK)
  19790. #define PXP_CTRL_SET_HFLIP0_MASK (0x400U)
  19791. #define PXP_CTRL_SET_HFLIP0_SHIFT (10U)
  19792. #define PXP_CTRL_SET_HFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_HFLIP0_SHIFT)) & PXP_CTRL_SET_HFLIP0_MASK)
  19793. #define PXP_CTRL_SET_VFLIP0_MASK (0x800U)
  19794. #define PXP_CTRL_SET_VFLIP0_SHIFT (11U)
  19795. #define PXP_CTRL_SET_VFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_VFLIP0_SHIFT)) & PXP_CTRL_SET_VFLIP0_MASK)
  19796. #define PXP_CTRL_SET_ROTATE1_MASK (0x3000U)
  19797. #define PXP_CTRL_SET_ROTATE1_SHIFT (12U)
  19798. #define PXP_CTRL_SET_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROTATE1_SHIFT)) & PXP_CTRL_SET_ROTATE1_MASK)
  19799. #define PXP_CTRL_SET_HFLIP1_MASK (0x4000U)
  19800. #define PXP_CTRL_SET_HFLIP1_SHIFT (14U)
  19801. #define PXP_CTRL_SET_HFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_HFLIP1_SHIFT)) & PXP_CTRL_SET_HFLIP1_MASK)
  19802. #define PXP_CTRL_SET_VFLIP1_MASK (0x8000U)
  19803. #define PXP_CTRL_SET_VFLIP1_SHIFT (15U)
  19804. #define PXP_CTRL_SET_VFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_VFLIP1_SHIFT)) & PXP_CTRL_SET_VFLIP1_MASK)
  19805. #define PXP_CTRL_SET_ENABLE_PS_AS_OUT_MASK (0x10000U)
  19806. #define PXP_CTRL_SET_ENABLE_PS_AS_OUT_SHIFT (16U)
  19807. #define PXP_CTRL_SET_ENABLE_PS_AS_OUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_PS_AS_OUT_SHIFT)) & PXP_CTRL_SET_ENABLE_PS_AS_OUT_MASK)
  19808. #define PXP_CTRL_SET_ENABLE_DITHER_MASK (0x20000U)
  19809. #define PXP_CTRL_SET_ENABLE_DITHER_SHIFT (17U)
  19810. #define PXP_CTRL_SET_ENABLE_DITHER(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_DITHER_SHIFT)) & PXP_CTRL_SET_ENABLE_DITHER_MASK)
  19811. #define PXP_CTRL_SET_ENABLE_WFE_B_MASK (0x80000U)
  19812. #define PXP_CTRL_SET_ENABLE_WFE_B_SHIFT (19U)
  19813. #define PXP_CTRL_SET_ENABLE_WFE_B(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_WFE_B_SHIFT)) & PXP_CTRL_SET_ENABLE_WFE_B_MASK)
  19814. #define PXP_CTRL_SET_BLOCK_SIZE_MASK (0x800000U)
  19815. #define PXP_CTRL_SET_BLOCK_SIZE_SHIFT (23U)
  19816. #define PXP_CTRL_SET_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_BLOCK_SIZE_SHIFT)) & PXP_CTRL_SET_BLOCK_SIZE_MASK)
  19817. #define PXP_CTRL_SET_ENABLE_CSC2_MASK (0x1000000U)
  19818. #define PXP_CTRL_SET_ENABLE_CSC2_SHIFT (24U)
  19819. #define PXP_CTRL_SET_ENABLE_CSC2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_CSC2_SHIFT)) & PXP_CTRL_SET_ENABLE_CSC2_MASK)
  19820. #define PXP_CTRL_SET_ENABLE_LUT_MASK (0x2000000U)
  19821. #define PXP_CTRL_SET_ENABLE_LUT_SHIFT (25U)
  19822. #define PXP_CTRL_SET_ENABLE_LUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_LUT_SHIFT)) & PXP_CTRL_SET_ENABLE_LUT_MASK)
  19823. #define PXP_CTRL_SET_ENABLE_ROTATE0_MASK (0x4000000U)
  19824. #define PXP_CTRL_SET_ENABLE_ROTATE0_SHIFT (26U)
  19825. #define PXP_CTRL_SET_ENABLE_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_ROTATE0_SHIFT)) & PXP_CTRL_SET_ENABLE_ROTATE0_MASK)
  19826. #define PXP_CTRL_SET_ENABLE_ROTATE1_MASK (0x8000000U)
  19827. #define PXP_CTRL_SET_ENABLE_ROTATE1_SHIFT (27U)
  19828. #define PXP_CTRL_SET_ENABLE_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_ROTATE1_SHIFT)) & PXP_CTRL_SET_ENABLE_ROTATE1_MASK)
  19829. #define PXP_CTRL_SET_EN_REPEAT_MASK (0x10000000U)
  19830. #define PXP_CTRL_SET_EN_REPEAT_SHIFT (28U)
  19831. #define PXP_CTRL_SET_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_EN_REPEAT_SHIFT)) & PXP_CTRL_SET_EN_REPEAT_MASK)
  19832. #define PXP_CTRL_SET_CLKGATE_MASK (0x40000000U)
  19833. #define PXP_CTRL_SET_CLKGATE_SHIFT (30U)
  19834. #define PXP_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_CLKGATE_SHIFT)) & PXP_CTRL_SET_CLKGATE_MASK)
  19835. #define PXP_CTRL_SET_SFTRST_MASK (0x80000000U)
  19836. #define PXP_CTRL_SET_SFTRST_SHIFT (31U)
  19837. #define PXP_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_SFTRST_SHIFT)) & PXP_CTRL_SET_SFTRST_MASK)
  19838. /*! @name CTRL_CLR - Control Register 0 */
  19839. #define PXP_CTRL_CLR_ENABLE_MASK (0x1U)
  19840. #define PXP_CTRL_CLR_ENABLE_SHIFT (0U)
  19841. #define PXP_CTRL_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_SHIFT)) & PXP_CTRL_CLR_ENABLE_MASK)
  19842. #define PXP_CTRL_CLR_IRQ_ENABLE_MASK (0x2U)
  19843. #define PXP_CTRL_CLR_IRQ_ENABLE_SHIFT (1U)
  19844. #define PXP_CTRL_CLR_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_IRQ_ENABLE_MASK)
  19845. #define PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK (0x4U)
  19846. #define PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT (2U)
  19847. #define PXP_CTRL_CLR_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK)
  19848. #define PXP_CTRL_CLR_LUT_DMA_IRQ_ENABLE_MASK (0x8U)
  19849. #define PXP_CTRL_CLR_LUT_DMA_IRQ_ENABLE_SHIFT (3U)
  19850. #define PXP_CTRL_CLR_LUT_DMA_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_LUT_DMA_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_LUT_DMA_IRQ_ENABLE_MASK)
  19851. #define PXP_CTRL_CLR_ENABLE_LCD0_HANDSHAKE_MASK (0x10U)
  19852. #define PXP_CTRL_CLR_ENABLE_LCD0_HANDSHAKE_SHIFT (4U)
  19853. #define PXP_CTRL_CLR_ENABLE_LCD0_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_LCD0_HANDSHAKE_SHIFT)) & PXP_CTRL_CLR_ENABLE_LCD0_HANDSHAKE_MASK)
  19854. #define PXP_CTRL_CLR_HANDSHAKE_ABORT_SKIP_MASK (0x20U)
  19855. #define PXP_CTRL_CLR_HANDSHAKE_ABORT_SKIP_SHIFT (5U)
  19856. #define PXP_CTRL_CLR_HANDSHAKE_ABORT_SKIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_HANDSHAKE_ABORT_SKIP_SHIFT)) & PXP_CTRL_CLR_HANDSHAKE_ABORT_SKIP_MASK)
  19857. #define PXP_CTRL_CLR_ROTATE0_MASK (0x300U)
  19858. #define PXP_CTRL_CLR_ROTATE0_SHIFT (8U)
  19859. #define PXP_CTRL_CLR_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROTATE0_SHIFT)) & PXP_CTRL_CLR_ROTATE0_MASK)
  19860. #define PXP_CTRL_CLR_HFLIP0_MASK (0x400U)
  19861. #define PXP_CTRL_CLR_HFLIP0_SHIFT (10U)
  19862. #define PXP_CTRL_CLR_HFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_HFLIP0_SHIFT)) & PXP_CTRL_CLR_HFLIP0_MASK)
  19863. #define PXP_CTRL_CLR_VFLIP0_MASK (0x800U)
  19864. #define PXP_CTRL_CLR_VFLIP0_SHIFT (11U)
  19865. #define PXP_CTRL_CLR_VFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_VFLIP0_SHIFT)) & PXP_CTRL_CLR_VFLIP0_MASK)
  19866. #define PXP_CTRL_CLR_ROTATE1_MASK (0x3000U)
  19867. #define PXP_CTRL_CLR_ROTATE1_SHIFT (12U)
  19868. #define PXP_CTRL_CLR_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROTATE1_SHIFT)) & PXP_CTRL_CLR_ROTATE1_MASK)
  19869. #define PXP_CTRL_CLR_HFLIP1_MASK (0x4000U)
  19870. #define PXP_CTRL_CLR_HFLIP1_SHIFT (14U)
  19871. #define PXP_CTRL_CLR_HFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_HFLIP1_SHIFT)) & PXP_CTRL_CLR_HFLIP1_MASK)
  19872. #define PXP_CTRL_CLR_VFLIP1_MASK (0x8000U)
  19873. #define PXP_CTRL_CLR_VFLIP1_SHIFT (15U)
  19874. #define PXP_CTRL_CLR_VFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_VFLIP1_SHIFT)) & PXP_CTRL_CLR_VFLIP1_MASK)
  19875. #define PXP_CTRL_CLR_ENABLE_PS_AS_OUT_MASK (0x10000U)
  19876. #define PXP_CTRL_CLR_ENABLE_PS_AS_OUT_SHIFT (16U)
  19877. #define PXP_CTRL_CLR_ENABLE_PS_AS_OUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_PS_AS_OUT_SHIFT)) & PXP_CTRL_CLR_ENABLE_PS_AS_OUT_MASK)
  19878. #define PXP_CTRL_CLR_ENABLE_DITHER_MASK (0x20000U)
  19879. #define PXP_CTRL_CLR_ENABLE_DITHER_SHIFT (17U)
  19880. #define PXP_CTRL_CLR_ENABLE_DITHER(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_DITHER_SHIFT)) & PXP_CTRL_CLR_ENABLE_DITHER_MASK)
  19881. #define PXP_CTRL_CLR_ENABLE_WFE_B_MASK (0x80000U)
  19882. #define PXP_CTRL_CLR_ENABLE_WFE_B_SHIFT (19U)
  19883. #define PXP_CTRL_CLR_ENABLE_WFE_B(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_WFE_B_SHIFT)) & PXP_CTRL_CLR_ENABLE_WFE_B_MASK)
  19884. #define PXP_CTRL_CLR_BLOCK_SIZE_MASK (0x800000U)
  19885. #define PXP_CTRL_CLR_BLOCK_SIZE_SHIFT (23U)
  19886. #define PXP_CTRL_CLR_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_BLOCK_SIZE_SHIFT)) & PXP_CTRL_CLR_BLOCK_SIZE_MASK)
  19887. #define PXP_CTRL_CLR_ENABLE_CSC2_MASK (0x1000000U)
  19888. #define PXP_CTRL_CLR_ENABLE_CSC2_SHIFT (24U)
  19889. #define PXP_CTRL_CLR_ENABLE_CSC2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_CSC2_SHIFT)) & PXP_CTRL_CLR_ENABLE_CSC2_MASK)
  19890. #define PXP_CTRL_CLR_ENABLE_LUT_MASK (0x2000000U)
  19891. #define PXP_CTRL_CLR_ENABLE_LUT_SHIFT (25U)
  19892. #define PXP_CTRL_CLR_ENABLE_LUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_LUT_SHIFT)) & PXP_CTRL_CLR_ENABLE_LUT_MASK)
  19893. #define PXP_CTRL_CLR_ENABLE_ROTATE0_MASK (0x4000000U)
  19894. #define PXP_CTRL_CLR_ENABLE_ROTATE0_SHIFT (26U)
  19895. #define PXP_CTRL_CLR_ENABLE_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_ROTATE0_SHIFT)) & PXP_CTRL_CLR_ENABLE_ROTATE0_MASK)
  19896. #define PXP_CTRL_CLR_ENABLE_ROTATE1_MASK (0x8000000U)
  19897. #define PXP_CTRL_CLR_ENABLE_ROTATE1_SHIFT (27U)
  19898. #define PXP_CTRL_CLR_ENABLE_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_ROTATE1_SHIFT)) & PXP_CTRL_CLR_ENABLE_ROTATE1_MASK)
  19899. #define PXP_CTRL_CLR_EN_REPEAT_MASK (0x10000000U)
  19900. #define PXP_CTRL_CLR_EN_REPEAT_SHIFT (28U)
  19901. #define PXP_CTRL_CLR_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_EN_REPEAT_SHIFT)) & PXP_CTRL_CLR_EN_REPEAT_MASK)
  19902. #define PXP_CTRL_CLR_CLKGATE_MASK (0x40000000U)
  19903. #define PXP_CTRL_CLR_CLKGATE_SHIFT (30U)
  19904. #define PXP_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_CLKGATE_SHIFT)) & PXP_CTRL_CLR_CLKGATE_MASK)
  19905. #define PXP_CTRL_CLR_SFTRST_MASK (0x80000000U)
  19906. #define PXP_CTRL_CLR_SFTRST_SHIFT (31U)
  19907. #define PXP_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_SFTRST_SHIFT)) & PXP_CTRL_CLR_SFTRST_MASK)
  19908. /*! @name CTRL_TOG - Control Register 0 */
  19909. #define PXP_CTRL_TOG_ENABLE_MASK (0x1U)
  19910. #define PXP_CTRL_TOG_ENABLE_SHIFT (0U)
  19911. #define PXP_CTRL_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_SHIFT)) & PXP_CTRL_TOG_ENABLE_MASK)
  19912. #define PXP_CTRL_TOG_IRQ_ENABLE_MASK (0x2U)
  19913. #define PXP_CTRL_TOG_IRQ_ENABLE_SHIFT (1U)
  19914. #define PXP_CTRL_TOG_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_IRQ_ENABLE_MASK)
  19915. #define PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK (0x4U)
  19916. #define PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT (2U)
  19917. #define PXP_CTRL_TOG_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK)
  19918. #define PXP_CTRL_TOG_LUT_DMA_IRQ_ENABLE_MASK (0x8U)
  19919. #define PXP_CTRL_TOG_LUT_DMA_IRQ_ENABLE_SHIFT (3U)
  19920. #define PXP_CTRL_TOG_LUT_DMA_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_LUT_DMA_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_LUT_DMA_IRQ_ENABLE_MASK)
  19921. #define PXP_CTRL_TOG_ENABLE_LCD0_HANDSHAKE_MASK (0x10U)
  19922. #define PXP_CTRL_TOG_ENABLE_LCD0_HANDSHAKE_SHIFT (4U)
  19923. #define PXP_CTRL_TOG_ENABLE_LCD0_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_LCD0_HANDSHAKE_SHIFT)) & PXP_CTRL_TOG_ENABLE_LCD0_HANDSHAKE_MASK)
  19924. #define PXP_CTRL_TOG_HANDSHAKE_ABORT_SKIP_MASK (0x20U)
  19925. #define PXP_CTRL_TOG_HANDSHAKE_ABORT_SKIP_SHIFT (5U)
  19926. #define PXP_CTRL_TOG_HANDSHAKE_ABORT_SKIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_HANDSHAKE_ABORT_SKIP_SHIFT)) & PXP_CTRL_TOG_HANDSHAKE_ABORT_SKIP_MASK)
  19927. #define PXP_CTRL_TOG_ROTATE0_MASK (0x300U)
  19928. #define PXP_CTRL_TOG_ROTATE0_SHIFT (8U)
  19929. #define PXP_CTRL_TOG_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROTATE0_SHIFT)) & PXP_CTRL_TOG_ROTATE0_MASK)
  19930. #define PXP_CTRL_TOG_HFLIP0_MASK (0x400U)
  19931. #define PXP_CTRL_TOG_HFLIP0_SHIFT (10U)
  19932. #define PXP_CTRL_TOG_HFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_HFLIP0_SHIFT)) & PXP_CTRL_TOG_HFLIP0_MASK)
  19933. #define PXP_CTRL_TOG_VFLIP0_MASK (0x800U)
  19934. #define PXP_CTRL_TOG_VFLIP0_SHIFT (11U)
  19935. #define PXP_CTRL_TOG_VFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_VFLIP0_SHIFT)) & PXP_CTRL_TOG_VFLIP0_MASK)
  19936. #define PXP_CTRL_TOG_ROTATE1_MASK (0x3000U)
  19937. #define PXP_CTRL_TOG_ROTATE1_SHIFT (12U)
  19938. #define PXP_CTRL_TOG_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROTATE1_SHIFT)) & PXP_CTRL_TOG_ROTATE1_MASK)
  19939. #define PXP_CTRL_TOG_HFLIP1_MASK (0x4000U)
  19940. #define PXP_CTRL_TOG_HFLIP1_SHIFT (14U)
  19941. #define PXP_CTRL_TOG_HFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_HFLIP1_SHIFT)) & PXP_CTRL_TOG_HFLIP1_MASK)
  19942. #define PXP_CTRL_TOG_VFLIP1_MASK (0x8000U)
  19943. #define PXP_CTRL_TOG_VFLIP1_SHIFT (15U)
  19944. #define PXP_CTRL_TOG_VFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_VFLIP1_SHIFT)) & PXP_CTRL_TOG_VFLIP1_MASK)
  19945. #define PXP_CTRL_TOG_ENABLE_PS_AS_OUT_MASK (0x10000U)
  19946. #define PXP_CTRL_TOG_ENABLE_PS_AS_OUT_SHIFT (16U)
  19947. #define PXP_CTRL_TOG_ENABLE_PS_AS_OUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_PS_AS_OUT_SHIFT)) & PXP_CTRL_TOG_ENABLE_PS_AS_OUT_MASK)
  19948. #define PXP_CTRL_TOG_ENABLE_DITHER_MASK (0x20000U)
  19949. #define PXP_CTRL_TOG_ENABLE_DITHER_SHIFT (17U)
  19950. #define PXP_CTRL_TOG_ENABLE_DITHER(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_DITHER_SHIFT)) & PXP_CTRL_TOG_ENABLE_DITHER_MASK)
  19951. #define PXP_CTRL_TOG_ENABLE_WFE_B_MASK (0x80000U)
  19952. #define PXP_CTRL_TOG_ENABLE_WFE_B_SHIFT (19U)
  19953. #define PXP_CTRL_TOG_ENABLE_WFE_B(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_WFE_B_SHIFT)) & PXP_CTRL_TOG_ENABLE_WFE_B_MASK)
  19954. #define PXP_CTRL_TOG_BLOCK_SIZE_MASK (0x800000U)
  19955. #define PXP_CTRL_TOG_BLOCK_SIZE_SHIFT (23U)
  19956. #define PXP_CTRL_TOG_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_BLOCK_SIZE_SHIFT)) & PXP_CTRL_TOG_BLOCK_SIZE_MASK)
  19957. #define PXP_CTRL_TOG_ENABLE_CSC2_MASK (0x1000000U)
  19958. #define PXP_CTRL_TOG_ENABLE_CSC2_SHIFT (24U)
  19959. #define PXP_CTRL_TOG_ENABLE_CSC2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_CSC2_SHIFT)) & PXP_CTRL_TOG_ENABLE_CSC2_MASK)
  19960. #define PXP_CTRL_TOG_ENABLE_LUT_MASK (0x2000000U)
  19961. #define PXP_CTRL_TOG_ENABLE_LUT_SHIFT (25U)
  19962. #define PXP_CTRL_TOG_ENABLE_LUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_LUT_SHIFT)) & PXP_CTRL_TOG_ENABLE_LUT_MASK)
  19963. #define PXP_CTRL_TOG_ENABLE_ROTATE0_MASK (0x4000000U)
  19964. #define PXP_CTRL_TOG_ENABLE_ROTATE0_SHIFT (26U)
  19965. #define PXP_CTRL_TOG_ENABLE_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_ROTATE0_SHIFT)) & PXP_CTRL_TOG_ENABLE_ROTATE0_MASK)
  19966. #define PXP_CTRL_TOG_ENABLE_ROTATE1_MASK (0x8000000U)
  19967. #define PXP_CTRL_TOG_ENABLE_ROTATE1_SHIFT (27U)
  19968. #define PXP_CTRL_TOG_ENABLE_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_ROTATE1_SHIFT)) & PXP_CTRL_TOG_ENABLE_ROTATE1_MASK)
  19969. #define PXP_CTRL_TOG_EN_REPEAT_MASK (0x10000000U)
  19970. #define PXP_CTRL_TOG_EN_REPEAT_SHIFT (28U)
  19971. #define PXP_CTRL_TOG_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_EN_REPEAT_SHIFT)) & PXP_CTRL_TOG_EN_REPEAT_MASK)
  19972. #define PXP_CTRL_TOG_CLKGATE_MASK (0x40000000U)
  19973. #define PXP_CTRL_TOG_CLKGATE_SHIFT (30U)
  19974. #define PXP_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_CLKGATE_SHIFT)) & PXP_CTRL_TOG_CLKGATE_MASK)
  19975. #define PXP_CTRL_TOG_SFTRST_MASK (0x80000000U)
  19976. #define PXP_CTRL_TOG_SFTRST_SHIFT (31U)
  19977. #define PXP_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_SFTRST_SHIFT)) & PXP_CTRL_TOG_SFTRST_MASK)
  19978. /*! @name STAT - Status Register */
  19979. #define PXP_STAT_IRQ0_MASK (0x1U)
  19980. #define PXP_STAT_IRQ0_SHIFT (0U)
  19981. #define PXP_STAT_IRQ0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_IRQ0_SHIFT)) & PXP_STAT_IRQ0_MASK)
  19982. #define PXP_STAT_AXI_WRITE_ERROR_0_MASK (0x2U)
  19983. #define PXP_STAT_AXI_WRITE_ERROR_0_SHIFT (1U)
  19984. #define PXP_STAT_AXI_WRITE_ERROR_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_WRITE_ERROR_0_SHIFT)) & PXP_STAT_AXI_WRITE_ERROR_0_MASK)
  19985. #define PXP_STAT_AXI_READ_ERROR_0_MASK (0x4U)
  19986. #define PXP_STAT_AXI_READ_ERROR_0_SHIFT (2U)
  19987. #define PXP_STAT_AXI_READ_ERROR_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_READ_ERROR_0_SHIFT)) & PXP_STAT_AXI_READ_ERROR_0_MASK)
  19988. #define PXP_STAT_NEXT_IRQ_MASK (0x8U)
  19989. #define PXP_STAT_NEXT_IRQ_SHIFT (3U)
  19990. #define PXP_STAT_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_NEXT_IRQ_SHIFT)) & PXP_STAT_NEXT_IRQ_MASK)
  19991. #define PXP_STAT_AXI_ERROR_ID_0_MASK (0xF0U)
  19992. #define PXP_STAT_AXI_ERROR_ID_0_SHIFT (4U)
  19993. #define PXP_STAT_AXI_ERROR_ID_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_ERROR_ID_0_SHIFT)) & PXP_STAT_AXI_ERROR_ID_0_MASK)
  19994. #define PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U)
  19995. #define PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U)
  19996. #define PXP_STAT_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK)
  19997. #define PXP_STAT_AXI_WRITE_ERROR_1_MASK (0x200U)
  19998. #define PXP_STAT_AXI_WRITE_ERROR_1_SHIFT (9U)
  19999. #define PXP_STAT_AXI_WRITE_ERROR_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_WRITE_ERROR_1_SHIFT)) & PXP_STAT_AXI_WRITE_ERROR_1_MASK)
  20000. #define PXP_STAT_AXI_READ_ERROR_1_MASK (0x400U)
  20001. #define PXP_STAT_AXI_READ_ERROR_1_SHIFT (10U)
  20002. #define PXP_STAT_AXI_READ_ERROR_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_READ_ERROR_1_SHIFT)) & PXP_STAT_AXI_READ_ERROR_1_MASK)
  20003. #define PXP_STAT_AXI_ERROR_ID_1_MASK (0xF000U)
  20004. #define PXP_STAT_AXI_ERROR_ID_1_SHIFT (12U)
  20005. #define PXP_STAT_AXI_ERROR_ID_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_ERROR_ID_1_SHIFT)) & PXP_STAT_AXI_ERROR_ID_1_MASK)
  20006. #define PXP_STAT_BLOCKY_MASK (0xFF0000U)
  20007. #define PXP_STAT_BLOCKY_SHIFT (16U)
  20008. #define PXP_STAT_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKY_SHIFT)) & PXP_STAT_BLOCKY_MASK)
  20009. #define PXP_STAT_BLOCKX_MASK (0xFF000000U)
  20010. #define PXP_STAT_BLOCKX_SHIFT (24U)
  20011. #define PXP_STAT_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKX_SHIFT)) & PXP_STAT_BLOCKX_MASK)
  20012. /*! @name STAT_SET - Status Register */
  20013. #define PXP_STAT_SET_IRQ0_MASK (0x1U)
  20014. #define PXP_STAT_SET_IRQ0_SHIFT (0U)
  20015. #define PXP_STAT_SET_IRQ0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_IRQ0_SHIFT)) & PXP_STAT_SET_IRQ0_MASK)
  20016. #define PXP_STAT_SET_AXI_WRITE_ERROR_0_MASK (0x2U)
  20017. #define PXP_STAT_SET_AXI_WRITE_ERROR_0_SHIFT (1U)
  20018. #define PXP_STAT_SET_AXI_WRITE_ERROR_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_WRITE_ERROR_0_SHIFT)) & PXP_STAT_SET_AXI_WRITE_ERROR_0_MASK)
  20019. #define PXP_STAT_SET_AXI_READ_ERROR_0_MASK (0x4U)
  20020. #define PXP_STAT_SET_AXI_READ_ERROR_0_SHIFT (2U)
  20021. #define PXP_STAT_SET_AXI_READ_ERROR_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_READ_ERROR_0_SHIFT)) & PXP_STAT_SET_AXI_READ_ERROR_0_MASK)
  20022. #define PXP_STAT_SET_NEXT_IRQ_MASK (0x8U)
  20023. #define PXP_STAT_SET_NEXT_IRQ_SHIFT (3U)
  20024. #define PXP_STAT_SET_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_NEXT_IRQ_SHIFT)) & PXP_STAT_SET_NEXT_IRQ_MASK)
  20025. #define PXP_STAT_SET_AXI_ERROR_ID_0_MASK (0xF0U)
  20026. #define PXP_STAT_SET_AXI_ERROR_ID_0_SHIFT (4U)
  20027. #define PXP_STAT_SET_AXI_ERROR_ID_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_ERROR_ID_0_SHIFT)) & PXP_STAT_SET_AXI_ERROR_ID_0_MASK)
  20028. #define PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U)
  20029. #define PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U)
  20030. #define PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK)
  20031. #define PXP_STAT_SET_AXI_WRITE_ERROR_1_MASK (0x200U)
  20032. #define PXP_STAT_SET_AXI_WRITE_ERROR_1_SHIFT (9U)
  20033. #define PXP_STAT_SET_AXI_WRITE_ERROR_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_WRITE_ERROR_1_SHIFT)) & PXP_STAT_SET_AXI_WRITE_ERROR_1_MASK)
  20034. #define PXP_STAT_SET_AXI_READ_ERROR_1_MASK (0x400U)
  20035. #define PXP_STAT_SET_AXI_READ_ERROR_1_SHIFT (10U)
  20036. #define PXP_STAT_SET_AXI_READ_ERROR_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_READ_ERROR_1_SHIFT)) & PXP_STAT_SET_AXI_READ_ERROR_1_MASK)
  20037. #define PXP_STAT_SET_AXI_ERROR_ID_1_MASK (0xF000U)
  20038. #define PXP_STAT_SET_AXI_ERROR_ID_1_SHIFT (12U)
  20039. #define PXP_STAT_SET_AXI_ERROR_ID_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_ERROR_ID_1_SHIFT)) & PXP_STAT_SET_AXI_ERROR_ID_1_MASK)
  20040. #define PXP_STAT_SET_BLOCKY_MASK (0xFF0000U)
  20041. #define PXP_STAT_SET_BLOCKY_SHIFT (16U)
  20042. #define PXP_STAT_SET_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKY_SHIFT)) & PXP_STAT_SET_BLOCKY_MASK)
  20043. #define PXP_STAT_SET_BLOCKX_MASK (0xFF000000U)
  20044. #define PXP_STAT_SET_BLOCKX_SHIFT (24U)
  20045. #define PXP_STAT_SET_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKX_SHIFT)) & PXP_STAT_SET_BLOCKX_MASK)
  20046. /*! @name STAT_CLR - Status Register */
  20047. #define PXP_STAT_CLR_IRQ0_MASK (0x1U)
  20048. #define PXP_STAT_CLR_IRQ0_SHIFT (0U)
  20049. #define PXP_STAT_CLR_IRQ0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_IRQ0_SHIFT)) & PXP_STAT_CLR_IRQ0_MASK)
  20050. #define PXP_STAT_CLR_AXI_WRITE_ERROR_0_MASK (0x2U)
  20051. #define PXP_STAT_CLR_AXI_WRITE_ERROR_0_SHIFT (1U)
  20052. #define PXP_STAT_CLR_AXI_WRITE_ERROR_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_WRITE_ERROR_0_SHIFT)) & PXP_STAT_CLR_AXI_WRITE_ERROR_0_MASK)
  20053. #define PXP_STAT_CLR_AXI_READ_ERROR_0_MASK (0x4U)
  20054. #define PXP_STAT_CLR_AXI_READ_ERROR_0_SHIFT (2U)
  20055. #define PXP_STAT_CLR_AXI_READ_ERROR_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_READ_ERROR_0_SHIFT)) & PXP_STAT_CLR_AXI_READ_ERROR_0_MASK)
  20056. #define PXP_STAT_CLR_NEXT_IRQ_MASK (0x8U)
  20057. #define PXP_STAT_CLR_NEXT_IRQ_SHIFT (3U)
  20058. #define PXP_STAT_CLR_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_NEXT_IRQ_SHIFT)) & PXP_STAT_CLR_NEXT_IRQ_MASK)
  20059. #define PXP_STAT_CLR_AXI_ERROR_ID_0_MASK (0xF0U)
  20060. #define PXP_STAT_CLR_AXI_ERROR_ID_0_SHIFT (4U)
  20061. #define PXP_STAT_CLR_AXI_ERROR_ID_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_ERROR_ID_0_SHIFT)) & PXP_STAT_CLR_AXI_ERROR_ID_0_MASK)
  20062. #define PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U)
  20063. #define PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U)
  20064. #define PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK)
  20065. #define PXP_STAT_CLR_AXI_WRITE_ERROR_1_MASK (0x200U)
  20066. #define PXP_STAT_CLR_AXI_WRITE_ERROR_1_SHIFT (9U)
  20067. #define PXP_STAT_CLR_AXI_WRITE_ERROR_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_WRITE_ERROR_1_SHIFT)) & PXP_STAT_CLR_AXI_WRITE_ERROR_1_MASK)
  20068. #define PXP_STAT_CLR_AXI_READ_ERROR_1_MASK (0x400U)
  20069. #define PXP_STAT_CLR_AXI_READ_ERROR_1_SHIFT (10U)
  20070. #define PXP_STAT_CLR_AXI_READ_ERROR_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_READ_ERROR_1_SHIFT)) & PXP_STAT_CLR_AXI_READ_ERROR_1_MASK)
  20071. #define PXP_STAT_CLR_AXI_ERROR_ID_1_MASK (0xF000U)
  20072. #define PXP_STAT_CLR_AXI_ERROR_ID_1_SHIFT (12U)
  20073. #define PXP_STAT_CLR_AXI_ERROR_ID_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_ERROR_ID_1_SHIFT)) & PXP_STAT_CLR_AXI_ERROR_ID_1_MASK)
  20074. #define PXP_STAT_CLR_BLOCKY_MASK (0xFF0000U)
  20075. #define PXP_STAT_CLR_BLOCKY_SHIFT (16U)
  20076. #define PXP_STAT_CLR_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKY_SHIFT)) & PXP_STAT_CLR_BLOCKY_MASK)
  20077. #define PXP_STAT_CLR_BLOCKX_MASK (0xFF000000U)
  20078. #define PXP_STAT_CLR_BLOCKX_SHIFT (24U)
  20079. #define PXP_STAT_CLR_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKX_SHIFT)) & PXP_STAT_CLR_BLOCKX_MASK)
  20080. /*! @name STAT_TOG - Status Register */
  20081. #define PXP_STAT_TOG_IRQ0_MASK (0x1U)
  20082. #define PXP_STAT_TOG_IRQ0_SHIFT (0U)
  20083. #define PXP_STAT_TOG_IRQ0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_IRQ0_SHIFT)) & PXP_STAT_TOG_IRQ0_MASK)
  20084. #define PXP_STAT_TOG_AXI_WRITE_ERROR_0_MASK (0x2U)
  20085. #define PXP_STAT_TOG_AXI_WRITE_ERROR_0_SHIFT (1U)
  20086. #define PXP_STAT_TOG_AXI_WRITE_ERROR_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_WRITE_ERROR_0_SHIFT)) & PXP_STAT_TOG_AXI_WRITE_ERROR_0_MASK)
  20087. #define PXP_STAT_TOG_AXI_READ_ERROR_0_MASK (0x4U)
  20088. #define PXP_STAT_TOG_AXI_READ_ERROR_0_SHIFT (2U)
  20089. #define PXP_STAT_TOG_AXI_READ_ERROR_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_READ_ERROR_0_SHIFT)) & PXP_STAT_TOG_AXI_READ_ERROR_0_MASK)
  20090. #define PXP_STAT_TOG_NEXT_IRQ_MASK (0x8U)
  20091. #define PXP_STAT_TOG_NEXT_IRQ_SHIFT (3U)
  20092. #define PXP_STAT_TOG_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_NEXT_IRQ_SHIFT)) & PXP_STAT_TOG_NEXT_IRQ_MASK)
  20093. #define PXP_STAT_TOG_AXI_ERROR_ID_0_MASK (0xF0U)
  20094. #define PXP_STAT_TOG_AXI_ERROR_ID_0_SHIFT (4U)
  20095. #define PXP_STAT_TOG_AXI_ERROR_ID_0(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_ERROR_ID_0_SHIFT)) & PXP_STAT_TOG_AXI_ERROR_ID_0_MASK)
  20096. #define PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U)
  20097. #define PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U)
  20098. #define PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK)
  20099. #define PXP_STAT_TOG_AXI_WRITE_ERROR_1_MASK (0x200U)
  20100. #define PXP_STAT_TOG_AXI_WRITE_ERROR_1_SHIFT (9U)
  20101. #define PXP_STAT_TOG_AXI_WRITE_ERROR_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_WRITE_ERROR_1_SHIFT)) & PXP_STAT_TOG_AXI_WRITE_ERROR_1_MASK)
  20102. #define PXP_STAT_TOG_AXI_READ_ERROR_1_MASK (0x400U)
  20103. #define PXP_STAT_TOG_AXI_READ_ERROR_1_SHIFT (10U)
  20104. #define PXP_STAT_TOG_AXI_READ_ERROR_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_READ_ERROR_1_SHIFT)) & PXP_STAT_TOG_AXI_READ_ERROR_1_MASK)
  20105. #define PXP_STAT_TOG_AXI_ERROR_ID_1_MASK (0xF000U)
  20106. #define PXP_STAT_TOG_AXI_ERROR_ID_1_SHIFT (12U)
  20107. #define PXP_STAT_TOG_AXI_ERROR_ID_1(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_ERROR_ID_1_SHIFT)) & PXP_STAT_TOG_AXI_ERROR_ID_1_MASK)
  20108. #define PXP_STAT_TOG_BLOCKY_MASK (0xFF0000U)
  20109. #define PXP_STAT_TOG_BLOCKY_SHIFT (16U)
  20110. #define PXP_STAT_TOG_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKY_SHIFT)) & PXP_STAT_TOG_BLOCKY_MASK)
  20111. #define PXP_STAT_TOG_BLOCKX_MASK (0xFF000000U)
  20112. #define PXP_STAT_TOG_BLOCKX_SHIFT (24U)
  20113. #define PXP_STAT_TOG_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKX_SHIFT)) & PXP_STAT_TOG_BLOCKX_MASK)
  20114. /*! @name OUT_CTRL - Output Buffer Control Register */
  20115. #define PXP_OUT_CTRL_FORMAT_MASK (0x1FU)
  20116. #define PXP_OUT_CTRL_FORMAT_SHIFT (0U)
  20117. #define PXP_OUT_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_FORMAT_SHIFT)) & PXP_OUT_CTRL_FORMAT_MASK)
  20118. #define PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK (0x300U)
  20119. #define PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT (8U)
  20120. #define PXP_OUT_CTRL_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK)
  20121. #define PXP_OUT_CTRL_ALPHA_OUTPUT_MASK (0x800000U)
  20122. #define PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT (23U)
  20123. #define PXP_OUT_CTRL_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_ALPHA_OUTPUT_MASK)
  20124. #define PXP_OUT_CTRL_ALPHA_MASK (0xFF000000U)
  20125. #define PXP_OUT_CTRL_ALPHA_SHIFT (24U)
  20126. #define PXP_OUT_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_SHIFT)) & PXP_OUT_CTRL_ALPHA_MASK)
  20127. /*! @name OUT_CTRL_SET - Output Buffer Control Register */
  20128. #define PXP_OUT_CTRL_SET_FORMAT_MASK (0x1FU)
  20129. #define PXP_OUT_CTRL_SET_FORMAT_SHIFT (0U)
  20130. #define PXP_OUT_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_FORMAT_SHIFT)) & PXP_OUT_CTRL_SET_FORMAT_MASK)
  20131. #define PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK (0x300U)
  20132. #define PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT (8U)
  20133. #define PXP_OUT_CTRL_SET_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK)
  20134. #define PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK (0x800000U)
  20135. #define PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT (23U)
  20136. #define PXP_OUT_CTRL_SET_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK)
  20137. #define PXP_OUT_CTRL_SET_ALPHA_MASK (0xFF000000U)
  20138. #define PXP_OUT_CTRL_SET_ALPHA_SHIFT (24U)
  20139. #define PXP_OUT_CTRL_SET_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_MASK)
  20140. /*! @name OUT_CTRL_CLR - Output Buffer Control Register */
  20141. #define PXP_OUT_CTRL_CLR_FORMAT_MASK (0x1FU)
  20142. #define PXP_OUT_CTRL_CLR_FORMAT_SHIFT (0U)
  20143. #define PXP_OUT_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_FORMAT_SHIFT)) & PXP_OUT_CTRL_CLR_FORMAT_MASK)
  20144. #define PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK (0x300U)
  20145. #define PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT (8U)
  20146. #define PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK)
  20147. #define PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK (0x800000U)
  20148. #define PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT (23U)
  20149. #define PXP_OUT_CTRL_CLR_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK)
  20150. #define PXP_OUT_CTRL_CLR_ALPHA_MASK (0xFF000000U)
  20151. #define PXP_OUT_CTRL_CLR_ALPHA_SHIFT (24U)
  20152. #define PXP_OUT_CTRL_CLR_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_MASK)
  20153. /*! @name OUT_CTRL_TOG - Output Buffer Control Register */
  20154. #define PXP_OUT_CTRL_TOG_FORMAT_MASK (0x1FU)
  20155. #define PXP_OUT_CTRL_TOG_FORMAT_SHIFT (0U)
  20156. #define PXP_OUT_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_FORMAT_SHIFT)) & PXP_OUT_CTRL_TOG_FORMAT_MASK)
  20157. #define PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK (0x300U)
  20158. #define PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT (8U)
  20159. #define PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK)
  20160. #define PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK (0x800000U)
  20161. #define PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT (23U)
  20162. #define PXP_OUT_CTRL_TOG_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK)
  20163. #define PXP_OUT_CTRL_TOG_ALPHA_MASK (0xFF000000U)
  20164. #define PXP_OUT_CTRL_TOG_ALPHA_SHIFT (24U)
  20165. #define PXP_OUT_CTRL_TOG_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_MASK)
  20166. /*! @name OUT_BUF - Output Frame Buffer Pointer */
  20167. #define PXP_OUT_BUF_ADDR_MASK (0xFFFFFFFFU)
  20168. #define PXP_OUT_BUF_ADDR_SHIFT (0U)
  20169. #define PXP_OUT_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_BUF_ADDR_SHIFT)) & PXP_OUT_BUF_ADDR_MASK)
  20170. /*! @name OUT_BUF2 - Output Frame Buffer Pointer #2 */
  20171. #define PXP_OUT_BUF2_ADDR_MASK (0xFFFFFFFFU)
  20172. #define PXP_OUT_BUF2_ADDR_SHIFT (0U)
  20173. #define PXP_OUT_BUF2_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_BUF2_ADDR_SHIFT)) & PXP_OUT_BUF2_ADDR_MASK)
  20174. /*! @name OUT_PITCH - Output Buffer Pitch */
  20175. #define PXP_OUT_PITCH_PITCH_MASK (0xFFFFU)
  20176. #define PXP_OUT_PITCH_PITCH_SHIFT (0U)
  20177. #define PXP_OUT_PITCH_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PITCH_PITCH_SHIFT)) & PXP_OUT_PITCH_PITCH_MASK)
  20178. /*! @name OUT_LRC - Output Surface Lower Right Coordinate */
  20179. #define PXP_OUT_LRC_Y_MASK (0x3FFFU)
  20180. #define PXP_OUT_LRC_Y_SHIFT (0U)
  20181. #define PXP_OUT_LRC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_LRC_Y_SHIFT)) & PXP_OUT_LRC_Y_MASK)
  20182. #define PXP_OUT_LRC_X_MASK (0x3FFF0000U)
  20183. #define PXP_OUT_LRC_X_SHIFT (16U)
  20184. #define PXP_OUT_LRC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_LRC_X_SHIFT)) & PXP_OUT_LRC_X_MASK)
  20185. /*! @name OUT_PS_ULC - Processed Surface Upper Left Coordinate */
  20186. #define PXP_OUT_PS_ULC_Y_MASK (0x3FFFU)
  20187. #define PXP_OUT_PS_ULC_Y_SHIFT (0U)
  20188. #define PXP_OUT_PS_ULC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_ULC_Y_SHIFT)) & PXP_OUT_PS_ULC_Y_MASK)
  20189. #define PXP_OUT_PS_ULC_X_MASK (0x3FFF0000U)
  20190. #define PXP_OUT_PS_ULC_X_SHIFT (16U)
  20191. #define PXP_OUT_PS_ULC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_ULC_X_SHIFT)) & PXP_OUT_PS_ULC_X_MASK)
  20192. /*! @name OUT_PS_LRC - Processed Surface Lower Right Coordinate */
  20193. #define PXP_OUT_PS_LRC_Y_MASK (0x3FFFU)
  20194. #define PXP_OUT_PS_LRC_Y_SHIFT (0U)
  20195. #define PXP_OUT_PS_LRC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_LRC_Y_SHIFT)) & PXP_OUT_PS_LRC_Y_MASK)
  20196. #define PXP_OUT_PS_LRC_X_MASK (0x3FFF0000U)
  20197. #define PXP_OUT_PS_LRC_X_SHIFT (16U)
  20198. #define PXP_OUT_PS_LRC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_LRC_X_SHIFT)) & PXP_OUT_PS_LRC_X_MASK)
  20199. /*! @name OUT_AS_ULC - Alpha Surface Upper Left Coordinate */
  20200. #define PXP_OUT_AS_ULC_Y_MASK (0x3FFFU)
  20201. #define PXP_OUT_AS_ULC_Y_SHIFT (0U)
  20202. #define PXP_OUT_AS_ULC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_ULC_Y_SHIFT)) & PXP_OUT_AS_ULC_Y_MASK)
  20203. #define PXP_OUT_AS_ULC_X_MASK (0x3FFF0000U)
  20204. #define PXP_OUT_AS_ULC_X_SHIFT (16U)
  20205. #define PXP_OUT_AS_ULC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_ULC_X_SHIFT)) & PXP_OUT_AS_ULC_X_MASK)
  20206. /*! @name OUT_AS_LRC - Alpha Surface Lower Right Coordinate */
  20207. #define PXP_OUT_AS_LRC_Y_MASK (0x3FFFU)
  20208. #define PXP_OUT_AS_LRC_Y_SHIFT (0U)
  20209. #define PXP_OUT_AS_LRC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_LRC_Y_SHIFT)) & PXP_OUT_AS_LRC_Y_MASK)
  20210. #define PXP_OUT_AS_LRC_X_MASK (0x3FFF0000U)
  20211. #define PXP_OUT_AS_LRC_X_SHIFT (16U)
  20212. #define PXP_OUT_AS_LRC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_LRC_X_SHIFT)) & PXP_OUT_AS_LRC_X_MASK)
  20213. /*! @name PS_CTRL - Processed Surface (PS) Control Register */
  20214. #define PXP_PS_CTRL_FORMAT_MASK (0x3FU)
  20215. #define PXP_PS_CTRL_FORMAT_SHIFT (0U)
  20216. #define PXP_PS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_FORMAT_SHIFT)) & PXP_PS_CTRL_FORMAT_MASK)
  20217. #define PXP_PS_CTRL_WB_SWAP_MASK (0x40U)
  20218. #define PXP_PS_CTRL_WB_SWAP_SHIFT (6U)
  20219. #define PXP_PS_CTRL_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_WB_SWAP_SHIFT)) & PXP_PS_CTRL_WB_SWAP_MASK)
  20220. #define PXP_PS_CTRL_DECY_MASK (0x300U)
  20221. #define PXP_PS_CTRL_DECY_SHIFT (8U)
  20222. #define PXP_PS_CTRL_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECY_SHIFT)) & PXP_PS_CTRL_DECY_MASK)
  20223. #define PXP_PS_CTRL_DECX_MASK (0xC00U)
  20224. #define PXP_PS_CTRL_DECX_SHIFT (10U)
  20225. #define PXP_PS_CTRL_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECX_SHIFT)) & PXP_PS_CTRL_DECX_MASK)
  20226. /*! @name PS_CTRL_SET - Processed Surface (PS) Control Register */
  20227. #define PXP_PS_CTRL_SET_FORMAT_MASK (0x3FU)
  20228. #define PXP_PS_CTRL_SET_FORMAT_SHIFT (0U)
  20229. #define PXP_PS_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_FORMAT_SHIFT)) & PXP_PS_CTRL_SET_FORMAT_MASK)
  20230. #define PXP_PS_CTRL_SET_WB_SWAP_MASK (0x40U)
  20231. #define PXP_PS_CTRL_SET_WB_SWAP_SHIFT (6U)
  20232. #define PXP_PS_CTRL_SET_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_WB_SWAP_SHIFT)) & PXP_PS_CTRL_SET_WB_SWAP_MASK)
  20233. #define PXP_PS_CTRL_SET_DECY_MASK (0x300U)
  20234. #define PXP_PS_CTRL_SET_DECY_SHIFT (8U)
  20235. #define PXP_PS_CTRL_SET_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECY_SHIFT)) & PXP_PS_CTRL_SET_DECY_MASK)
  20236. #define PXP_PS_CTRL_SET_DECX_MASK (0xC00U)
  20237. #define PXP_PS_CTRL_SET_DECX_SHIFT (10U)
  20238. #define PXP_PS_CTRL_SET_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECX_SHIFT)) & PXP_PS_CTRL_SET_DECX_MASK)
  20239. /*! @name PS_CTRL_CLR - Processed Surface (PS) Control Register */
  20240. #define PXP_PS_CTRL_CLR_FORMAT_MASK (0x3FU)
  20241. #define PXP_PS_CTRL_CLR_FORMAT_SHIFT (0U)
  20242. #define PXP_PS_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_FORMAT_SHIFT)) & PXP_PS_CTRL_CLR_FORMAT_MASK)
  20243. #define PXP_PS_CTRL_CLR_WB_SWAP_MASK (0x40U)
  20244. #define PXP_PS_CTRL_CLR_WB_SWAP_SHIFT (6U)
  20245. #define PXP_PS_CTRL_CLR_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_WB_SWAP_SHIFT)) & PXP_PS_CTRL_CLR_WB_SWAP_MASK)
  20246. #define PXP_PS_CTRL_CLR_DECY_MASK (0x300U)
  20247. #define PXP_PS_CTRL_CLR_DECY_SHIFT (8U)
  20248. #define PXP_PS_CTRL_CLR_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECY_SHIFT)) & PXP_PS_CTRL_CLR_DECY_MASK)
  20249. #define PXP_PS_CTRL_CLR_DECX_MASK (0xC00U)
  20250. #define PXP_PS_CTRL_CLR_DECX_SHIFT (10U)
  20251. #define PXP_PS_CTRL_CLR_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECX_SHIFT)) & PXP_PS_CTRL_CLR_DECX_MASK)
  20252. /*! @name PS_CTRL_TOG - Processed Surface (PS) Control Register */
  20253. #define PXP_PS_CTRL_TOG_FORMAT_MASK (0x3FU)
  20254. #define PXP_PS_CTRL_TOG_FORMAT_SHIFT (0U)
  20255. #define PXP_PS_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_FORMAT_SHIFT)) & PXP_PS_CTRL_TOG_FORMAT_MASK)
  20256. #define PXP_PS_CTRL_TOG_WB_SWAP_MASK (0x40U)
  20257. #define PXP_PS_CTRL_TOG_WB_SWAP_SHIFT (6U)
  20258. #define PXP_PS_CTRL_TOG_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_WB_SWAP_SHIFT)) & PXP_PS_CTRL_TOG_WB_SWAP_MASK)
  20259. #define PXP_PS_CTRL_TOG_DECY_MASK (0x300U)
  20260. #define PXP_PS_CTRL_TOG_DECY_SHIFT (8U)
  20261. #define PXP_PS_CTRL_TOG_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECY_SHIFT)) & PXP_PS_CTRL_TOG_DECY_MASK)
  20262. #define PXP_PS_CTRL_TOG_DECX_MASK (0xC00U)
  20263. #define PXP_PS_CTRL_TOG_DECX_SHIFT (10U)
  20264. #define PXP_PS_CTRL_TOG_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECX_SHIFT)) & PXP_PS_CTRL_TOG_DECX_MASK)
  20265. /*! @name PS_BUF - PS Input Buffer Address */
  20266. #define PXP_PS_BUF_ADDR_MASK (0xFFFFFFFFU)
  20267. #define PXP_PS_BUF_ADDR_SHIFT (0U)
  20268. #define PXP_PS_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_BUF_ADDR_SHIFT)) & PXP_PS_BUF_ADDR_MASK)
  20269. /*! @name PS_UBUF - PS U/Cb or 2 Plane UV Input Buffer Address */
  20270. #define PXP_PS_UBUF_ADDR_MASK (0xFFFFFFFFU)
  20271. #define PXP_PS_UBUF_ADDR_SHIFT (0U)
  20272. #define PXP_PS_UBUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_UBUF_ADDR_SHIFT)) & PXP_PS_UBUF_ADDR_MASK)
  20273. /*! @name PS_VBUF - PS V/Cr Input Buffer Address */
  20274. #define PXP_PS_VBUF_ADDR_MASK (0xFFFFFFFFU)
  20275. #define PXP_PS_VBUF_ADDR_SHIFT (0U)
  20276. #define PXP_PS_VBUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_VBUF_ADDR_SHIFT)) & PXP_PS_VBUF_ADDR_MASK)
  20277. /*! @name PS_PITCH - Processed Surface Pitch */
  20278. #define PXP_PS_PITCH_PITCH_MASK (0xFFFFU)
  20279. #define PXP_PS_PITCH_PITCH_SHIFT (0U)
  20280. #define PXP_PS_PITCH_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_PITCH_PITCH_SHIFT)) & PXP_PS_PITCH_PITCH_MASK)
  20281. /*! @name PS_BACKGROUND_0 - PS Background Color */
  20282. #define PXP_PS_BACKGROUND_0_COLOR_MASK (0xFFFFFFU)
  20283. #define PXP_PS_BACKGROUND_0_COLOR_SHIFT (0U)
  20284. #define PXP_PS_BACKGROUND_0_COLOR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_BACKGROUND_0_COLOR_SHIFT)) & PXP_PS_BACKGROUND_0_COLOR_MASK)
  20285. /*! @name PS_SCALE - PS Scale Factor Register */
  20286. #define PXP_PS_SCALE_XSCALE_MASK (0x7FFFU)
  20287. #define PXP_PS_SCALE_XSCALE_SHIFT (0U)
  20288. #define PXP_PS_SCALE_XSCALE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_SCALE_XSCALE_SHIFT)) & PXP_PS_SCALE_XSCALE_MASK)
  20289. #define PXP_PS_SCALE_YSCALE_MASK (0x7FFF0000U)
  20290. #define PXP_PS_SCALE_YSCALE_SHIFT (16U)
  20291. #define PXP_PS_SCALE_YSCALE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_SCALE_YSCALE_SHIFT)) & PXP_PS_SCALE_YSCALE_MASK)
  20292. /*! @name PS_OFFSET - PS Scale Offset Register */
  20293. #define PXP_PS_OFFSET_XOFFSET_MASK (0xFFFU)
  20294. #define PXP_PS_OFFSET_XOFFSET_SHIFT (0U)
  20295. #define PXP_PS_OFFSET_XOFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_OFFSET_XOFFSET_SHIFT)) & PXP_PS_OFFSET_XOFFSET_MASK)
  20296. #define PXP_PS_OFFSET_YOFFSET_MASK (0xFFF0000U)
  20297. #define PXP_PS_OFFSET_YOFFSET_SHIFT (16U)
  20298. #define PXP_PS_OFFSET_YOFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_OFFSET_YOFFSET_SHIFT)) & PXP_PS_OFFSET_YOFFSET_MASK)
  20299. /*! @name PS_CLRKEYLOW_0 - PS Color Key Low */
  20300. #define PXP_PS_CLRKEYLOW_0_PIXEL_MASK (0xFFFFFFU)
  20301. #define PXP_PS_CLRKEYLOW_0_PIXEL_SHIFT (0U)
  20302. #define PXP_PS_CLRKEYLOW_0_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CLRKEYLOW_0_PIXEL_SHIFT)) & PXP_PS_CLRKEYLOW_0_PIXEL_MASK)
  20303. /*! @name PS_CLRKEYHIGH_0 - PS Color Key High */
  20304. #define PXP_PS_CLRKEYHIGH_0_PIXEL_MASK (0xFFFFFFU)
  20305. #define PXP_PS_CLRKEYHIGH_0_PIXEL_SHIFT (0U)
  20306. #define PXP_PS_CLRKEYHIGH_0_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CLRKEYHIGH_0_PIXEL_SHIFT)) & PXP_PS_CLRKEYHIGH_0_PIXEL_MASK)
  20307. /*! @name AS_CTRL - Alpha Surface Control */
  20308. #define PXP_AS_CTRL_ALPHA_CTRL_MASK (0x6U)
  20309. #define PXP_AS_CTRL_ALPHA_CTRL_SHIFT (1U)
  20310. #define PXP_AS_CTRL_ALPHA_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_CTRL_SHIFT)) & PXP_AS_CTRL_ALPHA_CTRL_MASK)
  20311. #define PXP_AS_CTRL_ENABLE_COLORKEY_MASK (0x8U)
  20312. #define PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT (3U)
  20313. #define PXP_AS_CTRL_ENABLE_COLORKEY(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT)) & PXP_AS_CTRL_ENABLE_COLORKEY_MASK)
  20314. #define PXP_AS_CTRL_FORMAT_MASK (0xF0U)
  20315. #define PXP_AS_CTRL_FORMAT_SHIFT (4U)
  20316. #define PXP_AS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_FORMAT_SHIFT)) & PXP_AS_CTRL_FORMAT_MASK)
  20317. #define PXP_AS_CTRL_ALPHA_MASK (0xFF00U)
  20318. #define PXP_AS_CTRL_ALPHA_SHIFT (8U)
  20319. #define PXP_AS_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_SHIFT)) & PXP_AS_CTRL_ALPHA_MASK)
  20320. #define PXP_AS_CTRL_ROP_MASK (0xF0000U)
  20321. #define PXP_AS_CTRL_ROP_SHIFT (16U)
  20322. #define PXP_AS_CTRL_ROP(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ROP_SHIFT)) & PXP_AS_CTRL_ROP_MASK)
  20323. #define PXP_AS_CTRL_ALPHA0_INVERT_MASK (0x100000U)
  20324. #define PXP_AS_CTRL_ALPHA0_INVERT_SHIFT (20U)
  20325. #define PXP_AS_CTRL_ALPHA0_INVERT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA0_INVERT_SHIFT)) & PXP_AS_CTRL_ALPHA0_INVERT_MASK)
  20326. #define PXP_AS_CTRL_ALPHA1_INVERT_MASK (0x200000U)
  20327. #define PXP_AS_CTRL_ALPHA1_INVERT_SHIFT (21U)
  20328. #define PXP_AS_CTRL_ALPHA1_INVERT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA1_INVERT_SHIFT)) & PXP_AS_CTRL_ALPHA1_INVERT_MASK)
  20329. /*! @name AS_BUF - Alpha Surface Buffer Pointer */
  20330. #define PXP_AS_BUF_ADDR_MASK (0xFFFFFFFFU)
  20331. #define PXP_AS_BUF_ADDR_SHIFT (0U)
  20332. #define PXP_AS_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_BUF_ADDR_SHIFT)) & PXP_AS_BUF_ADDR_MASK)
  20333. /*! @name AS_PITCH - Alpha Surface Pitch */
  20334. #define PXP_AS_PITCH_PITCH_MASK (0xFFFFU)
  20335. #define PXP_AS_PITCH_PITCH_SHIFT (0U)
  20336. #define PXP_AS_PITCH_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_PITCH_PITCH_SHIFT)) & PXP_AS_PITCH_PITCH_MASK)
  20337. /*! @name AS_CLRKEYLOW_0 - Overlay Color Key Low */
  20338. #define PXP_AS_CLRKEYLOW_0_PIXEL_MASK (0xFFFFFFU)
  20339. #define PXP_AS_CLRKEYLOW_0_PIXEL_SHIFT (0U)
  20340. #define PXP_AS_CLRKEYLOW_0_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CLRKEYLOW_0_PIXEL_SHIFT)) & PXP_AS_CLRKEYLOW_0_PIXEL_MASK)
  20341. /*! @name AS_CLRKEYHIGH_0 - Overlay Color Key High */
  20342. #define PXP_AS_CLRKEYHIGH_0_PIXEL_MASK (0xFFFFFFU)
  20343. #define PXP_AS_CLRKEYHIGH_0_PIXEL_SHIFT (0U)
  20344. #define PXP_AS_CLRKEYHIGH_0_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CLRKEYHIGH_0_PIXEL_SHIFT)) & PXP_AS_CLRKEYHIGH_0_PIXEL_MASK)
  20345. /*! @name CSC1_COEF0 - Color Space Conversion Coefficient Register 0 */
  20346. #define PXP_CSC1_COEF0_Y_OFFSET_MASK (0x1FFU)
  20347. #define PXP_CSC1_COEF0_Y_OFFSET_SHIFT (0U)
  20348. #define PXP_CSC1_COEF0_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_Y_OFFSET_SHIFT)) & PXP_CSC1_COEF0_Y_OFFSET_MASK)
  20349. #define PXP_CSC1_COEF0_UV_OFFSET_MASK (0x3FE00U)
  20350. #define PXP_CSC1_COEF0_UV_OFFSET_SHIFT (9U)
  20351. #define PXP_CSC1_COEF0_UV_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_UV_OFFSET_SHIFT)) & PXP_CSC1_COEF0_UV_OFFSET_MASK)
  20352. #define PXP_CSC1_COEF0_C0_MASK (0x1FFC0000U)
  20353. #define PXP_CSC1_COEF0_C0_SHIFT (18U)
  20354. #define PXP_CSC1_COEF0_C0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_C0_SHIFT)) & PXP_CSC1_COEF0_C0_MASK)
  20355. #define PXP_CSC1_COEF0_BYPASS_MASK (0x40000000U)
  20356. #define PXP_CSC1_COEF0_BYPASS_SHIFT (30U)
  20357. #define PXP_CSC1_COEF0_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_BYPASS_SHIFT)) & PXP_CSC1_COEF0_BYPASS_MASK)
  20358. #define PXP_CSC1_COEF0_YCBCR_MODE_MASK (0x80000000U)
  20359. #define PXP_CSC1_COEF0_YCBCR_MODE_SHIFT (31U)
  20360. #define PXP_CSC1_COEF0_YCBCR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_YCBCR_MODE_SHIFT)) & PXP_CSC1_COEF0_YCBCR_MODE_MASK)
  20361. /*! @name CSC1_COEF1 - Color Space Conversion Coefficient Register 1 */
  20362. #define PXP_CSC1_COEF1_C4_MASK (0x7FFU)
  20363. #define PXP_CSC1_COEF1_C4_SHIFT (0U)
  20364. #define PXP_CSC1_COEF1_C4(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF1_C4_SHIFT)) & PXP_CSC1_COEF1_C4_MASK)
  20365. #define PXP_CSC1_COEF1_C1_MASK (0x7FF0000U)
  20366. #define PXP_CSC1_COEF1_C1_SHIFT (16U)
  20367. #define PXP_CSC1_COEF1_C1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF1_C1_SHIFT)) & PXP_CSC1_COEF1_C1_MASK)
  20368. /*! @name CSC1_COEF2 - Color Space Conversion Coefficient Register 2 */
  20369. #define PXP_CSC1_COEF2_C3_MASK (0x7FFU)
  20370. #define PXP_CSC1_COEF2_C3_SHIFT (0U)
  20371. #define PXP_CSC1_COEF2_C3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF2_C3_SHIFT)) & PXP_CSC1_COEF2_C3_MASK)
  20372. #define PXP_CSC1_COEF2_C2_MASK (0x7FF0000U)
  20373. #define PXP_CSC1_COEF2_C2_SHIFT (16U)
  20374. #define PXP_CSC1_COEF2_C2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF2_C2_SHIFT)) & PXP_CSC1_COEF2_C2_MASK)
  20375. /*! @name CSC2_CTRL - Color Space Conversion Control Register. */
  20376. #define PXP_CSC2_CTRL_BYPASS_MASK (0x1U)
  20377. #define PXP_CSC2_CTRL_BYPASS_SHIFT (0U)
  20378. #define PXP_CSC2_CTRL_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_CTRL_BYPASS_SHIFT)) & PXP_CSC2_CTRL_BYPASS_MASK)
  20379. #define PXP_CSC2_CTRL_CSC_MODE_MASK (0x6U)
  20380. #define PXP_CSC2_CTRL_CSC_MODE_SHIFT (1U)
  20381. #define PXP_CSC2_CTRL_CSC_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_CTRL_CSC_MODE_SHIFT)) & PXP_CSC2_CTRL_CSC_MODE_MASK)
  20382. /*! @name CSC2_COEF0 - Color Space Conversion Coefficient Register 0 */
  20383. #define PXP_CSC2_COEF0_A1_MASK (0x7FFU)
  20384. #define PXP_CSC2_COEF0_A1_SHIFT (0U)
  20385. #define PXP_CSC2_COEF0_A1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF0_A1_SHIFT)) & PXP_CSC2_COEF0_A1_MASK)
  20386. #define PXP_CSC2_COEF0_A2_MASK (0x7FF0000U)
  20387. #define PXP_CSC2_COEF0_A2_SHIFT (16U)
  20388. #define PXP_CSC2_COEF0_A2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF0_A2_SHIFT)) & PXP_CSC2_COEF0_A2_MASK)
  20389. /*! @name CSC2_COEF1 - Color Space Conversion Coefficient Register 1 */
  20390. #define PXP_CSC2_COEF1_A3_MASK (0x7FFU)
  20391. #define PXP_CSC2_COEF1_A3_SHIFT (0U)
  20392. #define PXP_CSC2_COEF1_A3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF1_A3_SHIFT)) & PXP_CSC2_COEF1_A3_MASK)
  20393. #define PXP_CSC2_COEF1_B1_MASK (0x7FF0000U)
  20394. #define PXP_CSC2_COEF1_B1_SHIFT (16U)
  20395. #define PXP_CSC2_COEF1_B1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF1_B1_SHIFT)) & PXP_CSC2_COEF1_B1_MASK)
  20396. /*! @name CSC2_COEF2 - Color Space Conversion Coefficient Register 2 */
  20397. #define PXP_CSC2_COEF2_B2_MASK (0x7FFU)
  20398. #define PXP_CSC2_COEF2_B2_SHIFT (0U)
  20399. #define PXP_CSC2_COEF2_B2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF2_B2_SHIFT)) & PXP_CSC2_COEF2_B2_MASK)
  20400. #define PXP_CSC2_COEF2_B3_MASK (0x7FF0000U)
  20401. #define PXP_CSC2_COEF2_B3_SHIFT (16U)
  20402. #define PXP_CSC2_COEF2_B3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF2_B3_SHIFT)) & PXP_CSC2_COEF2_B3_MASK)
  20403. /*! @name CSC2_COEF3 - Color Space Conversion Coefficient Register 3 */
  20404. #define PXP_CSC2_COEF3_C1_MASK (0x7FFU)
  20405. #define PXP_CSC2_COEF3_C1_SHIFT (0U)
  20406. #define PXP_CSC2_COEF3_C1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF3_C1_SHIFT)) & PXP_CSC2_COEF3_C1_MASK)
  20407. #define PXP_CSC2_COEF3_C2_MASK (0x7FF0000U)
  20408. #define PXP_CSC2_COEF3_C2_SHIFT (16U)
  20409. #define PXP_CSC2_COEF3_C2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF3_C2_SHIFT)) & PXP_CSC2_COEF3_C2_MASK)
  20410. /*! @name CSC2_COEF4 - Color Space Conversion Coefficient Register 4 */
  20411. #define PXP_CSC2_COEF4_C3_MASK (0x7FFU)
  20412. #define PXP_CSC2_COEF4_C3_SHIFT (0U)
  20413. #define PXP_CSC2_COEF4_C3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF4_C3_SHIFT)) & PXP_CSC2_COEF4_C3_MASK)
  20414. #define PXP_CSC2_COEF4_D1_MASK (0x1FF0000U)
  20415. #define PXP_CSC2_COEF4_D1_SHIFT (16U)
  20416. #define PXP_CSC2_COEF4_D1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF4_D1_SHIFT)) & PXP_CSC2_COEF4_D1_MASK)
  20417. /*! @name CSC2_COEF5 - Color Space Conversion Coefficient Register 5 */
  20418. #define PXP_CSC2_COEF5_D2_MASK (0x1FFU)
  20419. #define PXP_CSC2_COEF5_D2_SHIFT (0U)
  20420. #define PXP_CSC2_COEF5_D2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF5_D2_SHIFT)) & PXP_CSC2_COEF5_D2_MASK)
  20421. #define PXP_CSC2_COEF5_D3_MASK (0x1FF0000U)
  20422. #define PXP_CSC2_COEF5_D3_SHIFT (16U)
  20423. #define PXP_CSC2_COEF5_D3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC2_COEF5_D3_SHIFT)) & PXP_CSC2_COEF5_D3_MASK)
  20424. /*! @name LUT_CTRL - Lookup Table Control Register. */
  20425. #define PXP_LUT_CTRL_DMA_START_MASK (0x1U)
  20426. #define PXP_LUT_CTRL_DMA_START_SHIFT (0U)
  20427. #define PXP_LUT_CTRL_DMA_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_CTRL_DMA_START_SHIFT)) & PXP_LUT_CTRL_DMA_START_MASK)
  20428. #define PXP_LUT_CTRL_INVALID_MASK (0x100U)
  20429. #define PXP_LUT_CTRL_INVALID_SHIFT (8U)
  20430. #define PXP_LUT_CTRL_INVALID(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_CTRL_INVALID_SHIFT)) & PXP_LUT_CTRL_INVALID_MASK)
  20431. #define PXP_LUT_CTRL_LRU_UPD_MASK (0x200U)
  20432. #define PXP_LUT_CTRL_LRU_UPD_SHIFT (9U)
  20433. #define PXP_LUT_CTRL_LRU_UPD(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_CTRL_LRU_UPD_SHIFT)) & PXP_LUT_CTRL_LRU_UPD_MASK)
  20434. #define PXP_LUT_CTRL_SEL_8KB_MASK (0x400U)
  20435. #define PXP_LUT_CTRL_SEL_8KB_SHIFT (10U)
  20436. #define PXP_LUT_CTRL_SEL_8KB(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_CTRL_SEL_8KB_SHIFT)) & PXP_LUT_CTRL_SEL_8KB_MASK)
  20437. #define PXP_LUT_CTRL_OUT_MODE_MASK (0x30000U)
  20438. #define PXP_LUT_CTRL_OUT_MODE_SHIFT (16U)
  20439. #define PXP_LUT_CTRL_OUT_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_CTRL_OUT_MODE_SHIFT)) & PXP_LUT_CTRL_OUT_MODE_MASK)
  20440. #define PXP_LUT_CTRL_LOOKUP_MODE_MASK (0x3000000U)
  20441. #define PXP_LUT_CTRL_LOOKUP_MODE_SHIFT (24U)
  20442. #define PXP_LUT_CTRL_LOOKUP_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_CTRL_LOOKUP_MODE_SHIFT)) & PXP_LUT_CTRL_LOOKUP_MODE_MASK)
  20443. #define PXP_LUT_CTRL_BYPASS_MASK (0x80000000U)
  20444. #define PXP_LUT_CTRL_BYPASS_SHIFT (31U)
  20445. #define PXP_LUT_CTRL_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_CTRL_BYPASS_SHIFT)) & PXP_LUT_CTRL_BYPASS_MASK)
  20446. /*! @name LUT_ADDR - Lookup Table Control Register. */
  20447. #define PXP_LUT_ADDR_ADDR_MASK (0x3FFFU)
  20448. #define PXP_LUT_ADDR_ADDR_SHIFT (0U)
  20449. #define PXP_LUT_ADDR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_ADDR_ADDR_SHIFT)) & PXP_LUT_ADDR_ADDR_MASK)
  20450. #define PXP_LUT_ADDR_NUM_BYTES_MASK (0x7FFF0000U)
  20451. #define PXP_LUT_ADDR_NUM_BYTES_SHIFT (16U)
  20452. #define PXP_LUT_ADDR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_ADDR_NUM_BYTES_SHIFT)) & PXP_LUT_ADDR_NUM_BYTES_MASK)
  20453. /*! @name LUT_DATA - Lookup Table Data Register. */
  20454. #define PXP_LUT_DATA_DATA_MASK (0xFFFFFFFFU)
  20455. #define PXP_LUT_DATA_DATA_SHIFT (0U)
  20456. #define PXP_LUT_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_DATA_DATA_SHIFT)) & PXP_LUT_DATA_DATA_MASK)
  20457. /*! @name LUT_EXTMEM - Lookup Table External Memory Address Register. */
  20458. #define PXP_LUT_EXTMEM_ADDR_MASK (0xFFFFFFFFU)
  20459. #define PXP_LUT_EXTMEM_ADDR_SHIFT (0U)
  20460. #define PXP_LUT_EXTMEM_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_LUT_EXTMEM_ADDR_SHIFT)) & PXP_LUT_EXTMEM_ADDR_MASK)
  20461. /*! @name CFA - Color Filter Array Register. */
  20462. #define PXP_CFA_DATA_MASK (0xFFFFFFFFU)
  20463. #define PXP_CFA_DATA_SHIFT (0U)
  20464. #define PXP_CFA_DATA(x) (((uint32_t)(((uint32_t)(x)) << PXP_CFA_DATA_SHIFT)) & PXP_CFA_DATA_MASK)
  20465. /*! @name ALPHA_A_CTRL - PXP Alpha Engine A Control Register. */
  20466. #define PXP_ALPHA_A_CTRL_POTER_DUFF_ENABLE_MASK (0x1U)
  20467. #define PXP_ALPHA_A_CTRL_POTER_DUFF_ENABLE_SHIFT (0U)
  20468. #define PXP_ALPHA_A_CTRL_POTER_DUFF_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_POTER_DUFF_ENABLE_SHIFT)) & PXP_ALPHA_A_CTRL_POTER_DUFF_ENABLE_MASK)
  20469. #define PXP_ALPHA_A_CTRL_S0_S1_FACTOR_MODE_MASK (0x6U)
  20470. #define PXP_ALPHA_A_CTRL_S0_S1_FACTOR_MODE_SHIFT (1U)
  20471. #define PXP_ALPHA_A_CTRL_S0_S1_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S0_S1_FACTOR_MODE_SHIFT)) & PXP_ALPHA_A_CTRL_S0_S1_FACTOR_MODE_MASK)
  20472. #define PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_MODE_MASK (0x18U)
  20473. #define PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT (3U)
  20474. #define PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_MODE_MASK)
  20475. #define PXP_ALPHA_A_CTRL_S0_ALPHA_MODE_MASK (0x20U)
  20476. #define PXP_ALPHA_A_CTRL_S0_ALPHA_MODE_SHIFT (5U)
  20477. #define PXP_ALPHA_A_CTRL_S0_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S0_ALPHA_MODE_SHIFT)) & PXP_ALPHA_A_CTRL_S0_ALPHA_MODE_MASK)
  20478. #define PXP_ALPHA_A_CTRL_S0_COLOR_MODE_MASK (0x40U)
  20479. #define PXP_ALPHA_A_CTRL_S0_COLOR_MODE_SHIFT (6U)
  20480. #define PXP_ALPHA_A_CTRL_S0_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S0_COLOR_MODE_SHIFT)) & PXP_ALPHA_A_CTRL_S0_COLOR_MODE_MASK)
  20481. #define PXP_ALPHA_A_CTRL_S1_S0_FACTOR_MODE_MASK (0x300U)
  20482. #define PXP_ALPHA_A_CTRL_S1_S0_FACTOR_MODE_SHIFT (8U)
  20483. #define PXP_ALPHA_A_CTRL_S1_S0_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S1_S0_FACTOR_MODE_SHIFT)) & PXP_ALPHA_A_CTRL_S1_S0_FACTOR_MODE_MASK)
  20484. #define PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_MODE_MASK (0xC00U)
  20485. #define PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT (10U)
  20486. #define PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_MODE_MASK)
  20487. #define PXP_ALPHA_A_CTRL_S1_ALPHA_MODE_MASK (0x1000U)
  20488. #define PXP_ALPHA_A_CTRL_S1_ALPHA_MODE_SHIFT (12U)
  20489. #define PXP_ALPHA_A_CTRL_S1_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S1_ALPHA_MODE_SHIFT)) & PXP_ALPHA_A_CTRL_S1_ALPHA_MODE_MASK)
  20490. #define PXP_ALPHA_A_CTRL_S1_COLOR_MODE_MASK (0x2000U)
  20491. #define PXP_ALPHA_A_CTRL_S1_COLOR_MODE_SHIFT (13U)
  20492. #define PXP_ALPHA_A_CTRL_S1_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S1_COLOR_MODE_SHIFT)) & PXP_ALPHA_A_CTRL_S1_COLOR_MODE_MASK)
  20493. #define PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_MASK (0xFF0000U)
  20494. #define PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_SHIFT (16U)
  20495. #define PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_SHIFT)) & PXP_ALPHA_A_CTRL_S0_GLOBAL_ALPHA_MASK)
  20496. #define PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_MASK (0xFF000000U)
  20497. #define PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_SHIFT (24U)
  20498. #define PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_SHIFT)) & PXP_ALPHA_A_CTRL_S1_GLOBAL_ALPHA_MASK)
  20499. /*! @name PS_BACKGROUND_1 - PS Background Color 1 */
  20500. #define PXP_PS_BACKGROUND_1_COLOR_MASK (0xFFFFFFU)
  20501. #define PXP_PS_BACKGROUND_1_COLOR_SHIFT (0U)
  20502. #define PXP_PS_BACKGROUND_1_COLOR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_BACKGROUND_1_COLOR_SHIFT)) & PXP_PS_BACKGROUND_1_COLOR_MASK)
  20503. /*! @name PS_CLRKEYLOW_1 - PS Color Key Low 1 */
  20504. #define PXP_PS_CLRKEYLOW_1_PIXEL_MASK (0xFFFFFFU)
  20505. #define PXP_PS_CLRKEYLOW_1_PIXEL_SHIFT (0U)
  20506. #define PXP_PS_CLRKEYLOW_1_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CLRKEYLOW_1_PIXEL_SHIFT)) & PXP_PS_CLRKEYLOW_1_PIXEL_MASK)
  20507. /*! @name PS_CLRKEYHIGH_1 - PS Color Key High 1 */
  20508. #define PXP_PS_CLRKEYHIGH_1_PIXEL_MASK (0xFFFFFFU)
  20509. #define PXP_PS_CLRKEYHIGH_1_PIXEL_SHIFT (0U)
  20510. #define PXP_PS_CLRKEYHIGH_1_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CLRKEYHIGH_1_PIXEL_SHIFT)) & PXP_PS_CLRKEYHIGH_1_PIXEL_MASK)
  20511. /*! @name AS_CLRKEYLOW_1 - Overlay Color Key Low */
  20512. #define PXP_AS_CLRKEYLOW_1_PIXEL_MASK (0xFFFFFFU)
  20513. #define PXP_AS_CLRKEYLOW_1_PIXEL_SHIFT (0U)
  20514. #define PXP_AS_CLRKEYLOW_1_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CLRKEYLOW_1_PIXEL_SHIFT)) & PXP_AS_CLRKEYLOW_1_PIXEL_MASK)
  20515. /*! @name AS_CLRKEYHIGH_1 - Overlay Color Key High */
  20516. #define PXP_AS_CLRKEYHIGH_1_PIXEL_MASK (0xFFFFFFU)
  20517. #define PXP_AS_CLRKEYHIGH_1_PIXEL_SHIFT (0U)
  20518. #define PXP_AS_CLRKEYHIGH_1_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CLRKEYHIGH_1_PIXEL_SHIFT)) & PXP_AS_CLRKEYHIGH_1_PIXEL_MASK)
  20519. /*! @name CTRL2 - Control Register 2 */
  20520. #define PXP_CTRL2_ENABLE_MASK (0x1U)
  20521. #define PXP_CTRL2_ENABLE_SHIFT (0U)
  20522. #define PXP_CTRL2_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ENABLE_SHIFT)) & PXP_CTRL2_ENABLE_MASK)
  20523. #define PXP_CTRL2_ROTATE0_MASK (0x300U)
  20524. #define PXP_CTRL2_ROTATE0_SHIFT (8U)
  20525. #define PXP_CTRL2_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ROTATE0_SHIFT)) & PXP_CTRL2_ROTATE0_MASK)
  20526. #define PXP_CTRL2_HFLIP0_MASK (0x400U)
  20527. #define PXP_CTRL2_HFLIP0_SHIFT (10U)
  20528. #define PXP_CTRL2_HFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_HFLIP0_SHIFT)) & PXP_CTRL2_HFLIP0_MASK)
  20529. #define PXP_CTRL2_VFLIP0_MASK (0x800U)
  20530. #define PXP_CTRL2_VFLIP0_SHIFT (11U)
  20531. #define PXP_CTRL2_VFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_VFLIP0_SHIFT)) & PXP_CTRL2_VFLIP0_MASK)
  20532. #define PXP_CTRL2_ROTATE1_MASK (0x3000U)
  20533. #define PXP_CTRL2_ROTATE1_SHIFT (12U)
  20534. #define PXP_CTRL2_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ROTATE1_SHIFT)) & PXP_CTRL2_ROTATE1_MASK)
  20535. #define PXP_CTRL2_HFLIP1_MASK (0x4000U)
  20536. #define PXP_CTRL2_HFLIP1_SHIFT (14U)
  20537. #define PXP_CTRL2_HFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_HFLIP1_SHIFT)) & PXP_CTRL2_HFLIP1_MASK)
  20538. #define PXP_CTRL2_VFLIP1_MASK (0x8000U)
  20539. #define PXP_CTRL2_VFLIP1_SHIFT (15U)
  20540. #define PXP_CTRL2_VFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_VFLIP1_SHIFT)) & PXP_CTRL2_VFLIP1_MASK)
  20541. #define PXP_CTRL2_ENABLE_DITHER_MASK (0x20000U)
  20542. #define PXP_CTRL2_ENABLE_DITHER_SHIFT (17U)
  20543. #define PXP_CTRL2_ENABLE_DITHER(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ENABLE_DITHER_SHIFT)) & PXP_CTRL2_ENABLE_DITHER_MASK)
  20544. #define PXP_CTRL2_ENABLE_WFE_B_MASK (0x80000U)
  20545. #define PXP_CTRL2_ENABLE_WFE_B_SHIFT (19U)
  20546. #define PXP_CTRL2_ENABLE_WFE_B(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ENABLE_WFE_B_SHIFT)) & PXP_CTRL2_ENABLE_WFE_B_MASK)
  20547. #define PXP_CTRL2_BLOCK_SIZE_MASK (0x800000U)
  20548. #define PXP_CTRL2_BLOCK_SIZE_SHIFT (23U)
  20549. #define PXP_CTRL2_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_BLOCK_SIZE_SHIFT)) & PXP_CTRL2_BLOCK_SIZE_MASK)
  20550. #define PXP_CTRL2_ENABLE_CSC2_MASK (0x1000000U)
  20551. #define PXP_CTRL2_ENABLE_CSC2_SHIFT (24U)
  20552. #define PXP_CTRL2_ENABLE_CSC2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ENABLE_CSC2_SHIFT)) & PXP_CTRL2_ENABLE_CSC2_MASK)
  20553. #define PXP_CTRL2_ENABLE_LUT_MASK (0x2000000U)
  20554. #define PXP_CTRL2_ENABLE_LUT_SHIFT (25U)
  20555. #define PXP_CTRL2_ENABLE_LUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ENABLE_LUT_SHIFT)) & PXP_CTRL2_ENABLE_LUT_MASK)
  20556. #define PXP_CTRL2_ENABLE_ROTATE0_MASK (0x4000000U)
  20557. #define PXP_CTRL2_ENABLE_ROTATE0_SHIFT (26U)
  20558. #define PXP_CTRL2_ENABLE_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ENABLE_ROTATE0_SHIFT)) & PXP_CTRL2_ENABLE_ROTATE0_MASK)
  20559. #define PXP_CTRL2_ENABLE_ROTATE1_MASK (0x8000000U)
  20560. #define PXP_CTRL2_ENABLE_ROTATE1_SHIFT (27U)
  20561. #define PXP_CTRL2_ENABLE_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_ENABLE_ROTATE1_SHIFT)) & PXP_CTRL2_ENABLE_ROTATE1_MASK)
  20562. /*! @name CTRL2_SET - Control Register 2 */
  20563. #define PXP_CTRL2_SET_ENABLE_MASK (0x1U)
  20564. #define PXP_CTRL2_SET_ENABLE_SHIFT (0U)
  20565. #define PXP_CTRL2_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ENABLE_SHIFT)) & PXP_CTRL2_SET_ENABLE_MASK)
  20566. #define PXP_CTRL2_SET_ROTATE0_MASK (0x300U)
  20567. #define PXP_CTRL2_SET_ROTATE0_SHIFT (8U)
  20568. #define PXP_CTRL2_SET_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ROTATE0_SHIFT)) & PXP_CTRL2_SET_ROTATE0_MASK)
  20569. #define PXP_CTRL2_SET_HFLIP0_MASK (0x400U)
  20570. #define PXP_CTRL2_SET_HFLIP0_SHIFT (10U)
  20571. #define PXP_CTRL2_SET_HFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_HFLIP0_SHIFT)) & PXP_CTRL2_SET_HFLIP0_MASK)
  20572. #define PXP_CTRL2_SET_VFLIP0_MASK (0x800U)
  20573. #define PXP_CTRL2_SET_VFLIP0_SHIFT (11U)
  20574. #define PXP_CTRL2_SET_VFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_VFLIP0_SHIFT)) & PXP_CTRL2_SET_VFLIP0_MASK)
  20575. #define PXP_CTRL2_SET_ROTATE1_MASK (0x3000U)
  20576. #define PXP_CTRL2_SET_ROTATE1_SHIFT (12U)
  20577. #define PXP_CTRL2_SET_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ROTATE1_SHIFT)) & PXP_CTRL2_SET_ROTATE1_MASK)
  20578. #define PXP_CTRL2_SET_HFLIP1_MASK (0x4000U)
  20579. #define PXP_CTRL2_SET_HFLIP1_SHIFT (14U)
  20580. #define PXP_CTRL2_SET_HFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_HFLIP1_SHIFT)) & PXP_CTRL2_SET_HFLIP1_MASK)
  20581. #define PXP_CTRL2_SET_VFLIP1_MASK (0x8000U)
  20582. #define PXP_CTRL2_SET_VFLIP1_SHIFT (15U)
  20583. #define PXP_CTRL2_SET_VFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_VFLIP1_SHIFT)) & PXP_CTRL2_SET_VFLIP1_MASK)
  20584. #define PXP_CTRL2_SET_ENABLE_DITHER_MASK (0x20000U)
  20585. #define PXP_CTRL2_SET_ENABLE_DITHER_SHIFT (17U)
  20586. #define PXP_CTRL2_SET_ENABLE_DITHER(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ENABLE_DITHER_SHIFT)) & PXP_CTRL2_SET_ENABLE_DITHER_MASK)
  20587. #define PXP_CTRL2_SET_ENABLE_WFE_B_MASK (0x80000U)
  20588. #define PXP_CTRL2_SET_ENABLE_WFE_B_SHIFT (19U)
  20589. #define PXP_CTRL2_SET_ENABLE_WFE_B(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ENABLE_WFE_B_SHIFT)) & PXP_CTRL2_SET_ENABLE_WFE_B_MASK)
  20590. #define PXP_CTRL2_SET_BLOCK_SIZE_MASK (0x800000U)
  20591. #define PXP_CTRL2_SET_BLOCK_SIZE_SHIFT (23U)
  20592. #define PXP_CTRL2_SET_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_BLOCK_SIZE_SHIFT)) & PXP_CTRL2_SET_BLOCK_SIZE_MASK)
  20593. #define PXP_CTRL2_SET_ENABLE_CSC2_MASK (0x1000000U)
  20594. #define PXP_CTRL2_SET_ENABLE_CSC2_SHIFT (24U)
  20595. #define PXP_CTRL2_SET_ENABLE_CSC2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ENABLE_CSC2_SHIFT)) & PXP_CTRL2_SET_ENABLE_CSC2_MASK)
  20596. #define PXP_CTRL2_SET_ENABLE_LUT_MASK (0x2000000U)
  20597. #define PXP_CTRL2_SET_ENABLE_LUT_SHIFT (25U)
  20598. #define PXP_CTRL2_SET_ENABLE_LUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ENABLE_LUT_SHIFT)) & PXP_CTRL2_SET_ENABLE_LUT_MASK)
  20599. #define PXP_CTRL2_SET_ENABLE_ROTATE0_MASK (0x4000000U)
  20600. #define PXP_CTRL2_SET_ENABLE_ROTATE0_SHIFT (26U)
  20601. #define PXP_CTRL2_SET_ENABLE_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ENABLE_ROTATE0_SHIFT)) & PXP_CTRL2_SET_ENABLE_ROTATE0_MASK)
  20602. #define PXP_CTRL2_SET_ENABLE_ROTATE1_MASK (0x8000000U)
  20603. #define PXP_CTRL2_SET_ENABLE_ROTATE1_SHIFT (27U)
  20604. #define PXP_CTRL2_SET_ENABLE_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_SET_ENABLE_ROTATE1_SHIFT)) & PXP_CTRL2_SET_ENABLE_ROTATE1_MASK)
  20605. /*! @name CTRL2_CLR - Control Register 2 */
  20606. #define PXP_CTRL2_CLR_ENABLE_MASK (0x1U)
  20607. #define PXP_CTRL2_CLR_ENABLE_SHIFT (0U)
  20608. #define PXP_CTRL2_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ENABLE_SHIFT)) & PXP_CTRL2_CLR_ENABLE_MASK)
  20609. #define PXP_CTRL2_CLR_ROTATE0_MASK (0x300U)
  20610. #define PXP_CTRL2_CLR_ROTATE0_SHIFT (8U)
  20611. #define PXP_CTRL2_CLR_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ROTATE0_SHIFT)) & PXP_CTRL2_CLR_ROTATE0_MASK)
  20612. #define PXP_CTRL2_CLR_HFLIP0_MASK (0x400U)
  20613. #define PXP_CTRL2_CLR_HFLIP0_SHIFT (10U)
  20614. #define PXP_CTRL2_CLR_HFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_HFLIP0_SHIFT)) & PXP_CTRL2_CLR_HFLIP0_MASK)
  20615. #define PXP_CTRL2_CLR_VFLIP0_MASK (0x800U)
  20616. #define PXP_CTRL2_CLR_VFLIP0_SHIFT (11U)
  20617. #define PXP_CTRL2_CLR_VFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_VFLIP0_SHIFT)) & PXP_CTRL2_CLR_VFLIP0_MASK)
  20618. #define PXP_CTRL2_CLR_ROTATE1_MASK (0x3000U)
  20619. #define PXP_CTRL2_CLR_ROTATE1_SHIFT (12U)
  20620. #define PXP_CTRL2_CLR_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ROTATE1_SHIFT)) & PXP_CTRL2_CLR_ROTATE1_MASK)
  20621. #define PXP_CTRL2_CLR_HFLIP1_MASK (0x4000U)
  20622. #define PXP_CTRL2_CLR_HFLIP1_SHIFT (14U)
  20623. #define PXP_CTRL2_CLR_HFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_HFLIP1_SHIFT)) & PXP_CTRL2_CLR_HFLIP1_MASK)
  20624. #define PXP_CTRL2_CLR_VFLIP1_MASK (0x8000U)
  20625. #define PXP_CTRL2_CLR_VFLIP1_SHIFT (15U)
  20626. #define PXP_CTRL2_CLR_VFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_VFLIP1_SHIFT)) & PXP_CTRL2_CLR_VFLIP1_MASK)
  20627. #define PXP_CTRL2_CLR_ENABLE_DITHER_MASK (0x20000U)
  20628. #define PXP_CTRL2_CLR_ENABLE_DITHER_SHIFT (17U)
  20629. #define PXP_CTRL2_CLR_ENABLE_DITHER(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ENABLE_DITHER_SHIFT)) & PXP_CTRL2_CLR_ENABLE_DITHER_MASK)
  20630. #define PXP_CTRL2_CLR_ENABLE_WFE_B_MASK (0x80000U)
  20631. #define PXP_CTRL2_CLR_ENABLE_WFE_B_SHIFT (19U)
  20632. #define PXP_CTRL2_CLR_ENABLE_WFE_B(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ENABLE_WFE_B_SHIFT)) & PXP_CTRL2_CLR_ENABLE_WFE_B_MASK)
  20633. #define PXP_CTRL2_CLR_BLOCK_SIZE_MASK (0x800000U)
  20634. #define PXP_CTRL2_CLR_BLOCK_SIZE_SHIFT (23U)
  20635. #define PXP_CTRL2_CLR_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_BLOCK_SIZE_SHIFT)) & PXP_CTRL2_CLR_BLOCK_SIZE_MASK)
  20636. #define PXP_CTRL2_CLR_ENABLE_CSC2_MASK (0x1000000U)
  20637. #define PXP_CTRL2_CLR_ENABLE_CSC2_SHIFT (24U)
  20638. #define PXP_CTRL2_CLR_ENABLE_CSC2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ENABLE_CSC2_SHIFT)) & PXP_CTRL2_CLR_ENABLE_CSC2_MASK)
  20639. #define PXP_CTRL2_CLR_ENABLE_LUT_MASK (0x2000000U)
  20640. #define PXP_CTRL2_CLR_ENABLE_LUT_SHIFT (25U)
  20641. #define PXP_CTRL2_CLR_ENABLE_LUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ENABLE_LUT_SHIFT)) & PXP_CTRL2_CLR_ENABLE_LUT_MASK)
  20642. #define PXP_CTRL2_CLR_ENABLE_ROTATE0_MASK (0x4000000U)
  20643. #define PXP_CTRL2_CLR_ENABLE_ROTATE0_SHIFT (26U)
  20644. #define PXP_CTRL2_CLR_ENABLE_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ENABLE_ROTATE0_SHIFT)) & PXP_CTRL2_CLR_ENABLE_ROTATE0_MASK)
  20645. #define PXP_CTRL2_CLR_ENABLE_ROTATE1_MASK (0x8000000U)
  20646. #define PXP_CTRL2_CLR_ENABLE_ROTATE1_SHIFT (27U)
  20647. #define PXP_CTRL2_CLR_ENABLE_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_CLR_ENABLE_ROTATE1_SHIFT)) & PXP_CTRL2_CLR_ENABLE_ROTATE1_MASK)
  20648. /*! @name CTRL2_TOG - Control Register 2 */
  20649. #define PXP_CTRL2_TOG_ENABLE_MASK (0x1U)
  20650. #define PXP_CTRL2_TOG_ENABLE_SHIFT (0U)
  20651. #define PXP_CTRL2_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ENABLE_SHIFT)) & PXP_CTRL2_TOG_ENABLE_MASK)
  20652. #define PXP_CTRL2_TOG_ROTATE0_MASK (0x300U)
  20653. #define PXP_CTRL2_TOG_ROTATE0_SHIFT (8U)
  20654. #define PXP_CTRL2_TOG_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ROTATE0_SHIFT)) & PXP_CTRL2_TOG_ROTATE0_MASK)
  20655. #define PXP_CTRL2_TOG_HFLIP0_MASK (0x400U)
  20656. #define PXP_CTRL2_TOG_HFLIP0_SHIFT (10U)
  20657. #define PXP_CTRL2_TOG_HFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_HFLIP0_SHIFT)) & PXP_CTRL2_TOG_HFLIP0_MASK)
  20658. #define PXP_CTRL2_TOG_VFLIP0_MASK (0x800U)
  20659. #define PXP_CTRL2_TOG_VFLIP0_SHIFT (11U)
  20660. #define PXP_CTRL2_TOG_VFLIP0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_VFLIP0_SHIFT)) & PXP_CTRL2_TOG_VFLIP0_MASK)
  20661. #define PXP_CTRL2_TOG_ROTATE1_MASK (0x3000U)
  20662. #define PXP_CTRL2_TOG_ROTATE1_SHIFT (12U)
  20663. #define PXP_CTRL2_TOG_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ROTATE1_SHIFT)) & PXP_CTRL2_TOG_ROTATE1_MASK)
  20664. #define PXP_CTRL2_TOG_HFLIP1_MASK (0x4000U)
  20665. #define PXP_CTRL2_TOG_HFLIP1_SHIFT (14U)
  20666. #define PXP_CTRL2_TOG_HFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_HFLIP1_SHIFT)) & PXP_CTRL2_TOG_HFLIP1_MASK)
  20667. #define PXP_CTRL2_TOG_VFLIP1_MASK (0x8000U)
  20668. #define PXP_CTRL2_TOG_VFLIP1_SHIFT (15U)
  20669. #define PXP_CTRL2_TOG_VFLIP1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_VFLIP1_SHIFT)) & PXP_CTRL2_TOG_VFLIP1_MASK)
  20670. #define PXP_CTRL2_TOG_ENABLE_DITHER_MASK (0x20000U)
  20671. #define PXP_CTRL2_TOG_ENABLE_DITHER_SHIFT (17U)
  20672. #define PXP_CTRL2_TOG_ENABLE_DITHER(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ENABLE_DITHER_SHIFT)) & PXP_CTRL2_TOG_ENABLE_DITHER_MASK)
  20673. #define PXP_CTRL2_TOG_ENABLE_WFE_B_MASK (0x80000U)
  20674. #define PXP_CTRL2_TOG_ENABLE_WFE_B_SHIFT (19U)
  20675. #define PXP_CTRL2_TOG_ENABLE_WFE_B(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ENABLE_WFE_B_SHIFT)) & PXP_CTRL2_TOG_ENABLE_WFE_B_MASK)
  20676. #define PXP_CTRL2_TOG_BLOCK_SIZE_MASK (0x800000U)
  20677. #define PXP_CTRL2_TOG_BLOCK_SIZE_SHIFT (23U)
  20678. #define PXP_CTRL2_TOG_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_BLOCK_SIZE_SHIFT)) & PXP_CTRL2_TOG_BLOCK_SIZE_MASK)
  20679. #define PXP_CTRL2_TOG_ENABLE_CSC2_MASK (0x1000000U)
  20680. #define PXP_CTRL2_TOG_ENABLE_CSC2_SHIFT (24U)
  20681. #define PXP_CTRL2_TOG_ENABLE_CSC2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ENABLE_CSC2_SHIFT)) & PXP_CTRL2_TOG_ENABLE_CSC2_MASK)
  20682. #define PXP_CTRL2_TOG_ENABLE_LUT_MASK (0x2000000U)
  20683. #define PXP_CTRL2_TOG_ENABLE_LUT_SHIFT (25U)
  20684. #define PXP_CTRL2_TOG_ENABLE_LUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ENABLE_LUT_SHIFT)) & PXP_CTRL2_TOG_ENABLE_LUT_MASK)
  20685. #define PXP_CTRL2_TOG_ENABLE_ROTATE0_MASK (0x4000000U)
  20686. #define PXP_CTRL2_TOG_ENABLE_ROTATE0_SHIFT (26U)
  20687. #define PXP_CTRL2_TOG_ENABLE_ROTATE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ENABLE_ROTATE0_SHIFT)) & PXP_CTRL2_TOG_ENABLE_ROTATE0_MASK)
  20688. #define PXP_CTRL2_TOG_ENABLE_ROTATE1_MASK (0x8000000U)
  20689. #define PXP_CTRL2_TOG_ENABLE_ROTATE1_SHIFT (27U)
  20690. #define PXP_CTRL2_TOG_ENABLE_ROTATE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL2_TOG_ENABLE_ROTATE1_SHIFT)) & PXP_CTRL2_TOG_ENABLE_ROTATE1_MASK)
  20691. /*! @name POWER_REG0 - PXP Power Control Register. */
  20692. #define PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANK0_MASK (0x7U)
  20693. #define PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANK0_SHIFT (0U)
  20694. #define PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANK0_SHIFT)) & PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANK0_MASK)
  20695. #define PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANKN_MASK (0x38U)
  20696. #define PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANKN_SHIFT (3U)
  20697. #define PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANKN(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANKN_SHIFT)) & PXP_POWER_REG0_LUT_LP_STATE_WAY0_BANKN_MASK)
  20698. #define PXP_POWER_REG0_LUT_LP_STATE_WAY1_BANKN_MASK (0x1C0U)
  20699. #define PXP_POWER_REG0_LUT_LP_STATE_WAY1_BANKN_SHIFT (6U)
  20700. #define PXP_POWER_REG0_LUT_LP_STATE_WAY1_BANKN(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG0_LUT_LP_STATE_WAY1_BANKN_SHIFT)) & PXP_POWER_REG0_LUT_LP_STATE_WAY1_BANKN_MASK)
  20701. #define PXP_POWER_REG0_ROT0_MEM_LP_STATE_MASK (0xE00U)
  20702. #define PXP_POWER_REG0_ROT0_MEM_LP_STATE_SHIFT (9U)
  20703. #define PXP_POWER_REG0_ROT0_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG0_ROT0_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG0_ROT0_MEM_LP_STATE_MASK)
  20704. #define PXP_POWER_REG0_CTRL_MASK (0xFFFFF000U)
  20705. #define PXP_POWER_REG0_CTRL_SHIFT (12U)
  20706. #define PXP_POWER_REG0_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG0_CTRL_SHIFT)) & PXP_POWER_REG0_CTRL_MASK)
  20707. /*! @name POWER_REG1 - PXP Power Control Register 1. */
  20708. #define PXP_POWER_REG1_ROT1_MEM_LP_STATE_MASK (0x7U)
  20709. #define PXP_POWER_REG1_ROT1_MEM_LP_STATE_SHIFT (0U)
  20710. #define PXP_POWER_REG1_ROT1_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG1_ROT1_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG1_ROT1_MEM_LP_STATE_MASK)
  20711. #define PXP_POWER_REG1_DITH0_LUT_MEM_LP_STATE_MASK (0x38U)
  20712. #define PXP_POWER_REG1_DITH0_LUT_MEM_LP_STATE_SHIFT (3U)
  20713. #define PXP_POWER_REG1_DITH0_LUT_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG1_DITH0_LUT_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG1_DITH0_LUT_MEM_LP_STATE_MASK)
  20714. #define PXP_POWER_REG1_DITH0_ERR0_MEM_LP_STATE_MASK (0x1C0U)
  20715. #define PXP_POWER_REG1_DITH0_ERR0_MEM_LP_STATE_SHIFT (6U)
  20716. #define PXP_POWER_REG1_DITH0_ERR0_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG1_DITH0_ERR0_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG1_DITH0_ERR0_MEM_LP_STATE_MASK)
  20717. #define PXP_POWER_REG1_DITH0_ERR1_MEM_LP_STATE_MASK (0xE00U)
  20718. #define PXP_POWER_REG1_DITH0_ERR1_MEM_LP_STATE_SHIFT (9U)
  20719. #define PXP_POWER_REG1_DITH0_ERR1_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG1_DITH0_ERR1_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG1_DITH0_ERR1_MEM_LP_STATE_MASK)
  20720. #define PXP_POWER_REG1_DITH1_LUT_MEM_LP_STATE_MASK (0x7000U)
  20721. #define PXP_POWER_REG1_DITH1_LUT_MEM_LP_STATE_SHIFT (12U)
  20722. #define PXP_POWER_REG1_DITH1_LUT_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG1_DITH1_LUT_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG1_DITH1_LUT_MEM_LP_STATE_MASK)
  20723. #define PXP_POWER_REG1_DITH2_LUT_MEM_LP_STATE_MASK (0x38000U)
  20724. #define PXP_POWER_REG1_DITH2_LUT_MEM_LP_STATE_SHIFT (15U)
  20725. #define PXP_POWER_REG1_DITH2_LUT_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG1_DITH2_LUT_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG1_DITH2_LUT_MEM_LP_STATE_MASK)
  20726. #define PXP_POWER_REG1_ALU_A_MEM_LP_STATE_MASK (0x1C0000U)
  20727. #define PXP_POWER_REG1_ALU_A_MEM_LP_STATE_SHIFT (18U)
  20728. #define PXP_POWER_REG1_ALU_A_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG1_ALU_A_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG1_ALU_A_MEM_LP_STATE_MASK)
  20729. #define PXP_POWER_REG1_ALU_B_MEM_LP_STATE_MASK (0xE00000U)
  20730. #define PXP_POWER_REG1_ALU_B_MEM_LP_STATE_SHIFT (21U)
  20731. #define PXP_POWER_REG1_ALU_B_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_REG1_ALU_B_MEM_LP_STATE_SHIFT)) & PXP_POWER_REG1_ALU_B_MEM_LP_STATE_MASK)
  20732. /*! @name DATA_PATH_CTRL0 - This register helps decide the data path gthrough the PXP. */
  20733. #define PXP_DATA_PATH_CTRL0_MUX0_SEL_MASK (0x3U)
  20734. #define PXP_DATA_PATH_CTRL0_MUX0_SEL_SHIFT (0U)
  20735. #define PXP_DATA_PATH_CTRL0_MUX0_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_MUX0_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_MUX0_SEL_MASK)
  20736. #define PXP_DATA_PATH_CTRL0_MUX1_SEL_MASK (0xCU)
  20737. #define PXP_DATA_PATH_CTRL0_MUX1_SEL_SHIFT (2U)
  20738. #define PXP_DATA_PATH_CTRL0_MUX1_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_MUX1_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_MUX1_SEL_MASK)
  20739. #define PXP_DATA_PATH_CTRL0_MUX3_SEL_MASK (0xC0U)
  20740. #define PXP_DATA_PATH_CTRL0_MUX3_SEL_SHIFT (6U)
  20741. #define PXP_DATA_PATH_CTRL0_MUX3_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_MUX3_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_MUX3_SEL_MASK)
  20742. #define PXP_DATA_PATH_CTRL0_MUX8_SEL_MASK (0x30000U)
  20743. #define PXP_DATA_PATH_CTRL0_MUX8_SEL_SHIFT (16U)
  20744. #define PXP_DATA_PATH_CTRL0_MUX8_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_MUX8_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_MUX8_SEL_MASK)
  20745. #define PXP_DATA_PATH_CTRL0_MUX9_SEL_MASK (0xC0000U)
  20746. #define PXP_DATA_PATH_CTRL0_MUX9_SEL_SHIFT (18U)
  20747. #define PXP_DATA_PATH_CTRL0_MUX9_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_MUX9_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_MUX9_SEL_MASK)
  20748. #define PXP_DATA_PATH_CTRL0_MUX11_SEL_MASK (0xC00000U)
  20749. #define PXP_DATA_PATH_CTRL0_MUX11_SEL_SHIFT (22U)
  20750. #define PXP_DATA_PATH_CTRL0_MUX11_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_MUX11_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_MUX11_SEL_MASK)
  20751. #define PXP_DATA_PATH_CTRL0_MUX12_SEL_MASK (0x3000000U)
  20752. #define PXP_DATA_PATH_CTRL0_MUX12_SEL_SHIFT (24U)
  20753. #define PXP_DATA_PATH_CTRL0_MUX12_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_MUX12_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_MUX12_SEL_MASK)
  20754. #define PXP_DATA_PATH_CTRL0_MUX14_SEL_MASK (0x30000000U)
  20755. #define PXP_DATA_PATH_CTRL0_MUX14_SEL_SHIFT (28U)
  20756. #define PXP_DATA_PATH_CTRL0_MUX14_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_MUX14_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_MUX14_SEL_MASK)
  20757. /*! @name DATA_PATH_CTRL0_SET - This register helps decide the data path gthrough the PXP. */
  20758. #define PXP_DATA_PATH_CTRL0_SET_MUX0_SEL_MASK (0x3U)
  20759. #define PXP_DATA_PATH_CTRL0_SET_MUX0_SEL_SHIFT (0U)
  20760. #define PXP_DATA_PATH_CTRL0_SET_MUX0_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_SET_MUX0_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_SET_MUX0_SEL_MASK)
  20761. #define PXP_DATA_PATH_CTRL0_SET_MUX1_SEL_MASK (0xCU)
  20762. #define PXP_DATA_PATH_CTRL0_SET_MUX1_SEL_SHIFT (2U)
  20763. #define PXP_DATA_PATH_CTRL0_SET_MUX1_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_SET_MUX1_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_SET_MUX1_SEL_MASK)
  20764. #define PXP_DATA_PATH_CTRL0_SET_MUX3_SEL_MASK (0xC0U)
  20765. #define PXP_DATA_PATH_CTRL0_SET_MUX3_SEL_SHIFT (6U)
  20766. #define PXP_DATA_PATH_CTRL0_SET_MUX3_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_SET_MUX3_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_SET_MUX3_SEL_MASK)
  20767. #define PXP_DATA_PATH_CTRL0_SET_MUX8_SEL_MASK (0x30000U)
  20768. #define PXP_DATA_PATH_CTRL0_SET_MUX8_SEL_SHIFT (16U)
  20769. #define PXP_DATA_PATH_CTRL0_SET_MUX8_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_SET_MUX8_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_SET_MUX8_SEL_MASK)
  20770. #define PXP_DATA_PATH_CTRL0_SET_MUX9_SEL_MASK (0xC0000U)
  20771. #define PXP_DATA_PATH_CTRL0_SET_MUX9_SEL_SHIFT (18U)
  20772. #define PXP_DATA_PATH_CTRL0_SET_MUX9_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_SET_MUX9_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_SET_MUX9_SEL_MASK)
  20773. #define PXP_DATA_PATH_CTRL0_SET_MUX11_SEL_MASK (0xC00000U)
  20774. #define PXP_DATA_PATH_CTRL0_SET_MUX11_SEL_SHIFT (22U)
  20775. #define PXP_DATA_PATH_CTRL0_SET_MUX11_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_SET_MUX11_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_SET_MUX11_SEL_MASK)
  20776. #define PXP_DATA_PATH_CTRL0_SET_MUX12_SEL_MASK (0x3000000U)
  20777. #define PXP_DATA_PATH_CTRL0_SET_MUX12_SEL_SHIFT (24U)
  20778. #define PXP_DATA_PATH_CTRL0_SET_MUX12_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_SET_MUX12_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_SET_MUX12_SEL_MASK)
  20779. #define PXP_DATA_PATH_CTRL0_SET_MUX14_SEL_MASK (0x30000000U)
  20780. #define PXP_DATA_PATH_CTRL0_SET_MUX14_SEL_SHIFT (28U)
  20781. #define PXP_DATA_PATH_CTRL0_SET_MUX14_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_SET_MUX14_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_SET_MUX14_SEL_MASK)
  20782. /*! @name DATA_PATH_CTRL0_CLR - This register helps decide the data path gthrough the PXP. */
  20783. #define PXP_DATA_PATH_CTRL0_CLR_MUX0_SEL_MASK (0x3U)
  20784. #define PXP_DATA_PATH_CTRL0_CLR_MUX0_SEL_SHIFT (0U)
  20785. #define PXP_DATA_PATH_CTRL0_CLR_MUX0_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_CLR_MUX0_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_CLR_MUX0_SEL_MASK)
  20786. #define PXP_DATA_PATH_CTRL0_CLR_MUX1_SEL_MASK (0xCU)
  20787. #define PXP_DATA_PATH_CTRL0_CLR_MUX1_SEL_SHIFT (2U)
  20788. #define PXP_DATA_PATH_CTRL0_CLR_MUX1_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_CLR_MUX1_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_CLR_MUX1_SEL_MASK)
  20789. #define PXP_DATA_PATH_CTRL0_CLR_MUX3_SEL_MASK (0xC0U)
  20790. #define PXP_DATA_PATH_CTRL0_CLR_MUX3_SEL_SHIFT (6U)
  20791. #define PXP_DATA_PATH_CTRL0_CLR_MUX3_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_CLR_MUX3_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_CLR_MUX3_SEL_MASK)
  20792. #define PXP_DATA_PATH_CTRL0_CLR_MUX8_SEL_MASK (0x30000U)
  20793. #define PXP_DATA_PATH_CTRL0_CLR_MUX8_SEL_SHIFT (16U)
  20794. #define PXP_DATA_PATH_CTRL0_CLR_MUX8_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_CLR_MUX8_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_CLR_MUX8_SEL_MASK)
  20795. #define PXP_DATA_PATH_CTRL0_CLR_MUX9_SEL_MASK (0xC0000U)
  20796. #define PXP_DATA_PATH_CTRL0_CLR_MUX9_SEL_SHIFT (18U)
  20797. #define PXP_DATA_PATH_CTRL0_CLR_MUX9_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_CLR_MUX9_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_CLR_MUX9_SEL_MASK)
  20798. #define PXP_DATA_PATH_CTRL0_CLR_MUX11_SEL_MASK (0xC00000U)
  20799. #define PXP_DATA_PATH_CTRL0_CLR_MUX11_SEL_SHIFT (22U)
  20800. #define PXP_DATA_PATH_CTRL0_CLR_MUX11_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_CLR_MUX11_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_CLR_MUX11_SEL_MASK)
  20801. #define PXP_DATA_PATH_CTRL0_CLR_MUX12_SEL_MASK (0x3000000U)
  20802. #define PXP_DATA_PATH_CTRL0_CLR_MUX12_SEL_SHIFT (24U)
  20803. #define PXP_DATA_PATH_CTRL0_CLR_MUX12_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_CLR_MUX12_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_CLR_MUX12_SEL_MASK)
  20804. #define PXP_DATA_PATH_CTRL0_CLR_MUX14_SEL_MASK (0x30000000U)
  20805. #define PXP_DATA_PATH_CTRL0_CLR_MUX14_SEL_SHIFT (28U)
  20806. #define PXP_DATA_PATH_CTRL0_CLR_MUX14_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_CLR_MUX14_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_CLR_MUX14_SEL_MASK)
  20807. /*! @name DATA_PATH_CTRL0_TOG - This register helps decide the data path gthrough the PXP. */
  20808. #define PXP_DATA_PATH_CTRL0_TOG_MUX0_SEL_MASK (0x3U)
  20809. #define PXP_DATA_PATH_CTRL0_TOG_MUX0_SEL_SHIFT (0U)
  20810. #define PXP_DATA_PATH_CTRL0_TOG_MUX0_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_TOG_MUX0_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_TOG_MUX0_SEL_MASK)
  20811. #define PXP_DATA_PATH_CTRL0_TOG_MUX1_SEL_MASK (0xCU)
  20812. #define PXP_DATA_PATH_CTRL0_TOG_MUX1_SEL_SHIFT (2U)
  20813. #define PXP_DATA_PATH_CTRL0_TOG_MUX1_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_TOG_MUX1_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_TOG_MUX1_SEL_MASK)
  20814. #define PXP_DATA_PATH_CTRL0_TOG_MUX3_SEL_MASK (0xC0U)
  20815. #define PXP_DATA_PATH_CTRL0_TOG_MUX3_SEL_SHIFT (6U)
  20816. #define PXP_DATA_PATH_CTRL0_TOG_MUX3_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_TOG_MUX3_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_TOG_MUX3_SEL_MASK)
  20817. #define PXP_DATA_PATH_CTRL0_TOG_MUX8_SEL_MASK (0x30000U)
  20818. #define PXP_DATA_PATH_CTRL0_TOG_MUX8_SEL_SHIFT (16U)
  20819. #define PXP_DATA_PATH_CTRL0_TOG_MUX8_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_TOG_MUX8_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_TOG_MUX8_SEL_MASK)
  20820. #define PXP_DATA_PATH_CTRL0_TOG_MUX9_SEL_MASK (0xC0000U)
  20821. #define PXP_DATA_PATH_CTRL0_TOG_MUX9_SEL_SHIFT (18U)
  20822. #define PXP_DATA_PATH_CTRL0_TOG_MUX9_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_TOG_MUX9_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_TOG_MUX9_SEL_MASK)
  20823. #define PXP_DATA_PATH_CTRL0_TOG_MUX11_SEL_MASK (0xC00000U)
  20824. #define PXP_DATA_PATH_CTRL0_TOG_MUX11_SEL_SHIFT (22U)
  20825. #define PXP_DATA_PATH_CTRL0_TOG_MUX11_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_TOG_MUX11_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_TOG_MUX11_SEL_MASK)
  20826. #define PXP_DATA_PATH_CTRL0_TOG_MUX12_SEL_MASK (0x3000000U)
  20827. #define PXP_DATA_PATH_CTRL0_TOG_MUX12_SEL_SHIFT (24U)
  20828. #define PXP_DATA_PATH_CTRL0_TOG_MUX12_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_TOG_MUX12_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_TOG_MUX12_SEL_MASK)
  20829. #define PXP_DATA_PATH_CTRL0_TOG_MUX14_SEL_MASK (0x30000000U)
  20830. #define PXP_DATA_PATH_CTRL0_TOG_MUX14_SEL_SHIFT (28U)
  20831. #define PXP_DATA_PATH_CTRL0_TOG_MUX14_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL0_TOG_MUX14_SEL_SHIFT)) & PXP_DATA_PATH_CTRL0_TOG_MUX14_SEL_MASK)
  20832. /*! @name DATA_PATH_CTRL1 - This register helps decide the data path gthrough the PXP. */
  20833. #define PXP_DATA_PATH_CTRL1_MUX16_SEL_MASK (0x3U)
  20834. #define PXP_DATA_PATH_CTRL1_MUX16_SEL_SHIFT (0U)
  20835. #define PXP_DATA_PATH_CTRL1_MUX16_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL1_MUX16_SEL_SHIFT)) & PXP_DATA_PATH_CTRL1_MUX16_SEL_MASK)
  20836. #define PXP_DATA_PATH_CTRL1_MUX17_SEL_MASK (0xCU)
  20837. #define PXP_DATA_PATH_CTRL1_MUX17_SEL_SHIFT (2U)
  20838. #define PXP_DATA_PATH_CTRL1_MUX17_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL1_MUX17_SEL_SHIFT)) & PXP_DATA_PATH_CTRL1_MUX17_SEL_MASK)
  20839. /*! @name DATA_PATH_CTRL1_SET - This register helps decide the data path gthrough the PXP. */
  20840. #define PXP_DATA_PATH_CTRL1_SET_MUX16_SEL_MASK (0x3U)
  20841. #define PXP_DATA_PATH_CTRL1_SET_MUX16_SEL_SHIFT (0U)
  20842. #define PXP_DATA_PATH_CTRL1_SET_MUX16_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL1_SET_MUX16_SEL_SHIFT)) & PXP_DATA_PATH_CTRL1_SET_MUX16_SEL_MASK)
  20843. #define PXP_DATA_PATH_CTRL1_SET_MUX17_SEL_MASK (0xCU)
  20844. #define PXP_DATA_PATH_CTRL1_SET_MUX17_SEL_SHIFT (2U)
  20845. #define PXP_DATA_PATH_CTRL1_SET_MUX17_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL1_SET_MUX17_SEL_SHIFT)) & PXP_DATA_PATH_CTRL1_SET_MUX17_SEL_MASK)
  20846. /*! @name DATA_PATH_CTRL1_CLR - This register helps decide the data path gthrough the PXP. */
  20847. #define PXP_DATA_PATH_CTRL1_CLR_MUX16_SEL_MASK (0x3U)
  20848. #define PXP_DATA_PATH_CTRL1_CLR_MUX16_SEL_SHIFT (0U)
  20849. #define PXP_DATA_PATH_CTRL1_CLR_MUX16_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL1_CLR_MUX16_SEL_SHIFT)) & PXP_DATA_PATH_CTRL1_CLR_MUX16_SEL_MASK)
  20850. #define PXP_DATA_PATH_CTRL1_CLR_MUX17_SEL_MASK (0xCU)
  20851. #define PXP_DATA_PATH_CTRL1_CLR_MUX17_SEL_SHIFT (2U)
  20852. #define PXP_DATA_PATH_CTRL1_CLR_MUX17_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL1_CLR_MUX17_SEL_SHIFT)) & PXP_DATA_PATH_CTRL1_CLR_MUX17_SEL_MASK)
  20853. /*! @name DATA_PATH_CTRL1_TOG - This register helps decide the data path gthrough the PXP. */
  20854. #define PXP_DATA_PATH_CTRL1_TOG_MUX16_SEL_MASK (0x3U)
  20855. #define PXP_DATA_PATH_CTRL1_TOG_MUX16_SEL_SHIFT (0U)
  20856. #define PXP_DATA_PATH_CTRL1_TOG_MUX16_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL1_TOG_MUX16_SEL_SHIFT)) & PXP_DATA_PATH_CTRL1_TOG_MUX16_SEL_MASK)
  20857. #define PXP_DATA_PATH_CTRL1_TOG_MUX17_SEL_MASK (0xCU)
  20858. #define PXP_DATA_PATH_CTRL1_TOG_MUX17_SEL_SHIFT (2U)
  20859. #define PXP_DATA_PATH_CTRL1_TOG_MUX17_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_DATA_PATH_CTRL1_TOG_MUX17_SEL_SHIFT)) & PXP_DATA_PATH_CTRL1_TOG_MUX17_SEL_MASK)
  20860. /*! @name INIT_MEM_CTRL - Initialize memory buffer control Register */
  20861. #define PXP_INIT_MEM_CTRL_ADDR_MASK (0xFFFFU)
  20862. #define PXP_INIT_MEM_CTRL_ADDR_SHIFT (0U)
  20863. #define PXP_INIT_MEM_CTRL_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_ADDR_SHIFT)) & PXP_INIT_MEM_CTRL_ADDR_MASK)
  20864. #define PXP_INIT_MEM_CTRL_SELECT_MASK (0x78000000U)
  20865. #define PXP_INIT_MEM_CTRL_SELECT_SHIFT (27U)
  20866. #define PXP_INIT_MEM_CTRL_SELECT(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_SELECT_SHIFT)) & PXP_INIT_MEM_CTRL_SELECT_MASK)
  20867. #define PXP_INIT_MEM_CTRL_START_MASK (0x80000000U)
  20868. #define PXP_INIT_MEM_CTRL_START_SHIFT (31U)
  20869. #define PXP_INIT_MEM_CTRL_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_START_SHIFT)) & PXP_INIT_MEM_CTRL_START_MASK)
  20870. /*! @name INIT_MEM_CTRL_SET - Initialize memory buffer control Register */
  20871. #define PXP_INIT_MEM_CTRL_SET_ADDR_MASK (0xFFFFU)
  20872. #define PXP_INIT_MEM_CTRL_SET_ADDR_SHIFT (0U)
  20873. #define PXP_INIT_MEM_CTRL_SET_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_SET_ADDR_SHIFT)) & PXP_INIT_MEM_CTRL_SET_ADDR_MASK)
  20874. #define PXP_INIT_MEM_CTRL_SET_SELECT_MASK (0x78000000U)
  20875. #define PXP_INIT_MEM_CTRL_SET_SELECT_SHIFT (27U)
  20876. #define PXP_INIT_MEM_CTRL_SET_SELECT(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_SET_SELECT_SHIFT)) & PXP_INIT_MEM_CTRL_SET_SELECT_MASK)
  20877. #define PXP_INIT_MEM_CTRL_SET_START_MASK (0x80000000U)
  20878. #define PXP_INIT_MEM_CTRL_SET_START_SHIFT (31U)
  20879. #define PXP_INIT_MEM_CTRL_SET_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_SET_START_SHIFT)) & PXP_INIT_MEM_CTRL_SET_START_MASK)
  20880. /*! @name INIT_MEM_CTRL_CLR - Initialize memory buffer control Register */
  20881. #define PXP_INIT_MEM_CTRL_CLR_ADDR_MASK (0xFFFFU)
  20882. #define PXP_INIT_MEM_CTRL_CLR_ADDR_SHIFT (0U)
  20883. #define PXP_INIT_MEM_CTRL_CLR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_CLR_ADDR_SHIFT)) & PXP_INIT_MEM_CTRL_CLR_ADDR_MASK)
  20884. #define PXP_INIT_MEM_CTRL_CLR_SELECT_MASK (0x78000000U)
  20885. #define PXP_INIT_MEM_CTRL_CLR_SELECT_SHIFT (27U)
  20886. #define PXP_INIT_MEM_CTRL_CLR_SELECT(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_CLR_SELECT_SHIFT)) & PXP_INIT_MEM_CTRL_CLR_SELECT_MASK)
  20887. #define PXP_INIT_MEM_CTRL_CLR_START_MASK (0x80000000U)
  20888. #define PXP_INIT_MEM_CTRL_CLR_START_SHIFT (31U)
  20889. #define PXP_INIT_MEM_CTRL_CLR_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_CLR_START_SHIFT)) & PXP_INIT_MEM_CTRL_CLR_START_MASK)
  20890. /*! @name INIT_MEM_CTRL_TOG - Initialize memory buffer control Register */
  20891. #define PXP_INIT_MEM_CTRL_TOG_ADDR_MASK (0xFFFFU)
  20892. #define PXP_INIT_MEM_CTRL_TOG_ADDR_SHIFT (0U)
  20893. #define PXP_INIT_MEM_CTRL_TOG_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_TOG_ADDR_SHIFT)) & PXP_INIT_MEM_CTRL_TOG_ADDR_MASK)
  20894. #define PXP_INIT_MEM_CTRL_TOG_SELECT_MASK (0x78000000U)
  20895. #define PXP_INIT_MEM_CTRL_TOG_SELECT_SHIFT (27U)
  20896. #define PXP_INIT_MEM_CTRL_TOG_SELECT(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_TOG_SELECT_SHIFT)) & PXP_INIT_MEM_CTRL_TOG_SELECT_MASK)
  20897. #define PXP_INIT_MEM_CTRL_TOG_START_MASK (0x80000000U)
  20898. #define PXP_INIT_MEM_CTRL_TOG_START_SHIFT (31U)
  20899. #define PXP_INIT_MEM_CTRL_TOG_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_CTRL_TOG_START_SHIFT)) & PXP_INIT_MEM_CTRL_TOG_START_MASK)
  20900. /*! @name INIT_MEM_DATA - Write data Register */
  20901. #define PXP_INIT_MEM_DATA_DATA_MASK (0xFFFFFFFFU)
  20902. #define PXP_INIT_MEM_DATA_DATA_SHIFT (0U)
  20903. #define PXP_INIT_MEM_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_DATA_DATA_SHIFT)) & PXP_INIT_MEM_DATA_DATA_MASK)
  20904. /*! @name INIT_MEM_DATA_HIGH - Write data Register */
  20905. #define PXP_INIT_MEM_DATA_HIGH_DATA_MASK (0xFFFFFFFFU)
  20906. #define PXP_INIT_MEM_DATA_HIGH_DATA_SHIFT (0U)
  20907. #define PXP_INIT_MEM_DATA_HIGH_DATA(x) (((uint32_t)(((uint32_t)(x)) << PXP_INIT_MEM_DATA_HIGH_DATA_SHIFT)) & PXP_INIT_MEM_DATA_HIGH_DATA_MASK)
  20908. /*! @name IRQ_MASK - PXP IRQ Mask Register */
  20909. #define PXP_IRQ_MASK_WFE_B_CH0_STORE_IRQ_EN_MASK (0x400U)
  20910. #define PXP_IRQ_MASK_WFE_B_CH0_STORE_IRQ_EN_SHIFT (10U)
  20911. #define PXP_IRQ_MASK_WFE_B_CH0_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_WFE_B_CH0_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_WFE_B_CH0_STORE_IRQ_EN_MASK)
  20912. #define PXP_IRQ_MASK_WFE_B_CH1_STORE_IRQ_EN_MASK (0x800U)
  20913. #define PXP_IRQ_MASK_WFE_B_CH1_STORE_IRQ_EN_SHIFT (11U)
  20914. #define PXP_IRQ_MASK_WFE_B_CH1_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_WFE_B_CH1_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_WFE_B_CH1_STORE_IRQ_EN_MASK)
  20915. #define PXP_IRQ_MASK_WFE_B_STORE_IRQ_EN_MASK (0x8000U)
  20916. #define PXP_IRQ_MASK_WFE_B_STORE_IRQ_EN_SHIFT (15U)
  20917. #define PXP_IRQ_MASK_WFE_B_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_WFE_B_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_WFE_B_STORE_IRQ_EN_MASK)
  20918. /*! @name IRQ_MASK_SET - PXP IRQ Mask Register */
  20919. #define PXP_IRQ_MASK_SET_WFE_B_CH0_STORE_IRQ_EN_MASK (0x400U)
  20920. #define PXP_IRQ_MASK_SET_WFE_B_CH0_STORE_IRQ_EN_SHIFT (10U)
  20921. #define PXP_IRQ_MASK_SET_WFE_B_CH0_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_SET_WFE_B_CH0_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_SET_WFE_B_CH0_STORE_IRQ_EN_MASK)
  20922. #define PXP_IRQ_MASK_SET_WFE_B_CH1_STORE_IRQ_EN_MASK (0x800U)
  20923. #define PXP_IRQ_MASK_SET_WFE_B_CH1_STORE_IRQ_EN_SHIFT (11U)
  20924. #define PXP_IRQ_MASK_SET_WFE_B_CH1_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_SET_WFE_B_CH1_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_SET_WFE_B_CH1_STORE_IRQ_EN_MASK)
  20925. #define PXP_IRQ_MASK_SET_WFE_B_STORE_IRQ_EN_MASK (0x8000U)
  20926. #define PXP_IRQ_MASK_SET_WFE_B_STORE_IRQ_EN_SHIFT (15U)
  20927. #define PXP_IRQ_MASK_SET_WFE_B_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_SET_WFE_B_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_SET_WFE_B_STORE_IRQ_EN_MASK)
  20928. /*! @name IRQ_MASK_CLR - PXP IRQ Mask Register */
  20929. #define PXP_IRQ_MASK_CLR_WFE_B_CH0_STORE_IRQ_EN_MASK (0x400U)
  20930. #define PXP_IRQ_MASK_CLR_WFE_B_CH0_STORE_IRQ_EN_SHIFT (10U)
  20931. #define PXP_IRQ_MASK_CLR_WFE_B_CH0_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_CLR_WFE_B_CH0_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_CLR_WFE_B_CH0_STORE_IRQ_EN_MASK)
  20932. #define PXP_IRQ_MASK_CLR_WFE_B_CH1_STORE_IRQ_EN_MASK (0x800U)
  20933. #define PXP_IRQ_MASK_CLR_WFE_B_CH1_STORE_IRQ_EN_SHIFT (11U)
  20934. #define PXP_IRQ_MASK_CLR_WFE_B_CH1_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_CLR_WFE_B_CH1_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_CLR_WFE_B_CH1_STORE_IRQ_EN_MASK)
  20935. #define PXP_IRQ_MASK_CLR_WFE_B_STORE_IRQ_EN_MASK (0x8000U)
  20936. #define PXP_IRQ_MASK_CLR_WFE_B_STORE_IRQ_EN_SHIFT (15U)
  20937. #define PXP_IRQ_MASK_CLR_WFE_B_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_CLR_WFE_B_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_CLR_WFE_B_STORE_IRQ_EN_MASK)
  20938. /*! @name IRQ_MASK_TOG - PXP IRQ Mask Register */
  20939. #define PXP_IRQ_MASK_TOG_WFE_B_CH0_STORE_IRQ_EN_MASK (0x400U)
  20940. #define PXP_IRQ_MASK_TOG_WFE_B_CH0_STORE_IRQ_EN_SHIFT (10U)
  20941. #define PXP_IRQ_MASK_TOG_WFE_B_CH0_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_TOG_WFE_B_CH0_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_TOG_WFE_B_CH0_STORE_IRQ_EN_MASK)
  20942. #define PXP_IRQ_MASK_TOG_WFE_B_CH1_STORE_IRQ_EN_MASK (0x800U)
  20943. #define PXP_IRQ_MASK_TOG_WFE_B_CH1_STORE_IRQ_EN_SHIFT (11U)
  20944. #define PXP_IRQ_MASK_TOG_WFE_B_CH1_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_TOG_WFE_B_CH1_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_TOG_WFE_B_CH1_STORE_IRQ_EN_MASK)
  20945. #define PXP_IRQ_MASK_TOG_WFE_B_STORE_IRQ_EN_MASK (0x8000U)
  20946. #define PXP_IRQ_MASK_TOG_WFE_B_STORE_IRQ_EN_SHIFT (15U)
  20947. #define PXP_IRQ_MASK_TOG_WFE_B_STORE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_MASK_TOG_WFE_B_STORE_IRQ_EN_SHIFT)) & PXP_IRQ_MASK_TOG_WFE_B_STORE_IRQ_EN_MASK)
  20948. /*! @name IRQ - PXP Interrupt Register */
  20949. #define PXP_IRQ_WFE_B_CH0_STORE_IRQ_MASK (0x400U)
  20950. #define PXP_IRQ_WFE_B_CH0_STORE_IRQ_SHIFT (10U)
  20951. #define PXP_IRQ_WFE_B_CH0_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_WFE_B_CH0_STORE_IRQ_SHIFT)) & PXP_IRQ_WFE_B_CH0_STORE_IRQ_MASK)
  20952. #define PXP_IRQ_WFE_B_CH1_STORE_IRQ_MASK (0x800U)
  20953. #define PXP_IRQ_WFE_B_CH1_STORE_IRQ_SHIFT (11U)
  20954. #define PXP_IRQ_WFE_B_CH1_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_WFE_B_CH1_STORE_IRQ_SHIFT)) & PXP_IRQ_WFE_B_CH1_STORE_IRQ_MASK)
  20955. #define PXP_IRQ_WFE_B_STORE_IRQ_MASK (0x8000U)
  20956. #define PXP_IRQ_WFE_B_STORE_IRQ_SHIFT (15U)
  20957. #define PXP_IRQ_WFE_B_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_WFE_B_STORE_IRQ_SHIFT)) & PXP_IRQ_WFE_B_STORE_IRQ_MASK)
  20958. /*! @name IRQ_SET - PXP Interrupt Register */
  20959. #define PXP_IRQ_SET_WFE_B_CH0_STORE_IRQ_MASK (0x400U)
  20960. #define PXP_IRQ_SET_WFE_B_CH0_STORE_IRQ_SHIFT (10U)
  20961. #define PXP_IRQ_SET_WFE_B_CH0_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_SET_WFE_B_CH0_STORE_IRQ_SHIFT)) & PXP_IRQ_SET_WFE_B_CH0_STORE_IRQ_MASK)
  20962. #define PXP_IRQ_SET_WFE_B_CH1_STORE_IRQ_MASK (0x800U)
  20963. #define PXP_IRQ_SET_WFE_B_CH1_STORE_IRQ_SHIFT (11U)
  20964. #define PXP_IRQ_SET_WFE_B_CH1_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_SET_WFE_B_CH1_STORE_IRQ_SHIFT)) & PXP_IRQ_SET_WFE_B_CH1_STORE_IRQ_MASK)
  20965. #define PXP_IRQ_SET_WFE_B_STORE_IRQ_MASK (0x8000U)
  20966. #define PXP_IRQ_SET_WFE_B_STORE_IRQ_SHIFT (15U)
  20967. #define PXP_IRQ_SET_WFE_B_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_SET_WFE_B_STORE_IRQ_SHIFT)) & PXP_IRQ_SET_WFE_B_STORE_IRQ_MASK)
  20968. /*! @name IRQ_CLR - PXP Interrupt Register */
  20969. #define PXP_IRQ_CLR_WFE_B_CH0_STORE_IRQ_MASK (0x400U)
  20970. #define PXP_IRQ_CLR_WFE_B_CH0_STORE_IRQ_SHIFT (10U)
  20971. #define PXP_IRQ_CLR_WFE_B_CH0_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_CLR_WFE_B_CH0_STORE_IRQ_SHIFT)) & PXP_IRQ_CLR_WFE_B_CH0_STORE_IRQ_MASK)
  20972. #define PXP_IRQ_CLR_WFE_B_CH1_STORE_IRQ_MASK (0x800U)
  20973. #define PXP_IRQ_CLR_WFE_B_CH1_STORE_IRQ_SHIFT (11U)
  20974. #define PXP_IRQ_CLR_WFE_B_CH1_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_CLR_WFE_B_CH1_STORE_IRQ_SHIFT)) & PXP_IRQ_CLR_WFE_B_CH1_STORE_IRQ_MASK)
  20975. #define PXP_IRQ_CLR_WFE_B_STORE_IRQ_MASK (0x8000U)
  20976. #define PXP_IRQ_CLR_WFE_B_STORE_IRQ_SHIFT (15U)
  20977. #define PXP_IRQ_CLR_WFE_B_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_CLR_WFE_B_STORE_IRQ_SHIFT)) & PXP_IRQ_CLR_WFE_B_STORE_IRQ_MASK)
  20978. /*! @name IRQ_TOG - PXP Interrupt Register */
  20979. #define PXP_IRQ_TOG_WFE_B_CH0_STORE_IRQ_MASK (0x400U)
  20980. #define PXP_IRQ_TOG_WFE_B_CH0_STORE_IRQ_SHIFT (10U)
  20981. #define PXP_IRQ_TOG_WFE_B_CH0_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_TOG_WFE_B_CH0_STORE_IRQ_SHIFT)) & PXP_IRQ_TOG_WFE_B_CH0_STORE_IRQ_MASK)
  20982. #define PXP_IRQ_TOG_WFE_B_CH1_STORE_IRQ_MASK (0x800U)
  20983. #define PXP_IRQ_TOG_WFE_B_CH1_STORE_IRQ_SHIFT (11U)
  20984. #define PXP_IRQ_TOG_WFE_B_CH1_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_TOG_WFE_B_CH1_STORE_IRQ_SHIFT)) & PXP_IRQ_TOG_WFE_B_CH1_STORE_IRQ_MASK)
  20985. #define PXP_IRQ_TOG_WFE_B_STORE_IRQ_MASK (0x8000U)
  20986. #define PXP_IRQ_TOG_WFE_B_STORE_IRQ_SHIFT (15U)
  20987. #define PXP_IRQ_TOG_WFE_B_STORE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_IRQ_TOG_WFE_B_STORE_IRQ_SHIFT)) & PXP_IRQ_TOG_WFE_B_STORE_IRQ_MASK)
  20988. /*! @name NEXT_EN - PXP NEXT Buffer Enable select Register */
  20989. #define PXP_NEXT_EN_LEGACY_MASK (0x1U)
  20990. #define PXP_NEXT_EN_LEGACY_SHIFT (0U)
  20991. #define PXP_NEXT_EN_LEGACY(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_EN_LEGACY_SHIFT)) & PXP_NEXT_EN_LEGACY_MASK)
  20992. #define PXP_NEXT_EN_WFEB_MASK (0x2U)
  20993. #define PXP_NEXT_EN_WFEB_SHIFT (1U)
  20994. #define PXP_NEXT_EN_WFEB(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_EN_WFEB_SHIFT)) & PXP_NEXT_EN_WFEB_MASK)
  20995. /*! @name NEXT_EN_SET - PXP NEXT Buffer Enable select Register */
  20996. #define PXP_NEXT_EN_SET_LEGACY_MASK (0x1U)
  20997. #define PXP_NEXT_EN_SET_LEGACY_SHIFT (0U)
  20998. #define PXP_NEXT_EN_SET_LEGACY(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_EN_SET_LEGACY_SHIFT)) & PXP_NEXT_EN_SET_LEGACY_MASK)
  20999. #define PXP_NEXT_EN_SET_WFEB_MASK (0x2U)
  21000. #define PXP_NEXT_EN_SET_WFEB_SHIFT (1U)
  21001. #define PXP_NEXT_EN_SET_WFEB(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_EN_SET_WFEB_SHIFT)) & PXP_NEXT_EN_SET_WFEB_MASK)
  21002. /*! @name NEXT_EN_CLR - PXP NEXT Buffer Enable select Register */
  21003. #define PXP_NEXT_EN_CLR_LEGACY_MASK (0x1U)
  21004. #define PXP_NEXT_EN_CLR_LEGACY_SHIFT (0U)
  21005. #define PXP_NEXT_EN_CLR_LEGACY(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_EN_CLR_LEGACY_SHIFT)) & PXP_NEXT_EN_CLR_LEGACY_MASK)
  21006. #define PXP_NEXT_EN_CLR_WFEB_MASK (0x2U)
  21007. #define PXP_NEXT_EN_CLR_WFEB_SHIFT (1U)
  21008. #define PXP_NEXT_EN_CLR_WFEB(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_EN_CLR_WFEB_SHIFT)) & PXP_NEXT_EN_CLR_WFEB_MASK)
  21009. /*! @name NEXT_EN_TOG - PXP NEXT Buffer Enable select Register */
  21010. #define PXP_NEXT_EN_TOG_LEGACY_MASK (0x1U)
  21011. #define PXP_NEXT_EN_TOG_LEGACY_SHIFT (0U)
  21012. #define PXP_NEXT_EN_TOG_LEGACY(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_EN_TOG_LEGACY_SHIFT)) & PXP_NEXT_EN_TOG_LEGACY_MASK)
  21013. #define PXP_NEXT_EN_TOG_WFEB_MASK (0x2U)
  21014. #define PXP_NEXT_EN_TOG_WFEB_SHIFT (1U)
  21015. #define PXP_NEXT_EN_TOG_WFEB(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_EN_TOG_WFEB_SHIFT)) & PXP_NEXT_EN_TOG_WFEB_MASK)
  21016. /*! @name NEXT - Next Frame Pointer */
  21017. #define PXP_NEXT_ENABLED_MASK (0x1U)
  21018. #define PXP_NEXT_ENABLED_SHIFT (0U)
  21019. #define PXP_NEXT_ENABLED(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_ENABLED_SHIFT)) & PXP_NEXT_ENABLED_MASK)
  21020. #define PXP_NEXT_POINTER_MASK (0xFFFFFFFCU)
  21021. #define PXP_NEXT_POINTER_SHIFT (2U)
  21022. #define PXP_NEXT_POINTER(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_POINTER_SHIFT)) & PXP_NEXT_POINTER_MASK)
  21023. /*! @name DEBUGCTRL - Debug Control Register */
  21024. #define PXP_DEBUGCTRL_SELECT_MASK (0xFFU)
  21025. #define PXP_DEBUGCTRL_SELECT_SHIFT (0U)
  21026. #define PXP_DEBUGCTRL_SELECT(x) (((uint32_t)(((uint32_t)(x)) << PXP_DEBUGCTRL_SELECT_SHIFT)) & PXP_DEBUGCTRL_SELECT_MASK)
  21027. #define PXP_DEBUGCTRL_LUT_CLR_STAT_CNT_MASK (0xF00U)
  21028. #define PXP_DEBUGCTRL_LUT_CLR_STAT_CNT_SHIFT (8U)
  21029. #define PXP_DEBUGCTRL_LUT_CLR_STAT_CNT(x) (((uint32_t)(((uint32_t)(x)) << PXP_DEBUGCTRL_LUT_CLR_STAT_CNT_SHIFT)) & PXP_DEBUGCTRL_LUT_CLR_STAT_CNT_MASK)
  21030. /*! @name DEBUG - Debug Register */
  21031. #define PXP_DEBUG_DATA_MASK (0xFFFFFFFFU)
  21032. #define PXP_DEBUG_DATA_SHIFT (0U)
  21033. #define PXP_DEBUG_DATA(x) (((uint32_t)(((uint32_t)(x)) << PXP_DEBUG_DATA_SHIFT)) & PXP_DEBUG_DATA_MASK)
  21034. /*! @name VERSION - Version Register */
  21035. #define PXP_VERSION_STEP_MASK (0xFFFFU)
  21036. #define PXP_VERSION_STEP_SHIFT (0U)
  21037. #define PXP_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << PXP_VERSION_STEP_SHIFT)) & PXP_VERSION_STEP_MASK)
  21038. #define PXP_VERSION_MINOR_MASK (0xFF0000U)
  21039. #define PXP_VERSION_MINOR_SHIFT (16U)
  21040. #define PXP_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << PXP_VERSION_MINOR_SHIFT)) & PXP_VERSION_MINOR_MASK)
  21041. #define PXP_VERSION_MAJOR_MASK (0xFF000000U)
  21042. #define PXP_VERSION_MAJOR_SHIFT (24U)
  21043. #define PXP_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << PXP_VERSION_MAJOR_SHIFT)) & PXP_VERSION_MAJOR_MASK)
  21044. /*! @name DITHER_STORE_SIZE_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  21045. #define PXP_DITHER_STORE_SIZE_CH0_OUT_WIDTH_MASK (0xFFFFU)
  21046. #define PXP_DITHER_STORE_SIZE_CH0_OUT_WIDTH_SHIFT (0U)
  21047. #define PXP_DITHER_STORE_SIZE_CH0_OUT_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_STORE_SIZE_CH0_OUT_WIDTH_SHIFT)) & PXP_DITHER_STORE_SIZE_CH0_OUT_WIDTH_MASK)
  21048. #define PXP_DITHER_STORE_SIZE_CH0_OUT_HEIGHT_MASK (0xFFFF0000U)
  21049. #define PXP_DITHER_STORE_SIZE_CH0_OUT_HEIGHT_SHIFT (16U)
  21050. #define PXP_DITHER_STORE_SIZE_CH0_OUT_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_STORE_SIZE_CH0_OUT_HEIGHT_SHIFT)) & PXP_DITHER_STORE_SIZE_CH0_OUT_HEIGHT_MASK)
  21051. /*! @name WFB_FETCH_CTRL - Fetch engine Control for WFE B Register */
  21052. #define PXP_WFB_FETCH_CTRL_BF1_EN_MASK (0x1U)
  21053. #define PXP_WFB_FETCH_CTRL_BF1_EN_SHIFT (0U)
  21054. #define PXP_WFB_FETCH_CTRL_BF1_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF1_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_BF1_EN_MASK)
  21055. #define PXP_WFB_FETCH_CTRL_BF1_SRAM_IF_MASK (0x2U)
  21056. #define PXP_WFB_FETCH_CTRL_BF1_SRAM_IF_SHIFT (1U)
  21057. #define PXP_WFB_FETCH_CTRL_BF1_SRAM_IF(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF1_SRAM_IF_SHIFT)) & PXP_WFB_FETCH_CTRL_BF1_SRAM_IF_MASK)
  21058. #define PXP_WFB_FETCH_CTRL_BF1_HSK_MODE_MASK (0x4U)
  21059. #define PXP_WFB_FETCH_CTRL_BF1_HSK_MODE_SHIFT (2U)
  21060. #define PXP_WFB_FETCH_CTRL_BF1_HSK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF1_HSK_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_BF1_HSK_MODE_MASK)
  21061. #define PXP_WFB_FETCH_CTRL_BF1_BYPASS_MODE_MASK (0x8U)
  21062. #define PXP_WFB_FETCH_CTRL_BF1_BYPASS_MODE_SHIFT (3U)
  21063. #define PXP_WFB_FETCH_CTRL_BF1_BYPASS_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF1_BYPASS_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_BF1_BYPASS_MODE_MASK)
  21064. #define PXP_WFB_FETCH_CTRL_BF1_BURST_LEN_MASK (0x10U)
  21065. #define PXP_WFB_FETCH_CTRL_BF1_BURST_LEN_SHIFT (4U)
  21066. #define PXP_WFB_FETCH_CTRL_BF1_BURST_LEN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF1_BURST_LEN_SHIFT)) & PXP_WFB_FETCH_CTRL_BF1_BURST_LEN_MASK)
  21067. #define PXP_WFB_FETCH_CTRL_BF1_BORDER_MODE_MASK (0x20U)
  21068. #define PXP_WFB_FETCH_CTRL_BF1_BORDER_MODE_SHIFT (5U)
  21069. #define PXP_WFB_FETCH_CTRL_BF1_BORDER_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF1_BORDER_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_BF1_BORDER_MODE_MASK)
  21070. #define PXP_WFB_FETCH_CTRL_BF2_EN_MASK (0x100U)
  21071. #define PXP_WFB_FETCH_CTRL_BF2_EN_SHIFT (8U)
  21072. #define PXP_WFB_FETCH_CTRL_BF2_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF2_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_BF2_EN_MASK)
  21073. #define PXP_WFB_FETCH_CTRL_BF2_SRAM_IF_MASK (0x200U)
  21074. #define PXP_WFB_FETCH_CTRL_BF2_SRAM_IF_SHIFT (9U)
  21075. #define PXP_WFB_FETCH_CTRL_BF2_SRAM_IF(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF2_SRAM_IF_SHIFT)) & PXP_WFB_FETCH_CTRL_BF2_SRAM_IF_MASK)
  21076. #define PXP_WFB_FETCH_CTRL_BF2_HSK_MODE_MASK (0x400U)
  21077. #define PXP_WFB_FETCH_CTRL_BF2_HSK_MODE_SHIFT (10U)
  21078. #define PXP_WFB_FETCH_CTRL_BF2_HSK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF2_HSK_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_BF2_HSK_MODE_MASK)
  21079. #define PXP_WFB_FETCH_CTRL_BF2_BYPASS_MODE_MASK (0x800U)
  21080. #define PXP_WFB_FETCH_CTRL_BF2_BYPASS_MODE_SHIFT (11U)
  21081. #define PXP_WFB_FETCH_CTRL_BF2_BYPASS_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF2_BYPASS_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_BF2_BYPASS_MODE_MASK)
  21082. #define PXP_WFB_FETCH_CTRL_BF2_BURST_LEN_MASK (0x1000U)
  21083. #define PXP_WFB_FETCH_CTRL_BF2_BURST_LEN_SHIFT (12U)
  21084. #define PXP_WFB_FETCH_CTRL_BF2_BURST_LEN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF2_BURST_LEN_SHIFT)) & PXP_WFB_FETCH_CTRL_BF2_BURST_LEN_MASK)
  21085. #define PXP_WFB_FETCH_CTRL_BF2_BORDER_MODE_MASK (0x2000U)
  21086. #define PXP_WFB_FETCH_CTRL_BF2_BORDER_MODE_SHIFT (13U)
  21087. #define PXP_WFB_FETCH_CTRL_BF2_BORDER_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF2_BORDER_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_BF2_BORDER_MODE_MASK)
  21088. #define PXP_WFB_FETCH_CTRL_BF1_BYTES_PP_MASK (0x30000U)
  21089. #define PXP_WFB_FETCH_CTRL_BF1_BYTES_PP_SHIFT (16U)
  21090. #define PXP_WFB_FETCH_CTRL_BF1_BYTES_PP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF1_BYTES_PP_SHIFT)) & PXP_WFB_FETCH_CTRL_BF1_BYTES_PP_MASK)
  21091. #define PXP_WFB_FETCH_CTRL_BF1_LINE_MODE_MASK (0xC0000U)
  21092. #define PXP_WFB_FETCH_CTRL_BF1_LINE_MODE_SHIFT (18U)
  21093. #define PXP_WFB_FETCH_CTRL_BF1_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF1_LINE_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_BF1_LINE_MODE_MASK)
  21094. #define PXP_WFB_FETCH_CTRL_BF2_BYTES_PP_MASK (0x300000U)
  21095. #define PXP_WFB_FETCH_CTRL_BF2_BYTES_PP_SHIFT (20U)
  21096. #define PXP_WFB_FETCH_CTRL_BF2_BYTES_PP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF2_BYTES_PP_SHIFT)) & PXP_WFB_FETCH_CTRL_BF2_BYTES_PP_MASK)
  21097. #define PXP_WFB_FETCH_CTRL_BF2_LINE_MODE_MASK (0xC00000U)
  21098. #define PXP_WFB_FETCH_CTRL_BF2_LINE_MODE_SHIFT (22U)
  21099. #define PXP_WFB_FETCH_CTRL_BF2_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BF2_LINE_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_BF2_LINE_MODE_MASK)
  21100. #define PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_MASK (0x10000000U)
  21101. #define PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_SHIFT (28U)
  21102. #define PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_SHIFT)) & PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_MASK)
  21103. #define PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_MASK (0x20000000U)
  21104. #define PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_SHIFT (29U)
  21105. #define PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_SHIFT)) & PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_MASK)
  21106. #define PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_EN_MASK (0x40000000U)
  21107. #define PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_EN_SHIFT (30U)
  21108. #define PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_BUF1_DONE_IRQ_EN_MASK)
  21109. #define PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_EN_MASK (0x80000000U)
  21110. #define PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_EN_SHIFT (31U)
  21111. #define PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_BUF2_DONE_IRQ_EN_MASK)
  21112. /*! @name WFB_FETCH_CTRL_SET - Fetch engine Control for WFE B Register */
  21113. #define PXP_WFB_FETCH_CTRL_SET_BF1_EN_MASK (0x1U)
  21114. #define PXP_WFB_FETCH_CTRL_SET_BF1_EN_SHIFT (0U)
  21115. #define PXP_WFB_FETCH_CTRL_SET_BF1_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF1_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF1_EN_MASK)
  21116. #define PXP_WFB_FETCH_CTRL_SET_BF1_SRAM_IF_MASK (0x2U)
  21117. #define PXP_WFB_FETCH_CTRL_SET_BF1_SRAM_IF_SHIFT (1U)
  21118. #define PXP_WFB_FETCH_CTRL_SET_BF1_SRAM_IF(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF1_SRAM_IF_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF1_SRAM_IF_MASK)
  21119. #define PXP_WFB_FETCH_CTRL_SET_BF1_HSK_MODE_MASK (0x4U)
  21120. #define PXP_WFB_FETCH_CTRL_SET_BF1_HSK_MODE_SHIFT (2U)
  21121. #define PXP_WFB_FETCH_CTRL_SET_BF1_HSK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF1_HSK_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF1_HSK_MODE_MASK)
  21122. #define PXP_WFB_FETCH_CTRL_SET_BF1_BYPASS_MODE_MASK (0x8U)
  21123. #define PXP_WFB_FETCH_CTRL_SET_BF1_BYPASS_MODE_SHIFT (3U)
  21124. #define PXP_WFB_FETCH_CTRL_SET_BF1_BYPASS_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF1_BYPASS_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF1_BYPASS_MODE_MASK)
  21125. #define PXP_WFB_FETCH_CTRL_SET_BF1_BURST_LEN_MASK (0x10U)
  21126. #define PXP_WFB_FETCH_CTRL_SET_BF1_BURST_LEN_SHIFT (4U)
  21127. #define PXP_WFB_FETCH_CTRL_SET_BF1_BURST_LEN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF1_BURST_LEN_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF1_BURST_LEN_MASK)
  21128. #define PXP_WFB_FETCH_CTRL_SET_BF1_BORDER_MODE_MASK (0x20U)
  21129. #define PXP_WFB_FETCH_CTRL_SET_BF1_BORDER_MODE_SHIFT (5U)
  21130. #define PXP_WFB_FETCH_CTRL_SET_BF1_BORDER_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF1_BORDER_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF1_BORDER_MODE_MASK)
  21131. #define PXP_WFB_FETCH_CTRL_SET_BF2_EN_MASK (0x100U)
  21132. #define PXP_WFB_FETCH_CTRL_SET_BF2_EN_SHIFT (8U)
  21133. #define PXP_WFB_FETCH_CTRL_SET_BF2_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF2_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF2_EN_MASK)
  21134. #define PXP_WFB_FETCH_CTRL_SET_BF2_SRAM_IF_MASK (0x200U)
  21135. #define PXP_WFB_FETCH_CTRL_SET_BF2_SRAM_IF_SHIFT (9U)
  21136. #define PXP_WFB_FETCH_CTRL_SET_BF2_SRAM_IF(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF2_SRAM_IF_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF2_SRAM_IF_MASK)
  21137. #define PXP_WFB_FETCH_CTRL_SET_BF2_HSK_MODE_MASK (0x400U)
  21138. #define PXP_WFB_FETCH_CTRL_SET_BF2_HSK_MODE_SHIFT (10U)
  21139. #define PXP_WFB_FETCH_CTRL_SET_BF2_HSK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF2_HSK_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF2_HSK_MODE_MASK)
  21140. #define PXP_WFB_FETCH_CTRL_SET_BF2_BYPASS_MODE_MASK (0x800U)
  21141. #define PXP_WFB_FETCH_CTRL_SET_BF2_BYPASS_MODE_SHIFT (11U)
  21142. #define PXP_WFB_FETCH_CTRL_SET_BF2_BYPASS_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF2_BYPASS_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF2_BYPASS_MODE_MASK)
  21143. #define PXP_WFB_FETCH_CTRL_SET_BF2_BURST_LEN_MASK (0x1000U)
  21144. #define PXP_WFB_FETCH_CTRL_SET_BF2_BURST_LEN_SHIFT (12U)
  21145. #define PXP_WFB_FETCH_CTRL_SET_BF2_BURST_LEN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF2_BURST_LEN_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF2_BURST_LEN_MASK)
  21146. #define PXP_WFB_FETCH_CTRL_SET_BF2_BORDER_MODE_MASK (0x2000U)
  21147. #define PXP_WFB_FETCH_CTRL_SET_BF2_BORDER_MODE_SHIFT (13U)
  21148. #define PXP_WFB_FETCH_CTRL_SET_BF2_BORDER_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF2_BORDER_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF2_BORDER_MODE_MASK)
  21149. #define PXP_WFB_FETCH_CTRL_SET_BF1_BYTES_PP_MASK (0x30000U)
  21150. #define PXP_WFB_FETCH_CTRL_SET_BF1_BYTES_PP_SHIFT (16U)
  21151. #define PXP_WFB_FETCH_CTRL_SET_BF1_BYTES_PP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF1_BYTES_PP_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF1_BYTES_PP_MASK)
  21152. #define PXP_WFB_FETCH_CTRL_SET_BF1_LINE_MODE_MASK (0xC0000U)
  21153. #define PXP_WFB_FETCH_CTRL_SET_BF1_LINE_MODE_SHIFT (18U)
  21154. #define PXP_WFB_FETCH_CTRL_SET_BF1_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF1_LINE_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF1_LINE_MODE_MASK)
  21155. #define PXP_WFB_FETCH_CTRL_SET_BF2_BYTES_PP_MASK (0x300000U)
  21156. #define PXP_WFB_FETCH_CTRL_SET_BF2_BYTES_PP_SHIFT (20U)
  21157. #define PXP_WFB_FETCH_CTRL_SET_BF2_BYTES_PP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF2_BYTES_PP_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF2_BYTES_PP_MASK)
  21158. #define PXP_WFB_FETCH_CTRL_SET_BF2_LINE_MODE_MASK (0xC00000U)
  21159. #define PXP_WFB_FETCH_CTRL_SET_BF2_LINE_MODE_SHIFT (22U)
  21160. #define PXP_WFB_FETCH_CTRL_SET_BF2_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BF2_LINE_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BF2_LINE_MODE_MASK)
  21161. #define PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_MASK (0x10000000U)
  21162. #define PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_SHIFT (28U)
  21163. #define PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_MASK)
  21164. #define PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_MASK (0x20000000U)
  21165. #define PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_SHIFT (29U)
  21166. #define PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_MASK)
  21167. #define PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_EN_MASK (0x40000000U)
  21168. #define PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_EN_SHIFT (30U)
  21169. #define PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BUF1_DONE_IRQ_EN_MASK)
  21170. #define PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_EN_MASK (0x80000000U)
  21171. #define PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_EN_SHIFT (31U)
  21172. #define PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_SET_BUF2_DONE_IRQ_EN_MASK)
  21173. /*! @name WFB_FETCH_CTRL_CLR - Fetch engine Control for WFE B Register */
  21174. #define PXP_WFB_FETCH_CTRL_CLR_BF1_EN_MASK (0x1U)
  21175. #define PXP_WFB_FETCH_CTRL_CLR_BF1_EN_SHIFT (0U)
  21176. #define PXP_WFB_FETCH_CTRL_CLR_BF1_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF1_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF1_EN_MASK)
  21177. #define PXP_WFB_FETCH_CTRL_CLR_BF1_SRAM_IF_MASK (0x2U)
  21178. #define PXP_WFB_FETCH_CTRL_CLR_BF1_SRAM_IF_SHIFT (1U)
  21179. #define PXP_WFB_FETCH_CTRL_CLR_BF1_SRAM_IF(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF1_SRAM_IF_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF1_SRAM_IF_MASK)
  21180. #define PXP_WFB_FETCH_CTRL_CLR_BF1_HSK_MODE_MASK (0x4U)
  21181. #define PXP_WFB_FETCH_CTRL_CLR_BF1_HSK_MODE_SHIFT (2U)
  21182. #define PXP_WFB_FETCH_CTRL_CLR_BF1_HSK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF1_HSK_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF1_HSK_MODE_MASK)
  21183. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BYPASS_MODE_MASK (0x8U)
  21184. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BYPASS_MODE_SHIFT (3U)
  21185. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BYPASS_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF1_BYPASS_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF1_BYPASS_MODE_MASK)
  21186. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BURST_LEN_MASK (0x10U)
  21187. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BURST_LEN_SHIFT (4U)
  21188. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BURST_LEN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF1_BURST_LEN_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF1_BURST_LEN_MASK)
  21189. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BORDER_MODE_MASK (0x20U)
  21190. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BORDER_MODE_SHIFT (5U)
  21191. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BORDER_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF1_BORDER_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF1_BORDER_MODE_MASK)
  21192. #define PXP_WFB_FETCH_CTRL_CLR_BF2_EN_MASK (0x100U)
  21193. #define PXP_WFB_FETCH_CTRL_CLR_BF2_EN_SHIFT (8U)
  21194. #define PXP_WFB_FETCH_CTRL_CLR_BF2_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF2_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF2_EN_MASK)
  21195. #define PXP_WFB_FETCH_CTRL_CLR_BF2_SRAM_IF_MASK (0x200U)
  21196. #define PXP_WFB_FETCH_CTRL_CLR_BF2_SRAM_IF_SHIFT (9U)
  21197. #define PXP_WFB_FETCH_CTRL_CLR_BF2_SRAM_IF(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF2_SRAM_IF_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF2_SRAM_IF_MASK)
  21198. #define PXP_WFB_FETCH_CTRL_CLR_BF2_HSK_MODE_MASK (0x400U)
  21199. #define PXP_WFB_FETCH_CTRL_CLR_BF2_HSK_MODE_SHIFT (10U)
  21200. #define PXP_WFB_FETCH_CTRL_CLR_BF2_HSK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF2_HSK_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF2_HSK_MODE_MASK)
  21201. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BYPASS_MODE_MASK (0x800U)
  21202. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BYPASS_MODE_SHIFT (11U)
  21203. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BYPASS_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF2_BYPASS_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF2_BYPASS_MODE_MASK)
  21204. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BURST_LEN_MASK (0x1000U)
  21205. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BURST_LEN_SHIFT (12U)
  21206. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BURST_LEN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF2_BURST_LEN_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF2_BURST_LEN_MASK)
  21207. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BORDER_MODE_MASK (0x2000U)
  21208. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BORDER_MODE_SHIFT (13U)
  21209. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BORDER_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF2_BORDER_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF2_BORDER_MODE_MASK)
  21210. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BYTES_PP_MASK (0x30000U)
  21211. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BYTES_PP_SHIFT (16U)
  21212. #define PXP_WFB_FETCH_CTRL_CLR_BF1_BYTES_PP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF1_BYTES_PP_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF1_BYTES_PP_MASK)
  21213. #define PXP_WFB_FETCH_CTRL_CLR_BF1_LINE_MODE_MASK (0xC0000U)
  21214. #define PXP_WFB_FETCH_CTRL_CLR_BF1_LINE_MODE_SHIFT (18U)
  21215. #define PXP_WFB_FETCH_CTRL_CLR_BF1_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF1_LINE_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF1_LINE_MODE_MASK)
  21216. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BYTES_PP_MASK (0x300000U)
  21217. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BYTES_PP_SHIFT (20U)
  21218. #define PXP_WFB_FETCH_CTRL_CLR_BF2_BYTES_PP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF2_BYTES_PP_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF2_BYTES_PP_MASK)
  21219. #define PXP_WFB_FETCH_CTRL_CLR_BF2_LINE_MODE_MASK (0xC00000U)
  21220. #define PXP_WFB_FETCH_CTRL_CLR_BF2_LINE_MODE_SHIFT (22U)
  21221. #define PXP_WFB_FETCH_CTRL_CLR_BF2_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BF2_LINE_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BF2_LINE_MODE_MASK)
  21222. #define PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_MASK (0x10000000U)
  21223. #define PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_SHIFT (28U)
  21224. #define PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_MASK)
  21225. #define PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_MASK (0x20000000U)
  21226. #define PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_SHIFT (29U)
  21227. #define PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_MASK)
  21228. #define PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_EN_MASK (0x40000000U)
  21229. #define PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_EN_SHIFT (30U)
  21230. #define PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BUF1_DONE_IRQ_EN_MASK)
  21231. #define PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_EN_MASK (0x80000000U)
  21232. #define PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_EN_SHIFT (31U)
  21233. #define PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_CLR_BUF2_DONE_IRQ_EN_MASK)
  21234. /*! @name WFB_FETCH_CTRL_TOG - Fetch engine Control for WFE B Register */
  21235. #define PXP_WFB_FETCH_CTRL_TOG_BF1_EN_MASK (0x1U)
  21236. #define PXP_WFB_FETCH_CTRL_TOG_BF1_EN_SHIFT (0U)
  21237. #define PXP_WFB_FETCH_CTRL_TOG_BF1_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF1_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF1_EN_MASK)
  21238. #define PXP_WFB_FETCH_CTRL_TOG_BF1_SRAM_IF_MASK (0x2U)
  21239. #define PXP_WFB_FETCH_CTRL_TOG_BF1_SRAM_IF_SHIFT (1U)
  21240. #define PXP_WFB_FETCH_CTRL_TOG_BF1_SRAM_IF(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF1_SRAM_IF_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF1_SRAM_IF_MASK)
  21241. #define PXP_WFB_FETCH_CTRL_TOG_BF1_HSK_MODE_MASK (0x4U)
  21242. #define PXP_WFB_FETCH_CTRL_TOG_BF1_HSK_MODE_SHIFT (2U)
  21243. #define PXP_WFB_FETCH_CTRL_TOG_BF1_HSK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF1_HSK_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF1_HSK_MODE_MASK)
  21244. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BYPASS_MODE_MASK (0x8U)
  21245. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BYPASS_MODE_SHIFT (3U)
  21246. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BYPASS_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF1_BYPASS_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF1_BYPASS_MODE_MASK)
  21247. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BURST_LEN_MASK (0x10U)
  21248. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BURST_LEN_SHIFT (4U)
  21249. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BURST_LEN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF1_BURST_LEN_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF1_BURST_LEN_MASK)
  21250. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BORDER_MODE_MASK (0x20U)
  21251. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BORDER_MODE_SHIFT (5U)
  21252. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BORDER_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF1_BORDER_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF1_BORDER_MODE_MASK)
  21253. #define PXP_WFB_FETCH_CTRL_TOG_BF2_EN_MASK (0x100U)
  21254. #define PXP_WFB_FETCH_CTRL_TOG_BF2_EN_SHIFT (8U)
  21255. #define PXP_WFB_FETCH_CTRL_TOG_BF2_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF2_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF2_EN_MASK)
  21256. #define PXP_WFB_FETCH_CTRL_TOG_BF2_SRAM_IF_MASK (0x200U)
  21257. #define PXP_WFB_FETCH_CTRL_TOG_BF2_SRAM_IF_SHIFT (9U)
  21258. #define PXP_WFB_FETCH_CTRL_TOG_BF2_SRAM_IF(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF2_SRAM_IF_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF2_SRAM_IF_MASK)
  21259. #define PXP_WFB_FETCH_CTRL_TOG_BF2_HSK_MODE_MASK (0x400U)
  21260. #define PXP_WFB_FETCH_CTRL_TOG_BF2_HSK_MODE_SHIFT (10U)
  21261. #define PXP_WFB_FETCH_CTRL_TOG_BF2_HSK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF2_HSK_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF2_HSK_MODE_MASK)
  21262. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BYPASS_MODE_MASK (0x800U)
  21263. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BYPASS_MODE_SHIFT (11U)
  21264. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BYPASS_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF2_BYPASS_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF2_BYPASS_MODE_MASK)
  21265. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BURST_LEN_MASK (0x1000U)
  21266. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BURST_LEN_SHIFT (12U)
  21267. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BURST_LEN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF2_BURST_LEN_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF2_BURST_LEN_MASK)
  21268. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BORDER_MODE_MASK (0x2000U)
  21269. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BORDER_MODE_SHIFT (13U)
  21270. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BORDER_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF2_BORDER_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF2_BORDER_MODE_MASK)
  21271. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BYTES_PP_MASK (0x30000U)
  21272. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BYTES_PP_SHIFT (16U)
  21273. #define PXP_WFB_FETCH_CTRL_TOG_BF1_BYTES_PP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF1_BYTES_PP_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF1_BYTES_PP_MASK)
  21274. #define PXP_WFB_FETCH_CTRL_TOG_BF1_LINE_MODE_MASK (0xC0000U)
  21275. #define PXP_WFB_FETCH_CTRL_TOG_BF1_LINE_MODE_SHIFT (18U)
  21276. #define PXP_WFB_FETCH_CTRL_TOG_BF1_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF1_LINE_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF1_LINE_MODE_MASK)
  21277. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BYTES_PP_MASK (0x300000U)
  21278. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BYTES_PP_SHIFT (20U)
  21279. #define PXP_WFB_FETCH_CTRL_TOG_BF2_BYTES_PP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF2_BYTES_PP_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF2_BYTES_PP_MASK)
  21280. #define PXP_WFB_FETCH_CTRL_TOG_BF2_LINE_MODE_MASK (0xC00000U)
  21281. #define PXP_WFB_FETCH_CTRL_TOG_BF2_LINE_MODE_SHIFT (22U)
  21282. #define PXP_WFB_FETCH_CTRL_TOG_BF2_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BF2_LINE_MODE_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BF2_LINE_MODE_MASK)
  21283. #define PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_MASK (0x10000000U)
  21284. #define PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_SHIFT (28U)
  21285. #define PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_MASK)
  21286. #define PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_MASK (0x20000000U)
  21287. #define PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_SHIFT (29U)
  21288. #define PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_MASK)
  21289. #define PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_EN_MASK (0x40000000U)
  21290. #define PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_EN_SHIFT (30U)
  21291. #define PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BUF1_DONE_IRQ_EN_MASK)
  21292. #define PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_EN_MASK (0x80000000U)
  21293. #define PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_EN_SHIFT (31U)
  21294. #define PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_EN_SHIFT)) & PXP_WFB_FETCH_CTRL_TOG_BUF2_DONE_IRQ_EN_MASK)
  21295. /*! @name WFB_FETCH_BUF1_ADDR - This register defines the control bits for the pxp wfb fetch sub-block. */
  21296. #define PXP_WFB_FETCH_BUF1_ADDR_BUF_ADDR_MASK (0xFFFFFFFFU)
  21297. #define PXP_WFB_FETCH_BUF1_ADDR_BUF_ADDR_SHIFT (0U)
  21298. #define PXP_WFB_FETCH_BUF1_ADDR_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF1_ADDR_BUF_ADDR_SHIFT)) & PXP_WFB_FETCH_BUF1_ADDR_BUF_ADDR_MASK)
  21299. /*! @name WFB_FETCH_BUF1_PITCH - This register defines the control bits for the pxp wfb fetch sub-block. */
  21300. #define PXP_WFB_FETCH_BUF1_PITCH_PITCH_MASK (0xFFFFU)
  21301. #define PXP_WFB_FETCH_BUF1_PITCH_PITCH_SHIFT (0U)
  21302. #define PXP_WFB_FETCH_BUF1_PITCH_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF1_PITCH_PITCH_SHIFT)) & PXP_WFB_FETCH_BUF1_PITCH_PITCH_MASK)
  21303. /*! @name WFB_FETCH_BUF1_SIZE - This register defines the control bits for the pxp wfb fetch sub-block. */
  21304. #define PXP_WFB_FETCH_BUF1_SIZE_BUF_WIDTH_MASK (0xFFFFU)
  21305. #define PXP_WFB_FETCH_BUF1_SIZE_BUF_WIDTH_SHIFT (0U)
  21306. #define PXP_WFB_FETCH_BUF1_SIZE_BUF_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF1_SIZE_BUF_WIDTH_SHIFT)) & PXP_WFB_FETCH_BUF1_SIZE_BUF_WIDTH_MASK)
  21307. #define PXP_WFB_FETCH_BUF1_SIZE_BUF_HEIGHT_MASK (0xFFFF0000U)
  21308. #define PXP_WFB_FETCH_BUF1_SIZE_BUF_HEIGHT_SHIFT (16U)
  21309. #define PXP_WFB_FETCH_BUF1_SIZE_BUF_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF1_SIZE_BUF_HEIGHT_SHIFT)) & PXP_WFB_FETCH_BUF1_SIZE_BUF_HEIGHT_MASK)
  21310. /*! @name WFB_FETCH_BUF2_ADDR - This register defines the control bits for the pxp wfb fetch sub-block. */
  21311. #define PXP_WFB_FETCH_BUF2_ADDR_BUF_ADDR_MASK (0xFFFFFFFFU)
  21312. #define PXP_WFB_FETCH_BUF2_ADDR_BUF_ADDR_SHIFT (0U)
  21313. #define PXP_WFB_FETCH_BUF2_ADDR_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF2_ADDR_BUF_ADDR_SHIFT)) & PXP_WFB_FETCH_BUF2_ADDR_BUF_ADDR_MASK)
  21314. /*! @name WFB_FETCH_BUF2_PITCH - This register defines the control bits for the pxp wfb fetch sub-block. */
  21315. #define PXP_WFB_FETCH_BUF2_PITCH_PITCH_MASK (0xFFFFU)
  21316. #define PXP_WFB_FETCH_BUF2_PITCH_PITCH_SHIFT (0U)
  21317. #define PXP_WFB_FETCH_BUF2_PITCH_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF2_PITCH_PITCH_SHIFT)) & PXP_WFB_FETCH_BUF2_PITCH_PITCH_MASK)
  21318. /*! @name WFB_FETCH_BUF2_SIZE - This register defines the control bits for the pxp wfb fetch sub-block. */
  21319. #define PXP_WFB_FETCH_BUF2_SIZE_BUF_WIDTH_MASK (0xFFFFU)
  21320. #define PXP_WFB_FETCH_BUF2_SIZE_BUF_WIDTH_SHIFT (0U)
  21321. #define PXP_WFB_FETCH_BUF2_SIZE_BUF_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF2_SIZE_BUF_WIDTH_SHIFT)) & PXP_WFB_FETCH_BUF2_SIZE_BUF_WIDTH_MASK)
  21322. #define PXP_WFB_FETCH_BUF2_SIZE_BUF_HEIGHT_MASK (0xFFFF0000U)
  21323. #define PXP_WFB_FETCH_BUF2_SIZE_BUF_HEIGHT_SHIFT (16U)
  21324. #define PXP_WFB_FETCH_BUF2_SIZE_BUF_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF2_SIZE_BUF_HEIGHT_SHIFT)) & PXP_WFB_FETCH_BUF2_SIZE_BUF_HEIGHT_MASK)
  21325. /*! @name WFB_ARRAY_PIXEL0_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21326. #define PXP_WFB_ARRAY_PIXEL0_MASK_L_OFS_MASK (0x1FU)
  21327. #define PXP_WFB_ARRAY_PIXEL0_MASK_L_OFS_SHIFT (0U)
  21328. #define PXP_WFB_ARRAY_PIXEL0_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL0_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL0_MASK_L_OFS_MASK)
  21329. #define PXP_WFB_ARRAY_PIXEL0_MASK_H_OFS_MASK (0x1F00U)
  21330. #define PXP_WFB_ARRAY_PIXEL0_MASK_H_OFS_SHIFT (8U)
  21331. #define PXP_WFB_ARRAY_PIXEL0_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL0_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL0_MASK_H_OFS_MASK)
  21332. #define PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_X_MASK (0x30000U)
  21333. #define PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_X_SHIFT (16U)
  21334. #define PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_X_MASK)
  21335. #define PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_Y_MASK (0x300000U)
  21336. #define PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_Y_SHIFT (20U)
  21337. #define PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL0_MASK_OFFSET_Y_MASK)
  21338. #define PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_X_MASK (0x1000000U)
  21339. #define PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_X_SHIFT (24U)
  21340. #define PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_X_MASK)
  21341. #define PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_Y_MASK (0x2000000U)
  21342. #define PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_Y_SHIFT (25U)
  21343. #define PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL0_MASK_SIGN_Y_MASK)
  21344. #define PXP_WFB_ARRAY_PIXEL0_MASK_BUF_SEL_MASK (0x30000000U)
  21345. #define PXP_WFB_ARRAY_PIXEL0_MASK_BUF_SEL_SHIFT (28U)
  21346. #define PXP_WFB_ARRAY_PIXEL0_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL0_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_PIXEL0_MASK_BUF_SEL_MASK)
  21347. /*! @name WFB_ARRAY_PIXEL1_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21348. #define PXP_WFB_ARRAY_PIXEL1_MASK_L_OFS_MASK (0x1FU)
  21349. #define PXP_WFB_ARRAY_PIXEL1_MASK_L_OFS_SHIFT (0U)
  21350. #define PXP_WFB_ARRAY_PIXEL1_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL1_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL1_MASK_L_OFS_MASK)
  21351. #define PXP_WFB_ARRAY_PIXEL1_MASK_H_OFS_MASK (0x1F00U)
  21352. #define PXP_WFB_ARRAY_PIXEL1_MASK_H_OFS_SHIFT (8U)
  21353. #define PXP_WFB_ARRAY_PIXEL1_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL1_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL1_MASK_H_OFS_MASK)
  21354. #define PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_X_MASK (0x30000U)
  21355. #define PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_X_SHIFT (16U)
  21356. #define PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_X_MASK)
  21357. #define PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_Y_MASK (0x300000U)
  21358. #define PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_Y_SHIFT (20U)
  21359. #define PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL1_MASK_OFFSET_Y_MASK)
  21360. #define PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_X_MASK (0x1000000U)
  21361. #define PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_X_SHIFT (24U)
  21362. #define PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_X_MASK)
  21363. #define PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_Y_MASK (0x2000000U)
  21364. #define PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_Y_SHIFT (25U)
  21365. #define PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL1_MASK_SIGN_Y_MASK)
  21366. #define PXP_WFB_ARRAY_PIXEL1_MASK_BUF_SEL_MASK (0x30000000U)
  21367. #define PXP_WFB_ARRAY_PIXEL1_MASK_BUF_SEL_SHIFT (28U)
  21368. #define PXP_WFB_ARRAY_PIXEL1_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL1_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_PIXEL1_MASK_BUF_SEL_MASK)
  21369. /*! @name WFB_ARRAY_PIXEL2_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21370. #define PXP_WFB_ARRAY_PIXEL2_MASK_L_OFS_MASK (0x1FU)
  21371. #define PXP_WFB_ARRAY_PIXEL2_MASK_L_OFS_SHIFT (0U)
  21372. #define PXP_WFB_ARRAY_PIXEL2_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL2_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL2_MASK_L_OFS_MASK)
  21373. #define PXP_WFB_ARRAY_PIXEL2_MASK_H_OFS_MASK (0x1F00U)
  21374. #define PXP_WFB_ARRAY_PIXEL2_MASK_H_OFS_SHIFT (8U)
  21375. #define PXP_WFB_ARRAY_PIXEL2_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL2_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL2_MASK_H_OFS_MASK)
  21376. #define PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_X_MASK (0x30000U)
  21377. #define PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_X_SHIFT (16U)
  21378. #define PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_X_MASK)
  21379. #define PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_Y_MASK (0x300000U)
  21380. #define PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_Y_SHIFT (20U)
  21381. #define PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL2_MASK_OFFSET_Y_MASK)
  21382. #define PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_X_MASK (0x1000000U)
  21383. #define PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_X_SHIFT (24U)
  21384. #define PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_X_MASK)
  21385. #define PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_Y_MASK (0x2000000U)
  21386. #define PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_Y_SHIFT (25U)
  21387. #define PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL2_MASK_SIGN_Y_MASK)
  21388. #define PXP_WFB_ARRAY_PIXEL2_MASK_BUF_SEL_MASK (0x30000000U)
  21389. #define PXP_WFB_ARRAY_PIXEL2_MASK_BUF_SEL_SHIFT (28U)
  21390. #define PXP_WFB_ARRAY_PIXEL2_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL2_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_PIXEL2_MASK_BUF_SEL_MASK)
  21391. /*! @name WFB_ARRAY_PIXEL3_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21392. #define PXP_WFB_ARRAY_PIXEL3_MASK_L_OFS_MASK (0x1FU)
  21393. #define PXP_WFB_ARRAY_PIXEL3_MASK_L_OFS_SHIFT (0U)
  21394. #define PXP_WFB_ARRAY_PIXEL3_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL3_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL3_MASK_L_OFS_MASK)
  21395. #define PXP_WFB_ARRAY_PIXEL3_MASK_H_OFS_MASK (0x1F00U)
  21396. #define PXP_WFB_ARRAY_PIXEL3_MASK_H_OFS_SHIFT (8U)
  21397. #define PXP_WFB_ARRAY_PIXEL3_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL3_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL3_MASK_H_OFS_MASK)
  21398. #define PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_X_MASK (0x30000U)
  21399. #define PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_X_SHIFT (16U)
  21400. #define PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_X_MASK)
  21401. #define PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_Y_MASK (0x300000U)
  21402. #define PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_Y_SHIFT (20U)
  21403. #define PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL3_MASK_OFFSET_Y_MASK)
  21404. #define PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_X_MASK (0x1000000U)
  21405. #define PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_X_SHIFT (24U)
  21406. #define PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_X_MASK)
  21407. #define PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_Y_MASK (0x2000000U)
  21408. #define PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_Y_SHIFT (25U)
  21409. #define PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL3_MASK_SIGN_Y_MASK)
  21410. #define PXP_WFB_ARRAY_PIXEL3_MASK_BUF_SEL_MASK (0x30000000U)
  21411. #define PXP_WFB_ARRAY_PIXEL3_MASK_BUF_SEL_SHIFT (28U)
  21412. #define PXP_WFB_ARRAY_PIXEL3_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL3_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_PIXEL3_MASK_BUF_SEL_MASK)
  21413. /*! @name WFB_ARRAY_PIXEL4_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21414. #define PXP_WFB_ARRAY_PIXEL4_MASK_L_OFS_MASK (0x1FU)
  21415. #define PXP_WFB_ARRAY_PIXEL4_MASK_L_OFS_SHIFT (0U)
  21416. #define PXP_WFB_ARRAY_PIXEL4_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL4_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL4_MASK_L_OFS_MASK)
  21417. #define PXP_WFB_ARRAY_PIXEL4_MASK_H_OFS_MASK (0x1F00U)
  21418. #define PXP_WFB_ARRAY_PIXEL4_MASK_H_OFS_SHIFT (8U)
  21419. #define PXP_WFB_ARRAY_PIXEL4_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL4_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL4_MASK_H_OFS_MASK)
  21420. #define PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_X_MASK (0x30000U)
  21421. #define PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_X_SHIFT (16U)
  21422. #define PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_X_MASK)
  21423. #define PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_Y_MASK (0x300000U)
  21424. #define PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_Y_SHIFT (20U)
  21425. #define PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL4_MASK_OFFSET_Y_MASK)
  21426. #define PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_X_MASK (0x1000000U)
  21427. #define PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_X_SHIFT (24U)
  21428. #define PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_X_MASK)
  21429. #define PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_Y_MASK (0x2000000U)
  21430. #define PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_Y_SHIFT (25U)
  21431. #define PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL4_MASK_SIGN_Y_MASK)
  21432. #define PXP_WFB_ARRAY_PIXEL4_MASK_BUF_SEL_MASK (0x30000000U)
  21433. #define PXP_WFB_ARRAY_PIXEL4_MASK_BUF_SEL_SHIFT (28U)
  21434. #define PXP_WFB_ARRAY_PIXEL4_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL4_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_PIXEL4_MASK_BUF_SEL_MASK)
  21435. /*! @name WFB_ARRAY_PIXEL5_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21436. #define PXP_WFB_ARRAY_PIXEL5_MASK_L_OFS_MASK (0x1FU)
  21437. #define PXP_WFB_ARRAY_PIXEL5_MASK_L_OFS_SHIFT (0U)
  21438. #define PXP_WFB_ARRAY_PIXEL5_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL5_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL5_MASK_L_OFS_MASK)
  21439. #define PXP_WFB_ARRAY_PIXEL5_MASK_H_OFS_MASK (0x1F00U)
  21440. #define PXP_WFB_ARRAY_PIXEL5_MASK_H_OFS_SHIFT (8U)
  21441. #define PXP_WFB_ARRAY_PIXEL5_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL5_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL5_MASK_H_OFS_MASK)
  21442. #define PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_X_MASK (0x30000U)
  21443. #define PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_X_SHIFT (16U)
  21444. #define PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_X_MASK)
  21445. #define PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_Y_MASK (0x300000U)
  21446. #define PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_Y_SHIFT (20U)
  21447. #define PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL5_MASK_OFFSET_Y_MASK)
  21448. #define PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_X_MASK (0x1000000U)
  21449. #define PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_X_SHIFT (24U)
  21450. #define PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_X_MASK)
  21451. #define PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_Y_MASK (0x2000000U)
  21452. #define PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_Y_SHIFT (25U)
  21453. #define PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL5_MASK_SIGN_Y_MASK)
  21454. #define PXP_WFB_ARRAY_PIXEL5_MASK_BUF_SEL_MASK (0x30000000U)
  21455. #define PXP_WFB_ARRAY_PIXEL5_MASK_BUF_SEL_SHIFT (28U)
  21456. #define PXP_WFB_ARRAY_PIXEL5_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL5_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_PIXEL5_MASK_BUF_SEL_MASK)
  21457. /*! @name WFB_ARRAY_PIXEL6_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21458. #define PXP_WFB_ARRAY_PIXEL6_MASK_L_OFS_MASK (0x1FU)
  21459. #define PXP_WFB_ARRAY_PIXEL6_MASK_L_OFS_SHIFT (0U)
  21460. #define PXP_WFB_ARRAY_PIXEL6_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL6_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL6_MASK_L_OFS_MASK)
  21461. #define PXP_WFB_ARRAY_PIXEL6_MASK_H_OFS_MASK (0x1F00U)
  21462. #define PXP_WFB_ARRAY_PIXEL6_MASK_H_OFS_SHIFT (8U)
  21463. #define PXP_WFB_ARRAY_PIXEL6_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL6_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL6_MASK_H_OFS_MASK)
  21464. #define PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_X_MASK (0x30000U)
  21465. #define PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_X_SHIFT (16U)
  21466. #define PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_X_MASK)
  21467. #define PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_Y_MASK (0x300000U)
  21468. #define PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_Y_SHIFT (20U)
  21469. #define PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL6_MASK_OFFSET_Y_MASK)
  21470. #define PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_X_MASK (0x1000000U)
  21471. #define PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_X_SHIFT (24U)
  21472. #define PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_X_MASK)
  21473. #define PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_Y_MASK (0x2000000U)
  21474. #define PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_Y_SHIFT (25U)
  21475. #define PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL6_MASK_SIGN_Y_MASK)
  21476. #define PXP_WFB_ARRAY_PIXEL6_MASK_BUF_SEL_MASK (0x30000000U)
  21477. #define PXP_WFB_ARRAY_PIXEL6_MASK_BUF_SEL_SHIFT (28U)
  21478. #define PXP_WFB_ARRAY_PIXEL6_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL6_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_PIXEL6_MASK_BUF_SEL_MASK)
  21479. /*! @name WFB_ARRAY_PIXEL7_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21480. #define PXP_WFB_ARRAY_PIXEL7_MASK_L_OFS_MASK (0x1FU)
  21481. #define PXP_WFB_ARRAY_PIXEL7_MASK_L_OFS_SHIFT (0U)
  21482. #define PXP_WFB_ARRAY_PIXEL7_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL7_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL7_MASK_L_OFS_MASK)
  21483. #define PXP_WFB_ARRAY_PIXEL7_MASK_H_OFS_MASK (0x1F00U)
  21484. #define PXP_WFB_ARRAY_PIXEL7_MASK_H_OFS_SHIFT (8U)
  21485. #define PXP_WFB_ARRAY_PIXEL7_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL7_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_PIXEL7_MASK_H_OFS_MASK)
  21486. #define PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_X_MASK (0x30000U)
  21487. #define PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_X_SHIFT (16U)
  21488. #define PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_X_MASK)
  21489. #define PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_Y_MASK (0x300000U)
  21490. #define PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_Y_SHIFT (20U)
  21491. #define PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL7_MASK_OFFSET_Y_MASK)
  21492. #define PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_X_MASK (0x1000000U)
  21493. #define PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_X_SHIFT (24U)
  21494. #define PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_X_MASK)
  21495. #define PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_Y_MASK (0x2000000U)
  21496. #define PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_Y_SHIFT (25U)
  21497. #define PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_PIXEL7_MASK_SIGN_Y_MASK)
  21498. #define PXP_WFB_ARRAY_PIXEL7_MASK_BUF_SEL_MASK (0x30000000U)
  21499. #define PXP_WFB_ARRAY_PIXEL7_MASK_BUF_SEL_SHIFT (28U)
  21500. #define PXP_WFB_ARRAY_PIXEL7_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_PIXEL7_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_PIXEL7_MASK_BUF_SEL_MASK)
  21501. /*! @name WFB_ARRAY_FLAG0_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21502. #define PXP_WFB_ARRAY_FLAG0_MASK_L_OFS_MASK (0x1FU)
  21503. #define PXP_WFB_ARRAY_FLAG0_MASK_L_OFS_SHIFT (0U)
  21504. #define PXP_WFB_ARRAY_FLAG0_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG0_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG0_MASK_L_OFS_MASK)
  21505. #define PXP_WFB_ARRAY_FLAG0_MASK_H_OFS_MASK (0x1F00U)
  21506. #define PXP_WFB_ARRAY_FLAG0_MASK_H_OFS_SHIFT (8U)
  21507. #define PXP_WFB_ARRAY_FLAG0_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG0_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG0_MASK_H_OFS_MASK)
  21508. #define PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_X_MASK (0x30000U)
  21509. #define PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_X_SHIFT (16U)
  21510. #define PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_X_MASK)
  21511. #define PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_Y_MASK (0x300000U)
  21512. #define PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_Y_SHIFT (20U)
  21513. #define PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG0_MASK_OFFSET_Y_MASK)
  21514. #define PXP_WFB_ARRAY_FLAG0_MASK_SIGN_X_MASK (0x1000000U)
  21515. #define PXP_WFB_ARRAY_FLAG0_MASK_SIGN_X_SHIFT (24U)
  21516. #define PXP_WFB_ARRAY_FLAG0_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG0_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG0_MASK_SIGN_X_MASK)
  21517. #define PXP_WFB_ARRAY_FLAG0_MASK_SIGN_Y_MASK (0x2000000U)
  21518. #define PXP_WFB_ARRAY_FLAG0_MASK_SIGN_Y_SHIFT (25U)
  21519. #define PXP_WFB_ARRAY_FLAG0_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG0_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG0_MASK_SIGN_Y_MASK)
  21520. #define PXP_WFB_ARRAY_FLAG0_MASK_BUF_SEL_MASK (0x30000000U)
  21521. #define PXP_WFB_ARRAY_FLAG0_MASK_BUF_SEL_SHIFT (28U)
  21522. #define PXP_WFB_ARRAY_FLAG0_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG0_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG0_MASK_BUF_SEL_MASK)
  21523. /*! @name WFB_ARRAY_FLAG1_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21524. #define PXP_WFB_ARRAY_FLAG1_MASK_L_OFS_MASK (0x1FU)
  21525. #define PXP_WFB_ARRAY_FLAG1_MASK_L_OFS_SHIFT (0U)
  21526. #define PXP_WFB_ARRAY_FLAG1_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG1_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG1_MASK_L_OFS_MASK)
  21527. #define PXP_WFB_ARRAY_FLAG1_MASK_H_OFS_MASK (0x1F00U)
  21528. #define PXP_WFB_ARRAY_FLAG1_MASK_H_OFS_SHIFT (8U)
  21529. #define PXP_WFB_ARRAY_FLAG1_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG1_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG1_MASK_H_OFS_MASK)
  21530. #define PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_X_MASK (0x30000U)
  21531. #define PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_X_SHIFT (16U)
  21532. #define PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_X_MASK)
  21533. #define PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_Y_MASK (0x300000U)
  21534. #define PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_Y_SHIFT (20U)
  21535. #define PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG1_MASK_OFFSET_Y_MASK)
  21536. #define PXP_WFB_ARRAY_FLAG1_MASK_SIGN_X_MASK (0x1000000U)
  21537. #define PXP_WFB_ARRAY_FLAG1_MASK_SIGN_X_SHIFT (24U)
  21538. #define PXP_WFB_ARRAY_FLAG1_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG1_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG1_MASK_SIGN_X_MASK)
  21539. #define PXP_WFB_ARRAY_FLAG1_MASK_SIGN_Y_MASK (0x2000000U)
  21540. #define PXP_WFB_ARRAY_FLAG1_MASK_SIGN_Y_SHIFT (25U)
  21541. #define PXP_WFB_ARRAY_FLAG1_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG1_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG1_MASK_SIGN_Y_MASK)
  21542. #define PXP_WFB_ARRAY_FLAG1_MASK_BUF_SEL_MASK (0x30000000U)
  21543. #define PXP_WFB_ARRAY_FLAG1_MASK_BUF_SEL_SHIFT (28U)
  21544. #define PXP_WFB_ARRAY_FLAG1_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG1_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG1_MASK_BUF_SEL_MASK)
  21545. /*! @name WFB_ARRAY_FLAG2_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21546. #define PXP_WFB_ARRAY_FLAG2_MASK_L_OFS_MASK (0x1FU)
  21547. #define PXP_WFB_ARRAY_FLAG2_MASK_L_OFS_SHIFT (0U)
  21548. #define PXP_WFB_ARRAY_FLAG2_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG2_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG2_MASK_L_OFS_MASK)
  21549. #define PXP_WFB_ARRAY_FLAG2_MASK_H_OFS_MASK (0x1F00U)
  21550. #define PXP_WFB_ARRAY_FLAG2_MASK_H_OFS_SHIFT (8U)
  21551. #define PXP_WFB_ARRAY_FLAG2_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG2_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG2_MASK_H_OFS_MASK)
  21552. #define PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_X_MASK (0x30000U)
  21553. #define PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_X_SHIFT (16U)
  21554. #define PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_X_MASK)
  21555. #define PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_Y_MASK (0x300000U)
  21556. #define PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_Y_SHIFT (20U)
  21557. #define PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG2_MASK_OFFSET_Y_MASK)
  21558. #define PXP_WFB_ARRAY_FLAG2_MASK_SIGN_X_MASK (0x1000000U)
  21559. #define PXP_WFB_ARRAY_FLAG2_MASK_SIGN_X_SHIFT (24U)
  21560. #define PXP_WFB_ARRAY_FLAG2_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG2_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG2_MASK_SIGN_X_MASK)
  21561. #define PXP_WFB_ARRAY_FLAG2_MASK_SIGN_Y_MASK (0x2000000U)
  21562. #define PXP_WFB_ARRAY_FLAG2_MASK_SIGN_Y_SHIFT (25U)
  21563. #define PXP_WFB_ARRAY_FLAG2_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG2_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG2_MASK_SIGN_Y_MASK)
  21564. #define PXP_WFB_ARRAY_FLAG2_MASK_BUF_SEL_MASK (0x30000000U)
  21565. #define PXP_WFB_ARRAY_FLAG2_MASK_BUF_SEL_SHIFT (28U)
  21566. #define PXP_WFB_ARRAY_FLAG2_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG2_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG2_MASK_BUF_SEL_MASK)
  21567. /*! @name WFB_ARRAY_FLAG3_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21568. #define PXP_WFB_ARRAY_FLAG3_MASK_L_OFS_MASK (0x1FU)
  21569. #define PXP_WFB_ARRAY_FLAG3_MASK_L_OFS_SHIFT (0U)
  21570. #define PXP_WFB_ARRAY_FLAG3_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG3_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG3_MASK_L_OFS_MASK)
  21571. #define PXP_WFB_ARRAY_FLAG3_MASK_H_OFS_MASK (0x1F00U)
  21572. #define PXP_WFB_ARRAY_FLAG3_MASK_H_OFS_SHIFT (8U)
  21573. #define PXP_WFB_ARRAY_FLAG3_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG3_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG3_MASK_H_OFS_MASK)
  21574. #define PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_X_MASK (0x30000U)
  21575. #define PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_X_SHIFT (16U)
  21576. #define PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_X_MASK)
  21577. #define PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_Y_MASK (0x300000U)
  21578. #define PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_Y_SHIFT (20U)
  21579. #define PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG3_MASK_OFFSET_Y_MASK)
  21580. #define PXP_WFB_ARRAY_FLAG3_MASK_SIGN_X_MASK (0x1000000U)
  21581. #define PXP_WFB_ARRAY_FLAG3_MASK_SIGN_X_SHIFT (24U)
  21582. #define PXP_WFB_ARRAY_FLAG3_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG3_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG3_MASK_SIGN_X_MASK)
  21583. #define PXP_WFB_ARRAY_FLAG3_MASK_SIGN_Y_MASK (0x2000000U)
  21584. #define PXP_WFB_ARRAY_FLAG3_MASK_SIGN_Y_SHIFT (25U)
  21585. #define PXP_WFB_ARRAY_FLAG3_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG3_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG3_MASK_SIGN_Y_MASK)
  21586. #define PXP_WFB_ARRAY_FLAG3_MASK_BUF_SEL_MASK (0x30000000U)
  21587. #define PXP_WFB_ARRAY_FLAG3_MASK_BUF_SEL_SHIFT (28U)
  21588. #define PXP_WFB_ARRAY_FLAG3_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG3_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG3_MASK_BUF_SEL_MASK)
  21589. /*! @name WFB_ARRAY_FLAG4_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21590. #define PXP_WFB_ARRAY_FLAG4_MASK_L_OFS_MASK (0x1FU)
  21591. #define PXP_WFB_ARRAY_FLAG4_MASK_L_OFS_SHIFT (0U)
  21592. #define PXP_WFB_ARRAY_FLAG4_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG4_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG4_MASK_L_OFS_MASK)
  21593. #define PXP_WFB_ARRAY_FLAG4_MASK_H_OFS_MASK (0x1F00U)
  21594. #define PXP_WFB_ARRAY_FLAG4_MASK_H_OFS_SHIFT (8U)
  21595. #define PXP_WFB_ARRAY_FLAG4_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG4_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG4_MASK_H_OFS_MASK)
  21596. #define PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_X_MASK (0x30000U)
  21597. #define PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_X_SHIFT (16U)
  21598. #define PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_X_MASK)
  21599. #define PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_Y_MASK (0x300000U)
  21600. #define PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_Y_SHIFT (20U)
  21601. #define PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG4_MASK_OFFSET_Y_MASK)
  21602. #define PXP_WFB_ARRAY_FLAG4_MASK_SIGN_X_MASK (0x1000000U)
  21603. #define PXP_WFB_ARRAY_FLAG4_MASK_SIGN_X_SHIFT (24U)
  21604. #define PXP_WFB_ARRAY_FLAG4_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG4_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG4_MASK_SIGN_X_MASK)
  21605. #define PXP_WFB_ARRAY_FLAG4_MASK_SIGN_Y_MASK (0x2000000U)
  21606. #define PXP_WFB_ARRAY_FLAG4_MASK_SIGN_Y_SHIFT (25U)
  21607. #define PXP_WFB_ARRAY_FLAG4_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG4_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG4_MASK_SIGN_Y_MASK)
  21608. #define PXP_WFB_ARRAY_FLAG4_MASK_BUF_SEL_MASK (0x30000000U)
  21609. #define PXP_WFB_ARRAY_FLAG4_MASK_BUF_SEL_SHIFT (28U)
  21610. #define PXP_WFB_ARRAY_FLAG4_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG4_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG4_MASK_BUF_SEL_MASK)
  21611. /*! @name WFB_ARRAY_FLAG5_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21612. #define PXP_WFB_ARRAY_FLAG5_MASK_L_OFS_MASK (0x1FU)
  21613. #define PXP_WFB_ARRAY_FLAG5_MASK_L_OFS_SHIFT (0U)
  21614. #define PXP_WFB_ARRAY_FLAG5_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG5_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG5_MASK_L_OFS_MASK)
  21615. #define PXP_WFB_ARRAY_FLAG5_MASK_H_OFS_MASK (0x1F00U)
  21616. #define PXP_WFB_ARRAY_FLAG5_MASK_H_OFS_SHIFT (8U)
  21617. #define PXP_WFB_ARRAY_FLAG5_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG5_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG5_MASK_H_OFS_MASK)
  21618. #define PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_X_MASK (0x30000U)
  21619. #define PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_X_SHIFT (16U)
  21620. #define PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_X_MASK)
  21621. #define PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_Y_MASK (0x300000U)
  21622. #define PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_Y_SHIFT (20U)
  21623. #define PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG5_MASK_OFFSET_Y_MASK)
  21624. #define PXP_WFB_ARRAY_FLAG5_MASK_SIGN_X_MASK (0x1000000U)
  21625. #define PXP_WFB_ARRAY_FLAG5_MASK_SIGN_X_SHIFT (24U)
  21626. #define PXP_WFB_ARRAY_FLAG5_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG5_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG5_MASK_SIGN_X_MASK)
  21627. #define PXP_WFB_ARRAY_FLAG5_MASK_SIGN_Y_MASK (0x2000000U)
  21628. #define PXP_WFB_ARRAY_FLAG5_MASK_SIGN_Y_SHIFT (25U)
  21629. #define PXP_WFB_ARRAY_FLAG5_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG5_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG5_MASK_SIGN_Y_MASK)
  21630. #define PXP_WFB_ARRAY_FLAG5_MASK_BUF_SEL_MASK (0x30000000U)
  21631. #define PXP_WFB_ARRAY_FLAG5_MASK_BUF_SEL_SHIFT (28U)
  21632. #define PXP_WFB_ARRAY_FLAG5_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG5_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG5_MASK_BUF_SEL_MASK)
  21633. /*! @name WFB_ARRAY_FLAG6_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21634. #define PXP_WFB_ARRAY_FLAG6_MASK_L_OFS_MASK (0x1FU)
  21635. #define PXP_WFB_ARRAY_FLAG6_MASK_L_OFS_SHIFT (0U)
  21636. #define PXP_WFB_ARRAY_FLAG6_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG6_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG6_MASK_L_OFS_MASK)
  21637. #define PXP_WFB_ARRAY_FLAG6_MASK_H_OFS_MASK (0x1F00U)
  21638. #define PXP_WFB_ARRAY_FLAG6_MASK_H_OFS_SHIFT (8U)
  21639. #define PXP_WFB_ARRAY_FLAG6_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG6_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG6_MASK_H_OFS_MASK)
  21640. #define PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_X_MASK (0x30000U)
  21641. #define PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_X_SHIFT (16U)
  21642. #define PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_X_MASK)
  21643. #define PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_Y_MASK (0x300000U)
  21644. #define PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_Y_SHIFT (20U)
  21645. #define PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG6_MASK_OFFSET_Y_MASK)
  21646. #define PXP_WFB_ARRAY_FLAG6_MASK_SIGN_X_MASK (0x1000000U)
  21647. #define PXP_WFB_ARRAY_FLAG6_MASK_SIGN_X_SHIFT (24U)
  21648. #define PXP_WFB_ARRAY_FLAG6_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG6_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG6_MASK_SIGN_X_MASK)
  21649. #define PXP_WFB_ARRAY_FLAG6_MASK_SIGN_Y_MASK (0x2000000U)
  21650. #define PXP_WFB_ARRAY_FLAG6_MASK_SIGN_Y_SHIFT (25U)
  21651. #define PXP_WFB_ARRAY_FLAG6_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG6_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG6_MASK_SIGN_Y_MASK)
  21652. #define PXP_WFB_ARRAY_FLAG6_MASK_BUF_SEL_MASK (0x30000000U)
  21653. #define PXP_WFB_ARRAY_FLAG6_MASK_BUF_SEL_SHIFT (28U)
  21654. #define PXP_WFB_ARRAY_FLAG6_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG6_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG6_MASK_BUF_SEL_MASK)
  21655. /*! @name WFB_ARRAY_FLAG7_MASK - This register defines the control bits for the pxp wfb fetch sub-block. */
  21656. #define PXP_WFB_ARRAY_FLAG7_MASK_L_OFS_MASK (0x1FU)
  21657. #define PXP_WFB_ARRAY_FLAG7_MASK_L_OFS_SHIFT (0U)
  21658. #define PXP_WFB_ARRAY_FLAG7_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG7_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG7_MASK_L_OFS_MASK)
  21659. #define PXP_WFB_ARRAY_FLAG7_MASK_H_OFS_MASK (0x1F00U)
  21660. #define PXP_WFB_ARRAY_FLAG7_MASK_H_OFS_SHIFT (8U)
  21661. #define PXP_WFB_ARRAY_FLAG7_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG7_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG7_MASK_H_OFS_MASK)
  21662. #define PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_X_MASK (0x30000U)
  21663. #define PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_X_SHIFT (16U)
  21664. #define PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_X_MASK)
  21665. #define PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_Y_MASK (0x300000U)
  21666. #define PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_Y_SHIFT (20U)
  21667. #define PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG7_MASK_OFFSET_Y_MASK)
  21668. #define PXP_WFB_ARRAY_FLAG7_MASK_SIGN_X_MASK (0x1000000U)
  21669. #define PXP_WFB_ARRAY_FLAG7_MASK_SIGN_X_SHIFT (24U)
  21670. #define PXP_WFB_ARRAY_FLAG7_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG7_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG7_MASK_SIGN_X_MASK)
  21671. #define PXP_WFB_ARRAY_FLAG7_MASK_SIGN_Y_MASK (0x2000000U)
  21672. #define PXP_WFB_ARRAY_FLAG7_MASK_SIGN_Y_SHIFT (25U)
  21673. #define PXP_WFB_ARRAY_FLAG7_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG7_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG7_MASK_SIGN_Y_MASK)
  21674. #define PXP_WFB_ARRAY_FLAG7_MASK_BUF_SEL_MASK (0x30000000U)
  21675. #define PXP_WFB_ARRAY_FLAG7_MASK_BUF_SEL_SHIFT (28U)
  21676. #define PXP_WFB_ARRAY_FLAG7_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG7_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG7_MASK_BUF_SEL_MASK)
  21677. /*! @name WFB_FETCH_BUF1_CORD - This register defines the control bits for the pxp wfa fetch sub-block. */
  21678. #define PXP_WFB_FETCH_BUF1_CORD_XCORD_MASK (0x3FFFU)
  21679. #define PXP_WFB_FETCH_BUF1_CORD_XCORD_SHIFT (0U)
  21680. #define PXP_WFB_FETCH_BUF1_CORD_XCORD(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF1_CORD_XCORD_SHIFT)) & PXP_WFB_FETCH_BUF1_CORD_XCORD_MASK)
  21681. #define PXP_WFB_FETCH_BUF1_CORD_YCORD_MASK (0x3FFF0000U)
  21682. #define PXP_WFB_FETCH_BUF1_CORD_YCORD_SHIFT (16U)
  21683. #define PXP_WFB_FETCH_BUF1_CORD_YCORD(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF1_CORD_YCORD_SHIFT)) & PXP_WFB_FETCH_BUF1_CORD_YCORD_MASK)
  21684. /*! @name WFB_FETCH_BUF2_CORD - This register defines the control bits for the pxp wfa fetch sub-block. */
  21685. #define PXP_WFB_FETCH_BUF2_CORD_XCORD_MASK (0x3FFFU)
  21686. #define PXP_WFB_FETCH_BUF2_CORD_XCORD_SHIFT (0U)
  21687. #define PXP_WFB_FETCH_BUF2_CORD_XCORD(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF2_CORD_XCORD_SHIFT)) & PXP_WFB_FETCH_BUF2_CORD_XCORD_MASK)
  21688. #define PXP_WFB_FETCH_BUF2_CORD_YCORD_MASK (0x3FFF0000U)
  21689. #define PXP_WFB_FETCH_BUF2_CORD_YCORD_SHIFT (16U)
  21690. #define PXP_WFB_FETCH_BUF2_CORD_YCORD(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_FETCH_BUF2_CORD_YCORD_SHIFT)) & PXP_WFB_FETCH_BUF2_CORD_YCORD_MASK)
  21691. /*! @name WFB_ARRAY_FLAG8_MASK - This register defines the control bits for the pxp wfa fetch sub-block. */
  21692. #define PXP_WFB_ARRAY_FLAG8_MASK_L_OFS_MASK (0x1FU)
  21693. #define PXP_WFB_ARRAY_FLAG8_MASK_L_OFS_SHIFT (0U)
  21694. #define PXP_WFB_ARRAY_FLAG8_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG8_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG8_MASK_L_OFS_MASK)
  21695. #define PXP_WFB_ARRAY_FLAG8_MASK_H_OFS_MASK (0x1F00U)
  21696. #define PXP_WFB_ARRAY_FLAG8_MASK_H_OFS_SHIFT (8U)
  21697. #define PXP_WFB_ARRAY_FLAG8_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG8_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG8_MASK_H_OFS_MASK)
  21698. #define PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_X_MASK (0x30000U)
  21699. #define PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_X_SHIFT (16U)
  21700. #define PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_X_MASK)
  21701. #define PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_Y_MASK (0x300000U)
  21702. #define PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_Y_SHIFT (20U)
  21703. #define PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG8_MASK_OFFSET_Y_MASK)
  21704. #define PXP_WFB_ARRAY_FLAG8_MASK_SIGN_X_MASK (0x1000000U)
  21705. #define PXP_WFB_ARRAY_FLAG8_MASK_SIGN_X_SHIFT (24U)
  21706. #define PXP_WFB_ARRAY_FLAG8_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG8_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG8_MASK_SIGN_X_MASK)
  21707. #define PXP_WFB_ARRAY_FLAG8_MASK_SIGN_Y_MASK (0x2000000U)
  21708. #define PXP_WFB_ARRAY_FLAG8_MASK_SIGN_Y_SHIFT (25U)
  21709. #define PXP_WFB_ARRAY_FLAG8_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG8_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG8_MASK_SIGN_Y_MASK)
  21710. #define PXP_WFB_ARRAY_FLAG8_MASK_BUF_SEL_MASK (0x30000000U)
  21711. #define PXP_WFB_ARRAY_FLAG8_MASK_BUF_SEL_SHIFT (28U)
  21712. #define PXP_WFB_ARRAY_FLAG8_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG8_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG8_MASK_BUF_SEL_MASK)
  21713. /*! @name WFB_ARRAY_FLAG9_MASK - This register defines the control bits for the pxp wfa fetch sub-block. */
  21714. #define PXP_WFB_ARRAY_FLAG9_MASK_L_OFS_MASK (0x1FU)
  21715. #define PXP_WFB_ARRAY_FLAG9_MASK_L_OFS_SHIFT (0U)
  21716. #define PXP_WFB_ARRAY_FLAG9_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG9_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG9_MASK_L_OFS_MASK)
  21717. #define PXP_WFB_ARRAY_FLAG9_MASK_H_OFS_MASK (0x1F00U)
  21718. #define PXP_WFB_ARRAY_FLAG9_MASK_H_OFS_SHIFT (8U)
  21719. #define PXP_WFB_ARRAY_FLAG9_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG9_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG9_MASK_H_OFS_MASK)
  21720. #define PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_X_MASK (0x30000U)
  21721. #define PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_X_SHIFT (16U)
  21722. #define PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_X_MASK)
  21723. #define PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_Y_MASK (0x300000U)
  21724. #define PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_Y_SHIFT (20U)
  21725. #define PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG9_MASK_OFFSET_Y_MASK)
  21726. #define PXP_WFB_ARRAY_FLAG9_MASK_SIGN_X_MASK (0x1000000U)
  21727. #define PXP_WFB_ARRAY_FLAG9_MASK_SIGN_X_SHIFT (24U)
  21728. #define PXP_WFB_ARRAY_FLAG9_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG9_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG9_MASK_SIGN_X_MASK)
  21729. #define PXP_WFB_ARRAY_FLAG9_MASK_SIGN_Y_MASK (0x2000000U)
  21730. #define PXP_WFB_ARRAY_FLAG9_MASK_SIGN_Y_SHIFT (25U)
  21731. #define PXP_WFB_ARRAY_FLAG9_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG9_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG9_MASK_SIGN_Y_MASK)
  21732. #define PXP_WFB_ARRAY_FLAG9_MASK_BUF_SEL_MASK (0x30000000U)
  21733. #define PXP_WFB_ARRAY_FLAG9_MASK_BUF_SEL_SHIFT (28U)
  21734. #define PXP_WFB_ARRAY_FLAG9_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG9_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG9_MASK_BUF_SEL_MASK)
  21735. /*! @name WFB_ARRAY_FLAG10_MASK - This register defines the control bits for the pxp wfa fetch sub-block. */
  21736. #define PXP_WFB_ARRAY_FLAG10_MASK_L_OFS_MASK (0x1FU)
  21737. #define PXP_WFB_ARRAY_FLAG10_MASK_L_OFS_SHIFT (0U)
  21738. #define PXP_WFB_ARRAY_FLAG10_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG10_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG10_MASK_L_OFS_MASK)
  21739. #define PXP_WFB_ARRAY_FLAG10_MASK_H_OFS_MASK (0x1F00U)
  21740. #define PXP_WFB_ARRAY_FLAG10_MASK_H_OFS_SHIFT (8U)
  21741. #define PXP_WFB_ARRAY_FLAG10_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG10_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG10_MASK_H_OFS_MASK)
  21742. #define PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_X_MASK (0x30000U)
  21743. #define PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_X_SHIFT (16U)
  21744. #define PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_X_MASK)
  21745. #define PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_Y_MASK (0x300000U)
  21746. #define PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_Y_SHIFT (20U)
  21747. #define PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG10_MASK_OFFSET_Y_MASK)
  21748. #define PXP_WFB_ARRAY_FLAG10_MASK_SIGN_X_MASK (0x1000000U)
  21749. #define PXP_WFB_ARRAY_FLAG10_MASK_SIGN_X_SHIFT (24U)
  21750. #define PXP_WFB_ARRAY_FLAG10_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG10_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG10_MASK_SIGN_X_MASK)
  21751. #define PXP_WFB_ARRAY_FLAG10_MASK_SIGN_Y_MASK (0x2000000U)
  21752. #define PXP_WFB_ARRAY_FLAG10_MASK_SIGN_Y_SHIFT (25U)
  21753. #define PXP_WFB_ARRAY_FLAG10_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG10_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG10_MASK_SIGN_Y_MASK)
  21754. #define PXP_WFB_ARRAY_FLAG10_MASK_BUF_SEL_MASK (0x30000000U)
  21755. #define PXP_WFB_ARRAY_FLAG10_MASK_BUF_SEL_SHIFT (28U)
  21756. #define PXP_WFB_ARRAY_FLAG10_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG10_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG10_MASK_BUF_SEL_MASK)
  21757. /*! @name WFB_ARRAY_FLAG11_MASK - This register defines the control bits for the pxp wfa fetch sub-block. */
  21758. #define PXP_WFB_ARRAY_FLAG11_MASK_L_OFS_MASK (0x1FU)
  21759. #define PXP_WFB_ARRAY_FLAG11_MASK_L_OFS_SHIFT (0U)
  21760. #define PXP_WFB_ARRAY_FLAG11_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG11_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG11_MASK_L_OFS_MASK)
  21761. #define PXP_WFB_ARRAY_FLAG11_MASK_H_OFS_MASK (0x1F00U)
  21762. #define PXP_WFB_ARRAY_FLAG11_MASK_H_OFS_SHIFT (8U)
  21763. #define PXP_WFB_ARRAY_FLAG11_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG11_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG11_MASK_H_OFS_MASK)
  21764. #define PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_X_MASK (0x30000U)
  21765. #define PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_X_SHIFT (16U)
  21766. #define PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_X_MASK)
  21767. #define PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_Y_MASK (0x300000U)
  21768. #define PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_Y_SHIFT (20U)
  21769. #define PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG11_MASK_OFFSET_Y_MASK)
  21770. #define PXP_WFB_ARRAY_FLAG11_MASK_SIGN_X_MASK (0x1000000U)
  21771. #define PXP_WFB_ARRAY_FLAG11_MASK_SIGN_X_SHIFT (24U)
  21772. #define PXP_WFB_ARRAY_FLAG11_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG11_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG11_MASK_SIGN_X_MASK)
  21773. #define PXP_WFB_ARRAY_FLAG11_MASK_SIGN_Y_MASK (0x2000000U)
  21774. #define PXP_WFB_ARRAY_FLAG11_MASK_SIGN_Y_SHIFT (25U)
  21775. #define PXP_WFB_ARRAY_FLAG11_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG11_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG11_MASK_SIGN_Y_MASK)
  21776. #define PXP_WFB_ARRAY_FLAG11_MASK_BUF_SEL_MASK (0x30000000U)
  21777. #define PXP_WFB_ARRAY_FLAG11_MASK_BUF_SEL_SHIFT (28U)
  21778. #define PXP_WFB_ARRAY_FLAG11_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG11_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG11_MASK_BUF_SEL_MASK)
  21779. /*! @name WFB_ARRAY_FLAG12_MASK - This register defines the control bits for the pxp wfa fetch sub-block. */
  21780. #define PXP_WFB_ARRAY_FLAG12_MASK_L_OFS_MASK (0x1FU)
  21781. #define PXP_WFB_ARRAY_FLAG12_MASK_L_OFS_SHIFT (0U)
  21782. #define PXP_WFB_ARRAY_FLAG12_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG12_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG12_MASK_L_OFS_MASK)
  21783. #define PXP_WFB_ARRAY_FLAG12_MASK_H_OFS_MASK (0x1F00U)
  21784. #define PXP_WFB_ARRAY_FLAG12_MASK_H_OFS_SHIFT (8U)
  21785. #define PXP_WFB_ARRAY_FLAG12_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG12_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG12_MASK_H_OFS_MASK)
  21786. #define PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_X_MASK (0x30000U)
  21787. #define PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_X_SHIFT (16U)
  21788. #define PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_X_MASK)
  21789. #define PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_Y_MASK (0x300000U)
  21790. #define PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_Y_SHIFT (20U)
  21791. #define PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG12_MASK_OFFSET_Y_MASK)
  21792. #define PXP_WFB_ARRAY_FLAG12_MASK_SIGN_X_MASK (0x1000000U)
  21793. #define PXP_WFB_ARRAY_FLAG12_MASK_SIGN_X_SHIFT (24U)
  21794. #define PXP_WFB_ARRAY_FLAG12_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG12_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG12_MASK_SIGN_X_MASK)
  21795. #define PXP_WFB_ARRAY_FLAG12_MASK_SIGN_Y_MASK (0x2000000U)
  21796. #define PXP_WFB_ARRAY_FLAG12_MASK_SIGN_Y_SHIFT (25U)
  21797. #define PXP_WFB_ARRAY_FLAG12_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG12_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG12_MASK_SIGN_Y_MASK)
  21798. #define PXP_WFB_ARRAY_FLAG12_MASK_BUF_SEL_MASK (0x30000000U)
  21799. #define PXP_WFB_ARRAY_FLAG12_MASK_BUF_SEL_SHIFT (28U)
  21800. #define PXP_WFB_ARRAY_FLAG12_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG12_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG12_MASK_BUF_SEL_MASK)
  21801. /*! @name WFB_ARRAY_FLAG13_MASK - This register defines the control bits for the pxp wfa fetch sub-block. */
  21802. #define PXP_WFB_ARRAY_FLAG13_MASK_L_OFS_MASK (0x1FU)
  21803. #define PXP_WFB_ARRAY_FLAG13_MASK_L_OFS_SHIFT (0U)
  21804. #define PXP_WFB_ARRAY_FLAG13_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG13_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG13_MASK_L_OFS_MASK)
  21805. #define PXP_WFB_ARRAY_FLAG13_MASK_H_OFS_MASK (0x1F00U)
  21806. #define PXP_WFB_ARRAY_FLAG13_MASK_H_OFS_SHIFT (8U)
  21807. #define PXP_WFB_ARRAY_FLAG13_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG13_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG13_MASK_H_OFS_MASK)
  21808. #define PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_X_MASK (0x30000U)
  21809. #define PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_X_SHIFT (16U)
  21810. #define PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_X_MASK)
  21811. #define PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_Y_MASK (0x300000U)
  21812. #define PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_Y_SHIFT (20U)
  21813. #define PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG13_MASK_OFFSET_Y_MASK)
  21814. #define PXP_WFB_ARRAY_FLAG13_MASK_SIGN_X_MASK (0x1000000U)
  21815. #define PXP_WFB_ARRAY_FLAG13_MASK_SIGN_X_SHIFT (24U)
  21816. #define PXP_WFB_ARRAY_FLAG13_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG13_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG13_MASK_SIGN_X_MASK)
  21817. #define PXP_WFB_ARRAY_FLAG13_MASK_SIGN_Y_MASK (0x2000000U)
  21818. #define PXP_WFB_ARRAY_FLAG13_MASK_SIGN_Y_SHIFT (25U)
  21819. #define PXP_WFB_ARRAY_FLAG13_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG13_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG13_MASK_SIGN_Y_MASK)
  21820. #define PXP_WFB_ARRAY_FLAG13_MASK_BUF_SEL_MASK (0x30000000U)
  21821. #define PXP_WFB_ARRAY_FLAG13_MASK_BUF_SEL_SHIFT (28U)
  21822. #define PXP_WFB_ARRAY_FLAG13_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG13_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG13_MASK_BUF_SEL_MASK)
  21823. /*! @name WFB_ARRAY_FLAG14_MASK - This register defines the control bits for the pxp wfa fetch sub-block. */
  21824. #define PXP_WFB_ARRAY_FLAG14_MASK_L_OFS_MASK (0x1FU)
  21825. #define PXP_WFB_ARRAY_FLAG14_MASK_L_OFS_SHIFT (0U)
  21826. #define PXP_WFB_ARRAY_FLAG14_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG14_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG14_MASK_L_OFS_MASK)
  21827. #define PXP_WFB_ARRAY_FLAG14_MASK_H_OFS_MASK (0x1F00U)
  21828. #define PXP_WFB_ARRAY_FLAG14_MASK_H_OFS_SHIFT (8U)
  21829. #define PXP_WFB_ARRAY_FLAG14_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG14_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG14_MASK_H_OFS_MASK)
  21830. #define PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_X_MASK (0x30000U)
  21831. #define PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_X_SHIFT (16U)
  21832. #define PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_X_MASK)
  21833. #define PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_Y_MASK (0x300000U)
  21834. #define PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_Y_SHIFT (20U)
  21835. #define PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG14_MASK_OFFSET_Y_MASK)
  21836. #define PXP_WFB_ARRAY_FLAG14_MASK_SIGN_X_MASK (0x1000000U)
  21837. #define PXP_WFB_ARRAY_FLAG14_MASK_SIGN_X_SHIFT (24U)
  21838. #define PXP_WFB_ARRAY_FLAG14_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG14_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG14_MASK_SIGN_X_MASK)
  21839. #define PXP_WFB_ARRAY_FLAG14_MASK_SIGN_Y_MASK (0x2000000U)
  21840. #define PXP_WFB_ARRAY_FLAG14_MASK_SIGN_Y_SHIFT (25U)
  21841. #define PXP_WFB_ARRAY_FLAG14_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG14_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG14_MASK_SIGN_Y_MASK)
  21842. #define PXP_WFB_ARRAY_FLAG14_MASK_BUF_SEL_MASK (0x30000000U)
  21843. #define PXP_WFB_ARRAY_FLAG14_MASK_BUF_SEL_SHIFT (28U)
  21844. #define PXP_WFB_ARRAY_FLAG14_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG14_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG14_MASK_BUF_SEL_MASK)
  21845. /*! @name WFB_ARRAY_FLAG15_MASK - This register defines the control bits for the pxp wfa fetch sub-block. */
  21846. #define PXP_WFB_ARRAY_FLAG15_MASK_L_OFS_MASK (0x1FU)
  21847. #define PXP_WFB_ARRAY_FLAG15_MASK_L_OFS_SHIFT (0U)
  21848. #define PXP_WFB_ARRAY_FLAG15_MASK_L_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG15_MASK_L_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG15_MASK_L_OFS_MASK)
  21849. #define PXP_WFB_ARRAY_FLAG15_MASK_H_OFS_MASK (0x1F00U)
  21850. #define PXP_WFB_ARRAY_FLAG15_MASK_H_OFS_SHIFT (8U)
  21851. #define PXP_WFB_ARRAY_FLAG15_MASK_H_OFS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG15_MASK_H_OFS_SHIFT)) & PXP_WFB_ARRAY_FLAG15_MASK_H_OFS_MASK)
  21852. #define PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_X_MASK (0x30000U)
  21853. #define PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_X_SHIFT (16U)
  21854. #define PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_X_SHIFT)) & PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_X_MASK)
  21855. #define PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_Y_MASK (0x300000U)
  21856. #define PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_Y_SHIFT (20U)
  21857. #define PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG15_MASK_OFFSET_Y_MASK)
  21858. #define PXP_WFB_ARRAY_FLAG15_MASK_SIGN_X_MASK (0x1000000U)
  21859. #define PXP_WFB_ARRAY_FLAG15_MASK_SIGN_X_SHIFT (24U)
  21860. #define PXP_WFB_ARRAY_FLAG15_MASK_SIGN_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG15_MASK_SIGN_X_SHIFT)) & PXP_WFB_ARRAY_FLAG15_MASK_SIGN_X_MASK)
  21861. #define PXP_WFB_ARRAY_FLAG15_MASK_SIGN_Y_MASK (0x2000000U)
  21862. #define PXP_WFB_ARRAY_FLAG15_MASK_SIGN_Y_SHIFT (25U)
  21863. #define PXP_WFB_ARRAY_FLAG15_MASK_SIGN_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG15_MASK_SIGN_Y_SHIFT)) & PXP_WFB_ARRAY_FLAG15_MASK_SIGN_Y_MASK)
  21864. #define PXP_WFB_ARRAY_FLAG15_MASK_BUF_SEL_MASK (0x30000000U)
  21865. #define PXP_WFB_ARRAY_FLAG15_MASK_BUF_SEL_SHIFT (28U)
  21866. #define PXP_WFB_ARRAY_FLAG15_MASK_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_FLAG15_MASK_BUF_SEL_SHIFT)) & PXP_WFB_ARRAY_FLAG15_MASK_BUF_SEL_MASK)
  21867. /*! @name WFB_ARRAY_REG0 - This register defines software define pixels for wfb fetch sub-block. */
  21868. #define PXP_WFB_ARRAY_REG0_SW_PIXLE0_MASK (0xFFU)
  21869. #define PXP_WFB_ARRAY_REG0_SW_PIXLE0_SHIFT (0U)
  21870. #define PXP_WFB_ARRAY_REG0_SW_PIXLE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG0_SW_PIXLE0_SHIFT)) & PXP_WFB_ARRAY_REG0_SW_PIXLE0_MASK)
  21871. #define PXP_WFB_ARRAY_REG0_SW_PIXLE1_MASK (0xFF00U)
  21872. #define PXP_WFB_ARRAY_REG0_SW_PIXLE1_SHIFT (8U)
  21873. #define PXP_WFB_ARRAY_REG0_SW_PIXLE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG0_SW_PIXLE1_SHIFT)) & PXP_WFB_ARRAY_REG0_SW_PIXLE1_MASK)
  21874. #define PXP_WFB_ARRAY_REG0_SW_PIXLE2_MASK (0xFF0000U)
  21875. #define PXP_WFB_ARRAY_REG0_SW_PIXLE2_SHIFT (16U)
  21876. #define PXP_WFB_ARRAY_REG0_SW_PIXLE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG0_SW_PIXLE2_SHIFT)) & PXP_WFB_ARRAY_REG0_SW_PIXLE2_MASK)
  21877. #define PXP_WFB_ARRAY_REG0_SW_PIXLE3_MASK (0xFF000000U)
  21878. #define PXP_WFB_ARRAY_REG0_SW_PIXLE3_SHIFT (24U)
  21879. #define PXP_WFB_ARRAY_REG0_SW_PIXLE3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG0_SW_PIXLE3_SHIFT)) & PXP_WFB_ARRAY_REG0_SW_PIXLE3_MASK)
  21880. /*! @name WFB_ARRAY_REG1 - This register defines software define pixels for wfb fetch sub-block. */
  21881. #define PXP_WFB_ARRAY_REG1_SW_PIXLE4_MASK (0xFFU)
  21882. #define PXP_WFB_ARRAY_REG1_SW_PIXLE4_SHIFT (0U)
  21883. #define PXP_WFB_ARRAY_REG1_SW_PIXLE4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG1_SW_PIXLE4_SHIFT)) & PXP_WFB_ARRAY_REG1_SW_PIXLE4_MASK)
  21884. #define PXP_WFB_ARRAY_REG1_SW_PIXLE5_MASK (0xFF00U)
  21885. #define PXP_WFB_ARRAY_REG1_SW_PIXLE5_SHIFT (8U)
  21886. #define PXP_WFB_ARRAY_REG1_SW_PIXLE5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG1_SW_PIXLE5_SHIFT)) & PXP_WFB_ARRAY_REG1_SW_PIXLE5_MASK)
  21887. #define PXP_WFB_ARRAY_REG1_SW_PIXLE6_MASK (0xFF0000U)
  21888. #define PXP_WFB_ARRAY_REG1_SW_PIXLE6_SHIFT (16U)
  21889. #define PXP_WFB_ARRAY_REG1_SW_PIXLE6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG1_SW_PIXLE6_SHIFT)) & PXP_WFB_ARRAY_REG1_SW_PIXLE6_MASK)
  21890. #define PXP_WFB_ARRAY_REG1_SW_PIXLE7_MASK (0xFF000000U)
  21891. #define PXP_WFB_ARRAY_REG1_SW_PIXLE7_SHIFT (24U)
  21892. #define PXP_WFB_ARRAY_REG1_SW_PIXLE7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG1_SW_PIXLE7_SHIFT)) & PXP_WFB_ARRAY_REG1_SW_PIXLE7_MASK)
  21893. /*! @name WFB_ARRAY_REG2 - This register defines software define pixels for wfb fetch sub-block. */
  21894. #define PXP_WFB_ARRAY_REG2_SW_FLAG0_MASK (0x1U)
  21895. #define PXP_WFB_ARRAY_REG2_SW_FLAG0_SHIFT (0U)
  21896. #define PXP_WFB_ARRAY_REG2_SW_FLAG0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG0_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG0_MASK)
  21897. #define PXP_WFB_ARRAY_REG2_SW_FLAG1_MASK (0x2U)
  21898. #define PXP_WFB_ARRAY_REG2_SW_FLAG1_SHIFT (1U)
  21899. #define PXP_WFB_ARRAY_REG2_SW_FLAG1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG1_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG1_MASK)
  21900. #define PXP_WFB_ARRAY_REG2_SW_FLAG2_MASK (0x4U)
  21901. #define PXP_WFB_ARRAY_REG2_SW_FLAG2_SHIFT (2U)
  21902. #define PXP_WFB_ARRAY_REG2_SW_FLAG2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG2_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG2_MASK)
  21903. #define PXP_WFB_ARRAY_REG2_SW_FLAG3_MASK (0x8U)
  21904. #define PXP_WFB_ARRAY_REG2_SW_FLAG3_SHIFT (3U)
  21905. #define PXP_WFB_ARRAY_REG2_SW_FLAG3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG3_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG3_MASK)
  21906. #define PXP_WFB_ARRAY_REG2_SW_FLAG4_MASK (0x10U)
  21907. #define PXP_WFB_ARRAY_REG2_SW_FLAG4_SHIFT (4U)
  21908. #define PXP_WFB_ARRAY_REG2_SW_FLAG4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG4_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG4_MASK)
  21909. #define PXP_WFB_ARRAY_REG2_SW_FLAG5_MASK (0x20U)
  21910. #define PXP_WFB_ARRAY_REG2_SW_FLAG5_SHIFT (5U)
  21911. #define PXP_WFB_ARRAY_REG2_SW_FLAG5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG5_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG5_MASK)
  21912. #define PXP_WFB_ARRAY_REG2_SW_FLAG6_MASK (0x40U)
  21913. #define PXP_WFB_ARRAY_REG2_SW_FLAG6_SHIFT (6U)
  21914. #define PXP_WFB_ARRAY_REG2_SW_FLAG6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG6_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG6_MASK)
  21915. #define PXP_WFB_ARRAY_REG2_SW_FLAG7_MASK (0x80U)
  21916. #define PXP_WFB_ARRAY_REG2_SW_FLAG7_SHIFT (7U)
  21917. #define PXP_WFB_ARRAY_REG2_SW_FLAG7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG7_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG7_MASK)
  21918. #define PXP_WFB_ARRAY_REG2_SW_FLAG8_MASK (0x100U)
  21919. #define PXP_WFB_ARRAY_REG2_SW_FLAG8_SHIFT (8U)
  21920. #define PXP_WFB_ARRAY_REG2_SW_FLAG8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG8_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG8_MASK)
  21921. #define PXP_WFB_ARRAY_REG2_SW_FLAG9_MASK (0x200U)
  21922. #define PXP_WFB_ARRAY_REG2_SW_FLAG9_SHIFT (9U)
  21923. #define PXP_WFB_ARRAY_REG2_SW_FLAG9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG9_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG9_MASK)
  21924. #define PXP_WFB_ARRAY_REG2_SW_FLAG10_MASK (0x400U)
  21925. #define PXP_WFB_ARRAY_REG2_SW_FLAG10_SHIFT (10U)
  21926. #define PXP_WFB_ARRAY_REG2_SW_FLAG10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG10_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG10_MASK)
  21927. #define PXP_WFB_ARRAY_REG2_SW_FLAG11_MASK (0x800U)
  21928. #define PXP_WFB_ARRAY_REG2_SW_FLAG11_SHIFT (11U)
  21929. #define PXP_WFB_ARRAY_REG2_SW_FLAG11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG11_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG11_MASK)
  21930. #define PXP_WFB_ARRAY_REG2_SW_FLAG12_MASK (0x1000U)
  21931. #define PXP_WFB_ARRAY_REG2_SW_FLAG12_SHIFT (12U)
  21932. #define PXP_WFB_ARRAY_REG2_SW_FLAG12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG12_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG12_MASK)
  21933. #define PXP_WFB_ARRAY_REG2_SW_FLAG13_MASK (0x2000U)
  21934. #define PXP_WFB_ARRAY_REG2_SW_FLAG13_SHIFT (13U)
  21935. #define PXP_WFB_ARRAY_REG2_SW_FLAG13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG13_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG13_MASK)
  21936. #define PXP_WFB_ARRAY_REG2_SW_FLAG14_MASK (0x4000U)
  21937. #define PXP_WFB_ARRAY_REG2_SW_FLAG14_SHIFT (14U)
  21938. #define PXP_WFB_ARRAY_REG2_SW_FLAG14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG14_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG14_MASK)
  21939. #define PXP_WFB_ARRAY_REG2_SW_FLAG15_MASK (0x8000U)
  21940. #define PXP_WFB_ARRAY_REG2_SW_FLAG15_SHIFT (15U)
  21941. #define PXP_WFB_ARRAY_REG2_SW_FLAG15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFB_ARRAY_REG2_SW_FLAG15_SHIFT)) & PXP_WFB_ARRAY_REG2_SW_FLAG15_MASK)
  21942. /*! @name WFE_B_STORE_CTRL_CH0 - Store engine Control Channel 0 Register */
  21943. #define PXP_WFE_B_STORE_CTRL_CH0_CH_EN_MASK (0x1U)
  21944. #define PXP_WFE_B_STORE_CTRL_CH0_CH_EN_SHIFT (0U)
  21945. #define PXP_WFE_B_STORE_CTRL_CH0_CH_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CH_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CH_EN_MASK)
  21946. #define PXP_WFE_B_STORE_CTRL_CH0_BLOCK_EN_MASK (0x2U)
  21947. #define PXP_WFE_B_STORE_CTRL_CH0_BLOCK_EN_SHIFT (1U)
  21948. #define PXP_WFE_B_STORE_CTRL_CH0_BLOCK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_BLOCK_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_BLOCK_EN_MASK)
  21949. #define PXP_WFE_B_STORE_CTRL_CH0_BLOCK_16_MASK (0x4U)
  21950. #define PXP_WFE_B_STORE_CTRL_CH0_BLOCK_16_SHIFT (2U)
  21951. #define PXP_WFE_B_STORE_CTRL_CH0_BLOCK_16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_BLOCK_16_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_BLOCK_16_MASK)
  21952. #define PXP_WFE_B_STORE_CTRL_CH0_HANDSHAKE_EN_MASK (0x8U)
  21953. #define PXP_WFE_B_STORE_CTRL_CH0_HANDSHAKE_EN_SHIFT (3U)
  21954. #define PXP_WFE_B_STORE_CTRL_CH0_HANDSHAKE_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_HANDSHAKE_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_HANDSHAKE_EN_MASK)
  21955. #define PXP_WFE_B_STORE_CTRL_CH0_ARRAY_EN_MASK (0x10U)
  21956. #define PXP_WFE_B_STORE_CTRL_CH0_ARRAY_EN_SHIFT (4U)
  21957. #define PXP_WFE_B_STORE_CTRL_CH0_ARRAY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_ARRAY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_ARRAY_EN_MASK)
  21958. #define PXP_WFE_B_STORE_CTRL_CH0_ARRAY_LINE_NUM_MASK (0x60U)
  21959. #define PXP_WFE_B_STORE_CTRL_CH0_ARRAY_LINE_NUM_SHIFT (5U)
  21960. #define PXP_WFE_B_STORE_CTRL_CH0_ARRAY_LINE_NUM(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_ARRAY_LINE_NUM_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_ARRAY_LINE_NUM_MASK)
  21961. #define PXP_WFE_B_STORE_CTRL_CH0_STORE_BYPASS_EN_MASK (0x100U)
  21962. #define PXP_WFE_B_STORE_CTRL_CH0_STORE_BYPASS_EN_SHIFT (8U)
  21963. #define PXP_WFE_B_STORE_CTRL_CH0_STORE_BYPASS_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_STORE_BYPASS_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_STORE_BYPASS_EN_MASK)
  21964. #define PXP_WFE_B_STORE_CTRL_CH0_STORE_MEMORY_EN_MASK (0x200U)
  21965. #define PXP_WFE_B_STORE_CTRL_CH0_STORE_MEMORY_EN_SHIFT (9U)
  21966. #define PXP_WFE_B_STORE_CTRL_CH0_STORE_MEMORY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_STORE_MEMORY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_STORE_MEMORY_EN_MASK)
  21967. #define PXP_WFE_B_STORE_CTRL_CH0_PACK_IN_SEL_MASK (0x400U)
  21968. #define PXP_WFE_B_STORE_CTRL_CH0_PACK_IN_SEL_SHIFT (10U)
  21969. #define PXP_WFE_B_STORE_CTRL_CH0_PACK_IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_PACK_IN_SEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_PACK_IN_SEL_MASK)
  21970. #define PXP_WFE_B_STORE_CTRL_CH0_FILL_DATA_EN_MASK (0x800U)
  21971. #define PXP_WFE_B_STORE_CTRL_CH0_FILL_DATA_EN_SHIFT (11U)
  21972. #define PXP_WFE_B_STORE_CTRL_CH0_FILL_DATA_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_FILL_DATA_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_FILL_DATA_EN_MASK)
  21973. #define PXP_WFE_B_STORE_CTRL_CH0_WR_NUM_BYTES_MASK (0x30000U)
  21974. #define PXP_WFE_B_STORE_CTRL_CH0_WR_NUM_BYTES_SHIFT (16U)
  21975. #define PXP_WFE_B_STORE_CTRL_CH0_WR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_WR_NUM_BYTES_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_WR_NUM_BYTES_MASK)
  21976. #define PXP_WFE_B_STORE_CTRL_CH0_COMBINE_2CHANNEL_MASK (0x1000000U)
  21977. #define PXP_WFE_B_STORE_CTRL_CH0_COMBINE_2CHANNEL_SHIFT (24U)
  21978. #define PXP_WFE_B_STORE_CTRL_CH0_COMBINE_2CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_COMBINE_2CHANNEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_COMBINE_2CHANNEL_MASK)
  21979. #define PXP_WFE_B_STORE_CTRL_CH0_ARBIT_EN_MASK (0x80000000U)
  21980. #define PXP_WFE_B_STORE_CTRL_CH0_ARBIT_EN_SHIFT (31U)
  21981. #define PXP_WFE_B_STORE_CTRL_CH0_ARBIT_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_ARBIT_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_ARBIT_EN_MASK)
  21982. /*! @name WFE_B_STORE_CTRL_CH0_SET - Store engine Control Channel 0 Register */
  21983. #define PXP_WFE_B_STORE_CTRL_CH0_SET_CH_EN_MASK (0x1U)
  21984. #define PXP_WFE_B_STORE_CTRL_CH0_SET_CH_EN_SHIFT (0U)
  21985. #define PXP_WFE_B_STORE_CTRL_CH0_SET_CH_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_CH_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_CH_EN_MASK)
  21986. #define PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_EN_MASK (0x2U)
  21987. #define PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_EN_SHIFT (1U)
  21988. #define PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_EN_MASK)
  21989. #define PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_16_MASK (0x4U)
  21990. #define PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_16_SHIFT (2U)
  21991. #define PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_16_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_BLOCK_16_MASK)
  21992. #define PXP_WFE_B_STORE_CTRL_CH0_SET_HANDSHAKE_EN_MASK (0x8U)
  21993. #define PXP_WFE_B_STORE_CTRL_CH0_SET_HANDSHAKE_EN_SHIFT (3U)
  21994. #define PXP_WFE_B_STORE_CTRL_CH0_SET_HANDSHAKE_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_HANDSHAKE_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_HANDSHAKE_EN_MASK)
  21995. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_EN_MASK (0x10U)
  21996. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_EN_SHIFT (4U)
  21997. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_EN_MASK)
  21998. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_LINE_NUM_MASK (0x60U)
  21999. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_LINE_NUM_SHIFT (5U)
  22000. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_LINE_NUM(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_LINE_NUM_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_ARRAY_LINE_NUM_MASK)
  22001. #define PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_BYPASS_EN_MASK (0x100U)
  22002. #define PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_BYPASS_EN_SHIFT (8U)
  22003. #define PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_BYPASS_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_BYPASS_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_BYPASS_EN_MASK)
  22004. #define PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_MEMORY_EN_MASK (0x200U)
  22005. #define PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_MEMORY_EN_SHIFT (9U)
  22006. #define PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_MEMORY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_MEMORY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_STORE_MEMORY_EN_MASK)
  22007. #define PXP_WFE_B_STORE_CTRL_CH0_SET_PACK_IN_SEL_MASK (0x400U)
  22008. #define PXP_WFE_B_STORE_CTRL_CH0_SET_PACK_IN_SEL_SHIFT (10U)
  22009. #define PXP_WFE_B_STORE_CTRL_CH0_SET_PACK_IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_PACK_IN_SEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_PACK_IN_SEL_MASK)
  22010. #define PXP_WFE_B_STORE_CTRL_CH0_SET_FILL_DATA_EN_MASK (0x800U)
  22011. #define PXP_WFE_B_STORE_CTRL_CH0_SET_FILL_DATA_EN_SHIFT (11U)
  22012. #define PXP_WFE_B_STORE_CTRL_CH0_SET_FILL_DATA_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_FILL_DATA_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_FILL_DATA_EN_MASK)
  22013. #define PXP_WFE_B_STORE_CTRL_CH0_SET_WR_NUM_BYTES_MASK (0x30000U)
  22014. #define PXP_WFE_B_STORE_CTRL_CH0_SET_WR_NUM_BYTES_SHIFT (16U)
  22015. #define PXP_WFE_B_STORE_CTRL_CH0_SET_WR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_WR_NUM_BYTES_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_WR_NUM_BYTES_MASK)
  22016. #define PXP_WFE_B_STORE_CTRL_CH0_SET_COMBINE_2CHANNEL_MASK (0x1000000U)
  22017. #define PXP_WFE_B_STORE_CTRL_CH0_SET_COMBINE_2CHANNEL_SHIFT (24U)
  22018. #define PXP_WFE_B_STORE_CTRL_CH0_SET_COMBINE_2CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_COMBINE_2CHANNEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_COMBINE_2CHANNEL_MASK)
  22019. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARBIT_EN_MASK (0x80000000U)
  22020. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARBIT_EN_SHIFT (31U)
  22021. #define PXP_WFE_B_STORE_CTRL_CH0_SET_ARBIT_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_SET_ARBIT_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_SET_ARBIT_EN_MASK)
  22022. /*! @name WFE_B_STORE_CTRL_CH0_CLR - Store engine Control Channel 0 Register */
  22023. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_CH_EN_MASK (0x1U)
  22024. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_CH_EN_SHIFT (0U)
  22025. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_CH_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_CH_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_CH_EN_MASK)
  22026. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_EN_MASK (0x2U)
  22027. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_EN_SHIFT (1U)
  22028. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_EN_MASK)
  22029. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_16_MASK (0x4U)
  22030. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_16_SHIFT (2U)
  22031. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_16_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_BLOCK_16_MASK)
  22032. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_HANDSHAKE_EN_MASK (0x8U)
  22033. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_HANDSHAKE_EN_SHIFT (3U)
  22034. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_HANDSHAKE_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_HANDSHAKE_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_HANDSHAKE_EN_MASK)
  22035. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_EN_MASK (0x10U)
  22036. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_EN_SHIFT (4U)
  22037. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_EN_MASK)
  22038. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_LINE_NUM_MASK (0x60U)
  22039. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_LINE_NUM_SHIFT (5U)
  22040. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_LINE_NUM(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_LINE_NUM_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_ARRAY_LINE_NUM_MASK)
  22041. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_BYPASS_EN_MASK (0x100U)
  22042. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_BYPASS_EN_SHIFT (8U)
  22043. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_BYPASS_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_BYPASS_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_BYPASS_EN_MASK)
  22044. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_MEMORY_EN_MASK (0x200U)
  22045. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_MEMORY_EN_SHIFT (9U)
  22046. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_MEMORY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_MEMORY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_STORE_MEMORY_EN_MASK)
  22047. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_PACK_IN_SEL_MASK (0x400U)
  22048. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_PACK_IN_SEL_SHIFT (10U)
  22049. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_PACK_IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_PACK_IN_SEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_PACK_IN_SEL_MASK)
  22050. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_FILL_DATA_EN_MASK (0x800U)
  22051. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_FILL_DATA_EN_SHIFT (11U)
  22052. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_FILL_DATA_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_FILL_DATA_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_FILL_DATA_EN_MASK)
  22053. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_WR_NUM_BYTES_MASK (0x30000U)
  22054. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_WR_NUM_BYTES_SHIFT (16U)
  22055. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_WR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_WR_NUM_BYTES_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_WR_NUM_BYTES_MASK)
  22056. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_COMBINE_2CHANNEL_MASK (0x1000000U)
  22057. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_COMBINE_2CHANNEL_SHIFT (24U)
  22058. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_COMBINE_2CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_COMBINE_2CHANNEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_COMBINE_2CHANNEL_MASK)
  22059. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARBIT_EN_MASK (0x80000000U)
  22060. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARBIT_EN_SHIFT (31U)
  22061. #define PXP_WFE_B_STORE_CTRL_CH0_CLR_ARBIT_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_CLR_ARBIT_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_CLR_ARBIT_EN_MASK)
  22062. /*! @name WFE_B_STORE_CTRL_CH0_TOG - Store engine Control Channel 0 Register */
  22063. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_CH_EN_MASK (0x1U)
  22064. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_CH_EN_SHIFT (0U)
  22065. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_CH_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_CH_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_CH_EN_MASK)
  22066. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_EN_MASK (0x2U)
  22067. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_EN_SHIFT (1U)
  22068. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_EN_MASK)
  22069. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_16_MASK (0x4U)
  22070. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_16_SHIFT (2U)
  22071. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_16_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_BLOCK_16_MASK)
  22072. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_HANDSHAKE_EN_MASK (0x8U)
  22073. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_HANDSHAKE_EN_SHIFT (3U)
  22074. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_HANDSHAKE_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_HANDSHAKE_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_HANDSHAKE_EN_MASK)
  22075. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_EN_MASK (0x10U)
  22076. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_EN_SHIFT (4U)
  22077. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_EN_MASK)
  22078. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_LINE_NUM_MASK (0x60U)
  22079. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_LINE_NUM_SHIFT (5U)
  22080. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_LINE_NUM(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_LINE_NUM_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_ARRAY_LINE_NUM_MASK)
  22081. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_BYPASS_EN_MASK (0x100U)
  22082. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_BYPASS_EN_SHIFT (8U)
  22083. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_BYPASS_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_BYPASS_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_BYPASS_EN_MASK)
  22084. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_MEMORY_EN_MASK (0x200U)
  22085. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_MEMORY_EN_SHIFT (9U)
  22086. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_MEMORY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_MEMORY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_STORE_MEMORY_EN_MASK)
  22087. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_PACK_IN_SEL_MASK (0x400U)
  22088. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_PACK_IN_SEL_SHIFT (10U)
  22089. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_PACK_IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_PACK_IN_SEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_PACK_IN_SEL_MASK)
  22090. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_FILL_DATA_EN_MASK (0x800U)
  22091. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_FILL_DATA_EN_SHIFT (11U)
  22092. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_FILL_DATA_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_FILL_DATA_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_FILL_DATA_EN_MASK)
  22093. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_WR_NUM_BYTES_MASK (0x30000U)
  22094. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_WR_NUM_BYTES_SHIFT (16U)
  22095. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_WR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_WR_NUM_BYTES_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_WR_NUM_BYTES_MASK)
  22096. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_COMBINE_2CHANNEL_MASK (0x1000000U)
  22097. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_COMBINE_2CHANNEL_SHIFT (24U)
  22098. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_COMBINE_2CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_COMBINE_2CHANNEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_COMBINE_2CHANNEL_MASK)
  22099. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARBIT_EN_MASK (0x80000000U)
  22100. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARBIT_EN_SHIFT (31U)
  22101. #define PXP_WFE_B_STORE_CTRL_CH0_TOG_ARBIT_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH0_TOG_ARBIT_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH0_TOG_ARBIT_EN_MASK)
  22102. /*! @name WFE_B_STORE_CTRL_CH1 - Store engine Control Channel 1 Register */
  22103. #define PXP_WFE_B_STORE_CTRL_CH1_CH_EN_MASK (0x1U)
  22104. #define PXP_WFE_B_STORE_CTRL_CH1_CH_EN_SHIFT (0U)
  22105. #define PXP_WFE_B_STORE_CTRL_CH1_CH_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CH_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CH_EN_MASK)
  22106. #define PXP_WFE_B_STORE_CTRL_CH1_BLOCK_EN_MASK (0x2U)
  22107. #define PXP_WFE_B_STORE_CTRL_CH1_BLOCK_EN_SHIFT (1U)
  22108. #define PXP_WFE_B_STORE_CTRL_CH1_BLOCK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_BLOCK_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_BLOCK_EN_MASK)
  22109. #define PXP_WFE_B_STORE_CTRL_CH1_BLOCK_16_MASK (0x4U)
  22110. #define PXP_WFE_B_STORE_CTRL_CH1_BLOCK_16_SHIFT (2U)
  22111. #define PXP_WFE_B_STORE_CTRL_CH1_BLOCK_16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_BLOCK_16_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_BLOCK_16_MASK)
  22112. #define PXP_WFE_B_STORE_CTRL_CH1_HANDSHAKE_EN_MASK (0x8U)
  22113. #define PXP_WFE_B_STORE_CTRL_CH1_HANDSHAKE_EN_SHIFT (3U)
  22114. #define PXP_WFE_B_STORE_CTRL_CH1_HANDSHAKE_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_HANDSHAKE_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_HANDSHAKE_EN_MASK)
  22115. #define PXP_WFE_B_STORE_CTRL_CH1_ARRAY_EN_MASK (0x10U)
  22116. #define PXP_WFE_B_STORE_CTRL_CH1_ARRAY_EN_SHIFT (4U)
  22117. #define PXP_WFE_B_STORE_CTRL_CH1_ARRAY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_ARRAY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_ARRAY_EN_MASK)
  22118. #define PXP_WFE_B_STORE_CTRL_CH1_ARRAY_LINE_NUM_MASK (0x60U)
  22119. #define PXP_WFE_B_STORE_CTRL_CH1_ARRAY_LINE_NUM_SHIFT (5U)
  22120. #define PXP_WFE_B_STORE_CTRL_CH1_ARRAY_LINE_NUM(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_ARRAY_LINE_NUM_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_ARRAY_LINE_NUM_MASK)
  22121. #define PXP_WFE_B_STORE_CTRL_CH1_STORE_BYPASS_EN_MASK (0x100U)
  22122. #define PXP_WFE_B_STORE_CTRL_CH1_STORE_BYPASS_EN_SHIFT (8U)
  22123. #define PXP_WFE_B_STORE_CTRL_CH1_STORE_BYPASS_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_STORE_BYPASS_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_STORE_BYPASS_EN_MASK)
  22124. #define PXP_WFE_B_STORE_CTRL_CH1_STORE_MEMORY_EN_MASK (0x200U)
  22125. #define PXP_WFE_B_STORE_CTRL_CH1_STORE_MEMORY_EN_SHIFT (9U)
  22126. #define PXP_WFE_B_STORE_CTRL_CH1_STORE_MEMORY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_STORE_MEMORY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_STORE_MEMORY_EN_MASK)
  22127. #define PXP_WFE_B_STORE_CTRL_CH1_PACK_IN_SEL_MASK (0x400U)
  22128. #define PXP_WFE_B_STORE_CTRL_CH1_PACK_IN_SEL_SHIFT (10U)
  22129. #define PXP_WFE_B_STORE_CTRL_CH1_PACK_IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_PACK_IN_SEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_PACK_IN_SEL_MASK)
  22130. #define PXP_WFE_B_STORE_CTRL_CH1_WR_NUM_BYTES_MASK (0x30000U)
  22131. #define PXP_WFE_B_STORE_CTRL_CH1_WR_NUM_BYTES_SHIFT (16U)
  22132. #define PXP_WFE_B_STORE_CTRL_CH1_WR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_WR_NUM_BYTES_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_WR_NUM_BYTES_MASK)
  22133. /*! @name WFE_B_STORE_CTRL_CH1_SET - Store engine Control Channel 1 Register */
  22134. #define PXP_WFE_B_STORE_CTRL_CH1_SET_CH_EN_MASK (0x1U)
  22135. #define PXP_WFE_B_STORE_CTRL_CH1_SET_CH_EN_SHIFT (0U)
  22136. #define PXP_WFE_B_STORE_CTRL_CH1_SET_CH_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_CH_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_CH_EN_MASK)
  22137. #define PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_EN_MASK (0x2U)
  22138. #define PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_EN_SHIFT (1U)
  22139. #define PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_EN_MASK)
  22140. #define PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_16_MASK (0x4U)
  22141. #define PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_16_SHIFT (2U)
  22142. #define PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_16_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_BLOCK_16_MASK)
  22143. #define PXP_WFE_B_STORE_CTRL_CH1_SET_HANDSHAKE_EN_MASK (0x8U)
  22144. #define PXP_WFE_B_STORE_CTRL_CH1_SET_HANDSHAKE_EN_SHIFT (3U)
  22145. #define PXP_WFE_B_STORE_CTRL_CH1_SET_HANDSHAKE_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_HANDSHAKE_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_HANDSHAKE_EN_MASK)
  22146. #define PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_EN_MASK (0x10U)
  22147. #define PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_EN_SHIFT (4U)
  22148. #define PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_EN_MASK)
  22149. #define PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_LINE_NUM_MASK (0x60U)
  22150. #define PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_LINE_NUM_SHIFT (5U)
  22151. #define PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_LINE_NUM(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_LINE_NUM_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_ARRAY_LINE_NUM_MASK)
  22152. #define PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_BYPASS_EN_MASK (0x100U)
  22153. #define PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_BYPASS_EN_SHIFT (8U)
  22154. #define PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_BYPASS_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_BYPASS_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_BYPASS_EN_MASK)
  22155. #define PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_MEMORY_EN_MASK (0x200U)
  22156. #define PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_MEMORY_EN_SHIFT (9U)
  22157. #define PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_MEMORY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_MEMORY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_STORE_MEMORY_EN_MASK)
  22158. #define PXP_WFE_B_STORE_CTRL_CH1_SET_PACK_IN_SEL_MASK (0x400U)
  22159. #define PXP_WFE_B_STORE_CTRL_CH1_SET_PACK_IN_SEL_SHIFT (10U)
  22160. #define PXP_WFE_B_STORE_CTRL_CH1_SET_PACK_IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_PACK_IN_SEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_PACK_IN_SEL_MASK)
  22161. #define PXP_WFE_B_STORE_CTRL_CH1_SET_WR_NUM_BYTES_MASK (0x30000U)
  22162. #define PXP_WFE_B_STORE_CTRL_CH1_SET_WR_NUM_BYTES_SHIFT (16U)
  22163. #define PXP_WFE_B_STORE_CTRL_CH1_SET_WR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_SET_WR_NUM_BYTES_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_SET_WR_NUM_BYTES_MASK)
  22164. /*! @name WFE_B_STORE_CTRL_CH1_CLR - Store engine Control Channel 1 Register */
  22165. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_CH_EN_MASK (0x1U)
  22166. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_CH_EN_SHIFT (0U)
  22167. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_CH_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_CH_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_CH_EN_MASK)
  22168. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_EN_MASK (0x2U)
  22169. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_EN_SHIFT (1U)
  22170. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_EN_MASK)
  22171. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_16_MASK (0x4U)
  22172. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_16_SHIFT (2U)
  22173. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_16_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_BLOCK_16_MASK)
  22174. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_HANDSHAKE_EN_MASK (0x8U)
  22175. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_HANDSHAKE_EN_SHIFT (3U)
  22176. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_HANDSHAKE_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_HANDSHAKE_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_HANDSHAKE_EN_MASK)
  22177. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_EN_MASK (0x10U)
  22178. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_EN_SHIFT (4U)
  22179. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_EN_MASK)
  22180. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_LINE_NUM_MASK (0x60U)
  22181. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_LINE_NUM_SHIFT (5U)
  22182. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_LINE_NUM(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_LINE_NUM_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_ARRAY_LINE_NUM_MASK)
  22183. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_BYPASS_EN_MASK (0x100U)
  22184. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_BYPASS_EN_SHIFT (8U)
  22185. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_BYPASS_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_BYPASS_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_BYPASS_EN_MASK)
  22186. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_MEMORY_EN_MASK (0x200U)
  22187. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_MEMORY_EN_SHIFT (9U)
  22188. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_MEMORY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_MEMORY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_STORE_MEMORY_EN_MASK)
  22189. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_PACK_IN_SEL_MASK (0x400U)
  22190. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_PACK_IN_SEL_SHIFT (10U)
  22191. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_PACK_IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_PACK_IN_SEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_PACK_IN_SEL_MASK)
  22192. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_WR_NUM_BYTES_MASK (0x30000U)
  22193. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_WR_NUM_BYTES_SHIFT (16U)
  22194. #define PXP_WFE_B_STORE_CTRL_CH1_CLR_WR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_CLR_WR_NUM_BYTES_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_CLR_WR_NUM_BYTES_MASK)
  22195. /*! @name WFE_B_STORE_CTRL_CH1_TOG - Store engine Control Channel 1 Register */
  22196. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_CH_EN_MASK (0x1U)
  22197. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_CH_EN_SHIFT (0U)
  22198. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_CH_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_CH_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_CH_EN_MASK)
  22199. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_EN_MASK (0x2U)
  22200. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_EN_SHIFT (1U)
  22201. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_EN_MASK)
  22202. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_16_MASK (0x4U)
  22203. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_16_SHIFT (2U)
  22204. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_16_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_BLOCK_16_MASK)
  22205. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_HANDSHAKE_EN_MASK (0x8U)
  22206. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_HANDSHAKE_EN_SHIFT (3U)
  22207. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_HANDSHAKE_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_HANDSHAKE_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_HANDSHAKE_EN_MASK)
  22208. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_EN_MASK (0x10U)
  22209. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_EN_SHIFT (4U)
  22210. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_EN_MASK)
  22211. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_LINE_NUM_MASK (0x60U)
  22212. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_LINE_NUM_SHIFT (5U)
  22213. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_LINE_NUM(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_LINE_NUM_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_ARRAY_LINE_NUM_MASK)
  22214. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_BYPASS_EN_MASK (0x100U)
  22215. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_BYPASS_EN_SHIFT (8U)
  22216. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_BYPASS_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_BYPASS_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_BYPASS_EN_MASK)
  22217. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_MEMORY_EN_MASK (0x200U)
  22218. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_MEMORY_EN_SHIFT (9U)
  22219. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_MEMORY_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_MEMORY_EN_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_STORE_MEMORY_EN_MASK)
  22220. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_PACK_IN_SEL_MASK (0x400U)
  22221. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_PACK_IN_SEL_SHIFT (10U)
  22222. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_PACK_IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_PACK_IN_SEL_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_PACK_IN_SEL_MASK)
  22223. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_WR_NUM_BYTES_MASK (0x30000U)
  22224. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_WR_NUM_BYTES_SHIFT (16U)
  22225. #define PXP_WFE_B_STORE_CTRL_CH1_TOG_WR_NUM_BYTES(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_CTRL_CH1_TOG_WR_NUM_BYTES_SHIFT)) & PXP_WFE_B_STORE_CTRL_CH1_TOG_WR_NUM_BYTES_MASK)
  22226. /*! @name WFE_B_STORE_STATUS_CH0 - Store engine status Channel 0 Register */
  22227. #define PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_X_MASK (0xFFFFU)
  22228. #define PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_X_SHIFT (0U)
  22229. #define PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_X_SHIFT)) & PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_X_MASK)
  22230. #define PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_Y_MASK (0xFFFF0000U)
  22231. #define PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_Y_SHIFT (16U)
  22232. #define PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_Y_SHIFT)) & PXP_WFE_B_STORE_STATUS_CH0_STORE_BLOCK_Y_MASK)
  22233. /*! @name WFE_B_STORE_STATUS_CH1 - Store engine status Channel 1 Register */
  22234. #define PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_X_MASK (0xFFFFU)
  22235. #define PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_X_SHIFT (0U)
  22236. #define PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_X_SHIFT)) & PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_X_MASK)
  22237. #define PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_Y_MASK (0xFFFF0000U)
  22238. #define PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_Y_SHIFT (16U)
  22239. #define PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_Y_SHIFT)) & PXP_WFE_B_STORE_STATUS_CH1_STORE_BLOCK_Y_MASK)
  22240. /*! @name WFE_B_STORE_SIZE_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22241. #define PXP_WFE_B_STORE_SIZE_CH0_OUT_WIDTH_MASK (0xFFFFU)
  22242. #define PXP_WFE_B_STORE_SIZE_CH0_OUT_WIDTH_SHIFT (0U)
  22243. #define PXP_WFE_B_STORE_SIZE_CH0_OUT_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SIZE_CH0_OUT_WIDTH_SHIFT)) & PXP_WFE_B_STORE_SIZE_CH0_OUT_WIDTH_MASK)
  22244. #define PXP_WFE_B_STORE_SIZE_CH0_OUT_HEIGHT_MASK (0xFFFF0000U)
  22245. #define PXP_WFE_B_STORE_SIZE_CH0_OUT_HEIGHT_SHIFT (16U)
  22246. #define PXP_WFE_B_STORE_SIZE_CH0_OUT_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SIZE_CH0_OUT_HEIGHT_SHIFT)) & PXP_WFE_B_STORE_SIZE_CH0_OUT_HEIGHT_MASK)
  22247. /*! @name WFE_B_STORE_SIZE_CH1 - This register defines the control bits for the pxp store_engine sub-block. */
  22248. #define PXP_WFE_B_STORE_SIZE_CH1_OUT_WIDTH_MASK (0xFFFFU)
  22249. #define PXP_WFE_B_STORE_SIZE_CH1_OUT_WIDTH_SHIFT (0U)
  22250. #define PXP_WFE_B_STORE_SIZE_CH1_OUT_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SIZE_CH1_OUT_WIDTH_SHIFT)) & PXP_WFE_B_STORE_SIZE_CH1_OUT_WIDTH_MASK)
  22251. #define PXP_WFE_B_STORE_SIZE_CH1_OUT_HEIGHT_MASK (0xFFFF0000U)
  22252. #define PXP_WFE_B_STORE_SIZE_CH1_OUT_HEIGHT_SHIFT (16U)
  22253. #define PXP_WFE_B_STORE_SIZE_CH1_OUT_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SIZE_CH1_OUT_HEIGHT_SHIFT)) & PXP_WFE_B_STORE_SIZE_CH1_OUT_HEIGHT_MASK)
  22254. /*! @name WFE_B_STORE_PITCH - This register defines the control bits for the pxp store_engine sub-block. */
  22255. #define PXP_WFE_B_STORE_PITCH_CH0_OUT_PITCH_MASK (0xFFFFU)
  22256. #define PXP_WFE_B_STORE_PITCH_CH0_OUT_PITCH_SHIFT (0U)
  22257. #define PXP_WFE_B_STORE_PITCH_CH0_OUT_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_PITCH_CH0_OUT_PITCH_SHIFT)) & PXP_WFE_B_STORE_PITCH_CH0_OUT_PITCH_MASK)
  22258. #define PXP_WFE_B_STORE_PITCH_CH1_OUT_PITCH_MASK (0xFFFF0000U)
  22259. #define PXP_WFE_B_STORE_PITCH_CH1_OUT_PITCH_SHIFT (16U)
  22260. #define PXP_WFE_B_STORE_PITCH_CH1_OUT_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_PITCH_CH1_OUT_PITCH_SHIFT)) & PXP_WFE_B_STORE_PITCH_CH1_OUT_PITCH_MASK)
  22261. /*! @name WFE_B_STORE_SHIFT_CTRL_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22262. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUTPUT_ACTIVE_BPP_MASK (0xCU)
  22263. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUTPUT_ACTIVE_BPP_SHIFT (2U)
  22264. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUTPUT_ACTIVE_BPP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUTPUT_ACTIVE_BPP_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUTPUT_ACTIVE_BPP_MASK)
  22265. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_1P_EN_MASK (0x10U)
  22266. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_1P_EN_SHIFT (4U)
  22267. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_1P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_1P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_1P_EN_MASK)
  22268. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_2P_EN_MASK (0x20U)
  22269. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_2P_EN_SHIFT (5U)
  22270. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_2P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_2P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_OUT_YUV422_2P_EN_MASK)
  22271. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SHIFT_BYPASS_MASK (0x80U)
  22272. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SHIFT_BYPASS_SHIFT (7U)
  22273. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SHIFT_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SHIFT_BYPASS_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SHIFT_BYPASS_MASK)
  22274. /*! @name WFE_B_STORE_SHIFT_CTRL_CH0_SET - This register defines the control bits for the pxp store_engine sub-block. */
  22275. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUTPUT_ACTIVE_BPP_MASK (0xCU)
  22276. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUTPUT_ACTIVE_BPP_SHIFT (2U)
  22277. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUTPUT_ACTIVE_BPP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUTPUT_ACTIVE_BPP_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUTPUT_ACTIVE_BPP_MASK)
  22278. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_1P_EN_MASK (0x10U)
  22279. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_1P_EN_SHIFT (4U)
  22280. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_1P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_1P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_1P_EN_MASK)
  22281. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_2P_EN_MASK (0x20U)
  22282. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_2P_EN_SHIFT (5U)
  22283. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_2P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_2P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_OUT_YUV422_2P_EN_MASK)
  22284. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_SHIFT_BYPASS_MASK (0x80U)
  22285. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_SHIFT_BYPASS_SHIFT (7U)
  22286. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_SHIFT_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_SHIFT_BYPASS_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_SET_SHIFT_BYPASS_MASK)
  22287. /*! @name WFE_B_STORE_SHIFT_CTRL_CH0_CLR - This register defines the control bits for the pxp store_engine sub-block. */
  22288. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUTPUT_ACTIVE_BPP_MASK (0xCU)
  22289. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUTPUT_ACTIVE_BPP_SHIFT (2U)
  22290. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUTPUT_ACTIVE_BPP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUTPUT_ACTIVE_BPP_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUTPUT_ACTIVE_BPP_MASK)
  22291. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_1P_EN_MASK (0x10U)
  22292. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_1P_EN_SHIFT (4U)
  22293. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_1P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_1P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_1P_EN_MASK)
  22294. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_2P_EN_MASK (0x20U)
  22295. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_2P_EN_SHIFT (5U)
  22296. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_2P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_2P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_OUT_YUV422_2P_EN_MASK)
  22297. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_SHIFT_BYPASS_MASK (0x80U)
  22298. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_SHIFT_BYPASS_SHIFT (7U)
  22299. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_SHIFT_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_SHIFT_BYPASS_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_CLR_SHIFT_BYPASS_MASK)
  22300. /*! @name WFE_B_STORE_SHIFT_CTRL_CH0_TOG - This register defines the control bits for the pxp store_engine sub-block. */
  22301. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUTPUT_ACTIVE_BPP_MASK (0xCU)
  22302. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUTPUT_ACTIVE_BPP_SHIFT (2U)
  22303. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUTPUT_ACTIVE_BPP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUTPUT_ACTIVE_BPP_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUTPUT_ACTIVE_BPP_MASK)
  22304. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_1P_EN_MASK (0x10U)
  22305. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_1P_EN_SHIFT (4U)
  22306. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_1P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_1P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_1P_EN_MASK)
  22307. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_2P_EN_MASK (0x20U)
  22308. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_2P_EN_SHIFT (5U)
  22309. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_2P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_2P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_OUT_YUV422_2P_EN_MASK)
  22310. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_SHIFT_BYPASS_MASK (0x80U)
  22311. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_SHIFT_BYPASS_SHIFT (7U)
  22312. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_SHIFT_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_SHIFT_BYPASS_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH0_TOG_SHIFT_BYPASS_MASK)
  22313. /*! @name WFE_B_STORE_SHIFT_CTRL_CH1 - This register defines the control bits for the pxp store_engine sub-block. */
  22314. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUTPUT_ACTIVE_BPP_MASK (0xCU)
  22315. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUTPUT_ACTIVE_BPP_SHIFT (2U)
  22316. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUTPUT_ACTIVE_BPP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUTPUT_ACTIVE_BPP_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUTPUT_ACTIVE_BPP_MASK)
  22317. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_1P_EN_MASK (0x10U)
  22318. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_1P_EN_SHIFT (4U)
  22319. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_1P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_1P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_1P_EN_MASK)
  22320. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_2P_EN_MASK (0x20U)
  22321. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_2P_EN_SHIFT (5U)
  22322. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_2P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_2P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_OUT_YUV422_2P_EN_MASK)
  22323. /*! @name WFE_B_STORE_SHIFT_CTRL_CH1_SET - This register defines the control bits for the pxp store_engine sub-block. */
  22324. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUTPUT_ACTIVE_BPP_MASK (0xCU)
  22325. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUTPUT_ACTIVE_BPP_SHIFT (2U)
  22326. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUTPUT_ACTIVE_BPP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUTPUT_ACTIVE_BPP_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUTPUT_ACTIVE_BPP_MASK)
  22327. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_1P_EN_MASK (0x10U)
  22328. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_1P_EN_SHIFT (4U)
  22329. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_1P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_1P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_1P_EN_MASK)
  22330. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_2P_EN_MASK (0x20U)
  22331. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_2P_EN_SHIFT (5U)
  22332. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_2P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_2P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_SET_OUT_YUV422_2P_EN_MASK)
  22333. /*! @name WFE_B_STORE_SHIFT_CTRL_CH1_CLR - This register defines the control bits for the pxp store_engine sub-block. */
  22334. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUTPUT_ACTIVE_BPP_MASK (0xCU)
  22335. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUTPUT_ACTIVE_BPP_SHIFT (2U)
  22336. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUTPUT_ACTIVE_BPP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUTPUT_ACTIVE_BPP_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUTPUT_ACTIVE_BPP_MASK)
  22337. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_1P_EN_MASK (0x10U)
  22338. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_1P_EN_SHIFT (4U)
  22339. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_1P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_1P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_1P_EN_MASK)
  22340. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_2P_EN_MASK (0x20U)
  22341. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_2P_EN_SHIFT (5U)
  22342. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_2P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_2P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_CLR_OUT_YUV422_2P_EN_MASK)
  22343. /*! @name WFE_B_STORE_SHIFT_CTRL_CH1_TOG - This register defines the control bits for the pxp store_engine sub-block. */
  22344. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUTPUT_ACTIVE_BPP_MASK (0xCU)
  22345. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUTPUT_ACTIVE_BPP_SHIFT (2U)
  22346. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUTPUT_ACTIVE_BPP(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUTPUT_ACTIVE_BPP_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUTPUT_ACTIVE_BPP_MASK)
  22347. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_1P_EN_MASK (0x10U)
  22348. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_1P_EN_SHIFT (4U)
  22349. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_1P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_1P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_1P_EN_MASK)
  22350. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_2P_EN_MASK (0x20U)
  22351. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_2P_EN_SHIFT (5U)
  22352. #define PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_2P_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_2P_EN_SHIFT)) & PXP_WFE_B_STORE_SHIFT_CTRL_CH1_TOG_OUT_YUV422_2P_EN_MASK)
  22353. /*! @name WFE_B_STORE_ADDR_0_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22354. #define PXP_WFE_B_STORE_ADDR_0_CH0_OUT_BASE_ADDR0_MASK (0xFFFFFFFFU)
  22355. #define PXP_WFE_B_STORE_ADDR_0_CH0_OUT_BASE_ADDR0_SHIFT (0U)
  22356. #define PXP_WFE_B_STORE_ADDR_0_CH0_OUT_BASE_ADDR0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_ADDR_0_CH0_OUT_BASE_ADDR0_SHIFT)) & PXP_WFE_B_STORE_ADDR_0_CH0_OUT_BASE_ADDR0_MASK)
  22357. /*! @name WFE_B_STORE_ADDR_1_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22358. #define PXP_WFE_B_STORE_ADDR_1_CH0_OUT_BASE_ADDR1_MASK (0xFFFFFFFFU)
  22359. #define PXP_WFE_B_STORE_ADDR_1_CH0_OUT_BASE_ADDR1_SHIFT (0U)
  22360. #define PXP_WFE_B_STORE_ADDR_1_CH0_OUT_BASE_ADDR1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_ADDR_1_CH0_OUT_BASE_ADDR1_SHIFT)) & PXP_WFE_B_STORE_ADDR_1_CH0_OUT_BASE_ADDR1_MASK)
  22361. /*! @name WFE_B_STORE_FILL_DATA_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22362. #define PXP_WFE_B_STORE_FILL_DATA_CH0_FILL_DATA_CH0_MASK (0xFFFFFFFFU)
  22363. #define PXP_WFE_B_STORE_FILL_DATA_CH0_FILL_DATA_CH0_SHIFT (0U)
  22364. #define PXP_WFE_B_STORE_FILL_DATA_CH0_FILL_DATA_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_FILL_DATA_CH0_FILL_DATA_CH0_SHIFT)) & PXP_WFE_B_STORE_FILL_DATA_CH0_FILL_DATA_CH0_MASK)
  22365. /*! @name WFE_B_STORE_ADDR_0_CH1 - This register defines the control bits for the pxp store_engine sub-block. */
  22366. #define PXP_WFE_B_STORE_ADDR_0_CH1_OUT_BASE_ADDR0_MASK (0xFFFFFFFFU)
  22367. #define PXP_WFE_B_STORE_ADDR_0_CH1_OUT_BASE_ADDR0_SHIFT (0U)
  22368. #define PXP_WFE_B_STORE_ADDR_0_CH1_OUT_BASE_ADDR0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_ADDR_0_CH1_OUT_BASE_ADDR0_SHIFT)) & PXP_WFE_B_STORE_ADDR_0_CH1_OUT_BASE_ADDR0_MASK)
  22369. /*! @name WFE_B_STORE_ADDR_1_CH1 - This register defines the control bits for the pxp store_engine sub-block. */
  22370. #define PXP_WFE_B_STORE_ADDR_1_CH1_OUT_BASE_ADDR1_MASK (0xFFFFFFFFU)
  22371. #define PXP_WFE_B_STORE_ADDR_1_CH1_OUT_BASE_ADDR1_SHIFT (0U)
  22372. #define PXP_WFE_B_STORE_ADDR_1_CH1_OUT_BASE_ADDR1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_ADDR_1_CH1_OUT_BASE_ADDR1_SHIFT)) & PXP_WFE_B_STORE_ADDR_1_CH1_OUT_BASE_ADDR1_MASK)
  22373. /*! @name WFE_B_STORE_D_MASK0_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22374. #define PXP_WFE_B_STORE_D_MASK0_H_CH0_D_MASK0_H_CH0_MASK (0xFFFFFFFFU)
  22375. #define PXP_WFE_B_STORE_D_MASK0_H_CH0_D_MASK0_H_CH0_SHIFT (0U)
  22376. #define PXP_WFE_B_STORE_D_MASK0_H_CH0_D_MASK0_H_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK0_H_CH0_D_MASK0_H_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK0_H_CH0_D_MASK0_H_CH0_MASK)
  22377. /*! @name WFE_B_STORE_D_MASK0_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22378. #define PXP_WFE_B_STORE_D_MASK0_L_CH0_D_MASK0_L_CH0_MASK (0xFFFFFFFFU)
  22379. #define PXP_WFE_B_STORE_D_MASK0_L_CH0_D_MASK0_L_CH0_SHIFT (0U)
  22380. #define PXP_WFE_B_STORE_D_MASK0_L_CH0_D_MASK0_L_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK0_L_CH0_D_MASK0_L_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK0_L_CH0_D_MASK0_L_CH0_MASK)
  22381. /*! @name WFE_B_STORE_D_MASK1_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22382. #define PXP_WFE_B_STORE_D_MASK1_H_CH0_D_MASK1_H_CH0_MASK (0xFFFFFFFFU)
  22383. #define PXP_WFE_B_STORE_D_MASK1_H_CH0_D_MASK1_H_CH0_SHIFT (0U)
  22384. #define PXP_WFE_B_STORE_D_MASK1_H_CH0_D_MASK1_H_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK1_H_CH0_D_MASK1_H_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK1_H_CH0_D_MASK1_H_CH0_MASK)
  22385. /*! @name WFE_B_STORE_D_MASK1_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22386. #define PXP_WFE_B_STORE_D_MASK1_L_CH0_D_MASK1_L_CH0_MASK (0xFFFFFFFFU)
  22387. #define PXP_WFE_B_STORE_D_MASK1_L_CH0_D_MASK1_L_CH0_SHIFT (0U)
  22388. #define PXP_WFE_B_STORE_D_MASK1_L_CH0_D_MASK1_L_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK1_L_CH0_D_MASK1_L_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK1_L_CH0_D_MASK1_L_CH0_MASK)
  22389. /*! @name WFE_B_STORE_D_MASK2_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22390. #define PXP_WFE_B_STORE_D_MASK2_H_CH0_D_MASK2_H_CH0_MASK (0xFFFFFFFFU)
  22391. #define PXP_WFE_B_STORE_D_MASK2_H_CH0_D_MASK2_H_CH0_SHIFT (0U)
  22392. #define PXP_WFE_B_STORE_D_MASK2_H_CH0_D_MASK2_H_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK2_H_CH0_D_MASK2_H_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK2_H_CH0_D_MASK2_H_CH0_MASK)
  22393. /*! @name WFE_B_STORE_D_MASK2_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22394. #define PXP_WFE_B_STORE_D_MASK2_L_CH0_D_MASK2_L_CH0_MASK (0xFFFFFFFFU)
  22395. #define PXP_WFE_B_STORE_D_MASK2_L_CH0_D_MASK2_L_CH0_SHIFT (0U)
  22396. #define PXP_WFE_B_STORE_D_MASK2_L_CH0_D_MASK2_L_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK2_L_CH0_D_MASK2_L_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK2_L_CH0_D_MASK2_L_CH0_MASK)
  22397. /*! @name WFE_B_STORE_D_MASK3_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22398. #define PXP_WFE_B_STORE_D_MASK3_H_CH0_D_MASK3_H_CH0_MASK (0xFFFFFFFFU)
  22399. #define PXP_WFE_B_STORE_D_MASK3_H_CH0_D_MASK3_H_CH0_SHIFT (0U)
  22400. #define PXP_WFE_B_STORE_D_MASK3_H_CH0_D_MASK3_H_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK3_H_CH0_D_MASK3_H_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK3_H_CH0_D_MASK3_H_CH0_MASK)
  22401. /*! @name WFE_B_STORE_D_MASK3_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22402. #define PXP_WFE_B_STORE_D_MASK3_L_CH0_D_MASK3_L_CH0_MASK (0xFFFFFFFFU)
  22403. #define PXP_WFE_B_STORE_D_MASK3_L_CH0_D_MASK3_L_CH0_SHIFT (0U)
  22404. #define PXP_WFE_B_STORE_D_MASK3_L_CH0_D_MASK3_L_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK3_L_CH0_D_MASK3_L_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK3_L_CH0_D_MASK3_L_CH0_MASK)
  22405. /*! @name WFE_B_STORE_D_MASK4_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22406. #define PXP_WFE_B_STORE_D_MASK4_H_CH0_D_MASK4_H_CH0_MASK (0xFFFFFFFFU)
  22407. #define PXP_WFE_B_STORE_D_MASK4_H_CH0_D_MASK4_H_CH0_SHIFT (0U)
  22408. #define PXP_WFE_B_STORE_D_MASK4_H_CH0_D_MASK4_H_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK4_H_CH0_D_MASK4_H_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK4_H_CH0_D_MASK4_H_CH0_MASK)
  22409. /*! @name WFE_B_STORE_D_MASK4_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22410. #define PXP_WFE_B_STORE_D_MASK4_L_CH0_D_MASK4_L_CH0_MASK (0xFFFFFFFFU)
  22411. #define PXP_WFE_B_STORE_D_MASK4_L_CH0_D_MASK4_L_CH0_SHIFT (0U)
  22412. #define PXP_WFE_B_STORE_D_MASK4_L_CH0_D_MASK4_L_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK4_L_CH0_D_MASK4_L_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK4_L_CH0_D_MASK4_L_CH0_MASK)
  22413. /*! @name WFE_B_STORE_D_MASK5_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22414. #define PXP_WFE_B_STORE_D_MASK5_H_CH0_D_MASK5_H_CH0_MASK (0xFFFFFFFFU)
  22415. #define PXP_WFE_B_STORE_D_MASK5_H_CH0_D_MASK5_H_CH0_SHIFT (0U)
  22416. #define PXP_WFE_B_STORE_D_MASK5_H_CH0_D_MASK5_H_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK5_H_CH0_D_MASK5_H_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK5_H_CH0_D_MASK5_H_CH0_MASK)
  22417. /*! @name WFE_B_STORE_D_MASK5_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22418. #define PXP_WFE_B_STORE_D_MASK5_L_CH0_D_MASK5_L_CH0_MASK (0xFFFFFFFFU)
  22419. #define PXP_WFE_B_STORE_D_MASK5_L_CH0_D_MASK5_L_CH0_SHIFT (0U)
  22420. #define PXP_WFE_B_STORE_D_MASK5_L_CH0_D_MASK5_L_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK5_L_CH0_D_MASK5_L_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK5_L_CH0_D_MASK5_L_CH0_MASK)
  22421. /*! @name WFE_B_STORE_D_MASK6_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22422. #define PXP_WFE_B_STORE_D_MASK6_H_CH0_D_MASK6_H_CH0_MASK (0xFFFFFFFFU)
  22423. #define PXP_WFE_B_STORE_D_MASK6_H_CH0_D_MASK6_H_CH0_SHIFT (0U)
  22424. #define PXP_WFE_B_STORE_D_MASK6_H_CH0_D_MASK6_H_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK6_H_CH0_D_MASK6_H_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK6_H_CH0_D_MASK6_H_CH0_MASK)
  22425. /*! @name WFE_B_STORE_D_MASK6_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22426. #define PXP_WFE_B_STORE_D_MASK6_L_CH0_D_MASK6_L_CH0_MASK (0xFFFFFFFFU)
  22427. #define PXP_WFE_B_STORE_D_MASK6_L_CH0_D_MASK6_L_CH0_SHIFT (0U)
  22428. #define PXP_WFE_B_STORE_D_MASK6_L_CH0_D_MASK6_L_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK6_L_CH0_D_MASK6_L_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK6_L_CH0_D_MASK6_L_CH0_MASK)
  22429. /*! @name WFE_B_STORE_D_MASK7_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22430. #define PXP_WFE_B_STORE_D_MASK7_H_CH0_D_MASK7_H_CH0_MASK (0xFFFFFFFFU)
  22431. #define PXP_WFE_B_STORE_D_MASK7_H_CH0_D_MASK7_H_CH0_SHIFT (0U)
  22432. #define PXP_WFE_B_STORE_D_MASK7_H_CH0_D_MASK7_H_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK7_H_CH0_D_MASK7_H_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK7_H_CH0_D_MASK7_H_CH0_MASK)
  22433. /*! @name WFE_B_STORE_D_MASK7_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22434. #define PXP_WFE_B_STORE_D_MASK7_L_CH0_D_MASK7_L_CH0_MASK (0xFFFFFFFFU)
  22435. #define PXP_WFE_B_STORE_D_MASK7_L_CH0_D_MASK7_L_CH0_SHIFT (0U)
  22436. #define PXP_WFE_B_STORE_D_MASK7_L_CH0_D_MASK7_L_CH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_MASK7_L_CH0_D_MASK7_L_CH0_SHIFT)) & PXP_WFE_B_STORE_D_MASK7_L_CH0_D_MASK7_L_CH0_MASK)
  22437. /*! @name WFE_B_STORE_D_SHIFT_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22438. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH0_MASK (0x3FU)
  22439. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH0_SHIFT (0U)
  22440. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH0_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH0_MASK)
  22441. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG0_MASK (0x80U)
  22442. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG0_SHIFT (7U)
  22443. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG0_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG0_MASK)
  22444. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH1_MASK (0x3F00U)
  22445. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH1_SHIFT (8U)
  22446. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH1_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH1_MASK)
  22447. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG1_MASK (0x8000U)
  22448. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG1_SHIFT (15U)
  22449. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG1_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG1_MASK)
  22450. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH2_MASK (0x3F0000U)
  22451. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH2_SHIFT (16U)
  22452. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH2_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH2_MASK)
  22453. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG2_MASK (0x800000U)
  22454. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG2_SHIFT (23U)
  22455. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG2_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG2_MASK)
  22456. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH3_MASK (0x3F000000U)
  22457. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH3_SHIFT (24U)
  22458. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH3_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_WIDTH3_MASK)
  22459. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG3_MASK (0x80000000U)
  22460. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG3_SHIFT (31U)
  22461. #define PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG3_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_L_CH0_D_SHIFT_FLAG3_MASK)
  22462. /*! @name WFE_B_STORE_D_SHIFT_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22463. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH4_MASK (0x3FU)
  22464. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH4_SHIFT (0U)
  22465. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH4_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH4_MASK)
  22466. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG4_MASK (0x80U)
  22467. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG4_SHIFT (7U)
  22468. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG4_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG4_MASK)
  22469. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH5_MASK (0x3F00U)
  22470. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH5_SHIFT (8U)
  22471. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH5_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH5_MASK)
  22472. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG5_MASK (0x8000U)
  22473. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG5_SHIFT (15U)
  22474. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG5_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG5_MASK)
  22475. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH6_MASK (0x3F0000U)
  22476. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH6_SHIFT (16U)
  22477. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH6_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH6_MASK)
  22478. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG6_MASK (0x800000U)
  22479. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG6_SHIFT (23U)
  22480. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG6_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG6_MASK)
  22481. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH7_MASK (0x3F000000U)
  22482. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH7_SHIFT (24U)
  22483. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH7_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_WIDTH7_MASK)
  22484. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG7_MASK (0x80000000U)
  22485. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG7_SHIFT (31U)
  22486. #define PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG7_SHIFT)) & PXP_WFE_B_STORE_D_SHIFT_H_CH0_D_SHIFT_FLAG7_MASK)
  22487. /*! @name WFE_B_STORE_F_SHIFT_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22488. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH0_MASK (0x3FU)
  22489. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH0_SHIFT (0U)
  22490. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH0_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH0_MASK)
  22491. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG0_MASK (0x40U)
  22492. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG0_SHIFT (6U)
  22493. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG0_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG0_MASK)
  22494. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH1_MASK (0x3F00U)
  22495. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH1_SHIFT (8U)
  22496. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH1_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH1_MASK)
  22497. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG1_MASK (0x4000U)
  22498. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG1_SHIFT (14U)
  22499. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG1_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG1_MASK)
  22500. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH2_MASK (0x3F0000U)
  22501. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH2_SHIFT (16U)
  22502. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH2_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH2_MASK)
  22503. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG2_MASK (0x400000U)
  22504. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG2_SHIFT (22U)
  22505. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG2_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG2_MASK)
  22506. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH3_MASK (0x3F000000U)
  22507. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH3_SHIFT (24U)
  22508. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH3_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_WIDTH3_MASK)
  22509. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG3_MASK (0x40000000U)
  22510. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG3_SHIFT (30U)
  22511. #define PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG3_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_L_CH0_F_SHIFT_FLAG3_MASK)
  22512. /*! @name WFE_B_STORE_F_SHIFT_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22513. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH4_MASK (0x3FU)
  22514. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH4_SHIFT (0U)
  22515. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH4_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH4_MASK)
  22516. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG4_MASK (0x40U)
  22517. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG4_SHIFT (6U)
  22518. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG4_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG4_MASK)
  22519. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH5_MASK (0x3F00U)
  22520. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH5_SHIFT (8U)
  22521. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH5_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH5_MASK)
  22522. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG5_MASK (0x4000U)
  22523. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG5_SHIFT (14U)
  22524. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG5_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG5_MASK)
  22525. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH6_MASK (0x3F0000U)
  22526. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH6_SHIFT (16U)
  22527. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH6_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH6_MASK)
  22528. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG6_MASK (0x400000U)
  22529. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG6_SHIFT (22U)
  22530. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG6_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG6_MASK)
  22531. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH7_MASK (0x3F000000U)
  22532. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH7_SHIFT (24U)
  22533. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH7_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_WIDTH7_MASK)
  22534. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG7_MASK (0x40000000U)
  22535. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG7_SHIFT (30U)
  22536. #define PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG7_SHIFT)) & PXP_WFE_B_STORE_F_SHIFT_H_CH0_F_SHIFT_FLAG7_MASK)
  22537. /*! @name WFE_B_STORE_F_MASK_L_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22538. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK0_MASK (0xFFU)
  22539. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK0_SHIFT (0U)
  22540. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK0_SHIFT)) & PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK0_MASK)
  22541. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK1_MASK (0xFF00U)
  22542. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK1_SHIFT (8U)
  22543. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK1_SHIFT)) & PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK1_MASK)
  22544. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK2_MASK (0xFF0000U)
  22545. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK2_SHIFT (16U)
  22546. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK2_SHIFT)) & PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK2_MASK)
  22547. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK3_MASK (0xFF000000U)
  22548. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK3_SHIFT (24U)
  22549. #define PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK3_SHIFT)) & PXP_WFE_B_STORE_F_MASK_L_CH0_F_MASK3_MASK)
  22550. /*! @name WFE_B_STORE_F_MASK_H_CH0 - This register defines the control bits for the pxp store_engine sub-block. */
  22551. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK4_MASK (0xFFU)
  22552. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK4_SHIFT (0U)
  22553. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK4_SHIFT)) & PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK4_MASK)
  22554. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK5_MASK (0xFF00U)
  22555. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK5_SHIFT (8U)
  22556. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK5_SHIFT)) & PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK5_MASK)
  22557. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK6_MASK (0xFF0000U)
  22558. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK6_SHIFT (16U)
  22559. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK6_SHIFT)) & PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK6_MASK)
  22560. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK7_MASK (0xFF000000U)
  22561. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK7_SHIFT (24U)
  22562. #define PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK7_SHIFT)) & PXP_WFE_B_STORE_F_MASK_H_CH0_F_MASK7_MASK)
  22563. /*! @name FETCH_WFE_B_DEBUG - This register holds the debug bits for the prefetch engine for WFE B. */
  22564. #define PXP_FETCH_WFE_B_DEBUG_DEBUG_VALUE_MASK (0xFFFFFFU)
  22565. #define PXP_FETCH_WFE_B_DEBUG_DEBUG_VALUE_SHIFT (0U)
  22566. #define PXP_FETCH_WFE_B_DEBUG_DEBUG_VALUE(x) (((uint32_t)(((uint32_t)(x)) << PXP_FETCH_WFE_B_DEBUG_DEBUG_VALUE_SHIFT)) & PXP_FETCH_WFE_B_DEBUG_DEBUG_VALUE_MASK)
  22567. #define PXP_FETCH_WFE_B_DEBUG_ITEM_SEL_MASK (0xF000000U)
  22568. #define PXP_FETCH_WFE_B_DEBUG_ITEM_SEL_SHIFT (24U)
  22569. #define PXP_FETCH_WFE_B_DEBUG_ITEM_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_FETCH_WFE_B_DEBUG_ITEM_SEL_SHIFT)) & PXP_FETCH_WFE_B_DEBUG_ITEM_SEL_MASK)
  22570. #define PXP_FETCH_WFE_B_DEBUG_BUF_SEL_MASK (0x10000000U)
  22571. #define PXP_FETCH_WFE_B_DEBUG_BUF_SEL_SHIFT (28U)
  22572. #define PXP_FETCH_WFE_B_DEBUG_BUF_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_FETCH_WFE_B_DEBUG_BUF_SEL_SHIFT)) & PXP_FETCH_WFE_B_DEBUG_BUF_SEL_MASK)
  22573. /*! @name DITHER_CTRL - Dither Control Register 0 */
  22574. #define PXP_DITHER_CTRL_ENABLE0_MASK (0x1U)
  22575. #define PXP_DITHER_CTRL_ENABLE0_SHIFT (0U)
  22576. #define PXP_DITHER_CTRL_ENABLE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_ENABLE0_SHIFT)) & PXP_DITHER_CTRL_ENABLE0_MASK)
  22577. #define PXP_DITHER_CTRL_ENABLE1_MASK (0x2U)
  22578. #define PXP_DITHER_CTRL_ENABLE1_SHIFT (1U)
  22579. #define PXP_DITHER_CTRL_ENABLE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_ENABLE1_SHIFT)) & PXP_DITHER_CTRL_ENABLE1_MASK)
  22580. #define PXP_DITHER_CTRL_ENABLE2_MASK (0x4U)
  22581. #define PXP_DITHER_CTRL_ENABLE2_SHIFT (2U)
  22582. #define PXP_DITHER_CTRL_ENABLE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_ENABLE2_SHIFT)) & PXP_DITHER_CTRL_ENABLE2_MASK)
  22583. #define PXP_DITHER_CTRL_DITHER_MODE0_MASK (0x38U)
  22584. #define PXP_DITHER_CTRL_DITHER_MODE0_SHIFT (3U)
  22585. #define PXP_DITHER_CTRL_DITHER_MODE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_DITHER_MODE0_SHIFT)) & PXP_DITHER_CTRL_DITHER_MODE0_MASK)
  22586. #define PXP_DITHER_CTRL_DITHER_MODE1_MASK (0x1C0U)
  22587. #define PXP_DITHER_CTRL_DITHER_MODE1_SHIFT (6U)
  22588. #define PXP_DITHER_CTRL_DITHER_MODE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_DITHER_MODE1_SHIFT)) & PXP_DITHER_CTRL_DITHER_MODE1_MASK)
  22589. #define PXP_DITHER_CTRL_DITHER_MODE2_MASK (0xE00U)
  22590. #define PXP_DITHER_CTRL_DITHER_MODE2_SHIFT (9U)
  22591. #define PXP_DITHER_CTRL_DITHER_MODE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_DITHER_MODE2_SHIFT)) & PXP_DITHER_CTRL_DITHER_MODE2_MASK)
  22592. #define PXP_DITHER_CTRL_NUM_QUANT_BIT_MASK (0x7000U)
  22593. #define PXP_DITHER_CTRL_NUM_QUANT_BIT_SHIFT (12U)
  22594. #define PXP_DITHER_CTRL_NUM_QUANT_BIT(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_NUM_QUANT_BIT_SHIFT)) & PXP_DITHER_CTRL_NUM_QUANT_BIT_MASK)
  22595. #define PXP_DITHER_CTRL_LUT_MODE_MASK (0x18000U)
  22596. #define PXP_DITHER_CTRL_LUT_MODE_SHIFT (15U)
  22597. #define PXP_DITHER_CTRL_LUT_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_LUT_MODE_SHIFT)) & PXP_DITHER_CTRL_LUT_MODE_MASK)
  22598. #define PXP_DITHER_CTRL_IDX_MATRIX0_SIZE_MASK (0x60000U)
  22599. #define PXP_DITHER_CTRL_IDX_MATRIX0_SIZE_SHIFT (17U)
  22600. #define PXP_DITHER_CTRL_IDX_MATRIX0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_IDX_MATRIX0_SIZE_SHIFT)) & PXP_DITHER_CTRL_IDX_MATRIX0_SIZE_MASK)
  22601. #define PXP_DITHER_CTRL_IDX_MATRIX1_SIZE_MASK (0x180000U)
  22602. #define PXP_DITHER_CTRL_IDX_MATRIX1_SIZE_SHIFT (19U)
  22603. #define PXP_DITHER_CTRL_IDX_MATRIX1_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_IDX_MATRIX1_SIZE_SHIFT)) & PXP_DITHER_CTRL_IDX_MATRIX1_SIZE_MASK)
  22604. #define PXP_DITHER_CTRL_IDX_MATRIX2_SIZE_MASK (0x600000U)
  22605. #define PXP_DITHER_CTRL_IDX_MATRIX2_SIZE_SHIFT (21U)
  22606. #define PXP_DITHER_CTRL_IDX_MATRIX2_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_IDX_MATRIX2_SIZE_SHIFT)) & PXP_DITHER_CTRL_IDX_MATRIX2_SIZE_MASK)
  22607. #define PXP_DITHER_CTRL_FINAL_LUT_ENABLE_MASK (0x800000U)
  22608. #define PXP_DITHER_CTRL_FINAL_LUT_ENABLE_SHIFT (23U)
  22609. #define PXP_DITHER_CTRL_FINAL_LUT_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_FINAL_LUT_ENABLE_SHIFT)) & PXP_DITHER_CTRL_FINAL_LUT_ENABLE_MASK)
  22610. #define PXP_DITHER_CTRL_ORDERED_ROUND_MODE_MASK (0x1000000U)
  22611. #define PXP_DITHER_CTRL_ORDERED_ROUND_MODE_SHIFT (24U)
  22612. #define PXP_DITHER_CTRL_ORDERED_ROUND_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_ORDERED_ROUND_MODE_SHIFT)) & PXP_DITHER_CTRL_ORDERED_ROUND_MODE_MASK)
  22613. #define PXP_DITHER_CTRL_BUSY2_MASK (0x20000000U)
  22614. #define PXP_DITHER_CTRL_BUSY2_SHIFT (29U)
  22615. #define PXP_DITHER_CTRL_BUSY2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_BUSY2_SHIFT)) & PXP_DITHER_CTRL_BUSY2_MASK)
  22616. #define PXP_DITHER_CTRL_BUSY1_MASK (0x40000000U)
  22617. #define PXP_DITHER_CTRL_BUSY1_SHIFT (30U)
  22618. #define PXP_DITHER_CTRL_BUSY1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_BUSY1_SHIFT)) & PXP_DITHER_CTRL_BUSY1_MASK)
  22619. #define PXP_DITHER_CTRL_BUSY0_MASK (0x80000000U)
  22620. #define PXP_DITHER_CTRL_BUSY0_SHIFT (31U)
  22621. #define PXP_DITHER_CTRL_BUSY0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_BUSY0_SHIFT)) & PXP_DITHER_CTRL_BUSY0_MASK)
  22622. /*! @name DITHER_CTRL_SET - Dither Control Register 0 */
  22623. #define PXP_DITHER_CTRL_SET_ENABLE0_MASK (0x1U)
  22624. #define PXP_DITHER_CTRL_SET_ENABLE0_SHIFT (0U)
  22625. #define PXP_DITHER_CTRL_SET_ENABLE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_ENABLE0_SHIFT)) & PXP_DITHER_CTRL_SET_ENABLE0_MASK)
  22626. #define PXP_DITHER_CTRL_SET_ENABLE1_MASK (0x2U)
  22627. #define PXP_DITHER_CTRL_SET_ENABLE1_SHIFT (1U)
  22628. #define PXP_DITHER_CTRL_SET_ENABLE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_ENABLE1_SHIFT)) & PXP_DITHER_CTRL_SET_ENABLE1_MASK)
  22629. #define PXP_DITHER_CTRL_SET_ENABLE2_MASK (0x4U)
  22630. #define PXP_DITHER_CTRL_SET_ENABLE2_SHIFT (2U)
  22631. #define PXP_DITHER_CTRL_SET_ENABLE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_ENABLE2_SHIFT)) & PXP_DITHER_CTRL_SET_ENABLE2_MASK)
  22632. #define PXP_DITHER_CTRL_SET_DITHER_MODE0_MASK (0x38U)
  22633. #define PXP_DITHER_CTRL_SET_DITHER_MODE0_SHIFT (3U)
  22634. #define PXP_DITHER_CTRL_SET_DITHER_MODE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_DITHER_MODE0_SHIFT)) & PXP_DITHER_CTRL_SET_DITHER_MODE0_MASK)
  22635. #define PXP_DITHER_CTRL_SET_DITHER_MODE1_MASK (0x1C0U)
  22636. #define PXP_DITHER_CTRL_SET_DITHER_MODE1_SHIFT (6U)
  22637. #define PXP_DITHER_CTRL_SET_DITHER_MODE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_DITHER_MODE1_SHIFT)) & PXP_DITHER_CTRL_SET_DITHER_MODE1_MASK)
  22638. #define PXP_DITHER_CTRL_SET_DITHER_MODE2_MASK (0xE00U)
  22639. #define PXP_DITHER_CTRL_SET_DITHER_MODE2_SHIFT (9U)
  22640. #define PXP_DITHER_CTRL_SET_DITHER_MODE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_DITHER_MODE2_SHIFT)) & PXP_DITHER_CTRL_SET_DITHER_MODE2_MASK)
  22641. #define PXP_DITHER_CTRL_SET_NUM_QUANT_BIT_MASK (0x7000U)
  22642. #define PXP_DITHER_CTRL_SET_NUM_QUANT_BIT_SHIFT (12U)
  22643. #define PXP_DITHER_CTRL_SET_NUM_QUANT_BIT(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_NUM_QUANT_BIT_SHIFT)) & PXP_DITHER_CTRL_SET_NUM_QUANT_BIT_MASK)
  22644. #define PXP_DITHER_CTRL_SET_LUT_MODE_MASK (0x18000U)
  22645. #define PXP_DITHER_CTRL_SET_LUT_MODE_SHIFT (15U)
  22646. #define PXP_DITHER_CTRL_SET_LUT_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_LUT_MODE_SHIFT)) & PXP_DITHER_CTRL_SET_LUT_MODE_MASK)
  22647. #define PXP_DITHER_CTRL_SET_IDX_MATRIX0_SIZE_MASK (0x60000U)
  22648. #define PXP_DITHER_CTRL_SET_IDX_MATRIX0_SIZE_SHIFT (17U)
  22649. #define PXP_DITHER_CTRL_SET_IDX_MATRIX0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_IDX_MATRIX0_SIZE_SHIFT)) & PXP_DITHER_CTRL_SET_IDX_MATRIX0_SIZE_MASK)
  22650. #define PXP_DITHER_CTRL_SET_IDX_MATRIX1_SIZE_MASK (0x180000U)
  22651. #define PXP_DITHER_CTRL_SET_IDX_MATRIX1_SIZE_SHIFT (19U)
  22652. #define PXP_DITHER_CTRL_SET_IDX_MATRIX1_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_IDX_MATRIX1_SIZE_SHIFT)) & PXP_DITHER_CTRL_SET_IDX_MATRIX1_SIZE_MASK)
  22653. #define PXP_DITHER_CTRL_SET_IDX_MATRIX2_SIZE_MASK (0x600000U)
  22654. #define PXP_DITHER_CTRL_SET_IDX_MATRIX2_SIZE_SHIFT (21U)
  22655. #define PXP_DITHER_CTRL_SET_IDX_MATRIX2_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_IDX_MATRIX2_SIZE_SHIFT)) & PXP_DITHER_CTRL_SET_IDX_MATRIX2_SIZE_MASK)
  22656. #define PXP_DITHER_CTRL_SET_FINAL_LUT_ENABLE_MASK (0x800000U)
  22657. #define PXP_DITHER_CTRL_SET_FINAL_LUT_ENABLE_SHIFT (23U)
  22658. #define PXP_DITHER_CTRL_SET_FINAL_LUT_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_FINAL_LUT_ENABLE_SHIFT)) & PXP_DITHER_CTRL_SET_FINAL_LUT_ENABLE_MASK)
  22659. #define PXP_DITHER_CTRL_SET_ORDERED_ROUND_MODE_MASK (0x1000000U)
  22660. #define PXP_DITHER_CTRL_SET_ORDERED_ROUND_MODE_SHIFT (24U)
  22661. #define PXP_DITHER_CTRL_SET_ORDERED_ROUND_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_ORDERED_ROUND_MODE_SHIFT)) & PXP_DITHER_CTRL_SET_ORDERED_ROUND_MODE_MASK)
  22662. #define PXP_DITHER_CTRL_SET_BUSY2_MASK (0x20000000U)
  22663. #define PXP_DITHER_CTRL_SET_BUSY2_SHIFT (29U)
  22664. #define PXP_DITHER_CTRL_SET_BUSY2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_BUSY2_SHIFT)) & PXP_DITHER_CTRL_SET_BUSY2_MASK)
  22665. #define PXP_DITHER_CTRL_SET_BUSY1_MASK (0x40000000U)
  22666. #define PXP_DITHER_CTRL_SET_BUSY1_SHIFT (30U)
  22667. #define PXP_DITHER_CTRL_SET_BUSY1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_BUSY1_SHIFT)) & PXP_DITHER_CTRL_SET_BUSY1_MASK)
  22668. #define PXP_DITHER_CTRL_SET_BUSY0_MASK (0x80000000U)
  22669. #define PXP_DITHER_CTRL_SET_BUSY0_SHIFT (31U)
  22670. #define PXP_DITHER_CTRL_SET_BUSY0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_SET_BUSY0_SHIFT)) & PXP_DITHER_CTRL_SET_BUSY0_MASK)
  22671. /*! @name DITHER_CTRL_CLR - Dither Control Register 0 */
  22672. #define PXP_DITHER_CTRL_CLR_ENABLE0_MASK (0x1U)
  22673. #define PXP_DITHER_CTRL_CLR_ENABLE0_SHIFT (0U)
  22674. #define PXP_DITHER_CTRL_CLR_ENABLE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_ENABLE0_SHIFT)) & PXP_DITHER_CTRL_CLR_ENABLE0_MASK)
  22675. #define PXP_DITHER_CTRL_CLR_ENABLE1_MASK (0x2U)
  22676. #define PXP_DITHER_CTRL_CLR_ENABLE1_SHIFT (1U)
  22677. #define PXP_DITHER_CTRL_CLR_ENABLE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_ENABLE1_SHIFT)) & PXP_DITHER_CTRL_CLR_ENABLE1_MASK)
  22678. #define PXP_DITHER_CTRL_CLR_ENABLE2_MASK (0x4U)
  22679. #define PXP_DITHER_CTRL_CLR_ENABLE2_SHIFT (2U)
  22680. #define PXP_DITHER_CTRL_CLR_ENABLE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_ENABLE2_SHIFT)) & PXP_DITHER_CTRL_CLR_ENABLE2_MASK)
  22681. #define PXP_DITHER_CTRL_CLR_DITHER_MODE0_MASK (0x38U)
  22682. #define PXP_DITHER_CTRL_CLR_DITHER_MODE0_SHIFT (3U)
  22683. #define PXP_DITHER_CTRL_CLR_DITHER_MODE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_DITHER_MODE0_SHIFT)) & PXP_DITHER_CTRL_CLR_DITHER_MODE0_MASK)
  22684. #define PXP_DITHER_CTRL_CLR_DITHER_MODE1_MASK (0x1C0U)
  22685. #define PXP_DITHER_CTRL_CLR_DITHER_MODE1_SHIFT (6U)
  22686. #define PXP_DITHER_CTRL_CLR_DITHER_MODE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_DITHER_MODE1_SHIFT)) & PXP_DITHER_CTRL_CLR_DITHER_MODE1_MASK)
  22687. #define PXP_DITHER_CTRL_CLR_DITHER_MODE2_MASK (0xE00U)
  22688. #define PXP_DITHER_CTRL_CLR_DITHER_MODE2_SHIFT (9U)
  22689. #define PXP_DITHER_CTRL_CLR_DITHER_MODE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_DITHER_MODE2_SHIFT)) & PXP_DITHER_CTRL_CLR_DITHER_MODE2_MASK)
  22690. #define PXP_DITHER_CTRL_CLR_NUM_QUANT_BIT_MASK (0x7000U)
  22691. #define PXP_DITHER_CTRL_CLR_NUM_QUANT_BIT_SHIFT (12U)
  22692. #define PXP_DITHER_CTRL_CLR_NUM_QUANT_BIT(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_NUM_QUANT_BIT_SHIFT)) & PXP_DITHER_CTRL_CLR_NUM_QUANT_BIT_MASK)
  22693. #define PXP_DITHER_CTRL_CLR_LUT_MODE_MASK (0x18000U)
  22694. #define PXP_DITHER_CTRL_CLR_LUT_MODE_SHIFT (15U)
  22695. #define PXP_DITHER_CTRL_CLR_LUT_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_LUT_MODE_SHIFT)) & PXP_DITHER_CTRL_CLR_LUT_MODE_MASK)
  22696. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX0_SIZE_MASK (0x60000U)
  22697. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX0_SIZE_SHIFT (17U)
  22698. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_IDX_MATRIX0_SIZE_SHIFT)) & PXP_DITHER_CTRL_CLR_IDX_MATRIX0_SIZE_MASK)
  22699. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX1_SIZE_MASK (0x180000U)
  22700. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX1_SIZE_SHIFT (19U)
  22701. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX1_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_IDX_MATRIX1_SIZE_SHIFT)) & PXP_DITHER_CTRL_CLR_IDX_MATRIX1_SIZE_MASK)
  22702. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX2_SIZE_MASK (0x600000U)
  22703. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX2_SIZE_SHIFT (21U)
  22704. #define PXP_DITHER_CTRL_CLR_IDX_MATRIX2_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_IDX_MATRIX2_SIZE_SHIFT)) & PXP_DITHER_CTRL_CLR_IDX_MATRIX2_SIZE_MASK)
  22705. #define PXP_DITHER_CTRL_CLR_FINAL_LUT_ENABLE_MASK (0x800000U)
  22706. #define PXP_DITHER_CTRL_CLR_FINAL_LUT_ENABLE_SHIFT (23U)
  22707. #define PXP_DITHER_CTRL_CLR_FINAL_LUT_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_FINAL_LUT_ENABLE_SHIFT)) & PXP_DITHER_CTRL_CLR_FINAL_LUT_ENABLE_MASK)
  22708. #define PXP_DITHER_CTRL_CLR_ORDERED_ROUND_MODE_MASK (0x1000000U)
  22709. #define PXP_DITHER_CTRL_CLR_ORDERED_ROUND_MODE_SHIFT (24U)
  22710. #define PXP_DITHER_CTRL_CLR_ORDERED_ROUND_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_ORDERED_ROUND_MODE_SHIFT)) & PXP_DITHER_CTRL_CLR_ORDERED_ROUND_MODE_MASK)
  22711. #define PXP_DITHER_CTRL_CLR_BUSY2_MASK (0x20000000U)
  22712. #define PXP_DITHER_CTRL_CLR_BUSY2_SHIFT (29U)
  22713. #define PXP_DITHER_CTRL_CLR_BUSY2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_BUSY2_SHIFT)) & PXP_DITHER_CTRL_CLR_BUSY2_MASK)
  22714. #define PXP_DITHER_CTRL_CLR_BUSY1_MASK (0x40000000U)
  22715. #define PXP_DITHER_CTRL_CLR_BUSY1_SHIFT (30U)
  22716. #define PXP_DITHER_CTRL_CLR_BUSY1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_BUSY1_SHIFT)) & PXP_DITHER_CTRL_CLR_BUSY1_MASK)
  22717. #define PXP_DITHER_CTRL_CLR_BUSY0_MASK (0x80000000U)
  22718. #define PXP_DITHER_CTRL_CLR_BUSY0_SHIFT (31U)
  22719. #define PXP_DITHER_CTRL_CLR_BUSY0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_CLR_BUSY0_SHIFT)) & PXP_DITHER_CTRL_CLR_BUSY0_MASK)
  22720. /*! @name DITHER_CTRL_TOG - Dither Control Register 0 */
  22721. #define PXP_DITHER_CTRL_TOG_ENABLE0_MASK (0x1U)
  22722. #define PXP_DITHER_CTRL_TOG_ENABLE0_SHIFT (0U)
  22723. #define PXP_DITHER_CTRL_TOG_ENABLE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_ENABLE0_SHIFT)) & PXP_DITHER_CTRL_TOG_ENABLE0_MASK)
  22724. #define PXP_DITHER_CTRL_TOG_ENABLE1_MASK (0x2U)
  22725. #define PXP_DITHER_CTRL_TOG_ENABLE1_SHIFT (1U)
  22726. #define PXP_DITHER_CTRL_TOG_ENABLE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_ENABLE1_SHIFT)) & PXP_DITHER_CTRL_TOG_ENABLE1_MASK)
  22727. #define PXP_DITHER_CTRL_TOG_ENABLE2_MASK (0x4U)
  22728. #define PXP_DITHER_CTRL_TOG_ENABLE2_SHIFT (2U)
  22729. #define PXP_DITHER_CTRL_TOG_ENABLE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_ENABLE2_SHIFT)) & PXP_DITHER_CTRL_TOG_ENABLE2_MASK)
  22730. #define PXP_DITHER_CTRL_TOG_DITHER_MODE0_MASK (0x38U)
  22731. #define PXP_DITHER_CTRL_TOG_DITHER_MODE0_SHIFT (3U)
  22732. #define PXP_DITHER_CTRL_TOG_DITHER_MODE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_DITHER_MODE0_SHIFT)) & PXP_DITHER_CTRL_TOG_DITHER_MODE0_MASK)
  22733. #define PXP_DITHER_CTRL_TOG_DITHER_MODE1_MASK (0x1C0U)
  22734. #define PXP_DITHER_CTRL_TOG_DITHER_MODE1_SHIFT (6U)
  22735. #define PXP_DITHER_CTRL_TOG_DITHER_MODE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_DITHER_MODE1_SHIFT)) & PXP_DITHER_CTRL_TOG_DITHER_MODE1_MASK)
  22736. #define PXP_DITHER_CTRL_TOG_DITHER_MODE2_MASK (0xE00U)
  22737. #define PXP_DITHER_CTRL_TOG_DITHER_MODE2_SHIFT (9U)
  22738. #define PXP_DITHER_CTRL_TOG_DITHER_MODE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_DITHER_MODE2_SHIFT)) & PXP_DITHER_CTRL_TOG_DITHER_MODE2_MASK)
  22739. #define PXP_DITHER_CTRL_TOG_NUM_QUANT_BIT_MASK (0x7000U)
  22740. #define PXP_DITHER_CTRL_TOG_NUM_QUANT_BIT_SHIFT (12U)
  22741. #define PXP_DITHER_CTRL_TOG_NUM_QUANT_BIT(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_NUM_QUANT_BIT_SHIFT)) & PXP_DITHER_CTRL_TOG_NUM_QUANT_BIT_MASK)
  22742. #define PXP_DITHER_CTRL_TOG_LUT_MODE_MASK (0x18000U)
  22743. #define PXP_DITHER_CTRL_TOG_LUT_MODE_SHIFT (15U)
  22744. #define PXP_DITHER_CTRL_TOG_LUT_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_LUT_MODE_SHIFT)) & PXP_DITHER_CTRL_TOG_LUT_MODE_MASK)
  22745. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX0_SIZE_MASK (0x60000U)
  22746. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX0_SIZE_SHIFT (17U)
  22747. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX0_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_IDX_MATRIX0_SIZE_SHIFT)) & PXP_DITHER_CTRL_TOG_IDX_MATRIX0_SIZE_MASK)
  22748. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX1_SIZE_MASK (0x180000U)
  22749. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX1_SIZE_SHIFT (19U)
  22750. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX1_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_IDX_MATRIX1_SIZE_SHIFT)) & PXP_DITHER_CTRL_TOG_IDX_MATRIX1_SIZE_MASK)
  22751. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX2_SIZE_MASK (0x600000U)
  22752. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX2_SIZE_SHIFT (21U)
  22753. #define PXP_DITHER_CTRL_TOG_IDX_MATRIX2_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_IDX_MATRIX2_SIZE_SHIFT)) & PXP_DITHER_CTRL_TOG_IDX_MATRIX2_SIZE_MASK)
  22754. #define PXP_DITHER_CTRL_TOG_FINAL_LUT_ENABLE_MASK (0x800000U)
  22755. #define PXP_DITHER_CTRL_TOG_FINAL_LUT_ENABLE_SHIFT (23U)
  22756. #define PXP_DITHER_CTRL_TOG_FINAL_LUT_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_FINAL_LUT_ENABLE_SHIFT)) & PXP_DITHER_CTRL_TOG_FINAL_LUT_ENABLE_MASK)
  22757. #define PXP_DITHER_CTRL_TOG_ORDERED_ROUND_MODE_MASK (0x1000000U)
  22758. #define PXP_DITHER_CTRL_TOG_ORDERED_ROUND_MODE_SHIFT (24U)
  22759. #define PXP_DITHER_CTRL_TOG_ORDERED_ROUND_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_ORDERED_ROUND_MODE_SHIFT)) & PXP_DITHER_CTRL_TOG_ORDERED_ROUND_MODE_MASK)
  22760. #define PXP_DITHER_CTRL_TOG_BUSY2_MASK (0x20000000U)
  22761. #define PXP_DITHER_CTRL_TOG_BUSY2_SHIFT (29U)
  22762. #define PXP_DITHER_CTRL_TOG_BUSY2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_BUSY2_SHIFT)) & PXP_DITHER_CTRL_TOG_BUSY2_MASK)
  22763. #define PXP_DITHER_CTRL_TOG_BUSY1_MASK (0x40000000U)
  22764. #define PXP_DITHER_CTRL_TOG_BUSY1_SHIFT (30U)
  22765. #define PXP_DITHER_CTRL_TOG_BUSY1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_BUSY1_SHIFT)) & PXP_DITHER_CTRL_TOG_BUSY1_MASK)
  22766. #define PXP_DITHER_CTRL_TOG_BUSY0_MASK (0x80000000U)
  22767. #define PXP_DITHER_CTRL_TOG_BUSY0_SHIFT (31U)
  22768. #define PXP_DITHER_CTRL_TOG_BUSY0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_CTRL_TOG_BUSY0_SHIFT)) & PXP_DITHER_CTRL_TOG_BUSY0_MASK)
  22769. /*! @name DITHER_FINAL_LUT_DATA0 - Final stage lookup value Register */
  22770. #define PXP_DITHER_FINAL_LUT_DATA0_DATA0_MASK (0xFFU)
  22771. #define PXP_DITHER_FINAL_LUT_DATA0_DATA0_SHIFT (0U)
  22772. #define PXP_DITHER_FINAL_LUT_DATA0_DATA0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_DATA0_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_DATA0_MASK)
  22773. #define PXP_DITHER_FINAL_LUT_DATA0_DATA1_MASK (0xFF00U)
  22774. #define PXP_DITHER_FINAL_LUT_DATA0_DATA1_SHIFT (8U)
  22775. #define PXP_DITHER_FINAL_LUT_DATA0_DATA1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_DATA1_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_DATA1_MASK)
  22776. #define PXP_DITHER_FINAL_LUT_DATA0_DATA2_MASK (0xFF0000U)
  22777. #define PXP_DITHER_FINAL_LUT_DATA0_DATA2_SHIFT (16U)
  22778. #define PXP_DITHER_FINAL_LUT_DATA0_DATA2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_DATA2_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_DATA2_MASK)
  22779. #define PXP_DITHER_FINAL_LUT_DATA0_DATA3_MASK (0xFF000000U)
  22780. #define PXP_DITHER_FINAL_LUT_DATA0_DATA3_SHIFT (24U)
  22781. #define PXP_DITHER_FINAL_LUT_DATA0_DATA3(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_DATA3_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_DATA3_MASK)
  22782. /*! @name DITHER_FINAL_LUT_DATA0_SET - Final stage lookup value Register */
  22783. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA0_MASK (0xFFU)
  22784. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA0_SHIFT (0U)
  22785. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_SET_DATA0_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_SET_DATA0_MASK)
  22786. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA1_MASK (0xFF00U)
  22787. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA1_SHIFT (8U)
  22788. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_SET_DATA1_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_SET_DATA1_MASK)
  22789. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA2_MASK (0xFF0000U)
  22790. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA2_SHIFT (16U)
  22791. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_SET_DATA2_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_SET_DATA2_MASK)
  22792. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA3_MASK (0xFF000000U)
  22793. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA3_SHIFT (24U)
  22794. #define PXP_DITHER_FINAL_LUT_DATA0_SET_DATA3(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_SET_DATA3_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_SET_DATA3_MASK)
  22795. /*! @name DITHER_FINAL_LUT_DATA0_CLR - Final stage lookup value Register */
  22796. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA0_MASK (0xFFU)
  22797. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA0_SHIFT (0U)
  22798. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA0_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA0_MASK)
  22799. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA1_MASK (0xFF00U)
  22800. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA1_SHIFT (8U)
  22801. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA1_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA1_MASK)
  22802. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA2_MASK (0xFF0000U)
  22803. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA2_SHIFT (16U)
  22804. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA2_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA2_MASK)
  22805. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA3_MASK (0xFF000000U)
  22806. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA3_SHIFT (24U)
  22807. #define PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA3(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA3_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_CLR_DATA3_MASK)
  22808. /*! @name DITHER_FINAL_LUT_DATA0_TOG - Final stage lookup value Register */
  22809. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA0_MASK (0xFFU)
  22810. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA0_SHIFT (0U)
  22811. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA0(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA0_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA0_MASK)
  22812. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA1_MASK (0xFF00U)
  22813. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA1_SHIFT (8U)
  22814. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA1(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA1_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA1_MASK)
  22815. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA2_MASK (0xFF0000U)
  22816. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA2_SHIFT (16U)
  22817. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA2(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA2_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA2_MASK)
  22818. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA3_MASK (0xFF000000U)
  22819. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA3_SHIFT (24U)
  22820. #define PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA3(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA3_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA0_TOG_DATA3_MASK)
  22821. /*! @name DITHER_FINAL_LUT_DATA1 - Final stage lookup value Register */
  22822. #define PXP_DITHER_FINAL_LUT_DATA1_DATA4_MASK (0xFFU)
  22823. #define PXP_DITHER_FINAL_LUT_DATA1_DATA4_SHIFT (0U)
  22824. #define PXP_DITHER_FINAL_LUT_DATA1_DATA4(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_DATA4_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_DATA4_MASK)
  22825. #define PXP_DITHER_FINAL_LUT_DATA1_DATA5_MASK (0xFF00U)
  22826. #define PXP_DITHER_FINAL_LUT_DATA1_DATA5_SHIFT (8U)
  22827. #define PXP_DITHER_FINAL_LUT_DATA1_DATA5(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_DATA5_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_DATA5_MASK)
  22828. #define PXP_DITHER_FINAL_LUT_DATA1_DATA6_MASK (0xFF0000U)
  22829. #define PXP_DITHER_FINAL_LUT_DATA1_DATA6_SHIFT (16U)
  22830. #define PXP_DITHER_FINAL_LUT_DATA1_DATA6(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_DATA6_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_DATA6_MASK)
  22831. #define PXP_DITHER_FINAL_LUT_DATA1_DATA7_MASK (0xFF000000U)
  22832. #define PXP_DITHER_FINAL_LUT_DATA1_DATA7_SHIFT (24U)
  22833. #define PXP_DITHER_FINAL_LUT_DATA1_DATA7(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_DATA7_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_DATA7_MASK)
  22834. /*! @name DITHER_FINAL_LUT_DATA1_SET - Final stage lookup value Register */
  22835. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA4_MASK (0xFFU)
  22836. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA4_SHIFT (0U)
  22837. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA4(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_SET_DATA4_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_SET_DATA4_MASK)
  22838. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA5_MASK (0xFF00U)
  22839. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA5_SHIFT (8U)
  22840. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA5(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_SET_DATA5_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_SET_DATA5_MASK)
  22841. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA6_MASK (0xFF0000U)
  22842. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA6_SHIFT (16U)
  22843. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA6(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_SET_DATA6_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_SET_DATA6_MASK)
  22844. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA7_MASK (0xFF000000U)
  22845. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA7_SHIFT (24U)
  22846. #define PXP_DITHER_FINAL_LUT_DATA1_SET_DATA7(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_SET_DATA7_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_SET_DATA7_MASK)
  22847. /*! @name DITHER_FINAL_LUT_DATA1_CLR - Final stage lookup value Register */
  22848. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA4_MASK (0xFFU)
  22849. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA4_SHIFT (0U)
  22850. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA4(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA4_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA4_MASK)
  22851. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA5_MASK (0xFF00U)
  22852. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA5_SHIFT (8U)
  22853. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA5(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA5_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA5_MASK)
  22854. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA6_MASK (0xFF0000U)
  22855. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA6_SHIFT (16U)
  22856. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA6(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA6_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA6_MASK)
  22857. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA7_MASK (0xFF000000U)
  22858. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA7_SHIFT (24U)
  22859. #define PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA7(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA7_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_CLR_DATA7_MASK)
  22860. /*! @name DITHER_FINAL_LUT_DATA1_TOG - Final stage lookup value Register */
  22861. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA4_MASK (0xFFU)
  22862. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA4_SHIFT (0U)
  22863. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA4(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA4_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA4_MASK)
  22864. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA5_MASK (0xFF00U)
  22865. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA5_SHIFT (8U)
  22866. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA5(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA5_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA5_MASK)
  22867. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA6_MASK (0xFF0000U)
  22868. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA6_SHIFT (16U)
  22869. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA6(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA6_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA6_MASK)
  22870. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA7_MASK (0xFF000000U)
  22871. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA7_SHIFT (24U)
  22872. #define PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA7(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA7_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA1_TOG_DATA7_MASK)
  22873. /*! @name DITHER_FINAL_LUT_DATA2 - Final stage lookup value Register */
  22874. #define PXP_DITHER_FINAL_LUT_DATA2_DATA8_MASK (0xFFU)
  22875. #define PXP_DITHER_FINAL_LUT_DATA2_DATA8_SHIFT (0U)
  22876. #define PXP_DITHER_FINAL_LUT_DATA2_DATA8(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_DATA8_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_DATA8_MASK)
  22877. #define PXP_DITHER_FINAL_LUT_DATA2_DATA9_MASK (0xFF00U)
  22878. #define PXP_DITHER_FINAL_LUT_DATA2_DATA9_SHIFT (8U)
  22879. #define PXP_DITHER_FINAL_LUT_DATA2_DATA9(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_DATA9_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_DATA9_MASK)
  22880. #define PXP_DITHER_FINAL_LUT_DATA2_DATA10_MASK (0xFF0000U)
  22881. #define PXP_DITHER_FINAL_LUT_DATA2_DATA10_SHIFT (16U)
  22882. #define PXP_DITHER_FINAL_LUT_DATA2_DATA10(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_DATA10_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_DATA10_MASK)
  22883. #define PXP_DITHER_FINAL_LUT_DATA2_DATA11_MASK (0xFF000000U)
  22884. #define PXP_DITHER_FINAL_LUT_DATA2_DATA11_SHIFT (24U)
  22885. #define PXP_DITHER_FINAL_LUT_DATA2_DATA11(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_DATA11_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_DATA11_MASK)
  22886. /*! @name DITHER_FINAL_LUT_DATA2_SET - Final stage lookup value Register */
  22887. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA8_MASK (0xFFU)
  22888. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA8_SHIFT (0U)
  22889. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA8(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_SET_DATA8_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_SET_DATA8_MASK)
  22890. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA9_MASK (0xFF00U)
  22891. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA9_SHIFT (8U)
  22892. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA9(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_SET_DATA9_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_SET_DATA9_MASK)
  22893. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA10_MASK (0xFF0000U)
  22894. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA10_SHIFT (16U)
  22895. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA10(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_SET_DATA10_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_SET_DATA10_MASK)
  22896. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA11_MASK (0xFF000000U)
  22897. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA11_SHIFT (24U)
  22898. #define PXP_DITHER_FINAL_LUT_DATA2_SET_DATA11(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_SET_DATA11_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_SET_DATA11_MASK)
  22899. /*! @name DITHER_FINAL_LUT_DATA2_CLR - Final stage lookup value Register */
  22900. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA8_MASK (0xFFU)
  22901. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA8_SHIFT (0U)
  22902. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA8(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA8_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA8_MASK)
  22903. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA9_MASK (0xFF00U)
  22904. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA9_SHIFT (8U)
  22905. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA9(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA9_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA9_MASK)
  22906. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA10_MASK (0xFF0000U)
  22907. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA10_SHIFT (16U)
  22908. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA10(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA10_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA10_MASK)
  22909. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA11_MASK (0xFF000000U)
  22910. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA11_SHIFT (24U)
  22911. #define PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA11(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA11_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_CLR_DATA11_MASK)
  22912. /*! @name DITHER_FINAL_LUT_DATA2_TOG - Final stage lookup value Register */
  22913. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA8_MASK (0xFFU)
  22914. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA8_SHIFT (0U)
  22915. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA8(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA8_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA8_MASK)
  22916. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA9_MASK (0xFF00U)
  22917. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA9_SHIFT (8U)
  22918. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA9(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA9_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA9_MASK)
  22919. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA10_MASK (0xFF0000U)
  22920. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA10_SHIFT (16U)
  22921. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA10(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA10_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA10_MASK)
  22922. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA11_MASK (0xFF000000U)
  22923. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA11_SHIFT (24U)
  22924. #define PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA11(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA11_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA2_TOG_DATA11_MASK)
  22925. /*! @name DITHER_FINAL_LUT_DATA3 - Final stage lookup value Register */
  22926. #define PXP_DITHER_FINAL_LUT_DATA3_DATA12_MASK (0xFFU)
  22927. #define PXP_DITHER_FINAL_LUT_DATA3_DATA12_SHIFT (0U)
  22928. #define PXP_DITHER_FINAL_LUT_DATA3_DATA12(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_DATA12_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_DATA12_MASK)
  22929. #define PXP_DITHER_FINAL_LUT_DATA3_DATA13_MASK (0xFF00U)
  22930. #define PXP_DITHER_FINAL_LUT_DATA3_DATA13_SHIFT (8U)
  22931. #define PXP_DITHER_FINAL_LUT_DATA3_DATA13(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_DATA13_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_DATA13_MASK)
  22932. #define PXP_DITHER_FINAL_LUT_DATA3_DATA14_MASK (0xFF0000U)
  22933. #define PXP_DITHER_FINAL_LUT_DATA3_DATA14_SHIFT (16U)
  22934. #define PXP_DITHER_FINAL_LUT_DATA3_DATA14(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_DATA14_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_DATA14_MASK)
  22935. #define PXP_DITHER_FINAL_LUT_DATA3_DATA15_MASK (0xFF000000U)
  22936. #define PXP_DITHER_FINAL_LUT_DATA3_DATA15_SHIFT (24U)
  22937. #define PXP_DITHER_FINAL_LUT_DATA3_DATA15(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_DATA15_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_DATA15_MASK)
  22938. /*! @name DITHER_FINAL_LUT_DATA3_SET - Final stage lookup value Register */
  22939. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA12_MASK (0xFFU)
  22940. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA12_SHIFT (0U)
  22941. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA12(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_SET_DATA12_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_SET_DATA12_MASK)
  22942. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA13_MASK (0xFF00U)
  22943. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA13_SHIFT (8U)
  22944. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA13(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_SET_DATA13_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_SET_DATA13_MASK)
  22945. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA14_MASK (0xFF0000U)
  22946. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA14_SHIFT (16U)
  22947. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA14(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_SET_DATA14_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_SET_DATA14_MASK)
  22948. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA15_MASK (0xFF000000U)
  22949. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA15_SHIFT (24U)
  22950. #define PXP_DITHER_FINAL_LUT_DATA3_SET_DATA15(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_SET_DATA15_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_SET_DATA15_MASK)
  22951. /*! @name DITHER_FINAL_LUT_DATA3_CLR - Final stage lookup value Register */
  22952. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA12_MASK (0xFFU)
  22953. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA12_SHIFT (0U)
  22954. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA12(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA12_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA12_MASK)
  22955. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA13_MASK (0xFF00U)
  22956. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA13_SHIFT (8U)
  22957. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA13(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA13_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA13_MASK)
  22958. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA14_MASK (0xFF0000U)
  22959. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA14_SHIFT (16U)
  22960. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA14(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA14_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA14_MASK)
  22961. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA15_MASK (0xFF000000U)
  22962. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA15_SHIFT (24U)
  22963. #define PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA15(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA15_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_CLR_DATA15_MASK)
  22964. /*! @name DITHER_FINAL_LUT_DATA3_TOG - Final stage lookup value Register */
  22965. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA12_MASK (0xFFU)
  22966. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA12_SHIFT (0U)
  22967. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA12(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA12_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA12_MASK)
  22968. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA13_MASK (0xFF00U)
  22969. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA13_SHIFT (8U)
  22970. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA13(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA13_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA13_MASK)
  22971. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA14_MASK (0xFF0000U)
  22972. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA14_SHIFT (16U)
  22973. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA14(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA14_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA14_MASK)
  22974. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA15_MASK (0xFF000000U)
  22975. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA15_SHIFT (24U)
  22976. #define PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA15(x) (((uint32_t)(((uint32_t)(x)) << PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA15_SHIFT)) & PXP_DITHER_FINAL_LUT_DATA3_TOG_DATA15_MASK)
  22977. /*! @name WFE_B_CTRL - This register defines the control bits for the pxp wfe sub-block */
  22978. #define PXP_WFE_B_CTRL_ENABLE_MASK (0x1U)
  22979. #define PXP_WFE_B_CTRL_ENABLE_SHIFT (0U)
  22980. #define PXP_WFE_B_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_ENABLE_SHIFT)) & PXP_WFE_B_CTRL_ENABLE_MASK)
  22981. #define PXP_WFE_B_CTRL_SW_RESET_MASK (0x4U)
  22982. #define PXP_WFE_B_CTRL_SW_RESET_SHIFT (2U)
  22983. #define PXP_WFE_B_CTRL_SW_RESET(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_SW_RESET_SHIFT)) & PXP_WFE_B_CTRL_SW_RESET_MASK)
  22984. #define PXP_WFE_B_CTRL_DONE_MASK (0x80000000U)
  22985. #define PXP_WFE_B_CTRL_DONE_SHIFT (31U)
  22986. #define PXP_WFE_B_CTRL_DONE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_DONE_SHIFT)) & PXP_WFE_B_CTRL_DONE_MASK)
  22987. /*! @name WFE_B_CTRL_SET - This register defines the control bits for the pxp wfe sub-block */
  22988. #define PXP_WFE_B_CTRL_SET_ENABLE_MASK (0x1U)
  22989. #define PXP_WFE_B_CTRL_SET_ENABLE_SHIFT (0U)
  22990. #define PXP_WFE_B_CTRL_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_SET_ENABLE_SHIFT)) & PXP_WFE_B_CTRL_SET_ENABLE_MASK)
  22991. #define PXP_WFE_B_CTRL_SET_SW_RESET_MASK (0x4U)
  22992. #define PXP_WFE_B_CTRL_SET_SW_RESET_SHIFT (2U)
  22993. #define PXP_WFE_B_CTRL_SET_SW_RESET(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_SET_SW_RESET_SHIFT)) & PXP_WFE_B_CTRL_SET_SW_RESET_MASK)
  22994. #define PXP_WFE_B_CTRL_SET_DONE_MASK (0x80000000U)
  22995. #define PXP_WFE_B_CTRL_SET_DONE_SHIFT (31U)
  22996. #define PXP_WFE_B_CTRL_SET_DONE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_SET_DONE_SHIFT)) & PXP_WFE_B_CTRL_SET_DONE_MASK)
  22997. /*! @name WFE_B_CTRL_CLR - This register defines the control bits for the pxp wfe sub-block */
  22998. #define PXP_WFE_B_CTRL_CLR_ENABLE_MASK (0x1U)
  22999. #define PXP_WFE_B_CTRL_CLR_ENABLE_SHIFT (0U)
  23000. #define PXP_WFE_B_CTRL_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_CLR_ENABLE_SHIFT)) & PXP_WFE_B_CTRL_CLR_ENABLE_MASK)
  23001. #define PXP_WFE_B_CTRL_CLR_SW_RESET_MASK (0x4U)
  23002. #define PXP_WFE_B_CTRL_CLR_SW_RESET_SHIFT (2U)
  23003. #define PXP_WFE_B_CTRL_CLR_SW_RESET(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_CLR_SW_RESET_SHIFT)) & PXP_WFE_B_CTRL_CLR_SW_RESET_MASK)
  23004. #define PXP_WFE_B_CTRL_CLR_DONE_MASK (0x80000000U)
  23005. #define PXP_WFE_B_CTRL_CLR_DONE_SHIFT (31U)
  23006. #define PXP_WFE_B_CTRL_CLR_DONE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_CLR_DONE_SHIFT)) & PXP_WFE_B_CTRL_CLR_DONE_MASK)
  23007. /*! @name WFE_B_CTRL_TOG - This register defines the control bits for the pxp wfe sub-block */
  23008. #define PXP_WFE_B_CTRL_TOG_ENABLE_MASK (0x1U)
  23009. #define PXP_WFE_B_CTRL_TOG_ENABLE_SHIFT (0U)
  23010. #define PXP_WFE_B_CTRL_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_TOG_ENABLE_SHIFT)) & PXP_WFE_B_CTRL_TOG_ENABLE_MASK)
  23011. #define PXP_WFE_B_CTRL_TOG_SW_RESET_MASK (0x4U)
  23012. #define PXP_WFE_B_CTRL_TOG_SW_RESET_SHIFT (2U)
  23013. #define PXP_WFE_B_CTRL_TOG_SW_RESET(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_TOG_SW_RESET_SHIFT)) & PXP_WFE_B_CTRL_TOG_SW_RESET_MASK)
  23014. #define PXP_WFE_B_CTRL_TOG_DONE_MASK (0x80000000U)
  23015. #define PXP_WFE_B_CTRL_TOG_DONE_SHIFT (31U)
  23016. #define PXP_WFE_B_CTRL_TOG_DONE(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_CTRL_TOG_DONE_SHIFT)) & PXP_WFE_B_CTRL_TOG_DONE_MASK)
  23017. /*! @name WFE_B_DIMENSIONS - This register defines the control bits for the pxp wfe sub-block */
  23018. #define PXP_WFE_B_DIMENSIONS_WIDTH_MASK (0xFFFU)
  23019. #define PXP_WFE_B_DIMENSIONS_WIDTH_SHIFT (0U)
  23020. #define PXP_WFE_B_DIMENSIONS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_DIMENSIONS_WIDTH_SHIFT)) & PXP_WFE_B_DIMENSIONS_WIDTH_MASK)
  23021. #define PXP_WFE_B_DIMENSIONS_HEIGHT_MASK (0xFFF0000U)
  23022. #define PXP_WFE_B_DIMENSIONS_HEIGHT_SHIFT (16U)
  23023. #define PXP_WFE_B_DIMENSIONS_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_DIMENSIONS_HEIGHT_SHIFT)) & PXP_WFE_B_DIMENSIONS_HEIGHT_MASK)
  23024. /*! @name WFE_B_OFFSET - This register defines the control bits for the pxp wfe sub-block */
  23025. #define PXP_WFE_B_OFFSET_X_OFFSET_MASK (0xFFFU)
  23026. #define PXP_WFE_B_OFFSET_X_OFFSET_SHIFT (0U)
  23027. #define PXP_WFE_B_OFFSET_X_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_OFFSET_X_OFFSET_SHIFT)) & PXP_WFE_B_OFFSET_X_OFFSET_MASK)
  23028. #define PXP_WFE_B_OFFSET_Y_OFFSET_MASK (0xFFF0000U)
  23029. #define PXP_WFE_B_OFFSET_Y_OFFSET_SHIFT (16U)
  23030. #define PXP_WFE_B_OFFSET_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_OFFSET_Y_OFFSET_SHIFT)) & PXP_WFE_B_OFFSET_Y_OFFSET_MASK)
  23031. /*! @name WFE_B_SW_DATA_REGS - This register defines the control bits for the pxp wfe sub-block */
  23032. #define PXP_WFE_B_SW_DATA_REGS_VAL0_MASK (0xFFU)
  23033. #define PXP_WFE_B_SW_DATA_REGS_VAL0_SHIFT (0U)
  23034. #define PXP_WFE_B_SW_DATA_REGS_VAL0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_SW_DATA_REGS_VAL0_SHIFT)) & PXP_WFE_B_SW_DATA_REGS_VAL0_MASK)
  23035. #define PXP_WFE_B_SW_DATA_REGS_VAL1_MASK (0xFF00U)
  23036. #define PXP_WFE_B_SW_DATA_REGS_VAL1_SHIFT (8U)
  23037. #define PXP_WFE_B_SW_DATA_REGS_VAL1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_SW_DATA_REGS_VAL1_SHIFT)) & PXP_WFE_B_SW_DATA_REGS_VAL1_MASK)
  23038. #define PXP_WFE_B_SW_DATA_REGS_VAL2_MASK (0xFF0000U)
  23039. #define PXP_WFE_B_SW_DATA_REGS_VAL2_SHIFT (16U)
  23040. #define PXP_WFE_B_SW_DATA_REGS_VAL2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_SW_DATA_REGS_VAL2_SHIFT)) & PXP_WFE_B_SW_DATA_REGS_VAL2_MASK)
  23041. #define PXP_WFE_B_SW_DATA_REGS_VAL3_MASK (0xFF000000U)
  23042. #define PXP_WFE_B_SW_DATA_REGS_VAL3_SHIFT (24U)
  23043. #define PXP_WFE_B_SW_DATA_REGS_VAL3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_SW_DATA_REGS_VAL3_SHIFT)) & PXP_WFE_B_SW_DATA_REGS_VAL3_MASK)
  23044. /*! @name WFE_B_SW_FLAG_REGS - This register defines the control bits for the pxp wfe sub-block */
  23045. #define PXP_WFE_B_SW_FLAG_REGS_VAL0_MASK (0x1U)
  23046. #define PXP_WFE_B_SW_FLAG_REGS_VAL0_SHIFT (0U)
  23047. #define PXP_WFE_B_SW_FLAG_REGS_VAL0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_SW_FLAG_REGS_VAL0_SHIFT)) & PXP_WFE_B_SW_FLAG_REGS_VAL0_MASK)
  23048. #define PXP_WFE_B_SW_FLAG_REGS_VAL1_MASK (0x2U)
  23049. #define PXP_WFE_B_SW_FLAG_REGS_VAL1_SHIFT (1U)
  23050. #define PXP_WFE_B_SW_FLAG_REGS_VAL1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_SW_FLAG_REGS_VAL1_SHIFT)) & PXP_WFE_B_SW_FLAG_REGS_VAL1_MASK)
  23051. #define PXP_WFE_B_SW_FLAG_REGS_VAL2_MASK (0x4U)
  23052. #define PXP_WFE_B_SW_FLAG_REGS_VAL2_SHIFT (2U)
  23053. #define PXP_WFE_B_SW_FLAG_REGS_VAL2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_SW_FLAG_REGS_VAL2_SHIFT)) & PXP_WFE_B_SW_FLAG_REGS_VAL2_MASK)
  23054. #define PXP_WFE_B_SW_FLAG_REGS_VAL3_MASK (0x8U)
  23055. #define PXP_WFE_B_SW_FLAG_REGS_VAL3_SHIFT (3U)
  23056. #define PXP_WFE_B_SW_FLAG_REGS_VAL3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_SW_FLAG_REGS_VAL3_SHIFT)) & PXP_WFE_B_SW_FLAG_REGS_VAL3_MASK)
  23057. /*! @name WFE_B_STAGE1_MUX0 - This register defines the control bits for the pxp wfe sub-block */
  23058. #define PXP_WFE_B_STAGE1_MUX0_MUX0_MASK (0x3FU)
  23059. #define PXP_WFE_B_STAGE1_MUX0_MUX0_SHIFT (0U)
  23060. #define PXP_WFE_B_STAGE1_MUX0_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_MUX0_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_MUX0_MASK)
  23061. #define PXP_WFE_B_STAGE1_MUX0_MUX1_MASK (0x3F00U)
  23062. #define PXP_WFE_B_STAGE1_MUX0_MUX1_SHIFT (8U)
  23063. #define PXP_WFE_B_STAGE1_MUX0_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_MUX1_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_MUX1_MASK)
  23064. #define PXP_WFE_B_STAGE1_MUX0_MUX2_MASK (0x3F0000U)
  23065. #define PXP_WFE_B_STAGE1_MUX0_MUX2_SHIFT (16U)
  23066. #define PXP_WFE_B_STAGE1_MUX0_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_MUX2_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_MUX2_MASK)
  23067. #define PXP_WFE_B_STAGE1_MUX0_MUX3_MASK (0x3F000000U)
  23068. #define PXP_WFE_B_STAGE1_MUX0_MUX3_SHIFT (24U)
  23069. #define PXP_WFE_B_STAGE1_MUX0_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_MUX3_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_MUX3_MASK)
  23070. /*! @name WFE_B_STAGE1_MUX0_SET - This register defines the control bits for the pxp wfe sub-block */
  23071. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX0_MASK (0x3FU)
  23072. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX0_SHIFT (0U)
  23073. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_SET_MUX0_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_SET_MUX0_MASK)
  23074. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX1_MASK (0x3F00U)
  23075. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX1_SHIFT (8U)
  23076. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_SET_MUX1_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_SET_MUX1_MASK)
  23077. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX2_MASK (0x3F0000U)
  23078. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX2_SHIFT (16U)
  23079. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_SET_MUX2_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_SET_MUX2_MASK)
  23080. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX3_MASK (0x3F000000U)
  23081. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX3_SHIFT (24U)
  23082. #define PXP_WFE_B_STAGE1_MUX0_SET_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_SET_MUX3_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_SET_MUX3_MASK)
  23083. /*! @name WFE_B_STAGE1_MUX0_CLR - This register defines the control bits for the pxp wfe sub-block */
  23084. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX0_MASK (0x3FU)
  23085. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX0_SHIFT (0U)
  23086. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_CLR_MUX0_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_CLR_MUX0_MASK)
  23087. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX1_MASK (0x3F00U)
  23088. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX1_SHIFT (8U)
  23089. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_CLR_MUX1_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_CLR_MUX1_MASK)
  23090. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX2_MASK (0x3F0000U)
  23091. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX2_SHIFT (16U)
  23092. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_CLR_MUX2_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_CLR_MUX2_MASK)
  23093. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX3_MASK (0x3F000000U)
  23094. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX3_SHIFT (24U)
  23095. #define PXP_WFE_B_STAGE1_MUX0_CLR_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_CLR_MUX3_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_CLR_MUX3_MASK)
  23096. /*! @name WFE_B_STAGE1_MUX0_TOG - This register defines the control bits for the pxp wfe sub-block */
  23097. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX0_MASK (0x3FU)
  23098. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX0_SHIFT (0U)
  23099. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_TOG_MUX0_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_TOG_MUX0_MASK)
  23100. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX1_MASK (0x3F00U)
  23101. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX1_SHIFT (8U)
  23102. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_TOG_MUX1_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_TOG_MUX1_MASK)
  23103. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX2_MASK (0x3F0000U)
  23104. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX2_SHIFT (16U)
  23105. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_TOG_MUX2_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_TOG_MUX2_MASK)
  23106. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX3_MASK (0x3F000000U)
  23107. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX3_SHIFT (24U)
  23108. #define PXP_WFE_B_STAGE1_MUX0_TOG_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX0_TOG_MUX3_SHIFT)) & PXP_WFE_B_STAGE1_MUX0_TOG_MUX3_MASK)
  23109. /*! @name WFE_B_STAGE1_MUX1 - This register defines the control bits for the pxp wfe sub-block */
  23110. #define PXP_WFE_B_STAGE1_MUX1_MUX4_MASK (0x3FU)
  23111. #define PXP_WFE_B_STAGE1_MUX1_MUX4_SHIFT (0U)
  23112. #define PXP_WFE_B_STAGE1_MUX1_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_MUX4_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_MUX4_MASK)
  23113. #define PXP_WFE_B_STAGE1_MUX1_MUX5_MASK (0x3F00U)
  23114. #define PXP_WFE_B_STAGE1_MUX1_MUX5_SHIFT (8U)
  23115. #define PXP_WFE_B_STAGE1_MUX1_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_MUX5_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_MUX5_MASK)
  23116. #define PXP_WFE_B_STAGE1_MUX1_MUX6_MASK (0x3F0000U)
  23117. #define PXP_WFE_B_STAGE1_MUX1_MUX6_SHIFT (16U)
  23118. #define PXP_WFE_B_STAGE1_MUX1_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_MUX6_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_MUX6_MASK)
  23119. #define PXP_WFE_B_STAGE1_MUX1_MUX7_MASK (0x3F000000U)
  23120. #define PXP_WFE_B_STAGE1_MUX1_MUX7_SHIFT (24U)
  23121. #define PXP_WFE_B_STAGE1_MUX1_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_MUX7_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_MUX7_MASK)
  23122. /*! @name WFE_B_STAGE1_MUX1_SET - This register defines the control bits for the pxp wfe sub-block */
  23123. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX4_MASK (0x3FU)
  23124. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX4_SHIFT (0U)
  23125. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_SET_MUX4_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_SET_MUX4_MASK)
  23126. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX5_MASK (0x3F00U)
  23127. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX5_SHIFT (8U)
  23128. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_SET_MUX5_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_SET_MUX5_MASK)
  23129. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX6_MASK (0x3F0000U)
  23130. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX6_SHIFT (16U)
  23131. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_SET_MUX6_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_SET_MUX6_MASK)
  23132. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX7_MASK (0x3F000000U)
  23133. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX7_SHIFT (24U)
  23134. #define PXP_WFE_B_STAGE1_MUX1_SET_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_SET_MUX7_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_SET_MUX7_MASK)
  23135. /*! @name WFE_B_STAGE1_MUX1_CLR - This register defines the control bits for the pxp wfe sub-block */
  23136. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX4_MASK (0x3FU)
  23137. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX4_SHIFT (0U)
  23138. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_CLR_MUX4_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_CLR_MUX4_MASK)
  23139. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX5_MASK (0x3F00U)
  23140. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX5_SHIFT (8U)
  23141. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_CLR_MUX5_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_CLR_MUX5_MASK)
  23142. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX6_MASK (0x3F0000U)
  23143. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX6_SHIFT (16U)
  23144. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_CLR_MUX6_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_CLR_MUX6_MASK)
  23145. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX7_MASK (0x3F000000U)
  23146. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX7_SHIFT (24U)
  23147. #define PXP_WFE_B_STAGE1_MUX1_CLR_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_CLR_MUX7_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_CLR_MUX7_MASK)
  23148. /*! @name WFE_B_STAGE1_MUX1_TOG - This register defines the control bits for the pxp wfe sub-block */
  23149. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX4_MASK (0x3FU)
  23150. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX4_SHIFT (0U)
  23151. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_TOG_MUX4_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_TOG_MUX4_MASK)
  23152. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX5_MASK (0x3F00U)
  23153. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX5_SHIFT (8U)
  23154. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_TOG_MUX5_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_TOG_MUX5_MASK)
  23155. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX6_MASK (0x3F0000U)
  23156. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX6_SHIFT (16U)
  23157. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_TOG_MUX6_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_TOG_MUX6_MASK)
  23158. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX7_MASK (0x3F000000U)
  23159. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX7_SHIFT (24U)
  23160. #define PXP_WFE_B_STAGE1_MUX1_TOG_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX1_TOG_MUX7_SHIFT)) & PXP_WFE_B_STAGE1_MUX1_TOG_MUX7_MASK)
  23161. /*! @name WFE_B_STAGE1_MUX2 - This register defines the control bits for the pxp wfe sub-block */
  23162. #define PXP_WFE_B_STAGE1_MUX2_MUX8_MASK (0x3FU)
  23163. #define PXP_WFE_B_STAGE1_MUX2_MUX8_SHIFT (0U)
  23164. #define PXP_WFE_B_STAGE1_MUX2_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_MUX8_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_MUX8_MASK)
  23165. #define PXP_WFE_B_STAGE1_MUX2_MUX9_MASK (0x3F00U)
  23166. #define PXP_WFE_B_STAGE1_MUX2_MUX9_SHIFT (8U)
  23167. #define PXP_WFE_B_STAGE1_MUX2_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_MUX9_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_MUX9_MASK)
  23168. #define PXP_WFE_B_STAGE1_MUX2_MUX10_MASK (0x3F0000U)
  23169. #define PXP_WFE_B_STAGE1_MUX2_MUX10_SHIFT (16U)
  23170. #define PXP_WFE_B_STAGE1_MUX2_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_MUX10_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_MUX10_MASK)
  23171. #define PXP_WFE_B_STAGE1_MUX2_MUX11_MASK (0x3F000000U)
  23172. #define PXP_WFE_B_STAGE1_MUX2_MUX11_SHIFT (24U)
  23173. #define PXP_WFE_B_STAGE1_MUX2_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_MUX11_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_MUX11_MASK)
  23174. /*! @name WFE_B_STAGE1_MUX2_SET - This register defines the control bits for the pxp wfe sub-block */
  23175. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX8_MASK (0x3FU)
  23176. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX8_SHIFT (0U)
  23177. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_SET_MUX8_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_SET_MUX8_MASK)
  23178. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX9_MASK (0x3F00U)
  23179. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX9_SHIFT (8U)
  23180. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_SET_MUX9_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_SET_MUX9_MASK)
  23181. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX10_MASK (0x3F0000U)
  23182. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX10_SHIFT (16U)
  23183. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_SET_MUX10_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_SET_MUX10_MASK)
  23184. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX11_MASK (0x3F000000U)
  23185. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX11_SHIFT (24U)
  23186. #define PXP_WFE_B_STAGE1_MUX2_SET_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_SET_MUX11_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_SET_MUX11_MASK)
  23187. /*! @name WFE_B_STAGE1_MUX2_CLR - This register defines the control bits for the pxp wfe sub-block */
  23188. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX8_MASK (0x3FU)
  23189. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX8_SHIFT (0U)
  23190. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_CLR_MUX8_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_CLR_MUX8_MASK)
  23191. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX9_MASK (0x3F00U)
  23192. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX9_SHIFT (8U)
  23193. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_CLR_MUX9_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_CLR_MUX9_MASK)
  23194. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX10_MASK (0x3F0000U)
  23195. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX10_SHIFT (16U)
  23196. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_CLR_MUX10_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_CLR_MUX10_MASK)
  23197. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX11_MASK (0x3F000000U)
  23198. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX11_SHIFT (24U)
  23199. #define PXP_WFE_B_STAGE1_MUX2_CLR_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_CLR_MUX11_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_CLR_MUX11_MASK)
  23200. /*! @name WFE_B_STAGE1_MUX2_TOG - This register defines the control bits for the pxp wfe sub-block */
  23201. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX8_MASK (0x3FU)
  23202. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX8_SHIFT (0U)
  23203. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_TOG_MUX8_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_TOG_MUX8_MASK)
  23204. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX9_MASK (0x3F00U)
  23205. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX9_SHIFT (8U)
  23206. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_TOG_MUX9_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_TOG_MUX9_MASK)
  23207. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX10_MASK (0x3F0000U)
  23208. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX10_SHIFT (16U)
  23209. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_TOG_MUX10_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_TOG_MUX10_MASK)
  23210. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX11_MASK (0x3F000000U)
  23211. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX11_SHIFT (24U)
  23212. #define PXP_WFE_B_STAGE1_MUX2_TOG_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX2_TOG_MUX11_SHIFT)) & PXP_WFE_B_STAGE1_MUX2_TOG_MUX11_MASK)
  23213. /*! @name WFE_B_STAGE1_MUX3 - This register defines the control bits for the pxp wfe sub-block */
  23214. #define PXP_WFE_B_STAGE1_MUX3_MUX12_MASK (0x3FU)
  23215. #define PXP_WFE_B_STAGE1_MUX3_MUX12_SHIFT (0U)
  23216. #define PXP_WFE_B_STAGE1_MUX3_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_MUX12_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_MUX12_MASK)
  23217. #define PXP_WFE_B_STAGE1_MUX3_MUX13_MASK (0x3F00U)
  23218. #define PXP_WFE_B_STAGE1_MUX3_MUX13_SHIFT (8U)
  23219. #define PXP_WFE_B_STAGE1_MUX3_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_MUX13_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_MUX13_MASK)
  23220. #define PXP_WFE_B_STAGE1_MUX3_MUX14_MASK (0x3F0000U)
  23221. #define PXP_WFE_B_STAGE1_MUX3_MUX14_SHIFT (16U)
  23222. #define PXP_WFE_B_STAGE1_MUX3_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_MUX14_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_MUX14_MASK)
  23223. #define PXP_WFE_B_STAGE1_MUX3_MUX15_MASK (0x3F000000U)
  23224. #define PXP_WFE_B_STAGE1_MUX3_MUX15_SHIFT (24U)
  23225. #define PXP_WFE_B_STAGE1_MUX3_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_MUX15_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_MUX15_MASK)
  23226. /*! @name WFE_B_STAGE1_MUX3_SET - This register defines the control bits for the pxp wfe sub-block */
  23227. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX12_MASK (0x3FU)
  23228. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX12_SHIFT (0U)
  23229. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_SET_MUX12_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_SET_MUX12_MASK)
  23230. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX13_MASK (0x3F00U)
  23231. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX13_SHIFT (8U)
  23232. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_SET_MUX13_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_SET_MUX13_MASK)
  23233. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX14_MASK (0x3F0000U)
  23234. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX14_SHIFT (16U)
  23235. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_SET_MUX14_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_SET_MUX14_MASK)
  23236. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX15_MASK (0x3F000000U)
  23237. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX15_SHIFT (24U)
  23238. #define PXP_WFE_B_STAGE1_MUX3_SET_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_SET_MUX15_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_SET_MUX15_MASK)
  23239. /*! @name WFE_B_STAGE1_MUX3_CLR - This register defines the control bits for the pxp wfe sub-block */
  23240. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX12_MASK (0x3FU)
  23241. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX12_SHIFT (0U)
  23242. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_CLR_MUX12_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_CLR_MUX12_MASK)
  23243. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX13_MASK (0x3F00U)
  23244. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX13_SHIFT (8U)
  23245. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_CLR_MUX13_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_CLR_MUX13_MASK)
  23246. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX14_MASK (0x3F0000U)
  23247. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX14_SHIFT (16U)
  23248. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_CLR_MUX14_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_CLR_MUX14_MASK)
  23249. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX15_MASK (0x3F000000U)
  23250. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX15_SHIFT (24U)
  23251. #define PXP_WFE_B_STAGE1_MUX3_CLR_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_CLR_MUX15_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_CLR_MUX15_MASK)
  23252. /*! @name WFE_B_STAGE1_MUX3_TOG - This register defines the control bits for the pxp wfe sub-block */
  23253. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX12_MASK (0x3FU)
  23254. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX12_SHIFT (0U)
  23255. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_TOG_MUX12_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_TOG_MUX12_MASK)
  23256. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX13_MASK (0x3F00U)
  23257. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX13_SHIFT (8U)
  23258. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_TOG_MUX13_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_TOG_MUX13_MASK)
  23259. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX14_MASK (0x3F0000U)
  23260. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX14_SHIFT (16U)
  23261. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_TOG_MUX14_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_TOG_MUX14_MASK)
  23262. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX15_MASK (0x3F000000U)
  23263. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX15_SHIFT (24U)
  23264. #define PXP_WFE_B_STAGE1_MUX3_TOG_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX3_TOG_MUX15_SHIFT)) & PXP_WFE_B_STAGE1_MUX3_TOG_MUX15_MASK)
  23265. /*! @name WFE_B_STAGE1_MUX4 - This register defines the control bits for the pxp wfe sub-block */
  23266. #define PXP_WFE_B_STAGE1_MUX4_MUX16_MASK (0x3FU)
  23267. #define PXP_WFE_B_STAGE1_MUX4_MUX16_SHIFT (0U)
  23268. #define PXP_WFE_B_STAGE1_MUX4_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_MUX16_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_MUX16_MASK)
  23269. #define PXP_WFE_B_STAGE1_MUX4_MUX17_MASK (0x3F00U)
  23270. #define PXP_WFE_B_STAGE1_MUX4_MUX17_SHIFT (8U)
  23271. #define PXP_WFE_B_STAGE1_MUX4_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_MUX17_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_MUX17_MASK)
  23272. #define PXP_WFE_B_STAGE1_MUX4_MUX18_MASK (0x3F0000U)
  23273. #define PXP_WFE_B_STAGE1_MUX4_MUX18_SHIFT (16U)
  23274. #define PXP_WFE_B_STAGE1_MUX4_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_MUX18_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_MUX18_MASK)
  23275. #define PXP_WFE_B_STAGE1_MUX4_MUX19_MASK (0x3F000000U)
  23276. #define PXP_WFE_B_STAGE1_MUX4_MUX19_SHIFT (24U)
  23277. #define PXP_WFE_B_STAGE1_MUX4_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_MUX19_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_MUX19_MASK)
  23278. /*! @name WFE_B_STAGE1_MUX4_SET - This register defines the control bits for the pxp wfe sub-block */
  23279. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX16_MASK (0x3FU)
  23280. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX16_SHIFT (0U)
  23281. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_SET_MUX16_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_SET_MUX16_MASK)
  23282. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX17_MASK (0x3F00U)
  23283. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX17_SHIFT (8U)
  23284. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_SET_MUX17_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_SET_MUX17_MASK)
  23285. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX18_MASK (0x3F0000U)
  23286. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX18_SHIFT (16U)
  23287. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_SET_MUX18_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_SET_MUX18_MASK)
  23288. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX19_MASK (0x3F000000U)
  23289. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX19_SHIFT (24U)
  23290. #define PXP_WFE_B_STAGE1_MUX4_SET_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_SET_MUX19_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_SET_MUX19_MASK)
  23291. /*! @name WFE_B_STAGE1_MUX4_CLR - This register defines the control bits for the pxp wfe sub-block */
  23292. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX16_MASK (0x3FU)
  23293. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX16_SHIFT (0U)
  23294. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_CLR_MUX16_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_CLR_MUX16_MASK)
  23295. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX17_MASK (0x3F00U)
  23296. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX17_SHIFT (8U)
  23297. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_CLR_MUX17_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_CLR_MUX17_MASK)
  23298. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX18_MASK (0x3F0000U)
  23299. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX18_SHIFT (16U)
  23300. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_CLR_MUX18_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_CLR_MUX18_MASK)
  23301. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX19_MASK (0x3F000000U)
  23302. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX19_SHIFT (24U)
  23303. #define PXP_WFE_B_STAGE1_MUX4_CLR_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_CLR_MUX19_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_CLR_MUX19_MASK)
  23304. /*! @name WFE_B_STAGE1_MUX4_TOG - This register defines the control bits for the pxp wfe sub-block */
  23305. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX16_MASK (0x3FU)
  23306. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX16_SHIFT (0U)
  23307. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_TOG_MUX16_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_TOG_MUX16_MASK)
  23308. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX17_MASK (0x3F00U)
  23309. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX17_SHIFT (8U)
  23310. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_TOG_MUX17_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_TOG_MUX17_MASK)
  23311. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX18_MASK (0x3F0000U)
  23312. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX18_SHIFT (16U)
  23313. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_TOG_MUX18_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_TOG_MUX18_MASK)
  23314. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX19_MASK (0x3F000000U)
  23315. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX19_SHIFT (24U)
  23316. #define PXP_WFE_B_STAGE1_MUX4_TOG_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX4_TOG_MUX19_SHIFT)) & PXP_WFE_B_STAGE1_MUX4_TOG_MUX19_MASK)
  23317. /*! @name WFE_B_STAGE1_MUX5 - This register defines the control bits for the pxp wfe sub-block */
  23318. #define PXP_WFE_B_STAGE1_MUX5_MUX20_MASK (0x3FU)
  23319. #define PXP_WFE_B_STAGE1_MUX5_MUX20_SHIFT (0U)
  23320. #define PXP_WFE_B_STAGE1_MUX5_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_MUX20_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_MUX20_MASK)
  23321. #define PXP_WFE_B_STAGE1_MUX5_MUX21_MASK (0x3F00U)
  23322. #define PXP_WFE_B_STAGE1_MUX5_MUX21_SHIFT (8U)
  23323. #define PXP_WFE_B_STAGE1_MUX5_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_MUX21_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_MUX21_MASK)
  23324. #define PXP_WFE_B_STAGE1_MUX5_MUX22_MASK (0x3F0000U)
  23325. #define PXP_WFE_B_STAGE1_MUX5_MUX22_SHIFT (16U)
  23326. #define PXP_WFE_B_STAGE1_MUX5_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_MUX22_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_MUX22_MASK)
  23327. #define PXP_WFE_B_STAGE1_MUX5_MUX23_MASK (0x3F000000U)
  23328. #define PXP_WFE_B_STAGE1_MUX5_MUX23_SHIFT (24U)
  23329. #define PXP_WFE_B_STAGE1_MUX5_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_MUX23_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_MUX23_MASK)
  23330. /*! @name WFE_B_STAGE1_MUX5_SET - This register defines the control bits for the pxp wfe sub-block */
  23331. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX20_MASK (0x3FU)
  23332. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX20_SHIFT (0U)
  23333. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_SET_MUX20_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_SET_MUX20_MASK)
  23334. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX21_MASK (0x3F00U)
  23335. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX21_SHIFT (8U)
  23336. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_SET_MUX21_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_SET_MUX21_MASK)
  23337. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX22_MASK (0x3F0000U)
  23338. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX22_SHIFT (16U)
  23339. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_SET_MUX22_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_SET_MUX22_MASK)
  23340. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX23_MASK (0x3F000000U)
  23341. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX23_SHIFT (24U)
  23342. #define PXP_WFE_B_STAGE1_MUX5_SET_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_SET_MUX23_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_SET_MUX23_MASK)
  23343. /*! @name WFE_B_STAGE1_MUX5_CLR - This register defines the control bits for the pxp wfe sub-block */
  23344. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX20_MASK (0x3FU)
  23345. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX20_SHIFT (0U)
  23346. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_CLR_MUX20_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_CLR_MUX20_MASK)
  23347. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX21_MASK (0x3F00U)
  23348. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX21_SHIFT (8U)
  23349. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_CLR_MUX21_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_CLR_MUX21_MASK)
  23350. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX22_MASK (0x3F0000U)
  23351. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX22_SHIFT (16U)
  23352. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_CLR_MUX22_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_CLR_MUX22_MASK)
  23353. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX23_MASK (0x3F000000U)
  23354. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX23_SHIFT (24U)
  23355. #define PXP_WFE_B_STAGE1_MUX5_CLR_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_CLR_MUX23_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_CLR_MUX23_MASK)
  23356. /*! @name WFE_B_STAGE1_MUX5_TOG - This register defines the control bits for the pxp wfe sub-block */
  23357. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX20_MASK (0x3FU)
  23358. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX20_SHIFT (0U)
  23359. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_TOG_MUX20_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_TOG_MUX20_MASK)
  23360. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX21_MASK (0x3F00U)
  23361. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX21_SHIFT (8U)
  23362. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_TOG_MUX21_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_TOG_MUX21_MASK)
  23363. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX22_MASK (0x3F0000U)
  23364. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX22_SHIFT (16U)
  23365. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_TOG_MUX22_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_TOG_MUX22_MASK)
  23366. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX23_MASK (0x3F000000U)
  23367. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX23_SHIFT (24U)
  23368. #define PXP_WFE_B_STAGE1_MUX5_TOG_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX5_TOG_MUX23_SHIFT)) & PXP_WFE_B_STAGE1_MUX5_TOG_MUX23_MASK)
  23369. /*! @name WFE_B_STAGE1_MUX6 - This register defines the control bits for the pxp wfe sub-block */
  23370. #define PXP_WFE_B_STAGE1_MUX6_MUX24_MASK (0x3FU)
  23371. #define PXP_WFE_B_STAGE1_MUX6_MUX24_SHIFT (0U)
  23372. #define PXP_WFE_B_STAGE1_MUX6_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_MUX24_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_MUX24_MASK)
  23373. #define PXP_WFE_B_STAGE1_MUX6_MUX25_MASK (0x3F00U)
  23374. #define PXP_WFE_B_STAGE1_MUX6_MUX25_SHIFT (8U)
  23375. #define PXP_WFE_B_STAGE1_MUX6_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_MUX25_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_MUX25_MASK)
  23376. #define PXP_WFE_B_STAGE1_MUX6_MUX26_MASK (0x3F0000U)
  23377. #define PXP_WFE_B_STAGE1_MUX6_MUX26_SHIFT (16U)
  23378. #define PXP_WFE_B_STAGE1_MUX6_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_MUX26_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_MUX26_MASK)
  23379. #define PXP_WFE_B_STAGE1_MUX6_MUX27_MASK (0x3F000000U)
  23380. #define PXP_WFE_B_STAGE1_MUX6_MUX27_SHIFT (24U)
  23381. #define PXP_WFE_B_STAGE1_MUX6_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_MUX27_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_MUX27_MASK)
  23382. /*! @name WFE_B_STAGE1_MUX6_SET - This register defines the control bits for the pxp wfe sub-block */
  23383. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX24_MASK (0x3FU)
  23384. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX24_SHIFT (0U)
  23385. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_SET_MUX24_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_SET_MUX24_MASK)
  23386. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX25_MASK (0x3F00U)
  23387. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX25_SHIFT (8U)
  23388. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_SET_MUX25_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_SET_MUX25_MASK)
  23389. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX26_MASK (0x3F0000U)
  23390. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX26_SHIFT (16U)
  23391. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_SET_MUX26_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_SET_MUX26_MASK)
  23392. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX27_MASK (0x3F000000U)
  23393. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX27_SHIFT (24U)
  23394. #define PXP_WFE_B_STAGE1_MUX6_SET_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_SET_MUX27_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_SET_MUX27_MASK)
  23395. /*! @name WFE_B_STAGE1_MUX6_CLR - This register defines the control bits for the pxp wfe sub-block */
  23396. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX24_MASK (0x3FU)
  23397. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX24_SHIFT (0U)
  23398. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_CLR_MUX24_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_CLR_MUX24_MASK)
  23399. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX25_MASK (0x3F00U)
  23400. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX25_SHIFT (8U)
  23401. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_CLR_MUX25_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_CLR_MUX25_MASK)
  23402. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX26_MASK (0x3F0000U)
  23403. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX26_SHIFT (16U)
  23404. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_CLR_MUX26_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_CLR_MUX26_MASK)
  23405. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX27_MASK (0x3F000000U)
  23406. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX27_SHIFT (24U)
  23407. #define PXP_WFE_B_STAGE1_MUX6_CLR_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_CLR_MUX27_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_CLR_MUX27_MASK)
  23408. /*! @name WFE_B_STAGE1_MUX6_TOG - This register defines the control bits for the pxp wfe sub-block */
  23409. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX24_MASK (0x3FU)
  23410. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX24_SHIFT (0U)
  23411. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_TOG_MUX24_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_TOG_MUX24_MASK)
  23412. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX25_MASK (0x3F00U)
  23413. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX25_SHIFT (8U)
  23414. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_TOG_MUX25_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_TOG_MUX25_MASK)
  23415. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX26_MASK (0x3F0000U)
  23416. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX26_SHIFT (16U)
  23417. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_TOG_MUX26_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_TOG_MUX26_MASK)
  23418. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX27_MASK (0x3F000000U)
  23419. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX27_SHIFT (24U)
  23420. #define PXP_WFE_B_STAGE1_MUX6_TOG_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX6_TOG_MUX27_SHIFT)) & PXP_WFE_B_STAGE1_MUX6_TOG_MUX27_MASK)
  23421. /*! @name WFE_B_STAGE1_MUX7 - This register defines the control bits for the pxp wfe sub-block */
  23422. #define PXP_WFE_B_STAGE1_MUX7_MUX28_MASK (0x3FU)
  23423. #define PXP_WFE_B_STAGE1_MUX7_MUX28_SHIFT (0U)
  23424. #define PXP_WFE_B_STAGE1_MUX7_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_MUX28_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_MUX28_MASK)
  23425. #define PXP_WFE_B_STAGE1_MUX7_MUX29_MASK (0x3F00U)
  23426. #define PXP_WFE_B_STAGE1_MUX7_MUX29_SHIFT (8U)
  23427. #define PXP_WFE_B_STAGE1_MUX7_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_MUX29_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_MUX29_MASK)
  23428. #define PXP_WFE_B_STAGE1_MUX7_MUX30_MASK (0x3F0000U)
  23429. #define PXP_WFE_B_STAGE1_MUX7_MUX30_SHIFT (16U)
  23430. #define PXP_WFE_B_STAGE1_MUX7_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_MUX30_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_MUX30_MASK)
  23431. #define PXP_WFE_B_STAGE1_MUX7_MUX31_MASK (0x3F000000U)
  23432. #define PXP_WFE_B_STAGE1_MUX7_MUX31_SHIFT (24U)
  23433. #define PXP_WFE_B_STAGE1_MUX7_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_MUX31_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_MUX31_MASK)
  23434. /*! @name WFE_B_STAGE1_MUX7_SET - This register defines the control bits for the pxp wfe sub-block */
  23435. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX28_MASK (0x3FU)
  23436. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX28_SHIFT (0U)
  23437. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_SET_MUX28_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_SET_MUX28_MASK)
  23438. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX29_MASK (0x3F00U)
  23439. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX29_SHIFT (8U)
  23440. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_SET_MUX29_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_SET_MUX29_MASK)
  23441. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX30_MASK (0x3F0000U)
  23442. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX30_SHIFT (16U)
  23443. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_SET_MUX30_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_SET_MUX30_MASK)
  23444. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX31_MASK (0x3F000000U)
  23445. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX31_SHIFT (24U)
  23446. #define PXP_WFE_B_STAGE1_MUX7_SET_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_SET_MUX31_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_SET_MUX31_MASK)
  23447. /*! @name WFE_B_STAGE1_MUX7_CLR - This register defines the control bits for the pxp wfe sub-block */
  23448. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX28_MASK (0x3FU)
  23449. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX28_SHIFT (0U)
  23450. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_CLR_MUX28_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_CLR_MUX28_MASK)
  23451. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX29_MASK (0x3F00U)
  23452. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX29_SHIFT (8U)
  23453. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_CLR_MUX29_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_CLR_MUX29_MASK)
  23454. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX30_MASK (0x3F0000U)
  23455. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX30_SHIFT (16U)
  23456. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_CLR_MUX30_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_CLR_MUX30_MASK)
  23457. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX31_MASK (0x3F000000U)
  23458. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX31_SHIFT (24U)
  23459. #define PXP_WFE_B_STAGE1_MUX7_CLR_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_CLR_MUX31_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_CLR_MUX31_MASK)
  23460. /*! @name WFE_B_STAGE1_MUX7_TOG - This register defines the control bits for the pxp wfe sub-block */
  23461. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX28_MASK (0x3FU)
  23462. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX28_SHIFT (0U)
  23463. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_TOG_MUX28_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_TOG_MUX28_MASK)
  23464. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX29_MASK (0x3F00U)
  23465. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX29_SHIFT (8U)
  23466. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_TOG_MUX29_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_TOG_MUX29_MASK)
  23467. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX30_MASK (0x3F0000U)
  23468. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX30_SHIFT (16U)
  23469. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_TOG_MUX30_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_TOG_MUX30_MASK)
  23470. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX31_MASK (0x3F000000U)
  23471. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX31_SHIFT (24U)
  23472. #define PXP_WFE_B_STAGE1_MUX7_TOG_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX7_TOG_MUX31_SHIFT)) & PXP_WFE_B_STAGE1_MUX7_TOG_MUX31_MASK)
  23473. /*! @name WFE_B_STAGE1_MUX8 - This register defines the control bits for the pxp wfe sub-block */
  23474. #define PXP_WFE_B_STAGE1_MUX8_MUX32_MASK (0x3FU)
  23475. #define PXP_WFE_B_STAGE1_MUX8_MUX32_SHIFT (0U)
  23476. #define PXP_WFE_B_STAGE1_MUX8_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX8_MUX32_SHIFT)) & PXP_WFE_B_STAGE1_MUX8_MUX32_MASK)
  23477. /*! @name WFE_B_STAGE1_MUX8_SET - This register defines the control bits for the pxp wfe sub-block */
  23478. #define PXP_WFE_B_STAGE1_MUX8_SET_MUX32_MASK (0x3FU)
  23479. #define PXP_WFE_B_STAGE1_MUX8_SET_MUX32_SHIFT (0U)
  23480. #define PXP_WFE_B_STAGE1_MUX8_SET_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX8_SET_MUX32_SHIFT)) & PXP_WFE_B_STAGE1_MUX8_SET_MUX32_MASK)
  23481. /*! @name WFE_B_STAGE1_MUX8_CLR - This register defines the control bits for the pxp wfe sub-block */
  23482. #define PXP_WFE_B_STAGE1_MUX8_CLR_MUX32_MASK (0x3FU)
  23483. #define PXP_WFE_B_STAGE1_MUX8_CLR_MUX32_SHIFT (0U)
  23484. #define PXP_WFE_B_STAGE1_MUX8_CLR_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX8_CLR_MUX32_SHIFT)) & PXP_WFE_B_STAGE1_MUX8_CLR_MUX32_MASK)
  23485. /*! @name WFE_B_STAGE1_MUX8_TOG - This register defines the control bits for the pxp wfe sub-block */
  23486. #define PXP_WFE_B_STAGE1_MUX8_TOG_MUX32_MASK (0x3FU)
  23487. #define PXP_WFE_B_STAGE1_MUX8_TOG_MUX32_SHIFT (0U)
  23488. #define PXP_WFE_B_STAGE1_MUX8_TOG_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_MUX8_TOG_MUX32_SHIFT)) & PXP_WFE_B_STAGE1_MUX8_TOG_MUX32_MASK)
  23489. /*! @name WFE_B_STAGE2_MUX0 - This register defines the control bits for the pxp wfe sub-block */
  23490. #define PXP_WFE_B_STAGE2_MUX0_MUX0_MASK (0x3FU)
  23491. #define PXP_WFE_B_STAGE2_MUX0_MUX0_SHIFT (0U)
  23492. #define PXP_WFE_B_STAGE2_MUX0_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_MUX0_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_MUX0_MASK)
  23493. #define PXP_WFE_B_STAGE2_MUX0_MUX1_MASK (0x3F00U)
  23494. #define PXP_WFE_B_STAGE2_MUX0_MUX1_SHIFT (8U)
  23495. #define PXP_WFE_B_STAGE2_MUX0_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_MUX1_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_MUX1_MASK)
  23496. #define PXP_WFE_B_STAGE2_MUX0_MUX2_MASK (0x3F0000U)
  23497. #define PXP_WFE_B_STAGE2_MUX0_MUX2_SHIFT (16U)
  23498. #define PXP_WFE_B_STAGE2_MUX0_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_MUX2_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_MUX2_MASK)
  23499. #define PXP_WFE_B_STAGE2_MUX0_MUX3_MASK (0x3F000000U)
  23500. #define PXP_WFE_B_STAGE2_MUX0_MUX3_SHIFT (24U)
  23501. #define PXP_WFE_B_STAGE2_MUX0_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_MUX3_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_MUX3_MASK)
  23502. /*! @name WFE_B_STAGE2_MUX0_SET - This register defines the control bits for the pxp wfe sub-block */
  23503. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX0_MASK (0x3FU)
  23504. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX0_SHIFT (0U)
  23505. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_SET_MUX0_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_SET_MUX0_MASK)
  23506. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX1_MASK (0x3F00U)
  23507. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX1_SHIFT (8U)
  23508. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_SET_MUX1_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_SET_MUX1_MASK)
  23509. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX2_MASK (0x3F0000U)
  23510. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX2_SHIFT (16U)
  23511. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_SET_MUX2_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_SET_MUX2_MASK)
  23512. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX3_MASK (0x3F000000U)
  23513. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX3_SHIFT (24U)
  23514. #define PXP_WFE_B_STAGE2_MUX0_SET_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_SET_MUX3_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_SET_MUX3_MASK)
  23515. /*! @name WFE_B_STAGE2_MUX0_CLR - This register defines the control bits for the pxp wfe sub-block */
  23516. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX0_MASK (0x3FU)
  23517. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX0_SHIFT (0U)
  23518. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_CLR_MUX0_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_CLR_MUX0_MASK)
  23519. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX1_MASK (0x3F00U)
  23520. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX1_SHIFT (8U)
  23521. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_CLR_MUX1_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_CLR_MUX1_MASK)
  23522. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX2_MASK (0x3F0000U)
  23523. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX2_SHIFT (16U)
  23524. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_CLR_MUX2_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_CLR_MUX2_MASK)
  23525. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX3_MASK (0x3F000000U)
  23526. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX3_SHIFT (24U)
  23527. #define PXP_WFE_B_STAGE2_MUX0_CLR_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_CLR_MUX3_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_CLR_MUX3_MASK)
  23528. /*! @name WFE_B_STAGE2_MUX0_TOG - This register defines the control bits for the pxp wfe sub-block */
  23529. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX0_MASK (0x3FU)
  23530. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX0_SHIFT (0U)
  23531. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_TOG_MUX0_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_TOG_MUX0_MASK)
  23532. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX1_MASK (0x3F00U)
  23533. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX1_SHIFT (8U)
  23534. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_TOG_MUX1_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_TOG_MUX1_MASK)
  23535. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX2_MASK (0x3F0000U)
  23536. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX2_SHIFT (16U)
  23537. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_TOG_MUX2_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_TOG_MUX2_MASK)
  23538. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX3_MASK (0x3F000000U)
  23539. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX3_SHIFT (24U)
  23540. #define PXP_WFE_B_STAGE2_MUX0_TOG_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX0_TOG_MUX3_SHIFT)) & PXP_WFE_B_STAGE2_MUX0_TOG_MUX3_MASK)
  23541. /*! @name WFE_B_STAGE2_MUX1 - This register defines the control bits for the pxp wfe sub-block */
  23542. #define PXP_WFE_B_STAGE2_MUX1_MUX4_MASK (0x3FU)
  23543. #define PXP_WFE_B_STAGE2_MUX1_MUX4_SHIFT (0U)
  23544. #define PXP_WFE_B_STAGE2_MUX1_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_MUX4_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_MUX4_MASK)
  23545. #define PXP_WFE_B_STAGE2_MUX1_MUX5_MASK (0x3F00U)
  23546. #define PXP_WFE_B_STAGE2_MUX1_MUX5_SHIFT (8U)
  23547. #define PXP_WFE_B_STAGE2_MUX1_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_MUX5_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_MUX5_MASK)
  23548. #define PXP_WFE_B_STAGE2_MUX1_MUX6_MASK (0x3F0000U)
  23549. #define PXP_WFE_B_STAGE2_MUX1_MUX6_SHIFT (16U)
  23550. #define PXP_WFE_B_STAGE2_MUX1_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_MUX6_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_MUX6_MASK)
  23551. #define PXP_WFE_B_STAGE2_MUX1_MUX7_MASK (0x3F000000U)
  23552. #define PXP_WFE_B_STAGE2_MUX1_MUX7_SHIFT (24U)
  23553. #define PXP_WFE_B_STAGE2_MUX1_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_MUX7_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_MUX7_MASK)
  23554. /*! @name WFE_B_STAGE2_MUX1_SET - This register defines the control bits for the pxp wfe sub-block */
  23555. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX4_MASK (0x3FU)
  23556. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX4_SHIFT (0U)
  23557. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_SET_MUX4_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_SET_MUX4_MASK)
  23558. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX5_MASK (0x3F00U)
  23559. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX5_SHIFT (8U)
  23560. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_SET_MUX5_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_SET_MUX5_MASK)
  23561. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX6_MASK (0x3F0000U)
  23562. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX6_SHIFT (16U)
  23563. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_SET_MUX6_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_SET_MUX6_MASK)
  23564. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX7_MASK (0x3F000000U)
  23565. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX7_SHIFT (24U)
  23566. #define PXP_WFE_B_STAGE2_MUX1_SET_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_SET_MUX7_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_SET_MUX7_MASK)
  23567. /*! @name WFE_B_STAGE2_MUX1_CLR - This register defines the control bits for the pxp wfe sub-block */
  23568. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX4_MASK (0x3FU)
  23569. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX4_SHIFT (0U)
  23570. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_CLR_MUX4_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_CLR_MUX4_MASK)
  23571. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX5_MASK (0x3F00U)
  23572. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX5_SHIFT (8U)
  23573. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_CLR_MUX5_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_CLR_MUX5_MASK)
  23574. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX6_MASK (0x3F0000U)
  23575. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX6_SHIFT (16U)
  23576. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_CLR_MUX6_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_CLR_MUX6_MASK)
  23577. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX7_MASK (0x3F000000U)
  23578. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX7_SHIFT (24U)
  23579. #define PXP_WFE_B_STAGE2_MUX1_CLR_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_CLR_MUX7_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_CLR_MUX7_MASK)
  23580. /*! @name WFE_B_STAGE2_MUX1_TOG - This register defines the control bits for the pxp wfe sub-block */
  23581. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX4_MASK (0x3FU)
  23582. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX4_SHIFT (0U)
  23583. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_TOG_MUX4_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_TOG_MUX4_MASK)
  23584. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX5_MASK (0x3F00U)
  23585. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX5_SHIFT (8U)
  23586. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_TOG_MUX5_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_TOG_MUX5_MASK)
  23587. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX6_MASK (0x3F0000U)
  23588. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX6_SHIFT (16U)
  23589. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_TOG_MUX6_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_TOG_MUX6_MASK)
  23590. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX7_MASK (0x3F000000U)
  23591. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX7_SHIFT (24U)
  23592. #define PXP_WFE_B_STAGE2_MUX1_TOG_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX1_TOG_MUX7_SHIFT)) & PXP_WFE_B_STAGE2_MUX1_TOG_MUX7_MASK)
  23593. /*! @name WFE_B_STAGE2_MUX2 - This register defines the control bits for the pxp wfe sub-block */
  23594. #define PXP_WFE_B_STAGE2_MUX2_MUX8_MASK (0x3FU)
  23595. #define PXP_WFE_B_STAGE2_MUX2_MUX8_SHIFT (0U)
  23596. #define PXP_WFE_B_STAGE2_MUX2_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_MUX8_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_MUX8_MASK)
  23597. #define PXP_WFE_B_STAGE2_MUX2_MUX9_MASK (0x3F00U)
  23598. #define PXP_WFE_B_STAGE2_MUX2_MUX9_SHIFT (8U)
  23599. #define PXP_WFE_B_STAGE2_MUX2_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_MUX9_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_MUX9_MASK)
  23600. #define PXP_WFE_B_STAGE2_MUX2_MUX10_MASK (0x3F0000U)
  23601. #define PXP_WFE_B_STAGE2_MUX2_MUX10_SHIFT (16U)
  23602. #define PXP_WFE_B_STAGE2_MUX2_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_MUX10_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_MUX10_MASK)
  23603. #define PXP_WFE_B_STAGE2_MUX2_MUX11_MASK (0x3F000000U)
  23604. #define PXP_WFE_B_STAGE2_MUX2_MUX11_SHIFT (24U)
  23605. #define PXP_WFE_B_STAGE2_MUX2_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_MUX11_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_MUX11_MASK)
  23606. /*! @name WFE_B_STAGE2_MUX2_SET - This register defines the control bits for the pxp wfe sub-block */
  23607. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX8_MASK (0x3FU)
  23608. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX8_SHIFT (0U)
  23609. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_SET_MUX8_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_SET_MUX8_MASK)
  23610. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX9_MASK (0x3F00U)
  23611. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX9_SHIFT (8U)
  23612. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_SET_MUX9_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_SET_MUX9_MASK)
  23613. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX10_MASK (0x3F0000U)
  23614. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX10_SHIFT (16U)
  23615. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_SET_MUX10_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_SET_MUX10_MASK)
  23616. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX11_MASK (0x3F000000U)
  23617. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX11_SHIFT (24U)
  23618. #define PXP_WFE_B_STAGE2_MUX2_SET_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_SET_MUX11_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_SET_MUX11_MASK)
  23619. /*! @name WFE_B_STAGE2_MUX2_CLR - This register defines the control bits for the pxp wfe sub-block */
  23620. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX8_MASK (0x3FU)
  23621. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX8_SHIFT (0U)
  23622. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_CLR_MUX8_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_CLR_MUX8_MASK)
  23623. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX9_MASK (0x3F00U)
  23624. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX9_SHIFT (8U)
  23625. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_CLR_MUX9_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_CLR_MUX9_MASK)
  23626. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX10_MASK (0x3F0000U)
  23627. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX10_SHIFT (16U)
  23628. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_CLR_MUX10_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_CLR_MUX10_MASK)
  23629. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX11_MASK (0x3F000000U)
  23630. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX11_SHIFT (24U)
  23631. #define PXP_WFE_B_STAGE2_MUX2_CLR_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_CLR_MUX11_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_CLR_MUX11_MASK)
  23632. /*! @name WFE_B_STAGE2_MUX2_TOG - This register defines the control bits for the pxp wfe sub-block */
  23633. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX8_MASK (0x3FU)
  23634. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX8_SHIFT (0U)
  23635. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_TOG_MUX8_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_TOG_MUX8_MASK)
  23636. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX9_MASK (0x3F00U)
  23637. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX9_SHIFT (8U)
  23638. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_TOG_MUX9_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_TOG_MUX9_MASK)
  23639. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX10_MASK (0x3F0000U)
  23640. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX10_SHIFT (16U)
  23641. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_TOG_MUX10_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_TOG_MUX10_MASK)
  23642. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX11_MASK (0x3F000000U)
  23643. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX11_SHIFT (24U)
  23644. #define PXP_WFE_B_STAGE2_MUX2_TOG_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX2_TOG_MUX11_SHIFT)) & PXP_WFE_B_STAGE2_MUX2_TOG_MUX11_MASK)
  23645. /*! @name WFE_B_STAGE2_MUX3 - This register defines the control bits for the pxp wfe sub-block */
  23646. #define PXP_WFE_B_STAGE2_MUX3_MUX12_MASK (0x3FU)
  23647. #define PXP_WFE_B_STAGE2_MUX3_MUX12_SHIFT (0U)
  23648. #define PXP_WFE_B_STAGE2_MUX3_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_MUX12_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_MUX12_MASK)
  23649. #define PXP_WFE_B_STAGE2_MUX3_MUX13_MASK (0x3F00U)
  23650. #define PXP_WFE_B_STAGE2_MUX3_MUX13_SHIFT (8U)
  23651. #define PXP_WFE_B_STAGE2_MUX3_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_MUX13_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_MUX13_MASK)
  23652. #define PXP_WFE_B_STAGE2_MUX3_MUX14_MASK (0x3F0000U)
  23653. #define PXP_WFE_B_STAGE2_MUX3_MUX14_SHIFT (16U)
  23654. #define PXP_WFE_B_STAGE2_MUX3_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_MUX14_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_MUX14_MASK)
  23655. #define PXP_WFE_B_STAGE2_MUX3_MUX15_MASK (0x3F000000U)
  23656. #define PXP_WFE_B_STAGE2_MUX3_MUX15_SHIFT (24U)
  23657. #define PXP_WFE_B_STAGE2_MUX3_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_MUX15_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_MUX15_MASK)
  23658. /*! @name WFE_B_STAGE2_MUX3_SET - This register defines the control bits for the pxp wfe sub-block */
  23659. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX12_MASK (0x3FU)
  23660. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX12_SHIFT (0U)
  23661. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_SET_MUX12_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_SET_MUX12_MASK)
  23662. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX13_MASK (0x3F00U)
  23663. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX13_SHIFT (8U)
  23664. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_SET_MUX13_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_SET_MUX13_MASK)
  23665. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX14_MASK (0x3F0000U)
  23666. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX14_SHIFT (16U)
  23667. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_SET_MUX14_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_SET_MUX14_MASK)
  23668. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX15_MASK (0x3F000000U)
  23669. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX15_SHIFT (24U)
  23670. #define PXP_WFE_B_STAGE2_MUX3_SET_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_SET_MUX15_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_SET_MUX15_MASK)
  23671. /*! @name WFE_B_STAGE2_MUX3_CLR - This register defines the control bits for the pxp wfe sub-block */
  23672. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX12_MASK (0x3FU)
  23673. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX12_SHIFT (0U)
  23674. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_CLR_MUX12_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_CLR_MUX12_MASK)
  23675. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX13_MASK (0x3F00U)
  23676. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX13_SHIFT (8U)
  23677. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_CLR_MUX13_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_CLR_MUX13_MASK)
  23678. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX14_MASK (0x3F0000U)
  23679. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX14_SHIFT (16U)
  23680. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_CLR_MUX14_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_CLR_MUX14_MASK)
  23681. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX15_MASK (0x3F000000U)
  23682. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX15_SHIFT (24U)
  23683. #define PXP_WFE_B_STAGE2_MUX3_CLR_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_CLR_MUX15_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_CLR_MUX15_MASK)
  23684. /*! @name WFE_B_STAGE2_MUX3_TOG - This register defines the control bits for the pxp wfe sub-block */
  23685. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX12_MASK (0x3FU)
  23686. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX12_SHIFT (0U)
  23687. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_TOG_MUX12_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_TOG_MUX12_MASK)
  23688. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX13_MASK (0x3F00U)
  23689. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX13_SHIFT (8U)
  23690. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_TOG_MUX13_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_TOG_MUX13_MASK)
  23691. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX14_MASK (0x3F0000U)
  23692. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX14_SHIFT (16U)
  23693. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_TOG_MUX14_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_TOG_MUX14_MASK)
  23694. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX15_MASK (0x3F000000U)
  23695. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX15_SHIFT (24U)
  23696. #define PXP_WFE_B_STAGE2_MUX3_TOG_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX3_TOG_MUX15_SHIFT)) & PXP_WFE_B_STAGE2_MUX3_TOG_MUX15_MASK)
  23697. /*! @name WFE_B_STAGE2_MUX4 - This register defines the control bits for the pxp wfe sub-block */
  23698. #define PXP_WFE_B_STAGE2_MUX4_MUX16_MASK (0x3FU)
  23699. #define PXP_WFE_B_STAGE2_MUX4_MUX16_SHIFT (0U)
  23700. #define PXP_WFE_B_STAGE2_MUX4_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_MUX16_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_MUX16_MASK)
  23701. #define PXP_WFE_B_STAGE2_MUX4_MUX17_MASK (0x3F00U)
  23702. #define PXP_WFE_B_STAGE2_MUX4_MUX17_SHIFT (8U)
  23703. #define PXP_WFE_B_STAGE2_MUX4_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_MUX17_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_MUX17_MASK)
  23704. #define PXP_WFE_B_STAGE2_MUX4_MUX18_MASK (0x3F0000U)
  23705. #define PXP_WFE_B_STAGE2_MUX4_MUX18_SHIFT (16U)
  23706. #define PXP_WFE_B_STAGE2_MUX4_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_MUX18_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_MUX18_MASK)
  23707. #define PXP_WFE_B_STAGE2_MUX4_MUX19_MASK (0x3F000000U)
  23708. #define PXP_WFE_B_STAGE2_MUX4_MUX19_SHIFT (24U)
  23709. #define PXP_WFE_B_STAGE2_MUX4_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_MUX19_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_MUX19_MASK)
  23710. /*! @name WFE_B_STAGE2_MUX4_SET - This register defines the control bits for the pxp wfe sub-block */
  23711. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX16_MASK (0x3FU)
  23712. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX16_SHIFT (0U)
  23713. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_SET_MUX16_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_SET_MUX16_MASK)
  23714. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX17_MASK (0x3F00U)
  23715. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX17_SHIFT (8U)
  23716. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_SET_MUX17_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_SET_MUX17_MASK)
  23717. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX18_MASK (0x3F0000U)
  23718. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX18_SHIFT (16U)
  23719. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_SET_MUX18_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_SET_MUX18_MASK)
  23720. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX19_MASK (0x3F000000U)
  23721. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX19_SHIFT (24U)
  23722. #define PXP_WFE_B_STAGE2_MUX4_SET_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_SET_MUX19_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_SET_MUX19_MASK)
  23723. /*! @name WFE_B_STAGE2_MUX4_CLR - This register defines the control bits for the pxp wfe sub-block */
  23724. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX16_MASK (0x3FU)
  23725. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX16_SHIFT (0U)
  23726. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_CLR_MUX16_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_CLR_MUX16_MASK)
  23727. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX17_MASK (0x3F00U)
  23728. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX17_SHIFT (8U)
  23729. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_CLR_MUX17_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_CLR_MUX17_MASK)
  23730. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX18_MASK (0x3F0000U)
  23731. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX18_SHIFT (16U)
  23732. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_CLR_MUX18_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_CLR_MUX18_MASK)
  23733. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX19_MASK (0x3F000000U)
  23734. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX19_SHIFT (24U)
  23735. #define PXP_WFE_B_STAGE2_MUX4_CLR_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_CLR_MUX19_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_CLR_MUX19_MASK)
  23736. /*! @name WFE_B_STAGE2_MUX4_TOG - This register defines the control bits for the pxp wfe sub-block */
  23737. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX16_MASK (0x3FU)
  23738. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX16_SHIFT (0U)
  23739. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_TOG_MUX16_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_TOG_MUX16_MASK)
  23740. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX17_MASK (0x3F00U)
  23741. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX17_SHIFT (8U)
  23742. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_TOG_MUX17_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_TOG_MUX17_MASK)
  23743. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX18_MASK (0x3F0000U)
  23744. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX18_SHIFT (16U)
  23745. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_TOG_MUX18_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_TOG_MUX18_MASK)
  23746. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX19_MASK (0x3F000000U)
  23747. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX19_SHIFT (24U)
  23748. #define PXP_WFE_B_STAGE2_MUX4_TOG_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX4_TOG_MUX19_SHIFT)) & PXP_WFE_B_STAGE2_MUX4_TOG_MUX19_MASK)
  23749. /*! @name WFE_B_STAGE2_MUX5 - This register defines the control bits for the pxp wfe sub-block */
  23750. #define PXP_WFE_B_STAGE2_MUX5_MUX20_MASK (0x3FU)
  23751. #define PXP_WFE_B_STAGE2_MUX5_MUX20_SHIFT (0U)
  23752. #define PXP_WFE_B_STAGE2_MUX5_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_MUX20_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_MUX20_MASK)
  23753. #define PXP_WFE_B_STAGE2_MUX5_MUX21_MASK (0x3F00U)
  23754. #define PXP_WFE_B_STAGE2_MUX5_MUX21_SHIFT (8U)
  23755. #define PXP_WFE_B_STAGE2_MUX5_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_MUX21_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_MUX21_MASK)
  23756. #define PXP_WFE_B_STAGE2_MUX5_MUX22_MASK (0x3F0000U)
  23757. #define PXP_WFE_B_STAGE2_MUX5_MUX22_SHIFT (16U)
  23758. #define PXP_WFE_B_STAGE2_MUX5_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_MUX22_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_MUX22_MASK)
  23759. #define PXP_WFE_B_STAGE2_MUX5_MUX23_MASK (0x3F000000U)
  23760. #define PXP_WFE_B_STAGE2_MUX5_MUX23_SHIFT (24U)
  23761. #define PXP_WFE_B_STAGE2_MUX5_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_MUX23_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_MUX23_MASK)
  23762. /*! @name WFE_B_STAGE2_MUX5_SET - This register defines the control bits for the pxp wfe sub-block */
  23763. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX20_MASK (0x3FU)
  23764. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX20_SHIFT (0U)
  23765. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_SET_MUX20_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_SET_MUX20_MASK)
  23766. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX21_MASK (0x3F00U)
  23767. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX21_SHIFT (8U)
  23768. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_SET_MUX21_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_SET_MUX21_MASK)
  23769. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX22_MASK (0x3F0000U)
  23770. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX22_SHIFT (16U)
  23771. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_SET_MUX22_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_SET_MUX22_MASK)
  23772. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX23_MASK (0x3F000000U)
  23773. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX23_SHIFT (24U)
  23774. #define PXP_WFE_B_STAGE2_MUX5_SET_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_SET_MUX23_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_SET_MUX23_MASK)
  23775. /*! @name WFE_B_STAGE2_MUX5_CLR - This register defines the control bits for the pxp wfe sub-block */
  23776. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX20_MASK (0x3FU)
  23777. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX20_SHIFT (0U)
  23778. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_CLR_MUX20_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_CLR_MUX20_MASK)
  23779. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX21_MASK (0x3F00U)
  23780. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX21_SHIFT (8U)
  23781. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_CLR_MUX21_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_CLR_MUX21_MASK)
  23782. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX22_MASK (0x3F0000U)
  23783. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX22_SHIFT (16U)
  23784. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_CLR_MUX22_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_CLR_MUX22_MASK)
  23785. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX23_MASK (0x3F000000U)
  23786. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX23_SHIFT (24U)
  23787. #define PXP_WFE_B_STAGE2_MUX5_CLR_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_CLR_MUX23_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_CLR_MUX23_MASK)
  23788. /*! @name WFE_B_STAGE2_MUX5_TOG - This register defines the control bits for the pxp wfe sub-block */
  23789. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX20_MASK (0x3FU)
  23790. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX20_SHIFT (0U)
  23791. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_TOG_MUX20_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_TOG_MUX20_MASK)
  23792. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX21_MASK (0x3F00U)
  23793. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX21_SHIFT (8U)
  23794. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_TOG_MUX21_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_TOG_MUX21_MASK)
  23795. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX22_MASK (0x3F0000U)
  23796. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX22_SHIFT (16U)
  23797. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_TOG_MUX22_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_TOG_MUX22_MASK)
  23798. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX23_MASK (0x3F000000U)
  23799. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX23_SHIFT (24U)
  23800. #define PXP_WFE_B_STAGE2_MUX5_TOG_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX5_TOG_MUX23_SHIFT)) & PXP_WFE_B_STAGE2_MUX5_TOG_MUX23_MASK)
  23801. /*! @name WFE_B_STAGE2_MUX6 - This register defines the control bits for the pxp wfe sub-block */
  23802. #define PXP_WFE_B_STAGE2_MUX6_MUX24_MASK (0x3FU)
  23803. #define PXP_WFE_B_STAGE2_MUX6_MUX24_SHIFT (0U)
  23804. #define PXP_WFE_B_STAGE2_MUX6_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_MUX24_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_MUX24_MASK)
  23805. #define PXP_WFE_B_STAGE2_MUX6_MUX25_MASK (0x3F00U)
  23806. #define PXP_WFE_B_STAGE2_MUX6_MUX25_SHIFT (8U)
  23807. #define PXP_WFE_B_STAGE2_MUX6_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_MUX25_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_MUX25_MASK)
  23808. #define PXP_WFE_B_STAGE2_MUX6_MUX26_MASK (0x3F0000U)
  23809. #define PXP_WFE_B_STAGE2_MUX6_MUX26_SHIFT (16U)
  23810. #define PXP_WFE_B_STAGE2_MUX6_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_MUX26_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_MUX26_MASK)
  23811. #define PXP_WFE_B_STAGE2_MUX6_MUX27_MASK (0x3F000000U)
  23812. #define PXP_WFE_B_STAGE2_MUX6_MUX27_SHIFT (24U)
  23813. #define PXP_WFE_B_STAGE2_MUX6_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_MUX27_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_MUX27_MASK)
  23814. /*! @name WFE_B_STAGE2_MUX6_SET - This register defines the control bits for the pxp wfe sub-block */
  23815. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX24_MASK (0x3FU)
  23816. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX24_SHIFT (0U)
  23817. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_SET_MUX24_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_SET_MUX24_MASK)
  23818. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX25_MASK (0x3F00U)
  23819. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX25_SHIFT (8U)
  23820. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_SET_MUX25_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_SET_MUX25_MASK)
  23821. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX26_MASK (0x3F0000U)
  23822. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX26_SHIFT (16U)
  23823. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_SET_MUX26_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_SET_MUX26_MASK)
  23824. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX27_MASK (0x3F000000U)
  23825. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX27_SHIFT (24U)
  23826. #define PXP_WFE_B_STAGE2_MUX6_SET_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_SET_MUX27_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_SET_MUX27_MASK)
  23827. /*! @name WFE_B_STAGE2_MUX6_CLR - This register defines the control bits for the pxp wfe sub-block */
  23828. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX24_MASK (0x3FU)
  23829. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX24_SHIFT (0U)
  23830. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_CLR_MUX24_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_CLR_MUX24_MASK)
  23831. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX25_MASK (0x3F00U)
  23832. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX25_SHIFT (8U)
  23833. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_CLR_MUX25_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_CLR_MUX25_MASK)
  23834. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX26_MASK (0x3F0000U)
  23835. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX26_SHIFT (16U)
  23836. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_CLR_MUX26_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_CLR_MUX26_MASK)
  23837. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX27_MASK (0x3F000000U)
  23838. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX27_SHIFT (24U)
  23839. #define PXP_WFE_B_STAGE2_MUX6_CLR_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_CLR_MUX27_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_CLR_MUX27_MASK)
  23840. /*! @name WFE_B_STAGE2_MUX6_TOG - This register defines the control bits for the pxp wfe sub-block */
  23841. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX24_MASK (0x3FU)
  23842. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX24_SHIFT (0U)
  23843. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_TOG_MUX24_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_TOG_MUX24_MASK)
  23844. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX25_MASK (0x3F00U)
  23845. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX25_SHIFT (8U)
  23846. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_TOG_MUX25_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_TOG_MUX25_MASK)
  23847. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX26_MASK (0x3F0000U)
  23848. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX26_SHIFT (16U)
  23849. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_TOG_MUX26_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_TOG_MUX26_MASK)
  23850. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX27_MASK (0x3F000000U)
  23851. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX27_SHIFT (24U)
  23852. #define PXP_WFE_B_STAGE2_MUX6_TOG_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX6_TOG_MUX27_SHIFT)) & PXP_WFE_B_STAGE2_MUX6_TOG_MUX27_MASK)
  23853. /*! @name WFE_B_STAGE2_MUX7 - This register defines the control bits for the pxp wfe sub-block */
  23854. #define PXP_WFE_B_STAGE2_MUX7_MUX28_MASK (0x3FU)
  23855. #define PXP_WFE_B_STAGE2_MUX7_MUX28_SHIFT (0U)
  23856. #define PXP_WFE_B_STAGE2_MUX7_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_MUX28_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_MUX28_MASK)
  23857. #define PXP_WFE_B_STAGE2_MUX7_MUX29_MASK (0x3F00U)
  23858. #define PXP_WFE_B_STAGE2_MUX7_MUX29_SHIFT (8U)
  23859. #define PXP_WFE_B_STAGE2_MUX7_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_MUX29_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_MUX29_MASK)
  23860. #define PXP_WFE_B_STAGE2_MUX7_MUX30_MASK (0x3F0000U)
  23861. #define PXP_WFE_B_STAGE2_MUX7_MUX30_SHIFT (16U)
  23862. #define PXP_WFE_B_STAGE2_MUX7_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_MUX30_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_MUX30_MASK)
  23863. #define PXP_WFE_B_STAGE2_MUX7_MUX31_MASK (0x3F000000U)
  23864. #define PXP_WFE_B_STAGE2_MUX7_MUX31_SHIFT (24U)
  23865. #define PXP_WFE_B_STAGE2_MUX7_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_MUX31_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_MUX31_MASK)
  23866. /*! @name WFE_B_STAGE2_MUX7_SET - This register defines the control bits for the pxp wfe sub-block */
  23867. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX28_MASK (0x3FU)
  23868. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX28_SHIFT (0U)
  23869. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_SET_MUX28_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_SET_MUX28_MASK)
  23870. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX29_MASK (0x3F00U)
  23871. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX29_SHIFT (8U)
  23872. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_SET_MUX29_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_SET_MUX29_MASK)
  23873. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX30_MASK (0x3F0000U)
  23874. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX30_SHIFT (16U)
  23875. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_SET_MUX30_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_SET_MUX30_MASK)
  23876. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX31_MASK (0x3F000000U)
  23877. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX31_SHIFT (24U)
  23878. #define PXP_WFE_B_STAGE2_MUX7_SET_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_SET_MUX31_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_SET_MUX31_MASK)
  23879. /*! @name WFE_B_STAGE2_MUX7_CLR - This register defines the control bits for the pxp wfe sub-block */
  23880. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX28_MASK (0x3FU)
  23881. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX28_SHIFT (0U)
  23882. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_CLR_MUX28_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_CLR_MUX28_MASK)
  23883. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX29_MASK (0x3F00U)
  23884. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX29_SHIFT (8U)
  23885. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_CLR_MUX29_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_CLR_MUX29_MASK)
  23886. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX30_MASK (0x3F0000U)
  23887. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX30_SHIFT (16U)
  23888. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_CLR_MUX30_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_CLR_MUX30_MASK)
  23889. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX31_MASK (0x3F000000U)
  23890. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX31_SHIFT (24U)
  23891. #define PXP_WFE_B_STAGE2_MUX7_CLR_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_CLR_MUX31_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_CLR_MUX31_MASK)
  23892. /*! @name WFE_B_STAGE2_MUX7_TOG - This register defines the control bits for the pxp wfe sub-block */
  23893. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX28_MASK (0x3FU)
  23894. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX28_SHIFT (0U)
  23895. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_TOG_MUX28_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_TOG_MUX28_MASK)
  23896. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX29_MASK (0x3F00U)
  23897. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX29_SHIFT (8U)
  23898. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_TOG_MUX29_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_TOG_MUX29_MASK)
  23899. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX30_MASK (0x3F0000U)
  23900. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX30_SHIFT (16U)
  23901. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_TOG_MUX30_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_TOG_MUX30_MASK)
  23902. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX31_MASK (0x3F000000U)
  23903. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX31_SHIFT (24U)
  23904. #define PXP_WFE_B_STAGE2_MUX7_TOG_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX7_TOG_MUX31_SHIFT)) & PXP_WFE_B_STAGE2_MUX7_TOG_MUX31_MASK)
  23905. /*! @name WFE_B_STAGE2_MUX8 - This register defines the control bits for the pxp wfe sub-block */
  23906. #define PXP_WFE_B_STAGE2_MUX8_MUX32_MASK (0x3FU)
  23907. #define PXP_WFE_B_STAGE2_MUX8_MUX32_SHIFT (0U)
  23908. #define PXP_WFE_B_STAGE2_MUX8_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_MUX32_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_MUX32_MASK)
  23909. #define PXP_WFE_B_STAGE2_MUX8_MUX33_MASK (0x3F00U)
  23910. #define PXP_WFE_B_STAGE2_MUX8_MUX33_SHIFT (8U)
  23911. #define PXP_WFE_B_STAGE2_MUX8_MUX33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_MUX33_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_MUX33_MASK)
  23912. #define PXP_WFE_B_STAGE2_MUX8_MUX34_MASK (0x3F0000U)
  23913. #define PXP_WFE_B_STAGE2_MUX8_MUX34_SHIFT (16U)
  23914. #define PXP_WFE_B_STAGE2_MUX8_MUX34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_MUX34_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_MUX34_MASK)
  23915. #define PXP_WFE_B_STAGE2_MUX8_MUX35_MASK (0x3F000000U)
  23916. #define PXP_WFE_B_STAGE2_MUX8_MUX35_SHIFT (24U)
  23917. #define PXP_WFE_B_STAGE2_MUX8_MUX35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_MUX35_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_MUX35_MASK)
  23918. /*! @name WFE_B_STAGE2_MUX8_SET - This register defines the control bits for the pxp wfe sub-block */
  23919. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX32_MASK (0x3FU)
  23920. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX32_SHIFT (0U)
  23921. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_SET_MUX32_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_SET_MUX32_MASK)
  23922. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX33_MASK (0x3F00U)
  23923. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX33_SHIFT (8U)
  23924. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_SET_MUX33_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_SET_MUX33_MASK)
  23925. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX34_MASK (0x3F0000U)
  23926. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX34_SHIFT (16U)
  23927. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_SET_MUX34_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_SET_MUX34_MASK)
  23928. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX35_MASK (0x3F000000U)
  23929. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX35_SHIFT (24U)
  23930. #define PXP_WFE_B_STAGE2_MUX8_SET_MUX35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_SET_MUX35_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_SET_MUX35_MASK)
  23931. /*! @name WFE_B_STAGE2_MUX8_CLR - This register defines the control bits for the pxp wfe sub-block */
  23932. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX32_MASK (0x3FU)
  23933. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX32_SHIFT (0U)
  23934. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_CLR_MUX32_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_CLR_MUX32_MASK)
  23935. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX33_MASK (0x3F00U)
  23936. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX33_SHIFT (8U)
  23937. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_CLR_MUX33_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_CLR_MUX33_MASK)
  23938. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX34_MASK (0x3F0000U)
  23939. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX34_SHIFT (16U)
  23940. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_CLR_MUX34_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_CLR_MUX34_MASK)
  23941. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX35_MASK (0x3F000000U)
  23942. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX35_SHIFT (24U)
  23943. #define PXP_WFE_B_STAGE2_MUX8_CLR_MUX35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_CLR_MUX35_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_CLR_MUX35_MASK)
  23944. /*! @name WFE_B_STAGE2_MUX8_TOG - This register defines the control bits for the pxp wfe sub-block */
  23945. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX32_MASK (0x3FU)
  23946. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX32_SHIFT (0U)
  23947. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_TOG_MUX32_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_TOG_MUX32_MASK)
  23948. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX33_MASK (0x3F00U)
  23949. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX33_SHIFT (8U)
  23950. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_TOG_MUX33_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_TOG_MUX33_MASK)
  23951. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX34_MASK (0x3F0000U)
  23952. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX34_SHIFT (16U)
  23953. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_TOG_MUX34_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_TOG_MUX34_MASK)
  23954. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX35_MASK (0x3F000000U)
  23955. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX35_SHIFT (24U)
  23956. #define PXP_WFE_B_STAGE2_MUX8_TOG_MUX35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX8_TOG_MUX35_SHIFT)) & PXP_WFE_B_STAGE2_MUX8_TOG_MUX35_MASK)
  23957. /*! @name WFE_B_STAGE2_MUX9 - This register defines the control bits for the pxp wfe sub-block */
  23958. #define PXP_WFE_B_STAGE2_MUX9_MUX36_MASK (0x3FU)
  23959. #define PXP_WFE_B_STAGE2_MUX9_MUX36_SHIFT (0U)
  23960. #define PXP_WFE_B_STAGE2_MUX9_MUX36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_MUX36_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_MUX36_MASK)
  23961. #define PXP_WFE_B_STAGE2_MUX9_MUX37_MASK (0x3F00U)
  23962. #define PXP_WFE_B_STAGE2_MUX9_MUX37_SHIFT (8U)
  23963. #define PXP_WFE_B_STAGE2_MUX9_MUX37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_MUX37_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_MUX37_MASK)
  23964. #define PXP_WFE_B_STAGE2_MUX9_MUX38_MASK (0x3F0000U)
  23965. #define PXP_WFE_B_STAGE2_MUX9_MUX38_SHIFT (16U)
  23966. #define PXP_WFE_B_STAGE2_MUX9_MUX38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_MUX38_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_MUX38_MASK)
  23967. #define PXP_WFE_B_STAGE2_MUX9_MUX39_MASK (0x3F000000U)
  23968. #define PXP_WFE_B_STAGE2_MUX9_MUX39_SHIFT (24U)
  23969. #define PXP_WFE_B_STAGE2_MUX9_MUX39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_MUX39_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_MUX39_MASK)
  23970. /*! @name WFE_B_STAGE2_MUX9_SET - This register defines the control bits for the pxp wfe sub-block */
  23971. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX36_MASK (0x3FU)
  23972. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX36_SHIFT (0U)
  23973. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_SET_MUX36_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_SET_MUX36_MASK)
  23974. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX37_MASK (0x3F00U)
  23975. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX37_SHIFT (8U)
  23976. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_SET_MUX37_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_SET_MUX37_MASK)
  23977. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX38_MASK (0x3F0000U)
  23978. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX38_SHIFT (16U)
  23979. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_SET_MUX38_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_SET_MUX38_MASK)
  23980. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX39_MASK (0x3F000000U)
  23981. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX39_SHIFT (24U)
  23982. #define PXP_WFE_B_STAGE2_MUX9_SET_MUX39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_SET_MUX39_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_SET_MUX39_MASK)
  23983. /*! @name WFE_B_STAGE2_MUX9_CLR - This register defines the control bits for the pxp wfe sub-block */
  23984. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX36_MASK (0x3FU)
  23985. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX36_SHIFT (0U)
  23986. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_CLR_MUX36_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_CLR_MUX36_MASK)
  23987. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX37_MASK (0x3F00U)
  23988. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX37_SHIFT (8U)
  23989. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_CLR_MUX37_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_CLR_MUX37_MASK)
  23990. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX38_MASK (0x3F0000U)
  23991. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX38_SHIFT (16U)
  23992. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_CLR_MUX38_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_CLR_MUX38_MASK)
  23993. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX39_MASK (0x3F000000U)
  23994. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX39_SHIFT (24U)
  23995. #define PXP_WFE_B_STAGE2_MUX9_CLR_MUX39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_CLR_MUX39_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_CLR_MUX39_MASK)
  23996. /*! @name WFE_B_STAGE2_MUX9_TOG - This register defines the control bits for the pxp wfe sub-block */
  23997. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX36_MASK (0x3FU)
  23998. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX36_SHIFT (0U)
  23999. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_TOG_MUX36_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_TOG_MUX36_MASK)
  24000. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX37_MASK (0x3F00U)
  24001. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX37_SHIFT (8U)
  24002. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_TOG_MUX37_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_TOG_MUX37_MASK)
  24003. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX38_MASK (0x3F0000U)
  24004. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX38_SHIFT (16U)
  24005. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_TOG_MUX38_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_TOG_MUX38_MASK)
  24006. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX39_MASK (0x3F000000U)
  24007. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX39_SHIFT (24U)
  24008. #define PXP_WFE_B_STAGE2_MUX9_TOG_MUX39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX9_TOG_MUX39_SHIFT)) & PXP_WFE_B_STAGE2_MUX9_TOG_MUX39_MASK)
  24009. /*! @name WFE_B_STAGE2_MUX10 - This register defines the control bits for the pxp wfe sub-block */
  24010. #define PXP_WFE_B_STAGE2_MUX10_MUX40_MASK (0x3FU)
  24011. #define PXP_WFE_B_STAGE2_MUX10_MUX40_SHIFT (0U)
  24012. #define PXP_WFE_B_STAGE2_MUX10_MUX40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_MUX40_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_MUX40_MASK)
  24013. #define PXP_WFE_B_STAGE2_MUX10_MUX41_MASK (0x3F00U)
  24014. #define PXP_WFE_B_STAGE2_MUX10_MUX41_SHIFT (8U)
  24015. #define PXP_WFE_B_STAGE2_MUX10_MUX41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_MUX41_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_MUX41_MASK)
  24016. #define PXP_WFE_B_STAGE2_MUX10_MUX42_MASK (0x3F0000U)
  24017. #define PXP_WFE_B_STAGE2_MUX10_MUX42_SHIFT (16U)
  24018. #define PXP_WFE_B_STAGE2_MUX10_MUX42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_MUX42_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_MUX42_MASK)
  24019. #define PXP_WFE_B_STAGE2_MUX10_MUX43_MASK (0x3F000000U)
  24020. #define PXP_WFE_B_STAGE2_MUX10_MUX43_SHIFT (24U)
  24021. #define PXP_WFE_B_STAGE2_MUX10_MUX43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_MUX43_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_MUX43_MASK)
  24022. /*! @name WFE_B_STAGE2_MUX10_SET - This register defines the control bits for the pxp wfe sub-block */
  24023. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX40_MASK (0x3FU)
  24024. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX40_SHIFT (0U)
  24025. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_SET_MUX40_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_SET_MUX40_MASK)
  24026. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX41_MASK (0x3F00U)
  24027. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX41_SHIFT (8U)
  24028. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_SET_MUX41_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_SET_MUX41_MASK)
  24029. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX42_MASK (0x3F0000U)
  24030. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX42_SHIFT (16U)
  24031. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_SET_MUX42_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_SET_MUX42_MASK)
  24032. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX43_MASK (0x3F000000U)
  24033. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX43_SHIFT (24U)
  24034. #define PXP_WFE_B_STAGE2_MUX10_SET_MUX43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_SET_MUX43_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_SET_MUX43_MASK)
  24035. /*! @name WFE_B_STAGE2_MUX10_CLR - This register defines the control bits for the pxp wfe sub-block */
  24036. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX40_MASK (0x3FU)
  24037. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX40_SHIFT (0U)
  24038. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_CLR_MUX40_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_CLR_MUX40_MASK)
  24039. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX41_MASK (0x3F00U)
  24040. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX41_SHIFT (8U)
  24041. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_CLR_MUX41_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_CLR_MUX41_MASK)
  24042. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX42_MASK (0x3F0000U)
  24043. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX42_SHIFT (16U)
  24044. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_CLR_MUX42_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_CLR_MUX42_MASK)
  24045. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX43_MASK (0x3F000000U)
  24046. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX43_SHIFT (24U)
  24047. #define PXP_WFE_B_STAGE2_MUX10_CLR_MUX43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_CLR_MUX43_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_CLR_MUX43_MASK)
  24048. /*! @name WFE_B_STAGE2_MUX10_TOG - This register defines the control bits for the pxp wfe sub-block */
  24049. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX40_MASK (0x3FU)
  24050. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX40_SHIFT (0U)
  24051. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_TOG_MUX40_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_TOG_MUX40_MASK)
  24052. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX41_MASK (0x3F00U)
  24053. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX41_SHIFT (8U)
  24054. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_TOG_MUX41_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_TOG_MUX41_MASK)
  24055. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX42_MASK (0x3F0000U)
  24056. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX42_SHIFT (16U)
  24057. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_TOG_MUX42_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_TOG_MUX42_MASK)
  24058. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX43_MASK (0x3F000000U)
  24059. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX43_SHIFT (24U)
  24060. #define PXP_WFE_B_STAGE2_MUX10_TOG_MUX43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX10_TOG_MUX43_SHIFT)) & PXP_WFE_B_STAGE2_MUX10_TOG_MUX43_MASK)
  24061. /*! @name WFE_B_STAGE2_MUX11 - This register defines the control bits for the pxp wfe sub-block */
  24062. #define PXP_WFE_B_STAGE2_MUX11_MUX44_MASK (0x3FU)
  24063. #define PXP_WFE_B_STAGE2_MUX11_MUX44_SHIFT (0U)
  24064. #define PXP_WFE_B_STAGE2_MUX11_MUX44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_MUX44_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_MUX44_MASK)
  24065. #define PXP_WFE_B_STAGE2_MUX11_MUX45_MASK (0x3F00U)
  24066. #define PXP_WFE_B_STAGE2_MUX11_MUX45_SHIFT (8U)
  24067. #define PXP_WFE_B_STAGE2_MUX11_MUX45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_MUX45_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_MUX45_MASK)
  24068. #define PXP_WFE_B_STAGE2_MUX11_MUX46_MASK (0x3F0000U)
  24069. #define PXP_WFE_B_STAGE2_MUX11_MUX46_SHIFT (16U)
  24070. #define PXP_WFE_B_STAGE2_MUX11_MUX46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_MUX46_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_MUX46_MASK)
  24071. #define PXP_WFE_B_STAGE2_MUX11_MUX47_MASK (0x3F000000U)
  24072. #define PXP_WFE_B_STAGE2_MUX11_MUX47_SHIFT (24U)
  24073. #define PXP_WFE_B_STAGE2_MUX11_MUX47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_MUX47_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_MUX47_MASK)
  24074. /*! @name WFE_B_STAGE2_MUX11_SET - This register defines the control bits for the pxp wfe sub-block */
  24075. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX44_MASK (0x3FU)
  24076. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX44_SHIFT (0U)
  24077. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_SET_MUX44_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_SET_MUX44_MASK)
  24078. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX45_MASK (0x3F00U)
  24079. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX45_SHIFT (8U)
  24080. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_SET_MUX45_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_SET_MUX45_MASK)
  24081. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX46_MASK (0x3F0000U)
  24082. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX46_SHIFT (16U)
  24083. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_SET_MUX46_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_SET_MUX46_MASK)
  24084. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX47_MASK (0x3F000000U)
  24085. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX47_SHIFT (24U)
  24086. #define PXP_WFE_B_STAGE2_MUX11_SET_MUX47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_SET_MUX47_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_SET_MUX47_MASK)
  24087. /*! @name WFE_B_STAGE2_MUX11_CLR - This register defines the control bits for the pxp wfe sub-block */
  24088. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX44_MASK (0x3FU)
  24089. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX44_SHIFT (0U)
  24090. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_CLR_MUX44_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_CLR_MUX44_MASK)
  24091. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX45_MASK (0x3F00U)
  24092. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX45_SHIFT (8U)
  24093. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_CLR_MUX45_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_CLR_MUX45_MASK)
  24094. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX46_MASK (0x3F0000U)
  24095. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX46_SHIFT (16U)
  24096. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_CLR_MUX46_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_CLR_MUX46_MASK)
  24097. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX47_MASK (0x3F000000U)
  24098. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX47_SHIFT (24U)
  24099. #define PXP_WFE_B_STAGE2_MUX11_CLR_MUX47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_CLR_MUX47_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_CLR_MUX47_MASK)
  24100. /*! @name WFE_B_STAGE2_MUX11_TOG - This register defines the control bits for the pxp wfe sub-block */
  24101. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX44_MASK (0x3FU)
  24102. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX44_SHIFT (0U)
  24103. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_TOG_MUX44_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_TOG_MUX44_MASK)
  24104. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX45_MASK (0x3F00U)
  24105. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX45_SHIFT (8U)
  24106. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_TOG_MUX45_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_TOG_MUX45_MASK)
  24107. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX46_MASK (0x3F0000U)
  24108. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX46_SHIFT (16U)
  24109. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_TOG_MUX46_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_TOG_MUX46_MASK)
  24110. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX47_MASK (0x3F000000U)
  24111. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX47_SHIFT (24U)
  24112. #define PXP_WFE_B_STAGE2_MUX11_TOG_MUX47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX11_TOG_MUX47_SHIFT)) & PXP_WFE_B_STAGE2_MUX11_TOG_MUX47_MASK)
  24113. /*! @name WFE_B_STAGE2_MUX12 - This register defines the control bits for the pxp wfe sub-block */
  24114. #define PXP_WFE_B_STAGE2_MUX12_MUX48_MASK (0x3FU)
  24115. #define PXP_WFE_B_STAGE2_MUX12_MUX48_SHIFT (0U)
  24116. #define PXP_WFE_B_STAGE2_MUX12_MUX48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX12_MUX48_SHIFT)) & PXP_WFE_B_STAGE2_MUX12_MUX48_MASK)
  24117. /*! @name WFE_B_STAGE2_MUX12_SET - This register defines the control bits for the pxp wfe sub-block */
  24118. #define PXP_WFE_B_STAGE2_MUX12_SET_MUX48_MASK (0x3FU)
  24119. #define PXP_WFE_B_STAGE2_MUX12_SET_MUX48_SHIFT (0U)
  24120. #define PXP_WFE_B_STAGE2_MUX12_SET_MUX48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX12_SET_MUX48_SHIFT)) & PXP_WFE_B_STAGE2_MUX12_SET_MUX48_MASK)
  24121. /*! @name WFE_B_STAGE2_MUX12_CLR - This register defines the control bits for the pxp wfe sub-block */
  24122. #define PXP_WFE_B_STAGE2_MUX12_CLR_MUX48_MASK (0x3FU)
  24123. #define PXP_WFE_B_STAGE2_MUX12_CLR_MUX48_SHIFT (0U)
  24124. #define PXP_WFE_B_STAGE2_MUX12_CLR_MUX48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX12_CLR_MUX48_SHIFT)) & PXP_WFE_B_STAGE2_MUX12_CLR_MUX48_MASK)
  24125. /*! @name WFE_B_STAGE2_MUX12_TOG - This register defines the control bits for the pxp wfe sub-block */
  24126. #define PXP_WFE_B_STAGE2_MUX12_TOG_MUX48_MASK (0x3FU)
  24127. #define PXP_WFE_B_STAGE2_MUX12_TOG_MUX48_SHIFT (0U)
  24128. #define PXP_WFE_B_STAGE2_MUX12_TOG_MUX48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_MUX12_TOG_MUX48_SHIFT)) & PXP_WFE_B_STAGE2_MUX12_TOG_MUX48_MASK)
  24129. /*! @name WFE_B_STAGE3_MUX0 - This register defines the control bits for the pxp wfe sub-block */
  24130. #define PXP_WFE_B_STAGE3_MUX0_MUX0_MASK (0x3FU)
  24131. #define PXP_WFE_B_STAGE3_MUX0_MUX0_SHIFT (0U)
  24132. #define PXP_WFE_B_STAGE3_MUX0_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_MUX0_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_MUX0_MASK)
  24133. #define PXP_WFE_B_STAGE3_MUX0_MUX1_MASK (0x3F00U)
  24134. #define PXP_WFE_B_STAGE3_MUX0_MUX1_SHIFT (8U)
  24135. #define PXP_WFE_B_STAGE3_MUX0_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_MUX1_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_MUX1_MASK)
  24136. #define PXP_WFE_B_STAGE3_MUX0_MUX2_MASK (0x3F0000U)
  24137. #define PXP_WFE_B_STAGE3_MUX0_MUX2_SHIFT (16U)
  24138. #define PXP_WFE_B_STAGE3_MUX0_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_MUX2_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_MUX2_MASK)
  24139. #define PXP_WFE_B_STAGE3_MUX0_MUX3_MASK (0x3F000000U)
  24140. #define PXP_WFE_B_STAGE3_MUX0_MUX3_SHIFT (24U)
  24141. #define PXP_WFE_B_STAGE3_MUX0_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_MUX3_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_MUX3_MASK)
  24142. /*! @name WFE_B_STAGE3_MUX0_SET - This register defines the control bits for the pxp wfe sub-block */
  24143. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX0_MASK (0x3FU)
  24144. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX0_SHIFT (0U)
  24145. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_SET_MUX0_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_SET_MUX0_MASK)
  24146. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX1_MASK (0x3F00U)
  24147. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX1_SHIFT (8U)
  24148. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_SET_MUX1_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_SET_MUX1_MASK)
  24149. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX2_MASK (0x3F0000U)
  24150. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX2_SHIFT (16U)
  24151. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_SET_MUX2_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_SET_MUX2_MASK)
  24152. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX3_MASK (0x3F000000U)
  24153. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX3_SHIFT (24U)
  24154. #define PXP_WFE_B_STAGE3_MUX0_SET_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_SET_MUX3_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_SET_MUX3_MASK)
  24155. /*! @name WFE_B_STAGE3_MUX0_CLR - This register defines the control bits for the pxp wfe sub-block */
  24156. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX0_MASK (0x3FU)
  24157. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX0_SHIFT (0U)
  24158. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_CLR_MUX0_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_CLR_MUX0_MASK)
  24159. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX1_MASK (0x3F00U)
  24160. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX1_SHIFT (8U)
  24161. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_CLR_MUX1_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_CLR_MUX1_MASK)
  24162. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX2_MASK (0x3F0000U)
  24163. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX2_SHIFT (16U)
  24164. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_CLR_MUX2_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_CLR_MUX2_MASK)
  24165. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX3_MASK (0x3F000000U)
  24166. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX3_SHIFT (24U)
  24167. #define PXP_WFE_B_STAGE3_MUX0_CLR_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_CLR_MUX3_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_CLR_MUX3_MASK)
  24168. /*! @name WFE_B_STAGE3_MUX0_TOG - This register defines the control bits for the pxp wfe sub-block */
  24169. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX0_MASK (0x3FU)
  24170. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX0_SHIFT (0U)
  24171. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_TOG_MUX0_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_TOG_MUX0_MASK)
  24172. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX1_MASK (0x3F00U)
  24173. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX1_SHIFT (8U)
  24174. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_TOG_MUX1_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_TOG_MUX1_MASK)
  24175. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX2_MASK (0x3F0000U)
  24176. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX2_SHIFT (16U)
  24177. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_TOG_MUX2_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_TOG_MUX2_MASK)
  24178. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX3_MASK (0x3F000000U)
  24179. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX3_SHIFT (24U)
  24180. #define PXP_WFE_B_STAGE3_MUX0_TOG_MUX3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX0_TOG_MUX3_SHIFT)) & PXP_WFE_B_STAGE3_MUX0_TOG_MUX3_MASK)
  24181. /*! @name WFE_B_STAGE3_MUX1 - This register defines the control bits for the pxp wfe sub-block */
  24182. #define PXP_WFE_B_STAGE3_MUX1_MUX4_MASK (0x3FU)
  24183. #define PXP_WFE_B_STAGE3_MUX1_MUX4_SHIFT (0U)
  24184. #define PXP_WFE_B_STAGE3_MUX1_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_MUX4_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_MUX4_MASK)
  24185. #define PXP_WFE_B_STAGE3_MUX1_MUX5_MASK (0x3F00U)
  24186. #define PXP_WFE_B_STAGE3_MUX1_MUX5_SHIFT (8U)
  24187. #define PXP_WFE_B_STAGE3_MUX1_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_MUX5_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_MUX5_MASK)
  24188. #define PXP_WFE_B_STAGE3_MUX1_MUX6_MASK (0x3F0000U)
  24189. #define PXP_WFE_B_STAGE3_MUX1_MUX6_SHIFT (16U)
  24190. #define PXP_WFE_B_STAGE3_MUX1_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_MUX6_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_MUX6_MASK)
  24191. #define PXP_WFE_B_STAGE3_MUX1_MUX7_MASK (0x3F000000U)
  24192. #define PXP_WFE_B_STAGE3_MUX1_MUX7_SHIFT (24U)
  24193. #define PXP_WFE_B_STAGE3_MUX1_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_MUX7_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_MUX7_MASK)
  24194. /*! @name WFE_B_STAGE3_MUX1_SET - This register defines the control bits for the pxp wfe sub-block */
  24195. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX4_MASK (0x3FU)
  24196. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX4_SHIFT (0U)
  24197. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_SET_MUX4_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_SET_MUX4_MASK)
  24198. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX5_MASK (0x3F00U)
  24199. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX5_SHIFT (8U)
  24200. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_SET_MUX5_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_SET_MUX5_MASK)
  24201. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX6_MASK (0x3F0000U)
  24202. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX6_SHIFT (16U)
  24203. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_SET_MUX6_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_SET_MUX6_MASK)
  24204. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX7_MASK (0x3F000000U)
  24205. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX7_SHIFT (24U)
  24206. #define PXP_WFE_B_STAGE3_MUX1_SET_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_SET_MUX7_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_SET_MUX7_MASK)
  24207. /*! @name WFE_B_STAGE3_MUX1_CLR - This register defines the control bits for the pxp wfe sub-block */
  24208. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX4_MASK (0x3FU)
  24209. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX4_SHIFT (0U)
  24210. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_CLR_MUX4_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_CLR_MUX4_MASK)
  24211. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX5_MASK (0x3F00U)
  24212. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX5_SHIFT (8U)
  24213. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_CLR_MUX5_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_CLR_MUX5_MASK)
  24214. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX6_MASK (0x3F0000U)
  24215. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX6_SHIFT (16U)
  24216. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_CLR_MUX6_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_CLR_MUX6_MASK)
  24217. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX7_MASK (0x3F000000U)
  24218. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX7_SHIFT (24U)
  24219. #define PXP_WFE_B_STAGE3_MUX1_CLR_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_CLR_MUX7_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_CLR_MUX7_MASK)
  24220. /*! @name WFE_B_STAGE3_MUX1_TOG - This register defines the control bits for the pxp wfe sub-block */
  24221. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX4_MASK (0x3FU)
  24222. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX4_SHIFT (0U)
  24223. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_TOG_MUX4_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_TOG_MUX4_MASK)
  24224. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX5_MASK (0x3F00U)
  24225. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX5_SHIFT (8U)
  24226. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_TOG_MUX5_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_TOG_MUX5_MASK)
  24227. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX6_MASK (0x3F0000U)
  24228. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX6_SHIFT (16U)
  24229. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_TOG_MUX6_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_TOG_MUX6_MASK)
  24230. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX7_MASK (0x3F000000U)
  24231. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX7_SHIFT (24U)
  24232. #define PXP_WFE_B_STAGE3_MUX1_TOG_MUX7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX1_TOG_MUX7_SHIFT)) & PXP_WFE_B_STAGE3_MUX1_TOG_MUX7_MASK)
  24233. /*! @name WFE_B_STAGE3_MUX2 - This register defines the control bits for the pxp wfe sub-block */
  24234. #define PXP_WFE_B_STAGE3_MUX2_MUX8_MASK (0x3FU)
  24235. #define PXP_WFE_B_STAGE3_MUX2_MUX8_SHIFT (0U)
  24236. #define PXP_WFE_B_STAGE3_MUX2_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_MUX8_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_MUX8_MASK)
  24237. #define PXP_WFE_B_STAGE3_MUX2_MUX9_MASK (0x3F00U)
  24238. #define PXP_WFE_B_STAGE3_MUX2_MUX9_SHIFT (8U)
  24239. #define PXP_WFE_B_STAGE3_MUX2_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_MUX9_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_MUX9_MASK)
  24240. #define PXP_WFE_B_STAGE3_MUX2_MUX10_MASK (0x3F0000U)
  24241. #define PXP_WFE_B_STAGE3_MUX2_MUX10_SHIFT (16U)
  24242. #define PXP_WFE_B_STAGE3_MUX2_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_MUX10_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_MUX10_MASK)
  24243. #define PXP_WFE_B_STAGE3_MUX2_MUX11_MASK (0x3F000000U)
  24244. #define PXP_WFE_B_STAGE3_MUX2_MUX11_SHIFT (24U)
  24245. #define PXP_WFE_B_STAGE3_MUX2_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_MUX11_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_MUX11_MASK)
  24246. /*! @name WFE_B_STAGE3_MUX2_SET - This register defines the control bits for the pxp wfe sub-block */
  24247. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX8_MASK (0x3FU)
  24248. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX8_SHIFT (0U)
  24249. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_SET_MUX8_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_SET_MUX8_MASK)
  24250. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX9_MASK (0x3F00U)
  24251. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX9_SHIFT (8U)
  24252. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_SET_MUX9_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_SET_MUX9_MASK)
  24253. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX10_MASK (0x3F0000U)
  24254. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX10_SHIFT (16U)
  24255. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_SET_MUX10_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_SET_MUX10_MASK)
  24256. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX11_MASK (0x3F000000U)
  24257. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX11_SHIFT (24U)
  24258. #define PXP_WFE_B_STAGE3_MUX2_SET_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_SET_MUX11_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_SET_MUX11_MASK)
  24259. /*! @name WFE_B_STAGE3_MUX2_CLR - This register defines the control bits for the pxp wfe sub-block */
  24260. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX8_MASK (0x3FU)
  24261. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX8_SHIFT (0U)
  24262. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_CLR_MUX8_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_CLR_MUX8_MASK)
  24263. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX9_MASK (0x3F00U)
  24264. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX9_SHIFT (8U)
  24265. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_CLR_MUX9_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_CLR_MUX9_MASK)
  24266. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX10_MASK (0x3F0000U)
  24267. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX10_SHIFT (16U)
  24268. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_CLR_MUX10_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_CLR_MUX10_MASK)
  24269. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX11_MASK (0x3F000000U)
  24270. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX11_SHIFT (24U)
  24271. #define PXP_WFE_B_STAGE3_MUX2_CLR_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_CLR_MUX11_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_CLR_MUX11_MASK)
  24272. /*! @name WFE_B_STAGE3_MUX2_TOG - This register defines the control bits for the pxp wfe sub-block */
  24273. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX8_MASK (0x3FU)
  24274. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX8_SHIFT (0U)
  24275. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_TOG_MUX8_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_TOG_MUX8_MASK)
  24276. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX9_MASK (0x3F00U)
  24277. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX9_SHIFT (8U)
  24278. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_TOG_MUX9_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_TOG_MUX9_MASK)
  24279. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX10_MASK (0x3F0000U)
  24280. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX10_SHIFT (16U)
  24281. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_TOG_MUX10_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_TOG_MUX10_MASK)
  24282. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX11_MASK (0x3F000000U)
  24283. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX11_SHIFT (24U)
  24284. #define PXP_WFE_B_STAGE3_MUX2_TOG_MUX11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX2_TOG_MUX11_SHIFT)) & PXP_WFE_B_STAGE3_MUX2_TOG_MUX11_MASK)
  24285. /*! @name WFE_B_STAGE3_MUX3 - This register defines the control bits for the pxp wfe sub-block */
  24286. #define PXP_WFE_B_STAGE3_MUX3_MUX12_MASK (0x3FU)
  24287. #define PXP_WFE_B_STAGE3_MUX3_MUX12_SHIFT (0U)
  24288. #define PXP_WFE_B_STAGE3_MUX3_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_MUX12_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_MUX12_MASK)
  24289. #define PXP_WFE_B_STAGE3_MUX3_MUX13_MASK (0x3F00U)
  24290. #define PXP_WFE_B_STAGE3_MUX3_MUX13_SHIFT (8U)
  24291. #define PXP_WFE_B_STAGE3_MUX3_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_MUX13_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_MUX13_MASK)
  24292. #define PXP_WFE_B_STAGE3_MUX3_MUX14_MASK (0x3F0000U)
  24293. #define PXP_WFE_B_STAGE3_MUX3_MUX14_SHIFT (16U)
  24294. #define PXP_WFE_B_STAGE3_MUX3_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_MUX14_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_MUX14_MASK)
  24295. #define PXP_WFE_B_STAGE3_MUX3_MUX15_MASK (0x3F000000U)
  24296. #define PXP_WFE_B_STAGE3_MUX3_MUX15_SHIFT (24U)
  24297. #define PXP_WFE_B_STAGE3_MUX3_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_MUX15_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_MUX15_MASK)
  24298. /*! @name WFE_B_STAGE3_MUX3_SET - This register defines the control bits for the pxp wfe sub-block */
  24299. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX12_MASK (0x3FU)
  24300. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX12_SHIFT (0U)
  24301. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_SET_MUX12_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_SET_MUX12_MASK)
  24302. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX13_MASK (0x3F00U)
  24303. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX13_SHIFT (8U)
  24304. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_SET_MUX13_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_SET_MUX13_MASK)
  24305. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX14_MASK (0x3F0000U)
  24306. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX14_SHIFT (16U)
  24307. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_SET_MUX14_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_SET_MUX14_MASK)
  24308. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX15_MASK (0x3F000000U)
  24309. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX15_SHIFT (24U)
  24310. #define PXP_WFE_B_STAGE3_MUX3_SET_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_SET_MUX15_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_SET_MUX15_MASK)
  24311. /*! @name WFE_B_STAGE3_MUX3_CLR - This register defines the control bits for the pxp wfe sub-block */
  24312. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX12_MASK (0x3FU)
  24313. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX12_SHIFT (0U)
  24314. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_CLR_MUX12_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_CLR_MUX12_MASK)
  24315. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX13_MASK (0x3F00U)
  24316. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX13_SHIFT (8U)
  24317. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_CLR_MUX13_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_CLR_MUX13_MASK)
  24318. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX14_MASK (0x3F0000U)
  24319. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX14_SHIFT (16U)
  24320. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_CLR_MUX14_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_CLR_MUX14_MASK)
  24321. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX15_MASK (0x3F000000U)
  24322. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX15_SHIFT (24U)
  24323. #define PXP_WFE_B_STAGE3_MUX3_CLR_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_CLR_MUX15_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_CLR_MUX15_MASK)
  24324. /*! @name WFE_B_STAGE3_MUX3_TOG - This register defines the control bits for the pxp wfe sub-block */
  24325. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX12_MASK (0x3FU)
  24326. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX12_SHIFT (0U)
  24327. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_TOG_MUX12_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_TOG_MUX12_MASK)
  24328. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX13_MASK (0x3F00U)
  24329. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX13_SHIFT (8U)
  24330. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_TOG_MUX13_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_TOG_MUX13_MASK)
  24331. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX14_MASK (0x3F0000U)
  24332. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX14_SHIFT (16U)
  24333. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_TOG_MUX14_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_TOG_MUX14_MASK)
  24334. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX15_MASK (0x3F000000U)
  24335. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX15_SHIFT (24U)
  24336. #define PXP_WFE_B_STAGE3_MUX3_TOG_MUX15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX3_TOG_MUX15_SHIFT)) & PXP_WFE_B_STAGE3_MUX3_TOG_MUX15_MASK)
  24337. /*! @name WFE_B_STAGE3_MUX4 - This register defines the control bits for the pxp wfe sub-block */
  24338. #define PXP_WFE_B_STAGE3_MUX4_MUX16_MASK (0x3FU)
  24339. #define PXP_WFE_B_STAGE3_MUX4_MUX16_SHIFT (0U)
  24340. #define PXP_WFE_B_STAGE3_MUX4_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_MUX16_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_MUX16_MASK)
  24341. #define PXP_WFE_B_STAGE3_MUX4_MUX17_MASK (0x3F00U)
  24342. #define PXP_WFE_B_STAGE3_MUX4_MUX17_SHIFT (8U)
  24343. #define PXP_WFE_B_STAGE3_MUX4_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_MUX17_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_MUX17_MASK)
  24344. #define PXP_WFE_B_STAGE3_MUX4_MUX18_MASK (0x3F0000U)
  24345. #define PXP_WFE_B_STAGE3_MUX4_MUX18_SHIFT (16U)
  24346. #define PXP_WFE_B_STAGE3_MUX4_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_MUX18_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_MUX18_MASK)
  24347. #define PXP_WFE_B_STAGE3_MUX4_MUX19_MASK (0x3F000000U)
  24348. #define PXP_WFE_B_STAGE3_MUX4_MUX19_SHIFT (24U)
  24349. #define PXP_WFE_B_STAGE3_MUX4_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_MUX19_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_MUX19_MASK)
  24350. /*! @name WFE_B_STAGE3_MUX4_SET - This register defines the control bits for the pxp wfe sub-block */
  24351. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX16_MASK (0x3FU)
  24352. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX16_SHIFT (0U)
  24353. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_SET_MUX16_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_SET_MUX16_MASK)
  24354. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX17_MASK (0x3F00U)
  24355. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX17_SHIFT (8U)
  24356. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_SET_MUX17_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_SET_MUX17_MASK)
  24357. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX18_MASK (0x3F0000U)
  24358. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX18_SHIFT (16U)
  24359. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_SET_MUX18_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_SET_MUX18_MASK)
  24360. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX19_MASK (0x3F000000U)
  24361. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX19_SHIFT (24U)
  24362. #define PXP_WFE_B_STAGE3_MUX4_SET_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_SET_MUX19_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_SET_MUX19_MASK)
  24363. /*! @name WFE_B_STAGE3_MUX4_CLR - This register defines the control bits for the pxp wfe sub-block */
  24364. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX16_MASK (0x3FU)
  24365. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX16_SHIFT (0U)
  24366. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_CLR_MUX16_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_CLR_MUX16_MASK)
  24367. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX17_MASK (0x3F00U)
  24368. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX17_SHIFT (8U)
  24369. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_CLR_MUX17_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_CLR_MUX17_MASK)
  24370. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX18_MASK (0x3F0000U)
  24371. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX18_SHIFT (16U)
  24372. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_CLR_MUX18_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_CLR_MUX18_MASK)
  24373. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX19_MASK (0x3F000000U)
  24374. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX19_SHIFT (24U)
  24375. #define PXP_WFE_B_STAGE3_MUX4_CLR_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_CLR_MUX19_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_CLR_MUX19_MASK)
  24376. /*! @name WFE_B_STAGE3_MUX4_TOG - This register defines the control bits for the pxp wfe sub-block */
  24377. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX16_MASK (0x3FU)
  24378. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX16_SHIFT (0U)
  24379. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_TOG_MUX16_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_TOG_MUX16_MASK)
  24380. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX17_MASK (0x3F00U)
  24381. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX17_SHIFT (8U)
  24382. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_TOG_MUX17_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_TOG_MUX17_MASK)
  24383. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX18_MASK (0x3F0000U)
  24384. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX18_SHIFT (16U)
  24385. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_TOG_MUX18_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_TOG_MUX18_MASK)
  24386. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX19_MASK (0x3F000000U)
  24387. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX19_SHIFT (24U)
  24388. #define PXP_WFE_B_STAGE3_MUX4_TOG_MUX19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX4_TOG_MUX19_SHIFT)) & PXP_WFE_B_STAGE3_MUX4_TOG_MUX19_MASK)
  24389. /*! @name WFE_B_STAGE3_MUX5 - This register defines the control bits for the pxp wfe sub-block */
  24390. #define PXP_WFE_B_STAGE3_MUX5_MUX20_MASK (0x3FU)
  24391. #define PXP_WFE_B_STAGE3_MUX5_MUX20_SHIFT (0U)
  24392. #define PXP_WFE_B_STAGE3_MUX5_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_MUX20_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_MUX20_MASK)
  24393. #define PXP_WFE_B_STAGE3_MUX5_MUX21_MASK (0x3F00U)
  24394. #define PXP_WFE_B_STAGE3_MUX5_MUX21_SHIFT (8U)
  24395. #define PXP_WFE_B_STAGE3_MUX5_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_MUX21_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_MUX21_MASK)
  24396. #define PXP_WFE_B_STAGE3_MUX5_MUX22_MASK (0x3F0000U)
  24397. #define PXP_WFE_B_STAGE3_MUX5_MUX22_SHIFT (16U)
  24398. #define PXP_WFE_B_STAGE3_MUX5_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_MUX22_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_MUX22_MASK)
  24399. #define PXP_WFE_B_STAGE3_MUX5_MUX23_MASK (0x3F000000U)
  24400. #define PXP_WFE_B_STAGE3_MUX5_MUX23_SHIFT (24U)
  24401. #define PXP_WFE_B_STAGE3_MUX5_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_MUX23_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_MUX23_MASK)
  24402. /*! @name WFE_B_STAGE3_MUX5_SET - This register defines the control bits for the pxp wfe sub-block */
  24403. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX20_MASK (0x3FU)
  24404. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX20_SHIFT (0U)
  24405. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_SET_MUX20_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_SET_MUX20_MASK)
  24406. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX21_MASK (0x3F00U)
  24407. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX21_SHIFT (8U)
  24408. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_SET_MUX21_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_SET_MUX21_MASK)
  24409. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX22_MASK (0x3F0000U)
  24410. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX22_SHIFT (16U)
  24411. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_SET_MUX22_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_SET_MUX22_MASK)
  24412. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX23_MASK (0x3F000000U)
  24413. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX23_SHIFT (24U)
  24414. #define PXP_WFE_B_STAGE3_MUX5_SET_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_SET_MUX23_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_SET_MUX23_MASK)
  24415. /*! @name WFE_B_STAGE3_MUX5_CLR - This register defines the control bits for the pxp wfe sub-block */
  24416. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX20_MASK (0x3FU)
  24417. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX20_SHIFT (0U)
  24418. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_CLR_MUX20_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_CLR_MUX20_MASK)
  24419. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX21_MASK (0x3F00U)
  24420. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX21_SHIFT (8U)
  24421. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_CLR_MUX21_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_CLR_MUX21_MASK)
  24422. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX22_MASK (0x3F0000U)
  24423. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX22_SHIFT (16U)
  24424. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_CLR_MUX22_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_CLR_MUX22_MASK)
  24425. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX23_MASK (0x3F000000U)
  24426. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX23_SHIFT (24U)
  24427. #define PXP_WFE_B_STAGE3_MUX5_CLR_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_CLR_MUX23_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_CLR_MUX23_MASK)
  24428. /*! @name WFE_B_STAGE3_MUX5_TOG - This register defines the control bits for the pxp wfe sub-block */
  24429. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX20_MASK (0x3FU)
  24430. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX20_SHIFT (0U)
  24431. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_TOG_MUX20_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_TOG_MUX20_MASK)
  24432. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX21_MASK (0x3F00U)
  24433. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX21_SHIFT (8U)
  24434. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_TOG_MUX21_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_TOG_MUX21_MASK)
  24435. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX22_MASK (0x3F0000U)
  24436. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX22_SHIFT (16U)
  24437. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_TOG_MUX22_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_TOG_MUX22_MASK)
  24438. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX23_MASK (0x3F000000U)
  24439. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX23_SHIFT (24U)
  24440. #define PXP_WFE_B_STAGE3_MUX5_TOG_MUX23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX5_TOG_MUX23_SHIFT)) & PXP_WFE_B_STAGE3_MUX5_TOG_MUX23_MASK)
  24441. /*! @name WFE_B_STAGE3_MUX6 - This register defines the control bits for the pxp wfe sub-block */
  24442. #define PXP_WFE_B_STAGE3_MUX6_MUX24_MASK (0x3FU)
  24443. #define PXP_WFE_B_STAGE3_MUX6_MUX24_SHIFT (0U)
  24444. #define PXP_WFE_B_STAGE3_MUX6_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_MUX24_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_MUX24_MASK)
  24445. #define PXP_WFE_B_STAGE3_MUX6_MUX25_MASK (0x3F00U)
  24446. #define PXP_WFE_B_STAGE3_MUX6_MUX25_SHIFT (8U)
  24447. #define PXP_WFE_B_STAGE3_MUX6_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_MUX25_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_MUX25_MASK)
  24448. #define PXP_WFE_B_STAGE3_MUX6_MUX26_MASK (0x3F0000U)
  24449. #define PXP_WFE_B_STAGE3_MUX6_MUX26_SHIFT (16U)
  24450. #define PXP_WFE_B_STAGE3_MUX6_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_MUX26_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_MUX26_MASK)
  24451. #define PXP_WFE_B_STAGE3_MUX6_MUX27_MASK (0x3F000000U)
  24452. #define PXP_WFE_B_STAGE3_MUX6_MUX27_SHIFT (24U)
  24453. #define PXP_WFE_B_STAGE3_MUX6_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_MUX27_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_MUX27_MASK)
  24454. /*! @name WFE_B_STAGE3_MUX6_SET - This register defines the control bits for the pxp wfe sub-block */
  24455. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX24_MASK (0x3FU)
  24456. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX24_SHIFT (0U)
  24457. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_SET_MUX24_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_SET_MUX24_MASK)
  24458. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX25_MASK (0x3F00U)
  24459. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX25_SHIFT (8U)
  24460. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_SET_MUX25_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_SET_MUX25_MASK)
  24461. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX26_MASK (0x3F0000U)
  24462. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX26_SHIFT (16U)
  24463. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_SET_MUX26_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_SET_MUX26_MASK)
  24464. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX27_MASK (0x3F000000U)
  24465. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX27_SHIFT (24U)
  24466. #define PXP_WFE_B_STAGE3_MUX6_SET_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_SET_MUX27_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_SET_MUX27_MASK)
  24467. /*! @name WFE_B_STAGE3_MUX6_CLR - This register defines the control bits for the pxp wfe sub-block */
  24468. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX24_MASK (0x3FU)
  24469. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX24_SHIFT (0U)
  24470. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_CLR_MUX24_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_CLR_MUX24_MASK)
  24471. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX25_MASK (0x3F00U)
  24472. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX25_SHIFT (8U)
  24473. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_CLR_MUX25_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_CLR_MUX25_MASK)
  24474. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX26_MASK (0x3F0000U)
  24475. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX26_SHIFT (16U)
  24476. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_CLR_MUX26_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_CLR_MUX26_MASK)
  24477. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX27_MASK (0x3F000000U)
  24478. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX27_SHIFT (24U)
  24479. #define PXP_WFE_B_STAGE3_MUX6_CLR_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_CLR_MUX27_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_CLR_MUX27_MASK)
  24480. /*! @name WFE_B_STAGE3_MUX6_TOG - This register defines the control bits for the pxp wfe sub-block */
  24481. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX24_MASK (0x3FU)
  24482. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX24_SHIFT (0U)
  24483. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_TOG_MUX24_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_TOG_MUX24_MASK)
  24484. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX25_MASK (0x3F00U)
  24485. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX25_SHIFT (8U)
  24486. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_TOG_MUX25_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_TOG_MUX25_MASK)
  24487. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX26_MASK (0x3F0000U)
  24488. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX26_SHIFT (16U)
  24489. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_TOG_MUX26_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_TOG_MUX26_MASK)
  24490. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX27_MASK (0x3F000000U)
  24491. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX27_SHIFT (24U)
  24492. #define PXP_WFE_B_STAGE3_MUX6_TOG_MUX27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX6_TOG_MUX27_SHIFT)) & PXP_WFE_B_STAGE3_MUX6_TOG_MUX27_MASK)
  24493. /*! @name WFE_B_STAGE3_MUX7 - This register defines the control bits for the pxp wfe sub-block */
  24494. #define PXP_WFE_B_STAGE3_MUX7_MUX28_MASK (0x3FU)
  24495. #define PXP_WFE_B_STAGE3_MUX7_MUX28_SHIFT (0U)
  24496. #define PXP_WFE_B_STAGE3_MUX7_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_MUX28_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_MUX28_MASK)
  24497. #define PXP_WFE_B_STAGE3_MUX7_MUX29_MASK (0x3F00U)
  24498. #define PXP_WFE_B_STAGE3_MUX7_MUX29_SHIFT (8U)
  24499. #define PXP_WFE_B_STAGE3_MUX7_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_MUX29_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_MUX29_MASK)
  24500. #define PXP_WFE_B_STAGE3_MUX7_MUX30_MASK (0x3F0000U)
  24501. #define PXP_WFE_B_STAGE3_MUX7_MUX30_SHIFT (16U)
  24502. #define PXP_WFE_B_STAGE3_MUX7_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_MUX30_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_MUX30_MASK)
  24503. #define PXP_WFE_B_STAGE3_MUX7_MUX31_MASK (0x3F000000U)
  24504. #define PXP_WFE_B_STAGE3_MUX7_MUX31_SHIFT (24U)
  24505. #define PXP_WFE_B_STAGE3_MUX7_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_MUX31_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_MUX31_MASK)
  24506. /*! @name WFE_B_STAGE3_MUX7_SET - This register defines the control bits for the pxp wfe sub-block */
  24507. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX28_MASK (0x3FU)
  24508. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX28_SHIFT (0U)
  24509. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_SET_MUX28_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_SET_MUX28_MASK)
  24510. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX29_MASK (0x3F00U)
  24511. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX29_SHIFT (8U)
  24512. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_SET_MUX29_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_SET_MUX29_MASK)
  24513. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX30_MASK (0x3F0000U)
  24514. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX30_SHIFT (16U)
  24515. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_SET_MUX30_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_SET_MUX30_MASK)
  24516. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX31_MASK (0x3F000000U)
  24517. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX31_SHIFT (24U)
  24518. #define PXP_WFE_B_STAGE3_MUX7_SET_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_SET_MUX31_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_SET_MUX31_MASK)
  24519. /*! @name WFE_B_STAGE3_MUX7_CLR - This register defines the control bits for the pxp wfe sub-block */
  24520. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX28_MASK (0x3FU)
  24521. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX28_SHIFT (0U)
  24522. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_CLR_MUX28_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_CLR_MUX28_MASK)
  24523. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX29_MASK (0x3F00U)
  24524. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX29_SHIFT (8U)
  24525. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_CLR_MUX29_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_CLR_MUX29_MASK)
  24526. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX30_MASK (0x3F0000U)
  24527. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX30_SHIFT (16U)
  24528. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_CLR_MUX30_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_CLR_MUX30_MASK)
  24529. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX31_MASK (0x3F000000U)
  24530. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX31_SHIFT (24U)
  24531. #define PXP_WFE_B_STAGE3_MUX7_CLR_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_CLR_MUX31_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_CLR_MUX31_MASK)
  24532. /*! @name WFE_B_STAGE3_MUX7_TOG - This register defines the control bits for the pxp wfe sub-block */
  24533. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX28_MASK (0x3FU)
  24534. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX28_SHIFT (0U)
  24535. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_TOG_MUX28_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_TOG_MUX28_MASK)
  24536. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX29_MASK (0x3F00U)
  24537. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX29_SHIFT (8U)
  24538. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_TOG_MUX29_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_TOG_MUX29_MASK)
  24539. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX30_MASK (0x3F0000U)
  24540. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX30_SHIFT (16U)
  24541. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_TOG_MUX30_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_TOG_MUX30_MASK)
  24542. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX31_MASK (0x3F000000U)
  24543. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX31_SHIFT (24U)
  24544. #define PXP_WFE_B_STAGE3_MUX7_TOG_MUX31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX7_TOG_MUX31_SHIFT)) & PXP_WFE_B_STAGE3_MUX7_TOG_MUX31_MASK)
  24545. /*! @name WFE_B_STAGE3_MUX8 - This register defines the control bits for the pxp wfe sub-block */
  24546. #define PXP_WFE_B_STAGE3_MUX8_MUX32_MASK (0x3FU)
  24547. #define PXP_WFE_B_STAGE3_MUX8_MUX32_SHIFT (0U)
  24548. #define PXP_WFE_B_STAGE3_MUX8_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_MUX32_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_MUX32_MASK)
  24549. #define PXP_WFE_B_STAGE3_MUX8_MUX33_MASK (0x3F00U)
  24550. #define PXP_WFE_B_STAGE3_MUX8_MUX33_SHIFT (8U)
  24551. #define PXP_WFE_B_STAGE3_MUX8_MUX33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_MUX33_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_MUX33_MASK)
  24552. #define PXP_WFE_B_STAGE3_MUX8_MUX34_MASK (0x3F0000U)
  24553. #define PXP_WFE_B_STAGE3_MUX8_MUX34_SHIFT (16U)
  24554. #define PXP_WFE_B_STAGE3_MUX8_MUX34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_MUX34_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_MUX34_MASK)
  24555. #define PXP_WFE_B_STAGE3_MUX8_MUX35_MASK (0x3F000000U)
  24556. #define PXP_WFE_B_STAGE3_MUX8_MUX35_SHIFT (24U)
  24557. #define PXP_WFE_B_STAGE3_MUX8_MUX35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_MUX35_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_MUX35_MASK)
  24558. /*! @name WFE_B_STAGE3_MUX8_SET - This register defines the control bits for the pxp wfe sub-block */
  24559. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX32_MASK (0x3FU)
  24560. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX32_SHIFT (0U)
  24561. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_SET_MUX32_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_SET_MUX32_MASK)
  24562. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX33_MASK (0x3F00U)
  24563. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX33_SHIFT (8U)
  24564. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_SET_MUX33_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_SET_MUX33_MASK)
  24565. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX34_MASK (0x3F0000U)
  24566. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX34_SHIFT (16U)
  24567. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_SET_MUX34_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_SET_MUX34_MASK)
  24568. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX35_MASK (0x3F000000U)
  24569. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX35_SHIFT (24U)
  24570. #define PXP_WFE_B_STAGE3_MUX8_SET_MUX35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_SET_MUX35_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_SET_MUX35_MASK)
  24571. /*! @name WFE_B_STAGE3_MUX8_CLR - This register defines the control bits for the pxp wfe sub-block */
  24572. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX32_MASK (0x3FU)
  24573. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX32_SHIFT (0U)
  24574. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_CLR_MUX32_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_CLR_MUX32_MASK)
  24575. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX33_MASK (0x3F00U)
  24576. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX33_SHIFT (8U)
  24577. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_CLR_MUX33_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_CLR_MUX33_MASK)
  24578. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX34_MASK (0x3F0000U)
  24579. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX34_SHIFT (16U)
  24580. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_CLR_MUX34_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_CLR_MUX34_MASK)
  24581. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX35_MASK (0x3F000000U)
  24582. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX35_SHIFT (24U)
  24583. #define PXP_WFE_B_STAGE3_MUX8_CLR_MUX35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_CLR_MUX35_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_CLR_MUX35_MASK)
  24584. /*! @name WFE_B_STAGE3_MUX8_TOG - This register defines the control bits for the pxp wfe sub-block */
  24585. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX32_MASK (0x3FU)
  24586. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX32_SHIFT (0U)
  24587. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_TOG_MUX32_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_TOG_MUX32_MASK)
  24588. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX33_MASK (0x3F00U)
  24589. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX33_SHIFT (8U)
  24590. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_TOG_MUX33_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_TOG_MUX33_MASK)
  24591. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX34_MASK (0x3F0000U)
  24592. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX34_SHIFT (16U)
  24593. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_TOG_MUX34_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_TOG_MUX34_MASK)
  24594. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX35_MASK (0x3F000000U)
  24595. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX35_SHIFT (24U)
  24596. #define PXP_WFE_B_STAGE3_MUX8_TOG_MUX35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX8_TOG_MUX35_SHIFT)) & PXP_WFE_B_STAGE3_MUX8_TOG_MUX35_MASK)
  24597. /*! @name WFE_B_STAGE3_MUX9 - This register defines the control bits for the pxp wfe sub-block */
  24598. #define PXP_WFE_B_STAGE3_MUX9_MUX36_MASK (0x3FU)
  24599. #define PXP_WFE_B_STAGE3_MUX9_MUX36_SHIFT (0U)
  24600. #define PXP_WFE_B_STAGE3_MUX9_MUX36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_MUX36_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_MUX36_MASK)
  24601. #define PXP_WFE_B_STAGE3_MUX9_MUX37_MASK (0x3F00U)
  24602. #define PXP_WFE_B_STAGE3_MUX9_MUX37_SHIFT (8U)
  24603. #define PXP_WFE_B_STAGE3_MUX9_MUX37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_MUX37_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_MUX37_MASK)
  24604. #define PXP_WFE_B_STAGE3_MUX9_MUX38_MASK (0x3F0000U)
  24605. #define PXP_WFE_B_STAGE3_MUX9_MUX38_SHIFT (16U)
  24606. #define PXP_WFE_B_STAGE3_MUX9_MUX38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_MUX38_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_MUX38_MASK)
  24607. #define PXP_WFE_B_STAGE3_MUX9_MUX39_MASK (0x3F000000U)
  24608. #define PXP_WFE_B_STAGE3_MUX9_MUX39_SHIFT (24U)
  24609. #define PXP_WFE_B_STAGE3_MUX9_MUX39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_MUX39_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_MUX39_MASK)
  24610. /*! @name WFE_B_STAGE3_MUX9_SET - This register defines the control bits for the pxp wfe sub-block */
  24611. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX36_MASK (0x3FU)
  24612. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX36_SHIFT (0U)
  24613. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_SET_MUX36_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_SET_MUX36_MASK)
  24614. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX37_MASK (0x3F00U)
  24615. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX37_SHIFT (8U)
  24616. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_SET_MUX37_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_SET_MUX37_MASK)
  24617. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX38_MASK (0x3F0000U)
  24618. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX38_SHIFT (16U)
  24619. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_SET_MUX38_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_SET_MUX38_MASK)
  24620. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX39_MASK (0x3F000000U)
  24621. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX39_SHIFT (24U)
  24622. #define PXP_WFE_B_STAGE3_MUX9_SET_MUX39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_SET_MUX39_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_SET_MUX39_MASK)
  24623. /*! @name WFE_B_STAGE3_MUX9_CLR - This register defines the control bits for the pxp wfe sub-block */
  24624. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX36_MASK (0x3FU)
  24625. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX36_SHIFT (0U)
  24626. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_CLR_MUX36_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_CLR_MUX36_MASK)
  24627. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX37_MASK (0x3F00U)
  24628. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX37_SHIFT (8U)
  24629. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_CLR_MUX37_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_CLR_MUX37_MASK)
  24630. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX38_MASK (0x3F0000U)
  24631. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX38_SHIFT (16U)
  24632. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_CLR_MUX38_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_CLR_MUX38_MASK)
  24633. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX39_MASK (0x3F000000U)
  24634. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX39_SHIFT (24U)
  24635. #define PXP_WFE_B_STAGE3_MUX9_CLR_MUX39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_CLR_MUX39_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_CLR_MUX39_MASK)
  24636. /*! @name WFE_B_STAGE3_MUX9_TOG - This register defines the control bits for the pxp wfe sub-block */
  24637. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX36_MASK (0x3FU)
  24638. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX36_SHIFT (0U)
  24639. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_TOG_MUX36_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_TOG_MUX36_MASK)
  24640. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX37_MASK (0x3F00U)
  24641. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX37_SHIFT (8U)
  24642. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_TOG_MUX37_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_TOG_MUX37_MASK)
  24643. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX38_MASK (0x3F0000U)
  24644. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX38_SHIFT (16U)
  24645. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_TOG_MUX38_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_TOG_MUX38_MASK)
  24646. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX39_MASK (0x3F000000U)
  24647. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX39_SHIFT (24U)
  24648. #define PXP_WFE_B_STAGE3_MUX9_TOG_MUX39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX9_TOG_MUX39_SHIFT)) & PXP_WFE_B_STAGE3_MUX9_TOG_MUX39_MASK)
  24649. /*! @name WFE_B_STAGE3_MUX10 - This register defines the control bits for the pxp wfe sub-block */
  24650. #define PXP_WFE_B_STAGE3_MUX10_MUX40_MASK (0x3FU)
  24651. #define PXP_WFE_B_STAGE3_MUX10_MUX40_SHIFT (0U)
  24652. #define PXP_WFE_B_STAGE3_MUX10_MUX40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_MUX40_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_MUX40_MASK)
  24653. #define PXP_WFE_B_STAGE3_MUX10_MUX41_MASK (0x3F00U)
  24654. #define PXP_WFE_B_STAGE3_MUX10_MUX41_SHIFT (8U)
  24655. #define PXP_WFE_B_STAGE3_MUX10_MUX41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_MUX41_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_MUX41_MASK)
  24656. #define PXP_WFE_B_STAGE3_MUX10_MUX42_MASK (0x3F0000U)
  24657. #define PXP_WFE_B_STAGE3_MUX10_MUX42_SHIFT (16U)
  24658. #define PXP_WFE_B_STAGE3_MUX10_MUX42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_MUX42_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_MUX42_MASK)
  24659. #define PXP_WFE_B_STAGE3_MUX10_MUX43_MASK (0x3F000000U)
  24660. #define PXP_WFE_B_STAGE3_MUX10_MUX43_SHIFT (24U)
  24661. #define PXP_WFE_B_STAGE3_MUX10_MUX43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_MUX43_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_MUX43_MASK)
  24662. /*! @name WFE_B_STAGE3_MUX10_SET - This register defines the control bits for the pxp wfe sub-block */
  24663. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX40_MASK (0x3FU)
  24664. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX40_SHIFT (0U)
  24665. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_SET_MUX40_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_SET_MUX40_MASK)
  24666. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX41_MASK (0x3F00U)
  24667. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX41_SHIFT (8U)
  24668. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_SET_MUX41_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_SET_MUX41_MASK)
  24669. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX42_MASK (0x3F0000U)
  24670. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX42_SHIFT (16U)
  24671. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_SET_MUX42_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_SET_MUX42_MASK)
  24672. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX43_MASK (0x3F000000U)
  24673. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX43_SHIFT (24U)
  24674. #define PXP_WFE_B_STAGE3_MUX10_SET_MUX43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_SET_MUX43_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_SET_MUX43_MASK)
  24675. /*! @name WFE_B_STAGE3_MUX10_CLR - This register defines the control bits for the pxp wfe sub-block */
  24676. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX40_MASK (0x3FU)
  24677. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX40_SHIFT (0U)
  24678. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_CLR_MUX40_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_CLR_MUX40_MASK)
  24679. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX41_MASK (0x3F00U)
  24680. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX41_SHIFT (8U)
  24681. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_CLR_MUX41_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_CLR_MUX41_MASK)
  24682. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX42_MASK (0x3F0000U)
  24683. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX42_SHIFT (16U)
  24684. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_CLR_MUX42_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_CLR_MUX42_MASK)
  24685. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX43_MASK (0x3F000000U)
  24686. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX43_SHIFT (24U)
  24687. #define PXP_WFE_B_STAGE3_MUX10_CLR_MUX43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_CLR_MUX43_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_CLR_MUX43_MASK)
  24688. /*! @name WFE_B_STAGE3_MUX10_TOG - This register defines the control bits for the pxp wfe sub-block */
  24689. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX40_MASK (0x3FU)
  24690. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX40_SHIFT (0U)
  24691. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_TOG_MUX40_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_TOG_MUX40_MASK)
  24692. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX41_MASK (0x3F00U)
  24693. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX41_SHIFT (8U)
  24694. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_TOG_MUX41_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_TOG_MUX41_MASK)
  24695. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX42_MASK (0x3F0000U)
  24696. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX42_SHIFT (16U)
  24697. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_TOG_MUX42_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_TOG_MUX42_MASK)
  24698. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX43_MASK (0x3F000000U)
  24699. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX43_SHIFT (24U)
  24700. #define PXP_WFE_B_STAGE3_MUX10_TOG_MUX43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE3_MUX10_TOG_MUX43_SHIFT)) & PXP_WFE_B_STAGE3_MUX10_TOG_MUX43_MASK)
  24701. /*! @name WFE_B_STG1_5X8_OUT0_0 - This register defines the control bits for the pxp wfe sub-block */
  24702. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT0_MASK (0xFFU)
  24703. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT0_SHIFT (0U)
  24704. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT0_MASK)
  24705. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT1_MASK (0xFF00U)
  24706. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT1_SHIFT (8U)
  24707. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT1_MASK)
  24708. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT2_MASK (0xFF0000U)
  24709. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT2_SHIFT (16U)
  24710. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT2_MASK)
  24711. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT3_MASK (0xFF000000U)
  24712. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT3_SHIFT (24U)
  24713. #define PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_0_LUTOUT3_MASK)
  24714. /*! @name WFE_B_STG1_5X8_OUT0_1 - This register defines the control bits for the pxp wfe sub-block */
  24715. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT4_MASK (0xFFU)
  24716. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT4_SHIFT (0U)
  24717. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT4_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT4_MASK)
  24718. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT5_MASK (0xFF00U)
  24719. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT5_SHIFT (8U)
  24720. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT5_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT5_MASK)
  24721. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT6_MASK (0xFF0000U)
  24722. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT6_SHIFT (16U)
  24723. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT6_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT6_MASK)
  24724. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT7_MASK (0xFF000000U)
  24725. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT7_SHIFT (24U)
  24726. #define PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT7_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_1_LUTOUT7_MASK)
  24727. /*! @name WFE_B_STG1_5X8_OUT0_2 - This register defines the control bits for the pxp wfe sub-block */
  24728. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT8_MASK (0xFFU)
  24729. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT8_SHIFT (0U)
  24730. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT8_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT8_MASK)
  24731. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT9_MASK (0xFF00U)
  24732. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT9_SHIFT (8U)
  24733. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT9_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT9_MASK)
  24734. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT10_MASK (0xFF0000U)
  24735. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT10_SHIFT (16U)
  24736. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT10_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT10_MASK)
  24737. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT11_MASK (0xFF000000U)
  24738. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT11_SHIFT (24U)
  24739. #define PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT11_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_2_LUTOUT11_MASK)
  24740. /*! @name WFE_B_STG1_5X8_OUT0_3 - This register defines the control bits for the pxp wfe sub-block */
  24741. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT12_MASK (0xFFU)
  24742. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT12_SHIFT (0U)
  24743. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT12_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT12_MASK)
  24744. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT13_MASK (0xFF00U)
  24745. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT13_SHIFT (8U)
  24746. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT13_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT13_MASK)
  24747. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT14_MASK (0xFF0000U)
  24748. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT14_SHIFT (16U)
  24749. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT14_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT14_MASK)
  24750. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT15_MASK (0xFF000000U)
  24751. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT15_SHIFT (24U)
  24752. #define PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT15_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_3_LUTOUT15_MASK)
  24753. /*! @name WFE_B_STG1_5X8_OUT0_4 - This register defines the control bits for the pxp wfe sub-block */
  24754. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT16_MASK (0xFFU)
  24755. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT16_SHIFT (0U)
  24756. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT16_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT16_MASK)
  24757. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT17_MASK (0xFF00U)
  24758. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT17_SHIFT (8U)
  24759. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT17_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT17_MASK)
  24760. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT18_MASK (0xFF0000U)
  24761. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT18_SHIFT (16U)
  24762. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT18_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT18_MASK)
  24763. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT19_MASK (0xFF000000U)
  24764. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT19_SHIFT (24U)
  24765. #define PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT19_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_4_LUTOUT19_MASK)
  24766. /*! @name WFE_B_STG1_5X8_OUT0_5 - This register defines the control bits for the pxp wfe sub-block */
  24767. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT20_MASK (0xFFU)
  24768. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT20_SHIFT (0U)
  24769. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT20_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT20_MASK)
  24770. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT21_MASK (0xFF00U)
  24771. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT21_SHIFT (8U)
  24772. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT21_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT21_MASK)
  24773. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT22_MASK (0xFF0000U)
  24774. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT22_SHIFT (16U)
  24775. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT22_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT22_MASK)
  24776. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT23_MASK (0xFF000000U)
  24777. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT23_SHIFT (24U)
  24778. #define PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT23_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_5_LUTOUT23_MASK)
  24779. /*! @name WFE_B_STG1_5X8_OUT0_6 - This register defines the control bits for the pxp wfe sub-block */
  24780. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT24_MASK (0xFFU)
  24781. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT24_SHIFT (0U)
  24782. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT24_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT24_MASK)
  24783. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT25_MASK (0xFF00U)
  24784. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT25_SHIFT (8U)
  24785. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT25_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT25_MASK)
  24786. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT26_MASK (0xFF0000U)
  24787. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT26_SHIFT (16U)
  24788. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT26_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT26_MASK)
  24789. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT27_MASK (0xFF000000U)
  24790. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT27_SHIFT (24U)
  24791. #define PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT27_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_6_LUTOUT27_MASK)
  24792. /*! @name WFE_B_STG1_5X8_OUT0_7 - This register defines the control bits for the pxp wfe sub-block */
  24793. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT28_MASK (0xFFU)
  24794. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT28_SHIFT (0U)
  24795. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT28_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT28_MASK)
  24796. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT29_MASK (0xFF00U)
  24797. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT29_SHIFT (8U)
  24798. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT29_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT29_MASK)
  24799. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT30_MASK (0xFF0000U)
  24800. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT30_SHIFT (16U)
  24801. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT30_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT30_MASK)
  24802. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT31_MASK (0xFF000000U)
  24803. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT31_SHIFT (24U)
  24804. #define PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT31_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT0_7_LUTOUT31_MASK)
  24805. /*! @name WFE_B_STG1_5X8_OUT1_0 - This register defines the control bits for the pxp wfe sub-block */
  24806. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT0_MASK (0xFFU)
  24807. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT0_SHIFT (0U)
  24808. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT0_MASK)
  24809. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT1_MASK (0xFF00U)
  24810. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT1_SHIFT (8U)
  24811. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT1_MASK)
  24812. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT2_MASK (0xFF0000U)
  24813. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT2_SHIFT (16U)
  24814. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT2_MASK)
  24815. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT3_MASK (0xFF000000U)
  24816. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT3_SHIFT (24U)
  24817. #define PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_0_LUTOUT3_MASK)
  24818. /*! @name WFE_B_STG1_5X8_OUT1_1 - This register defines the control bits for the pxp wfe sub-block */
  24819. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT4_MASK (0xFFU)
  24820. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT4_SHIFT (0U)
  24821. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT4_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT4_MASK)
  24822. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT5_MASK (0xFF00U)
  24823. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT5_SHIFT (8U)
  24824. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT5_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT5_MASK)
  24825. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT6_MASK (0xFF0000U)
  24826. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT6_SHIFT (16U)
  24827. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT6_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT6_MASK)
  24828. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT7_MASK (0xFF000000U)
  24829. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT7_SHIFT (24U)
  24830. #define PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT7_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_1_LUTOUT7_MASK)
  24831. /*! @name WFE_B_STG1_5X8_OUT1_2 - This register defines the control bits for the pxp wfe sub-block */
  24832. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT8_MASK (0xFFU)
  24833. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT8_SHIFT (0U)
  24834. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT8_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT8_MASK)
  24835. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT9_MASK (0xFF00U)
  24836. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT9_SHIFT (8U)
  24837. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT9_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT9_MASK)
  24838. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT10_MASK (0xFF0000U)
  24839. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT10_SHIFT (16U)
  24840. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT10_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT10_MASK)
  24841. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT11_MASK (0xFF000000U)
  24842. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT11_SHIFT (24U)
  24843. #define PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT11_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_2_LUTOUT11_MASK)
  24844. /*! @name WFE_B_STG1_5X8_OUT1_3 - This register defines the control bits for the pxp wfe sub-block */
  24845. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT12_MASK (0xFFU)
  24846. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT12_SHIFT (0U)
  24847. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT12_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT12_MASK)
  24848. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT13_MASK (0xFF00U)
  24849. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT13_SHIFT (8U)
  24850. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT13_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT13_MASK)
  24851. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT14_MASK (0xFF0000U)
  24852. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT14_SHIFT (16U)
  24853. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT14_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT14_MASK)
  24854. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT15_MASK (0xFF000000U)
  24855. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT15_SHIFT (24U)
  24856. #define PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT15_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_3_LUTOUT15_MASK)
  24857. /*! @name WFE_B_STG1_5X8_OUT1_4 - This register defines the control bits for the pxp wfe sub-block */
  24858. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT16_MASK (0xFFU)
  24859. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT16_SHIFT (0U)
  24860. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT16_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT16_MASK)
  24861. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT17_MASK (0xFF00U)
  24862. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT17_SHIFT (8U)
  24863. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT17_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT17_MASK)
  24864. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT18_MASK (0xFF0000U)
  24865. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT18_SHIFT (16U)
  24866. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT18_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT18_MASK)
  24867. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT19_MASK (0xFF000000U)
  24868. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT19_SHIFT (24U)
  24869. #define PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT19_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_4_LUTOUT19_MASK)
  24870. /*! @name WFE_B_STG1_5X8_OUT1_5 - This register defines the control bits for the pxp wfe sub-block */
  24871. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT20_MASK (0xFFU)
  24872. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT20_SHIFT (0U)
  24873. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT20_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT20_MASK)
  24874. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT21_MASK (0xFF00U)
  24875. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT21_SHIFT (8U)
  24876. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT21_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT21_MASK)
  24877. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT22_MASK (0xFF0000U)
  24878. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT22_SHIFT (16U)
  24879. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT22_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT22_MASK)
  24880. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT23_MASK (0xFF000000U)
  24881. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT23_SHIFT (24U)
  24882. #define PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT23_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_5_LUTOUT23_MASK)
  24883. /*! @name WFE_B_STG1_5X8_OUT1_6 - This register defines the control bits for the pxp wfe sub-block */
  24884. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT24_MASK (0xFFU)
  24885. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT24_SHIFT (0U)
  24886. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT24_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT24_MASK)
  24887. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT25_MASK (0xFF00U)
  24888. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT25_SHIFT (8U)
  24889. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT25_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT25_MASK)
  24890. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT26_MASK (0xFF0000U)
  24891. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT26_SHIFT (16U)
  24892. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT26_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT26_MASK)
  24893. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT27_MASK (0xFF000000U)
  24894. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT27_SHIFT (24U)
  24895. #define PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT27_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_6_LUTOUT27_MASK)
  24896. /*! @name WFE_B_STG1_5X8_OUT1_7 - This register defines the control bits for the pxp wfe sub-block */
  24897. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT28_MASK (0xFFU)
  24898. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT28_SHIFT (0U)
  24899. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT28_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT28_MASK)
  24900. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT29_MASK (0xFF00U)
  24901. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT29_SHIFT (8U)
  24902. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT29_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT29_MASK)
  24903. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT30_MASK (0xFF0000U)
  24904. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT30_SHIFT (16U)
  24905. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT30_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT30_MASK)
  24906. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT31_MASK (0xFF000000U)
  24907. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT31_SHIFT (24U)
  24908. #define PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT31_SHIFT)) & PXP_WFE_B_STG1_5X8_OUT1_7_LUTOUT31_MASK)
  24909. /*! @name WFE_B_STAGE1_5X8_MASKS_0 - Each set mask bit enables one of the corresponding flag input bits. There is one mask per 5x8 LUT. */
  24910. #define PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK0_MASK (0x1FU)
  24911. #define PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK0_SHIFT (0U)
  24912. #define PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK0_SHIFT)) & PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK0_MASK)
  24913. #define PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK1_MASK (0x1F00U)
  24914. #define PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK1_SHIFT (8U)
  24915. #define PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK1_SHIFT)) & PXP_WFE_B_STAGE1_5X8_MASKS_0_MASK1_MASK)
  24916. /*! @name WFE_B_STG1_5X1_OUT0 - This register defines the output values (new flag) for the 5x1 LUTs in stage 1. */
  24917. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT0_MASK (0x1U)
  24918. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT0_SHIFT (0U)
  24919. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT0_MASK)
  24920. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT1_MASK (0x2U)
  24921. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT1_SHIFT (1U)
  24922. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT1_MASK)
  24923. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT2_MASK (0x4U)
  24924. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT2_SHIFT (2U)
  24925. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT2_MASK)
  24926. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT3_MASK (0x8U)
  24927. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT3_SHIFT (3U)
  24928. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT3_MASK)
  24929. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT4_MASK (0x10U)
  24930. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT4_SHIFT (4U)
  24931. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT4_MASK)
  24932. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT5_MASK (0x20U)
  24933. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT5_SHIFT (5U)
  24934. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT5_MASK)
  24935. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT6_MASK (0x40U)
  24936. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT6_SHIFT (6U)
  24937. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT6_MASK)
  24938. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT7_MASK (0x80U)
  24939. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT7_SHIFT (7U)
  24940. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT7_MASK)
  24941. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT8_MASK (0x100U)
  24942. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT8_SHIFT (8U)
  24943. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT8_MASK)
  24944. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT9_MASK (0x200U)
  24945. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT9_SHIFT (9U)
  24946. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT9_MASK)
  24947. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT10_MASK (0x400U)
  24948. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT10_SHIFT (10U)
  24949. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT10_MASK)
  24950. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT11_MASK (0x800U)
  24951. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT11_SHIFT (11U)
  24952. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT11_MASK)
  24953. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT12_MASK (0x1000U)
  24954. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT12_SHIFT (12U)
  24955. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT12_MASK)
  24956. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT13_MASK (0x2000U)
  24957. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT13_SHIFT (13U)
  24958. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT13_MASK)
  24959. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT14_MASK (0x4000U)
  24960. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT14_SHIFT (14U)
  24961. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT14_MASK)
  24962. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT15_MASK (0x8000U)
  24963. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT15_SHIFT (15U)
  24964. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT15_MASK)
  24965. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT16_MASK (0x10000U)
  24966. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT16_SHIFT (16U)
  24967. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT16_MASK)
  24968. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT17_MASK (0x20000U)
  24969. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT17_SHIFT (17U)
  24970. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT17_MASK)
  24971. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT18_MASK (0x40000U)
  24972. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT18_SHIFT (18U)
  24973. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT18_MASK)
  24974. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT19_MASK (0x80000U)
  24975. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT19_SHIFT (19U)
  24976. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT19_MASK)
  24977. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT20_MASK (0x100000U)
  24978. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT20_SHIFT (20U)
  24979. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT20_MASK)
  24980. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT21_MASK (0x200000U)
  24981. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT21_SHIFT (21U)
  24982. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT21_MASK)
  24983. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT22_MASK (0x400000U)
  24984. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT22_SHIFT (22U)
  24985. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT22_MASK)
  24986. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT23_MASK (0x800000U)
  24987. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT23_SHIFT (23U)
  24988. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT23_MASK)
  24989. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT24_MASK (0x1000000U)
  24990. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT24_SHIFT (24U)
  24991. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT24_MASK)
  24992. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT25_MASK (0x2000000U)
  24993. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT25_SHIFT (25U)
  24994. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT25_MASK)
  24995. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT26_MASK (0x4000000U)
  24996. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT26_SHIFT (26U)
  24997. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT26_MASK)
  24998. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT27_MASK (0x8000000U)
  24999. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT27_SHIFT (27U)
  25000. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT27_MASK)
  25001. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT28_MASK (0x10000000U)
  25002. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT28_SHIFT (28U)
  25003. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT28_MASK)
  25004. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT29_MASK (0x20000000U)
  25005. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT29_SHIFT (29U)
  25006. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT29_MASK)
  25007. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT30_MASK (0x40000000U)
  25008. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT30_SHIFT (30U)
  25009. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT30_MASK)
  25010. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT31_MASK (0x80000000U)
  25011. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT31_SHIFT (31U)
  25012. #define PXP_WFE_B_STG1_5X1_OUT0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_OUT0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG1_5X1_OUT0_LUTOUT31_MASK)
  25013. /*! @name WFE_B_STG1_5X1_MASKS - Each set mask bit enables one of the corresponding flag input bits. There is one mask per 5x1 LUT. */
  25014. #define PXP_WFE_B_STG1_5X1_MASKS_MASK0_MASK (0x1FU)
  25015. #define PXP_WFE_B_STG1_5X1_MASKS_MASK0_SHIFT (0U)
  25016. #define PXP_WFE_B_STG1_5X1_MASKS_MASK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_5X1_MASKS_MASK0_SHIFT)) & PXP_WFE_B_STG1_5X1_MASKS_MASK0_MASK)
  25017. /*! @name WFE_B_STG1_8X1_OUT0_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25018. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT0_MASK (0x1U)
  25019. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT0_SHIFT (0U)
  25020. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT0_MASK)
  25021. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT1_MASK (0x2U)
  25022. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT1_SHIFT (1U)
  25023. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT1_MASK)
  25024. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT2_MASK (0x4U)
  25025. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT2_SHIFT (2U)
  25026. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT2_MASK)
  25027. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT3_MASK (0x8U)
  25028. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT3_SHIFT (3U)
  25029. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT3_MASK)
  25030. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT4_MASK (0x10U)
  25031. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT4_SHIFT (4U)
  25032. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT4_MASK)
  25033. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT5_MASK (0x20U)
  25034. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT5_SHIFT (5U)
  25035. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT5_MASK)
  25036. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT6_MASK (0x40U)
  25037. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT6_SHIFT (6U)
  25038. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT6_MASK)
  25039. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT7_MASK (0x80U)
  25040. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT7_SHIFT (7U)
  25041. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT7_MASK)
  25042. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT8_MASK (0x100U)
  25043. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT8_SHIFT (8U)
  25044. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT8_MASK)
  25045. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT9_MASK (0x200U)
  25046. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT9_SHIFT (9U)
  25047. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT9_MASK)
  25048. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT10_MASK (0x400U)
  25049. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT10_SHIFT (10U)
  25050. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT10_MASK)
  25051. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT11_MASK (0x800U)
  25052. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT11_SHIFT (11U)
  25053. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT11_MASK)
  25054. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT12_MASK (0x1000U)
  25055. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT12_SHIFT (12U)
  25056. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT12_MASK)
  25057. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT13_MASK (0x2000U)
  25058. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT13_SHIFT (13U)
  25059. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT13_MASK)
  25060. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT14_MASK (0x4000U)
  25061. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT14_SHIFT (14U)
  25062. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT14_MASK)
  25063. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT15_MASK (0x8000U)
  25064. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT15_SHIFT (15U)
  25065. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT15_MASK)
  25066. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT16_MASK (0x10000U)
  25067. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT16_SHIFT (16U)
  25068. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT16_MASK)
  25069. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT17_MASK (0x20000U)
  25070. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT17_SHIFT (17U)
  25071. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT17_MASK)
  25072. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT18_MASK (0x40000U)
  25073. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT18_SHIFT (18U)
  25074. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT18_MASK)
  25075. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT19_MASK (0x80000U)
  25076. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT19_SHIFT (19U)
  25077. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT19_MASK)
  25078. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT20_MASK (0x100000U)
  25079. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT20_SHIFT (20U)
  25080. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT20_MASK)
  25081. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT21_MASK (0x200000U)
  25082. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT21_SHIFT (21U)
  25083. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT21_MASK)
  25084. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT22_MASK (0x400000U)
  25085. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT22_SHIFT (22U)
  25086. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT22_MASK)
  25087. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT23_MASK (0x800000U)
  25088. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT23_SHIFT (23U)
  25089. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT23_MASK)
  25090. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT24_MASK (0x1000000U)
  25091. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT24_SHIFT (24U)
  25092. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT24_MASK)
  25093. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT25_MASK (0x2000000U)
  25094. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT25_SHIFT (25U)
  25095. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT25_MASK)
  25096. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT26_MASK (0x4000000U)
  25097. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT26_SHIFT (26U)
  25098. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT26_MASK)
  25099. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT27_MASK (0x8000000U)
  25100. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT27_SHIFT (27U)
  25101. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT27_MASK)
  25102. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT28_MASK (0x10000000U)
  25103. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT28_SHIFT (28U)
  25104. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT28_MASK)
  25105. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT29_MASK (0x20000000U)
  25106. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT29_SHIFT (29U)
  25107. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT29_MASK)
  25108. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT30_MASK (0x40000000U)
  25109. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT30_SHIFT (30U)
  25110. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT30_MASK)
  25111. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT31_MASK (0x80000000U)
  25112. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT31_SHIFT (31U)
  25113. #define PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_0_LUTOUT31_MASK)
  25114. /*! @name WFE_B_STG1_8X1_OUT0_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25115. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT32_MASK (0x1U)
  25116. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT32_SHIFT (0U)
  25117. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT32_MASK)
  25118. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT33_MASK (0x2U)
  25119. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT33_SHIFT (1U)
  25120. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT33_MASK)
  25121. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT34_MASK (0x4U)
  25122. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT34_SHIFT (2U)
  25123. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT34_MASK)
  25124. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT35_MASK (0x8U)
  25125. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT35_SHIFT (3U)
  25126. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT35_MASK)
  25127. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT36_MASK (0x10U)
  25128. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT36_SHIFT (4U)
  25129. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT36_MASK)
  25130. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT37_MASK (0x20U)
  25131. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT37_SHIFT (5U)
  25132. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT37_MASK)
  25133. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT38_MASK (0x40U)
  25134. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT38_SHIFT (6U)
  25135. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT38_MASK)
  25136. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT39_MASK (0x80U)
  25137. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT39_SHIFT (7U)
  25138. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT39_MASK)
  25139. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT40_MASK (0x100U)
  25140. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT40_SHIFT (8U)
  25141. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT40_MASK)
  25142. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT41_MASK (0x200U)
  25143. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT41_SHIFT (9U)
  25144. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT41_MASK)
  25145. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT42_MASK (0x400U)
  25146. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT42_SHIFT (10U)
  25147. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT42_MASK)
  25148. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT43_MASK (0x800U)
  25149. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT43_SHIFT (11U)
  25150. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT43_MASK)
  25151. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT44_MASK (0x1000U)
  25152. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT44_SHIFT (12U)
  25153. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT44_MASK)
  25154. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT45_MASK (0x2000U)
  25155. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT45_SHIFT (13U)
  25156. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT45_MASK)
  25157. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT46_MASK (0x4000U)
  25158. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT46_SHIFT (14U)
  25159. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT46_MASK)
  25160. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT47_MASK (0x8000U)
  25161. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT47_SHIFT (15U)
  25162. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT47_MASK)
  25163. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT48_MASK (0x10000U)
  25164. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT48_SHIFT (16U)
  25165. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT48_MASK)
  25166. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT49_MASK (0x20000U)
  25167. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT49_SHIFT (17U)
  25168. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT49_MASK)
  25169. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT50_MASK (0x40000U)
  25170. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT50_SHIFT (18U)
  25171. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT50_MASK)
  25172. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT51_MASK (0x80000U)
  25173. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT51_SHIFT (19U)
  25174. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT51_MASK)
  25175. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT52_MASK (0x100000U)
  25176. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT52_SHIFT (20U)
  25177. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT52_MASK)
  25178. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT53_MASK (0x200000U)
  25179. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT53_SHIFT (21U)
  25180. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT53_MASK)
  25181. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT54_MASK (0x400000U)
  25182. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT54_SHIFT (22U)
  25183. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT54_MASK)
  25184. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT55_MASK (0x800000U)
  25185. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT55_SHIFT (23U)
  25186. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT55_MASK)
  25187. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT56_MASK (0x1000000U)
  25188. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT56_SHIFT (24U)
  25189. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT56_MASK)
  25190. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT57_MASK (0x2000000U)
  25191. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT57_SHIFT (25U)
  25192. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT57_MASK)
  25193. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT58_MASK (0x4000000U)
  25194. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT58_SHIFT (26U)
  25195. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT58_MASK)
  25196. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT59_MASK (0x8000000U)
  25197. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT59_SHIFT (27U)
  25198. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT59_MASK)
  25199. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT60_MASK (0x10000000U)
  25200. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT60_SHIFT (28U)
  25201. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT60_MASK)
  25202. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT61_MASK (0x20000000U)
  25203. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT61_SHIFT (29U)
  25204. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT61_MASK)
  25205. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT62_MASK (0x40000000U)
  25206. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT62_SHIFT (30U)
  25207. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT62_MASK)
  25208. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT63_MASK (0x80000000U)
  25209. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT63_SHIFT (31U)
  25210. #define PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_1_LUTOUT63_MASK)
  25211. /*! @name WFE_B_STG1_8X1_OUT0_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25212. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT64_MASK (0x1U)
  25213. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT64_SHIFT (0U)
  25214. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT64_MASK)
  25215. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT65_MASK (0x2U)
  25216. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT65_SHIFT (1U)
  25217. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT65_MASK)
  25218. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT66_MASK (0x4U)
  25219. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT66_SHIFT (2U)
  25220. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT66_MASK)
  25221. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT67_MASK (0x8U)
  25222. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT67_SHIFT (3U)
  25223. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT67_MASK)
  25224. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT68_MASK (0x10U)
  25225. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT68_SHIFT (4U)
  25226. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT68_MASK)
  25227. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT69_MASK (0x20U)
  25228. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT69_SHIFT (5U)
  25229. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT69_MASK)
  25230. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT70_MASK (0x40U)
  25231. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT70_SHIFT (6U)
  25232. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT70_MASK)
  25233. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT71_MASK (0x80U)
  25234. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT71_SHIFT (7U)
  25235. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT71_MASK)
  25236. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT72_MASK (0x100U)
  25237. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT72_SHIFT (8U)
  25238. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT72_MASK)
  25239. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT73_MASK (0x200U)
  25240. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT73_SHIFT (9U)
  25241. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT73_MASK)
  25242. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT74_MASK (0x400U)
  25243. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT74_SHIFT (10U)
  25244. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT74_MASK)
  25245. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT75_MASK (0x800U)
  25246. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT75_SHIFT (11U)
  25247. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT75_MASK)
  25248. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT76_MASK (0x1000U)
  25249. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT76_SHIFT (12U)
  25250. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT76_MASK)
  25251. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT77_MASK (0x2000U)
  25252. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT77_SHIFT (13U)
  25253. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT77_MASK)
  25254. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT78_MASK (0x4000U)
  25255. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT78_SHIFT (14U)
  25256. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT78_MASK)
  25257. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT79_MASK (0x8000U)
  25258. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT79_SHIFT (15U)
  25259. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT79_MASK)
  25260. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT80_MASK (0x10000U)
  25261. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT80_SHIFT (16U)
  25262. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT80_MASK)
  25263. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT81_MASK (0x20000U)
  25264. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT81_SHIFT (17U)
  25265. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT81_MASK)
  25266. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT82_MASK (0x40000U)
  25267. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT82_SHIFT (18U)
  25268. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT82_MASK)
  25269. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT83_MASK (0x80000U)
  25270. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT83_SHIFT (19U)
  25271. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT83_MASK)
  25272. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT84_MASK (0x100000U)
  25273. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT84_SHIFT (20U)
  25274. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT84_MASK)
  25275. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT85_MASK (0x200000U)
  25276. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT85_SHIFT (21U)
  25277. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT85_MASK)
  25278. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT86_MASK (0x400000U)
  25279. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT86_SHIFT (22U)
  25280. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT86_MASK)
  25281. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT87_MASK (0x800000U)
  25282. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT87_SHIFT (23U)
  25283. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT87_MASK)
  25284. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT88_MASK (0x1000000U)
  25285. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT88_SHIFT (24U)
  25286. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT88_MASK)
  25287. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT89_MASK (0x2000000U)
  25288. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT89_SHIFT (25U)
  25289. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT89_MASK)
  25290. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT90_MASK (0x4000000U)
  25291. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT90_SHIFT (26U)
  25292. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT90_MASK)
  25293. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT91_MASK (0x8000000U)
  25294. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT91_SHIFT (27U)
  25295. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT91_MASK)
  25296. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT92_MASK (0x10000000U)
  25297. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT92_SHIFT (28U)
  25298. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT92_MASK)
  25299. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT93_MASK (0x20000000U)
  25300. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT93_SHIFT (29U)
  25301. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT93_MASK)
  25302. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT94_MASK (0x40000000U)
  25303. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT94_SHIFT (30U)
  25304. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT94_MASK)
  25305. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT95_MASK (0x80000000U)
  25306. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT95_SHIFT (31U)
  25307. #define PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_2_LUTOUT95_MASK)
  25308. /*! @name WFE_B_STG1_8X1_OUT0_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25309. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT96_MASK (0x1U)
  25310. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT96_SHIFT (0U)
  25311. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT96_MASK)
  25312. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT97_MASK (0x2U)
  25313. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT97_SHIFT (1U)
  25314. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT97_MASK)
  25315. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT98_MASK (0x4U)
  25316. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT98_SHIFT (2U)
  25317. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT98_MASK)
  25318. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT99_MASK (0x8U)
  25319. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT99_SHIFT (3U)
  25320. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT99_MASK)
  25321. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT100_MASK (0x10U)
  25322. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT100_SHIFT (4U)
  25323. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT100_MASK)
  25324. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT101_MASK (0x20U)
  25325. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT101_SHIFT (5U)
  25326. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT101_MASK)
  25327. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT102_MASK (0x40U)
  25328. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT102_SHIFT (6U)
  25329. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT102_MASK)
  25330. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT103_MASK (0x80U)
  25331. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT103_SHIFT (7U)
  25332. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT103_MASK)
  25333. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT104_MASK (0x100U)
  25334. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT104_SHIFT (8U)
  25335. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT104_MASK)
  25336. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT105_MASK (0x200U)
  25337. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT105_SHIFT (9U)
  25338. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT105_MASK)
  25339. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT106_MASK (0x400U)
  25340. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT106_SHIFT (10U)
  25341. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT106_MASK)
  25342. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT107_MASK (0x800U)
  25343. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT107_SHIFT (11U)
  25344. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT107_MASK)
  25345. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT108_MASK (0x1000U)
  25346. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT108_SHIFT (12U)
  25347. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT108_MASK)
  25348. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT109_MASK (0x2000U)
  25349. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT109_SHIFT (13U)
  25350. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT109_MASK)
  25351. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT110_MASK (0x4000U)
  25352. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT110_SHIFT (14U)
  25353. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT110_MASK)
  25354. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT111_MASK (0x8000U)
  25355. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT111_SHIFT (15U)
  25356. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT111_MASK)
  25357. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT112_MASK (0x10000U)
  25358. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT112_SHIFT (16U)
  25359. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT112_MASK)
  25360. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT113_MASK (0x20000U)
  25361. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT113_SHIFT (17U)
  25362. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT113_MASK)
  25363. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT114_MASK (0x40000U)
  25364. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT114_SHIFT (18U)
  25365. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT114_MASK)
  25366. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT115_MASK (0x80000U)
  25367. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT115_SHIFT (19U)
  25368. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT115_MASK)
  25369. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT116_MASK (0x100000U)
  25370. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT116_SHIFT (20U)
  25371. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT116_MASK)
  25372. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT117_MASK (0x200000U)
  25373. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT117_SHIFT (21U)
  25374. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT117_MASK)
  25375. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT118_MASK (0x400000U)
  25376. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT118_SHIFT (22U)
  25377. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT118_MASK)
  25378. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT119_MASK (0x800000U)
  25379. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT119_SHIFT (23U)
  25380. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT119_MASK)
  25381. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT120_MASK (0x1000000U)
  25382. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT120_SHIFT (24U)
  25383. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT120_MASK)
  25384. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT121_MASK (0x2000000U)
  25385. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT121_SHIFT (25U)
  25386. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT121_MASK)
  25387. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT122_MASK (0x4000000U)
  25388. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT122_SHIFT (26U)
  25389. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT122_MASK)
  25390. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT123_MASK (0x8000000U)
  25391. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT123_SHIFT (27U)
  25392. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT123_MASK)
  25393. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT124_MASK (0x10000000U)
  25394. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT124_SHIFT (28U)
  25395. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT124_MASK)
  25396. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT125_MASK (0x20000000U)
  25397. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT125_SHIFT (29U)
  25398. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT125_MASK)
  25399. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT126_MASK (0x40000000U)
  25400. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT126_SHIFT (30U)
  25401. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT126_MASK)
  25402. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT127_MASK (0x80000000U)
  25403. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT127_SHIFT (31U)
  25404. #define PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_3_LUTOUT127_MASK)
  25405. /*! @name WFE_B_STG1_8X1_OUT0_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25406. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT128_MASK (0x1U)
  25407. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT128_SHIFT (0U)
  25408. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT128_MASK)
  25409. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT129_MASK (0x2U)
  25410. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT129_SHIFT (1U)
  25411. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT129_MASK)
  25412. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT130_MASK (0x4U)
  25413. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT130_SHIFT (2U)
  25414. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT130_MASK)
  25415. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT131_MASK (0x8U)
  25416. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT131_SHIFT (3U)
  25417. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT131_MASK)
  25418. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT132_MASK (0x10U)
  25419. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT132_SHIFT (4U)
  25420. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT132_MASK)
  25421. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT133_MASK (0x20U)
  25422. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT133_SHIFT (5U)
  25423. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT133_MASK)
  25424. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT134_MASK (0x40U)
  25425. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT134_SHIFT (6U)
  25426. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT134_MASK)
  25427. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT135_MASK (0x80U)
  25428. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT135_SHIFT (7U)
  25429. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT135_MASK)
  25430. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT136_MASK (0x100U)
  25431. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT136_SHIFT (8U)
  25432. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT136_MASK)
  25433. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT137_MASK (0x200U)
  25434. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT137_SHIFT (9U)
  25435. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT137_MASK)
  25436. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT138_MASK (0x400U)
  25437. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT138_SHIFT (10U)
  25438. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT138_MASK)
  25439. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT139_MASK (0x800U)
  25440. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT139_SHIFT (11U)
  25441. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT139_MASK)
  25442. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT140_MASK (0x1000U)
  25443. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT140_SHIFT (12U)
  25444. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT140_MASK)
  25445. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT141_MASK (0x2000U)
  25446. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT141_SHIFT (13U)
  25447. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT141_MASK)
  25448. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT142_MASK (0x4000U)
  25449. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT142_SHIFT (14U)
  25450. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT142_MASK)
  25451. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT143_MASK (0x8000U)
  25452. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT143_SHIFT (15U)
  25453. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT143_MASK)
  25454. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT144_MASK (0x10000U)
  25455. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT144_SHIFT (16U)
  25456. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT144_MASK)
  25457. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT145_MASK (0x20000U)
  25458. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT145_SHIFT (17U)
  25459. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT145_MASK)
  25460. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT146_MASK (0x40000U)
  25461. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT146_SHIFT (18U)
  25462. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT146_MASK)
  25463. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT147_MASK (0x80000U)
  25464. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT147_SHIFT (19U)
  25465. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT147_MASK)
  25466. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT148_MASK (0x100000U)
  25467. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT148_SHIFT (20U)
  25468. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT148_MASK)
  25469. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT149_MASK (0x200000U)
  25470. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT149_SHIFT (21U)
  25471. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT149_MASK)
  25472. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT150_MASK (0x400000U)
  25473. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT150_SHIFT (22U)
  25474. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT150_MASK)
  25475. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT151_MASK (0x800000U)
  25476. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT151_SHIFT (23U)
  25477. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT151_MASK)
  25478. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT152_MASK (0x1000000U)
  25479. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT152_SHIFT (24U)
  25480. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT152_MASK)
  25481. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT153_MASK (0x2000000U)
  25482. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT153_SHIFT (25U)
  25483. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT153_MASK)
  25484. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT154_MASK (0x4000000U)
  25485. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT154_SHIFT (26U)
  25486. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT154_MASK)
  25487. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT155_MASK (0x8000000U)
  25488. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT155_SHIFT (27U)
  25489. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT155_MASK)
  25490. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT156_MASK (0x10000000U)
  25491. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT156_SHIFT (28U)
  25492. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT156_MASK)
  25493. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT157_MASK (0x20000000U)
  25494. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT157_SHIFT (29U)
  25495. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT157_MASK)
  25496. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT158_MASK (0x40000000U)
  25497. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT158_SHIFT (30U)
  25498. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT158_MASK)
  25499. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT159_MASK (0x80000000U)
  25500. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT159_SHIFT (31U)
  25501. #define PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_4_LUTOUT159_MASK)
  25502. /*! @name WFE_B_STG1_8X1_OUT0_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25503. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT160_MASK (0x1U)
  25504. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT160_SHIFT (0U)
  25505. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT160_MASK)
  25506. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT161_MASK (0x2U)
  25507. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT161_SHIFT (1U)
  25508. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT161_MASK)
  25509. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT162_MASK (0x4U)
  25510. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT162_SHIFT (2U)
  25511. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT162_MASK)
  25512. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT163_MASK (0x8U)
  25513. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT163_SHIFT (3U)
  25514. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT163_MASK)
  25515. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT164_MASK (0x10U)
  25516. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT164_SHIFT (4U)
  25517. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT164_MASK)
  25518. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT165_MASK (0x20U)
  25519. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT165_SHIFT (5U)
  25520. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT165_MASK)
  25521. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT166_MASK (0x40U)
  25522. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT166_SHIFT (6U)
  25523. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT166_MASK)
  25524. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT167_MASK (0x80U)
  25525. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT167_SHIFT (7U)
  25526. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT167_MASK)
  25527. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT168_MASK (0x100U)
  25528. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT168_SHIFT (8U)
  25529. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT168_MASK)
  25530. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT169_MASK (0x200U)
  25531. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT169_SHIFT (9U)
  25532. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT169_MASK)
  25533. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT170_MASK (0x400U)
  25534. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT170_SHIFT (10U)
  25535. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT170_MASK)
  25536. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT171_MASK (0x800U)
  25537. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT171_SHIFT (11U)
  25538. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT171_MASK)
  25539. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT172_MASK (0x1000U)
  25540. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT172_SHIFT (12U)
  25541. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT172_MASK)
  25542. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT173_MASK (0x2000U)
  25543. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT173_SHIFT (13U)
  25544. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT173_MASK)
  25545. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT174_MASK (0x4000U)
  25546. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT174_SHIFT (14U)
  25547. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT174_MASK)
  25548. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT175_MASK (0x8000U)
  25549. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT175_SHIFT (15U)
  25550. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT175_MASK)
  25551. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT176_MASK (0x10000U)
  25552. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT176_SHIFT (16U)
  25553. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT176_MASK)
  25554. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT177_MASK (0x20000U)
  25555. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT177_SHIFT (17U)
  25556. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT177_MASK)
  25557. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT178_MASK (0x40000U)
  25558. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT178_SHIFT (18U)
  25559. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT178_MASK)
  25560. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT179_MASK (0x80000U)
  25561. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT179_SHIFT (19U)
  25562. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT179_MASK)
  25563. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT180_MASK (0x100000U)
  25564. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT180_SHIFT (20U)
  25565. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT180_MASK)
  25566. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT181_MASK (0x200000U)
  25567. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT181_SHIFT (21U)
  25568. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT181_MASK)
  25569. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT182_MASK (0x400000U)
  25570. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT182_SHIFT (22U)
  25571. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT182_MASK)
  25572. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT183_MASK (0x800000U)
  25573. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT183_SHIFT (23U)
  25574. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT183_MASK)
  25575. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT184_MASK (0x1000000U)
  25576. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT184_SHIFT (24U)
  25577. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT184_MASK)
  25578. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT185_MASK (0x2000000U)
  25579. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT185_SHIFT (25U)
  25580. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT185_MASK)
  25581. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT186_MASK (0x4000000U)
  25582. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT186_SHIFT (26U)
  25583. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT186_MASK)
  25584. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT187_MASK (0x8000000U)
  25585. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT187_SHIFT (27U)
  25586. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT187_MASK)
  25587. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT188_MASK (0x10000000U)
  25588. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT188_SHIFT (28U)
  25589. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT188_MASK)
  25590. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT189_MASK (0x20000000U)
  25591. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT189_SHIFT (29U)
  25592. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT189_MASK)
  25593. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT190_MASK (0x40000000U)
  25594. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT190_SHIFT (30U)
  25595. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT190_MASK)
  25596. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT191_MASK (0x80000000U)
  25597. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT191_SHIFT (31U)
  25598. #define PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_5_LUTOUT191_MASK)
  25599. /*! @name WFE_B_STG1_8X1_OUT0_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25600. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT192_MASK (0x1U)
  25601. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT192_SHIFT (0U)
  25602. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT192_MASK)
  25603. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT193_MASK (0x2U)
  25604. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT193_SHIFT (1U)
  25605. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT193_MASK)
  25606. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT194_MASK (0x4U)
  25607. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT194_SHIFT (2U)
  25608. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT194_MASK)
  25609. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT195_MASK (0x8U)
  25610. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT195_SHIFT (3U)
  25611. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT195_MASK)
  25612. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT196_MASK (0x10U)
  25613. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT196_SHIFT (4U)
  25614. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT196_MASK)
  25615. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT197_MASK (0x20U)
  25616. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT197_SHIFT (5U)
  25617. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT197_MASK)
  25618. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT198_MASK (0x40U)
  25619. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT198_SHIFT (6U)
  25620. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT198_MASK)
  25621. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT199_MASK (0x80U)
  25622. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT199_SHIFT (7U)
  25623. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT199_MASK)
  25624. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT200_MASK (0x100U)
  25625. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT200_SHIFT (8U)
  25626. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT200_MASK)
  25627. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT201_MASK (0x200U)
  25628. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT201_SHIFT (9U)
  25629. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT201_MASK)
  25630. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT202_MASK (0x400U)
  25631. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT202_SHIFT (10U)
  25632. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT202_MASK)
  25633. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT203_MASK (0x800U)
  25634. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT203_SHIFT (11U)
  25635. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT203_MASK)
  25636. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT204_MASK (0x1000U)
  25637. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT204_SHIFT (12U)
  25638. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT204_MASK)
  25639. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT205_MASK (0x2000U)
  25640. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT205_SHIFT (13U)
  25641. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT205_MASK)
  25642. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT206_MASK (0x4000U)
  25643. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT206_SHIFT (14U)
  25644. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT206_MASK)
  25645. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT207_MASK (0x8000U)
  25646. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT207_SHIFT (15U)
  25647. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT207_MASK)
  25648. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT208_MASK (0x10000U)
  25649. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT208_SHIFT (16U)
  25650. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT208_MASK)
  25651. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT209_MASK (0x20000U)
  25652. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT209_SHIFT (17U)
  25653. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT209_MASK)
  25654. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT210_MASK (0x40000U)
  25655. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT210_SHIFT (18U)
  25656. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT210_MASK)
  25657. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT211_MASK (0x80000U)
  25658. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT211_SHIFT (19U)
  25659. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT211_MASK)
  25660. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT212_MASK (0x100000U)
  25661. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT212_SHIFT (20U)
  25662. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT212_MASK)
  25663. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT213_MASK (0x200000U)
  25664. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT213_SHIFT (21U)
  25665. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT213_MASK)
  25666. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT214_MASK (0x400000U)
  25667. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT214_SHIFT (22U)
  25668. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT214_MASK)
  25669. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT215_MASK (0x800000U)
  25670. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT215_SHIFT (23U)
  25671. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT215_MASK)
  25672. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT216_MASK (0x1000000U)
  25673. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT216_SHIFT (24U)
  25674. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT216_MASK)
  25675. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT217_MASK (0x2000000U)
  25676. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT217_SHIFT (25U)
  25677. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT217_MASK)
  25678. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT218_MASK (0x4000000U)
  25679. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT218_SHIFT (26U)
  25680. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT218_MASK)
  25681. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT219_MASK (0x8000000U)
  25682. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT219_SHIFT (27U)
  25683. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT219_MASK)
  25684. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT220_MASK (0x10000000U)
  25685. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT220_SHIFT (28U)
  25686. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT220_MASK)
  25687. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT221_MASK (0x20000000U)
  25688. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT221_SHIFT (29U)
  25689. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT221_MASK)
  25690. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT222_MASK (0x40000000U)
  25691. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT222_SHIFT (30U)
  25692. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT222_MASK)
  25693. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT223_MASK (0x80000000U)
  25694. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT223_SHIFT (31U)
  25695. #define PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_6_LUTOUT223_MASK)
  25696. /*! @name WFE_B_STG1_8X1_OUT0_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25697. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT224_MASK (0x1U)
  25698. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT224_SHIFT (0U)
  25699. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT224_MASK)
  25700. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT225_MASK (0x2U)
  25701. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT225_SHIFT (1U)
  25702. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT225_MASK)
  25703. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT226_MASK (0x4U)
  25704. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT226_SHIFT (2U)
  25705. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT226_MASK)
  25706. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT227_MASK (0x8U)
  25707. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT227_SHIFT (3U)
  25708. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT227_MASK)
  25709. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT228_MASK (0x10U)
  25710. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT228_SHIFT (4U)
  25711. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT228_MASK)
  25712. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT229_MASK (0x20U)
  25713. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT229_SHIFT (5U)
  25714. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT229_MASK)
  25715. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT230_MASK (0x40U)
  25716. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT230_SHIFT (6U)
  25717. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT230_MASK)
  25718. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT231_MASK (0x80U)
  25719. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT231_SHIFT (7U)
  25720. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT231_MASK)
  25721. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT232_MASK (0x100U)
  25722. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT232_SHIFT (8U)
  25723. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT232_MASK)
  25724. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT233_MASK (0x200U)
  25725. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT233_SHIFT (9U)
  25726. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT233_MASK)
  25727. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT234_MASK (0x400U)
  25728. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT234_SHIFT (10U)
  25729. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT234_MASK)
  25730. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT235_MASK (0x800U)
  25731. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT235_SHIFT (11U)
  25732. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT235_MASK)
  25733. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT236_MASK (0x1000U)
  25734. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT236_SHIFT (12U)
  25735. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT236_MASK)
  25736. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT237_MASK (0x2000U)
  25737. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT237_SHIFT (13U)
  25738. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT237_MASK)
  25739. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT238_MASK (0x4000U)
  25740. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT238_SHIFT (14U)
  25741. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT238_MASK)
  25742. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT239_MASK (0x8000U)
  25743. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT239_SHIFT (15U)
  25744. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT239_MASK)
  25745. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT240_MASK (0x10000U)
  25746. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT240_SHIFT (16U)
  25747. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT240_MASK)
  25748. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT241_MASK (0x20000U)
  25749. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT241_SHIFT (17U)
  25750. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT241_MASK)
  25751. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT242_MASK (0x40000U)
  25752. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT242_SHIFT (18U)
  25753. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT242_MASK)
  25754. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT243_MASK (0x80000U)
  25755. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT243_SHIFT (19U)
  25756. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT243_MASK)
  25757. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT244_MASK (0x100000U)
  25758. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT244_SHIFT (20U)
  25759. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT244_MASK)
  25760. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT245_MASK (0x200000U)
  25761. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT245_SHIFT (21U)
  25762. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT245_MASK)
  25763. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT246_MASK (0x400000U)
  25764. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT246_SHIFT (22U)
  25765. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT246_MASK)
  25766. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT247_MASK (0x800000U)
  25767. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT247_SHIFT (23U)
  25768. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT247_MASK)
  25769. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT248_MASK (0x1000000U)
  25770. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT248_SHIFT (24U)
  25771. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT248_MASK)
  25772. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT249_MASK (0x2000000U)
  25773. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT249_SHIFT (25U)
  25774. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT249_MASK)
  25775. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT250_MASK (0x4000000U)
  25776. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT250_SHIFT (26U)
  25777. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT250_MASK)
  25778. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT251_MASK (0x8000000U)
  25779. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT251_SHIFT (27U)
  25780. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT251_MASK)
  25781. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT252_MASK (0x10000000U)
  25782. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT252_SHIFT (28U)
  25783. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT252_MASK)
  25784. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT253_MASK (0x20000000U)
  25785. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT253_SHIFT (29U)
  25786. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT253_MASK)
  25787. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT254_MASK (0x40000000U)
  25788. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT254_SHIFT (30U)
  25789. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT254_MASK)
  25790. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT255_MASK (0x80000000U)
  25791. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT255_SHIFT (31U)
  25792. #define PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT0_7_LUTOUT255_MASK)
  25793. /*! @name WFE_B_STG1_8X1_OUT1_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25794. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT0_MASK (0x1U)
  25795. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT0_SHIFT (0U)
  25796. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT0_MASK)
  25797. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT1_MASK (0x2U)
  25798. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT1_SHIFT (1U)
  25799. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT1_MASK)
  25800. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT2_MASK (0x4U)
  25801. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT2_SHIFT (2U)
  25802. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT2_MASK)
  25803. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT3_MASK (0x8U)
  25804. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT3_SHIFT (3U)
  25805. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT3_MASK)
  25806. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT4_MASK (0x10U)
  25807. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT4_SHIFT (4U)
  25808. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT4_MASK)
  25809. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT5_MASK (0x20U)
  25810. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT5_SHIFT (5U)
  25811. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT5_MASK)
  25812. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT6_MASK (0x40U)
  25813. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT6_SHIFT (6U)
  25814. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT6_MASK)
  25815. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT7_MASK (0x80U)
  25816. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT7_SHIFT (7U)
  25817. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT7_MASK)
  25818. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT8_MASK (0x100U)
  25819. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT8_SHIFT (8U)
  25820. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT8_MASK)
  25821. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT9_MASK (0x200U)
  25822. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT9_SHIFT (9U)
  25823. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT9_MASK)
  25824. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT10_MASK (0x400U)
  25825. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT10_SHIFT (10U)
  25826. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT10_MASK)
  25827. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT11_MASK (0x800U)
  25828. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT11_SHIFT (11U)
  25829. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT11_MASK)
  25830. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT12_MASK (0x1000U)
  25831. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT12_SHIFT (12U)
  25832. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT12_MASK)
  25833. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT13_MASK (0x2000U)
  25834. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT13_SHIFT (13U)
  25835. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT13_MASK)
  25836. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT14_MASK (0x4000U)
  25837. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT14_SHIFT (14U)
  25838. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT14_MASK)
  25839. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT15_MASK (0x8000U)
  25840. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT15_SHIFT (15U)
  25841. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT15_MASK)
  25842. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT16_MASK (0x10000U)
  25843. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT16_SHIFT (16U)
  25844. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT16_MASK)
  25845. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT17_MASK (0x20000U)
  25846. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT17_SHIFT (17U)
  25847. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT17_MASK)
  25848. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT18_MASK (0x40000U)
  25849. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT18_SHIFT (18U)
  25850. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT18_MASK)
  25851. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT19_MASK (0x80000U)
  25852. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT19_SHIFT (19U)
  25853. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT19_MASK)
  25854. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT20_MASK (0x100000U)
  25855. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT20_SHIFT (20U)
  25856. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT20_MASK)
  25857. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT21_MASK (0x200000U)
  25858. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT21_SHIFT (21U)
  25859. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT21_MASK)
  25860. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT22_MASK (0x400000U)
  25861. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT22_SHIFT (22U)
  25862. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT22_MASK)
  25863. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT23_MASK (0x800000U)
  25864. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT23_SHIFT (23U)
  25865. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT23_MASK)
  25866. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT24_MASK (0x1000000U)
  25867. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT24_SHIFT (24U)
  25868. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT24_MASK)
  25869. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT25_MASK (0x2000000U)
  25870. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT25_SHIFT (25U)
  25871. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT25_MASK)
  25872. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT26_MASK (0x4000000U)
  25873. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT26_SHIFT (26U)
  25874. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT26_MASK)
  25875. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT27_MASK (0x8000000U)
  25876. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT27_SHIFT (27U)
  25877. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT27_MASK)
  25878. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT28_MASK (0x10000000U)
  25879. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT28_SHIFT (28U)
  25880. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT28_MASK)
  25881. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT29_MASK (0x20000000U)
  25882. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT29_SHIFT (29U)
  25883. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT29_MASK)
  25884. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT30_MASK (0x40000000U)
  25885. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT30_SHIFT (30U)
  25886. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT30_MASK)
  25887. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT31_MASK (0x80000000U)
  25888. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT31_SHIFT (31U)
  25889. #define PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_0_LUTOUT31_MASK)
  25890. /*! @name WFE_B_STG1_8X1_OUT1_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25891. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT32_MASK (0x1U)
  25892. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT32_SHIFT (0U)
  25893. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT32_MASK)
  25894. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT33_MASK (0x2U)
  25895. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT33_SHIFT (1U)
  25896. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT33_MASK)
  25897. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT34_MASK (0x4U)
  25898. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT34_SHIFT (2U)
  25899. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT34_MASK)
  25900. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT35_MASK (0x8U)
  25901. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT35_SHIFT (3U)
  25902. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT35_MASK)
  25903. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT36_MASK (0x10U)
  25904. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT36_SHIFT (4U)
  25905. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT36_MASK)
  25906. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT37_MASK (0x20U)
  25907. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT37_SHIFT (5U)
  25908. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT37_MASK)
  25909. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT38_MASK (0x40U)
  25910. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT38_SHIFT (6U)
  25911. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT38_MASK)
  25912. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT39_MASK (0x80U)
  25913. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT39_SHIFT (7U)
  25914. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT39_MASK)
  25915. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT40_MASK (0x100U)
  25916. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT40_SHIFT (8U)
  25917. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT40_MASK)
  25918. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT41_MASK (0x200U)
  25919. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT41_SHIFT (9U)
  25920. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT41_MASK)
  25921. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT42_MASK (0x400U)
  25922. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT42_SHIFT (10U)
  25923. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT42_MASK)
  25924. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT43_MASK (0x800U)
  25925. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT43_SHIFT (11U)
  25926. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT43_MASK)
  25927. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT44_MASK (0x1000U)
  25928. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT44_SHIFT (12U)
  25929. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT44_MASK)
  25930. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT45_MASK (0x2000U)
  25931. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT45_SHIFT (13U)
  25932. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT45_MASK)
  25933. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT46_MASK (0x4000U)
  25934. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT46_SHIFT (14U)
  25935. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT46_MASK)
  25936. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT47_MASK (0x8000U)
  25937. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT47_SHIFT (15U)
  25938. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT47_MASK)
  25939. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT48_MASK (0x10000U)
  25940. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT48_SHIFT (16U)
  25941. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT48_MASK)
  25942. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT49_MASK (0x20000U)
  25943. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT49_SHIFT (17U)
  25944. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT49_MASK)
  25945. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT50_MASK (0x40000U)
  25946. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT50_SHIFT (18U)
  25947. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT50_MASK)
  25948. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT51_MASK (0x80000U)
  25949. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT51_SHIFT (19U)
  25950. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT51_MASK)
  25951. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT52_MASK (0x100000U)
  25952. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT52_SHIFT (20U)
  25953. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT52_MASK)
  25954. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT53_MASK (0x200000U)
  25955. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT53_SHIFT (21U)
  25956. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT53_MASK)
  25957. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT54_MASK (0x400000U)
  25958. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT54_SHIFT (22U)
  25959. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT54_MASK)
  25960. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT55_MASK (0x800000U)
  25961. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT55_SHIFT (23U)
  25962. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT55_MASK)
  25963. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT56_MASK (0x1000000U)
  25964. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT56_SHIFT (24U)
  25965. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT56_MASK)
  25966. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT57_MASK (0x2000000U)
  25967. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT57_SHIFT (25U)
  25968. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT57_MASK)
  25969. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT58_MASK (0x4000000U)
  25970. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT58_SHIFT (26U)
  25971. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT58_MASK)
  25972. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT59_MASK (0x8000000U)
  25973. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT59_SHIFT (27U)
  25974. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT59_MASK)
  25975. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT60_MASK (0x10000000U)
  25976. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT60_SHIFT (28U)
  25977. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT60_MASK)
  25978. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT61_MASK (0x20000000U)
  25979. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT61_SHIFT (29U)
  25980. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT61_MASK)
  25981. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT62_MASK (0x40000000U)
  25982. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT62_SHIFT (30U)
  25983. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT62_MASK)
  25984. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT63_MASK (0x80000000U)
  25985. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT63_SHIFT (31U)
  25986. #define PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_1_LUTOUT63_MASK)
  25987. /*! @name WFE_B_STG1_8X1_OUT1_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  25988. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT64_MASK (0x1U)
  25989. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT64_SHIFT (0U)
  25990. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT64_MASK)
  25991. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT65_MASK (0x2U)
  25992. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT65_SHIFT (1U)
  25993. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT65_MASK)
  25994. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT66_MASK (0x4U)
  25995. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT66_SHIFT (2U)
  25996. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT66_MASK)
  25997. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT67_MASK (0x8U)
  25998. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT67_SHIFT (3U)
  25999. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT67_MASK)
  26000. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT68_MASK (0x10U)
  26001. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT68_SHIFT (4U)
  26002. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT68_MASK)
  26003. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT69_MASK (0x20U)
  26004. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT69_SHIFT (5U)
  26005. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT69_MASK)
  26006. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT70_MASK (0x40U)
  26007. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT70_SHIFT (6U)
  26008. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT70_MASK)
  26009. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT71_MASK (0x80U)
  26010. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT71_SHIFT (7U)
  26011. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT71_MASK)
  26012. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT72_MASK (0x100U)
  26013. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT72_SHIFT (8U)
  26014. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT72_MASK)
  26015. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT73_MASK (0x200U)
  26016. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT73_SHIFT (9U)
  26017. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT73_MASK)
  26018. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT74_MASK (0x400U)
  26019. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT74_SHIFT (10U)
  26020. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT74_MASK)
  26021. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT75_MASK (0x800U)
  26022. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT75_SHIFT (11U)
  26023. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT75_MASK)
  26024. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT76_MASK (0x1000U)
  26025. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT76_SHIFT (12U)
  26026. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT76_MASK)
  26027. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT77_MASK (0x2000U)
  26028. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT77_SHIFT (13U)
  26029. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT77_MASK)
  26030. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT78_MASK (0x4000U)
  26031. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT78_SHIFT (14U)
  26032. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT78_MASK)
  26033. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT79_MASK (0x8000U)
  26034. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT79_SHIFT (15U)
  26035. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT79_MASK)
  26036. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT80_MASK (0x10000U)
  26037. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT80_SHIFT (16U)
  26038. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT80_MASK)
  26039. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT81_MASK (0x20000U)
  26040. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT81_SHIFT (17U)
  26041. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT81_MASK)
  26042. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT82_MASK (0x40000U)
  26043. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT82_SHIFT (18U)
  26044. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT82_MASK)
  26045. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT83_MASK (0x80000U)
  26046. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT83_SHIFT (19U)
  26047. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT83_MASK)
  26048. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT84_MASK (0x100000U)
  26049. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT84_SHIFT (20U)
  26050. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT84_MASK)
  26051. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT85_MASK (0x200000U)
  26052. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT85_SHIFT (21U)
  26053. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT85_MASK)
  26054. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT86_MASK (0x400000U)
  26055. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT86_SHIFT (22U)
  26056. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT86_MASK)
  26057. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT87_MASK (0x800000U)
  26058. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT87_SHIFT (23U)
  26059. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT87_MASK)
  26060. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT88_MASK (0x1000000U)
  26061. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT88_SHIFT (24U)
  26062. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT88_MASK)
  26063. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT89_MASK (0x2000000U)
  26064. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT89_SHIFT (25U)
  26065. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT89_MASK)
  26066. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT90_MASK (0x4000000U)
  26067. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT90_SHIFT (26U)
  26068. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT90_MASK)
  26069. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT91_MASK (0x8000000U)
  26070. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT91_SHIFT (27U)
  26071. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT91_MASK)
  26072. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT92_MASK (0x10000000U)
  26073. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT92_SHIFT (28U)
  26074. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT92_MASK)
  26075. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT93_MASK (0x20000000U)
  26076. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT93_SHIFT (29U)
  26077. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT93_MASK)
  26078. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT94_MASK (0x40000000U)
  26079. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT94_SHIFT (30U)
  26080. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT94_MASK)
  26081. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT95_MASK (0x80000000U)
  26082. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT95_SHIFT (31U)
  26083. #define PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_2_LUTOUT95_MASK)
  26084. /*! @name WFE_B_STG1_8X1_OUT1_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26085. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT96_MASK (0x1U)
  26086. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT96_SHIFT (0U)
  26087. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT96_MASK)
  26088. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT97_MASK (0x2U)
  26089. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT97_SHIFT (1U)
  26090. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT97_MASK)
  26091. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT98_MASK (0x4U)
  26092. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT98_SHIFT (2U)
  26093. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT98_MASK)
  26094. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT99_MASK (0x8U)
  26095. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT99_SHIFT (3U)
  26096. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT99_MASK)
  26097. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT100_MASK (0x10U)
  26098. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT100_SHIFT (4U)
  26099. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT100_MASK)
  26100. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT101_MASK (0x20U)
  26101. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT101_SHIFT (5U)
  26102. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT101_MASK)
  26103. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT102_MASK (0x40U)
  26104. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT102_SHIFT (6U)
  26105. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT102_MASK)
  26106. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT103_MASK (0x80U)
  26107. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT103_SHIFT (7U)
  26108. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT103_MASK)
  26109. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT104_MASK (0x100U)
  26110. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT104_SHIFT (8U)
  26111. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT104_MASK)
  26112. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT105_MASK (0x200U)
  26113. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT105_SHIFT (9U)
  26114. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT105_MASK)
  26115. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT106_MASK (0x400U)
  26116. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT106_SHIFT (10U)
  26117. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT106_MASK)
  26118. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT107_MASK (0x800U)
  26119. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT107_SHIFT (11U)
  26120. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT107_MASK)
  26121. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT108_MASK (0x1000U)
  26122. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT108_SHIFT (12U)
  26123. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT108_MASK)
  26124. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT109_MASK (0x2000U)
  26125. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT109_SHIFT (13U)
  26126. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT109_MASK)
  26127. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT110_MASK (0x4000U)
  26128. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT110_SHIFT (14U)
  26129. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT110_MASK)
  26130. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT111_MASK (0x8000U)
  26131. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT111_SHIFT (15U)
  26132. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT111_MASK)
  26133. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT112_MASK (0x10000U)
  26134. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT112_SHIFT (16U)
  26135. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT112_MASK)
  26136. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT113_MASK (0x20000U)
  26137. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT113_SHIFT (17U)
  26138. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT113_MASK)
  26139. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT114_MASK (0x40000U)
  26140. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT114_SHIFT (18U)
  26141. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT114_MASK)
  26142. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT115_MASK (0x80000U)
  26143. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT115_SHIFT (19U)
  26144. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT115_MASK)
  26145. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT116_MASK (0x100000U)
  26146. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT116_SHIFT (20U)
  26147. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT116_MASK)
  26148. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT117_MASK (0x200000U)
  26149. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT117_SHIFT (21U)
  26150. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT117_MASK)
  26151. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT118_MASK (0x400000U)
  26152. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT118_SHIFT (22U)
  26153. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT118_MASK)
  26154. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT119_MASK (0x800000U)
  26155. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT119_SHIFT (23U)
  26156. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT119_MASK)
  26157. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT120_MASK (0x1000000U)
  26158. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT120_SHIFT (24U)
  26159. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT120_MASK)
  26160. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT121_MASK (0x2000000U)
  26161. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT121_SHIFT (25U)
  26162. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT121_MASK)
  26163. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT122_MASK (0x4000000U)
  26164. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT122_SHIFT (26U)
  26165. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT122_MASK)
  26166. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT123_MASK (0x8000000U)
  26167. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT123_SHIFT (27U)
  26168. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT123_MASK)
  26169. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT124_MASK (0x10000000U)
  26170. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT124_SHIFT (28U)
  26171. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT124_MASK)
  26172. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT125_MASK (0x20000000U)
  26173. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT125_SHIFT (29U)
  26174. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT125_MASK)
  26175. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT126_MASK (0x40000000U)
  26176. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT126_SHIFT (30U)
  26177. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT126_MASK)
  26178. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT127_MASK (0x80000000U)
  26179. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT127_SHIFT (31U)
  26180. #define PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_3_LUTOUT127_MASK)
  26181. /*! @name WFE_B_STG1_8X1_OUT1_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26182. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT128_MASK (0x1U)
  26183. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT128_SHIFT (0U)
  26184. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT128_MASK)
  26185. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT129_MASK (0x2U)
  26186. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT129_SHIFT (1U)
  26187. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT129_MASK)
  26188. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT130_MASK (0x4U)
  26189. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT130_SHIFT (2U)
  26190. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT130_MASK)
  26191. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT131_MASK (0x8U)
  26192. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT131_SHIFT (3U)
  26193. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT131_MASK)
  26194. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT132_MASK (0x10U)
  26195. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT132_SHIFT (4U)
  26196. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT132_MASK)
  26197. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT133_MASK (0x20U)
  26198. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT133_SHIFT (5U)
  26199. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT133_MASK)
  26200. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT134_MASK (0x40U)
  26201. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT134_SHIFT (6U)
  26202. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT134_MASK)
  26203. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT135_MASK (0x80U)
  26204. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT135_SHIFT (7U)
  26205. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT135_MASK)
  26206. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT136_MASK (0x100U)
  26207. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT136_SHIFT (8U)
  26208. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT136_MASK)
  26209. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT137_MASK (0x200U)
  26210. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT137_SHIFT (9U)
  26211. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT137_MASK)
  26212. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT138_MASK (0x400U)
  26213. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT138_SHIFT (10U)
  26214. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT138_MASK)
  26215. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT139_MASK (0x800U)
  26216. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT139_SHIFT (11U)
  26217. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT139_MASK)
  26218. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT140_MASK (0x1000U)
  26219. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT140_SHIFT (12U)
  26220. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT140_MASK)
  26221. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT141_MASK (0x2000U)
  26222. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT141_SHIFT (13U)
  26223. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT141_MASK)
  26224. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT142_MASK (0x4000U)
  26225. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT142_SHIFT (14U)
  26226. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT142_MASK)
  26227. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT143_MASK (0x8000U)
  26228. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT143_SHIFT (15U)
  26229. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT143_MASK)
  26230. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT144_MASK (0x10000U)
  26231. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT144_SHIFT (16U)
  26232. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT144_MASK)
  26233. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT145_MASK (0x20000U)
  26234. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT145_SHIFT (17U)
  26235. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT145_MASK)
  26236. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT146_MASK (0x40000U)
  26237. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT146_SHIFT (18U)
  26238. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT146_MASK)
  26239. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT147_MASK (0x80000U)
  26240. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT147_SHIFT (19U)
  26241. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT147_MASK)
  26242. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT148_MASK (0x100000U)
  26243. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT148_SHIFT (20U)
  26244. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT148_MASK)
  26245. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT149_MASK (0x200000U)
  26246. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT149_SHIFT (21U)
  26247. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT149_MASK)
  26248. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT150_MASK (0x400000U)
  26249. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT150_SHIFT (22U)
  26250. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT150_MASK)
  26251. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT151_MASK (0x800000U)
  26252. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT151_SHIFT (23U)
  26253. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT151_MASK)
  26254. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT152_MASK (0x1000000U)
  26255. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT152_SHIFT (24U)
  26256. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT152_MASK)
  26257. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT153_MASK (0x2000000U)
  26258. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT153_SHIFT (25U)
  26259. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT153_MASK)
  26260. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT154_MASK (0x4000000U)
  26261. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT154_SHIFT (26U)
  26262. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT154_MASK)
  26263. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT155_MASK (0x8000000U)
  26264. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT155_SHIFT (27U)
  26265. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT155_MASK)
  26266. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT156_MASK (0x10000000U)
  26267. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT156_SHIFT (28U)
  26268. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT156_MASK)
  26269. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT157_MASK (0x20000000U)
  26270. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT157_SHIFT (29U)
  26271. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT157_MASK)
  26272. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT158_MASK (0x40000000U)
  26273. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT158_SHIFT (30U)
  26274. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT158_MASK)
  26275. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT159_MASK (0x80000000U)
  26276. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT159_SHIFT (31U)
  26277. #define PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_4_LUTOUT159_MASK)
  26278. /*! @name WFE_B_STG1_8X1_OUT1_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26279. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT160_MASK (0x1U)
  26280. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT160_SHIFT (0U)
  26281. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT160_MASK)
  26282. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT161_MASK (0x2U)
  26283. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT161_SHIFT (1U)
  26284. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT161_MASK)
  26285. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT162_MASK (0x4U)
  26286. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT162_SHIFT (2U)
  26287. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT162_MASK)
  26288. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT163_MASK (0x8U)
  26289. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT163_SHIFT (3U)
  26290. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT163_MASK)
  26291. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT164_MASK (0x10U)
  26292. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT164_SHIFT (4U)
  26293. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT164_MASK)
  26294. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT165_MASK (0x20U)
  26295. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT165_SHIFT (5U)
  26296. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT165_MASK)
  26297. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT166_MASK (0x40U)
  26298. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT166_SHIFT (6U)
  26299. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT166_MASK)
  26300. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT167_MASK (0x80U)
  26301. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT167_SHIFT (7U)
  26302. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT167_MASK)
  26303. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT168_MASK (0x100U)
  26304. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT168_SHIFT (8U)
  26305. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT168_MASK)
  26306. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT169_MASK (0x200U)
  26307. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT169_SHIFT (9U)
  26308. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT169_MASK)
  26309. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT170_MASK (0x400U)
  26310. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT170_SHIFT (10U)
  26311. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT170_MASK)
  26312. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT171_MASK (0x800U)
  26313. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT171_SHIFT (11U)
  26314. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT171_MASK)
  26315. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT172_MASK (0x1000U)
  26316. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT172_SHIFT (12U)
  26317. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT172_MASK)
  26318. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT173_MASK (0x2000U)
  26319. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT173_SHIFT (13U)
  26320. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT173_MASK)
  26321. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT174_MASK (0x4000U)
  26322. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT174_SHIFT (14U)
  26323. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT174_MASK)
  26324. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT175_MASK (0x8000U)
  26325. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT175_SHIFT (15U)
  26326. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT175_MASK)
  26327. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT176_MASK (0x10000U)
  26328. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT176_SHIFT (16U)
  26329. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT176_MASK)
  26330. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT177_MASK (0x20000U)
  26331. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT177_SHIFT (17U)
  26332. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT177_MASK)
  26333. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT178_MASK (0x40000U)
  26334. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT178_SHIFT (18U)
  26335. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT178_MASK)
  26336. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT179_MASK (0x80000U)
  26337. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT179_SHIFT (19U)
  26338. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT179_MASK)
  26339. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT180_MASK (0x100000U)
  26340. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT180_SHIFT (20U)
  26341. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT180_MASK)
  26342. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT181_MASK (0x200000U)
  26343. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT181_SHIFT (21U)
  26344. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT181_MASK)
  26345. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT182_MASK (0x400000U)
  26346. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT182_SHIFT (22U)
  26347. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT182_MASK)
  26348. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT183_MASK (0x800000U)
  26349. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT183_SHIFT (23U)
  26350. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT183_MASK)
  26351. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT184_MASK (0x1000000U)
  26352. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT184_SHIFT (24U)
  26353. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT184_MASK)
  26354. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT185_MASK (0x2000000U)
  26355. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT185_SHIFT (25U)
  26356. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT185_MASK)
  26357. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT186_MASK (0x4000000U)
  26358. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT186_SHIFT (26U)
  26359. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT186_MASK)
  26360. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT187_MASK (0x8000000U)
  26361. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT187_SHIFT (27U)
  26362. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT187_MASK)
  26363. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT188_MASK (0x10000000U)
  26364. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT188_SHIFT (28U)
  26365. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT188_MASK)
  26366. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT189_MASK (0x20000000U)
  26367. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT189_SHIFT (29U)
  26368. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT189_MASK)
  26369. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT190_MASK (0x40000000U)
  26370. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT190_SHIFT (30U)
  26371. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT190_MASK)
  26372. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT191_MASK (0x80000000U)
  26373. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT191_SHIFT (31U)
  26374. #define PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_5_LUTOUT191_MASK)
  26375. /*! @name WFE_B_STG1_8X1_OUT1_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26376. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT192_MASK (0x1U)
  26377. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT192_SHIFT (0U)
  26378. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT192_MASK)
  26379. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT193_MASK (0x2U)
  26380. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT193_SHIFT (1U)
  26381. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT193_MASK)
  26382. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT194_MASK (0x4U)
  26383. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT194_SHIFT (2U)
  26384. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT194_MASK)
  26385. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT195_MASK (0x8U)
  26386. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT195_SHIFT (3U)
  26387. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT195_MASK)
  26388. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT196_MASK (0x10U)
  26389. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT196_SHIFT (4U)
  26390. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT196_MASK)
  26391. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT197_MASK (0x20U)
  26392. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT197_SHIFT (5U)
  26393. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT197_MASK)
  26394. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT198_MASK (0x40U)
  26395. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT198_SHIFT (6U)
  26396. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT198_MASK)
  26397. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT199_MASK (0x80U)
  26398. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT199_SHIFT (7U)
  26399. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT199_MASK)
  26400. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT200_MASK (0x100U)
  26401. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT200_SHIFT (8U)
  26402. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT200_MASK)
  26403. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT201_MASK (0x200U)
  26404. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT201_SHIFT (9U)
  26405. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT201_MASK)
  26406. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT202_MASK (0x400U)
  26407. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT202_SHIFT (10U)
  26408. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT202_MASK)
  26409. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT203_MASK (0x800U)
  26410. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT203_SHIFT (11U)
  26411. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT203_MASK)
  26412. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT204_MASK (0x1000U)
  26413. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT204_SHIFT (12U)
  26414. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT204_MASK)
  26415. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT205_MASK (0x2000U)
  26416. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT205_SHIFT (13U)
  26417. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT205_MASK)
  26418. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT206_MASK (0x4000U)
  26419. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT206_SHIFT (14U)
  26420. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT206_MASK)
  26421. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT207_MASK (0x8000U)
  26422. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT207_SHIFT (15U)
  26423. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT207_MASK)
  26424. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT208_MASK (0x10000U)
  26425. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT208_SHIFT (16U)
  26426. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT208_MASK)
  26427. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT209_MASK (0x20000U)
  26428. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT209_SHIFT (17U)
  26429. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT209_MASK)
  26430. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT210_MASK (0x40000U)
  26431. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT210_SHIFT (18U)
  26432. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT210_MASK)
  26433. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT211_MASK (0x80000U)
  26434. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT211_SHIFT (19U)
  26435. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT211_MASK)
  26436. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT212_MASK (0x100000U)
  26437. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT212_SHIFT (20U)
  26438. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT212_MASK)
  26439. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT213_MASK (0x200000U)
  26440. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT213_SHIFT (21U)
  26441. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT213_MASK)
  26442. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT214_MASK (0x400000U)
  26443. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT214_SHIFT (22U)
  26444. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT214_MASK)
  26445. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT215_MASK (0x800000U)
  26446. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT215_SHIFT (23U)
  26447. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT215_MASK)
  26448. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT216_MASK (0x1000000U)
  26449. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT216_SHIFT (24U)
  26450. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT216_MASK)
  26451. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT217_MASK (0x2000000U)
  26452. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT217_SHIFT (25U)
  26453. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT217_MASK)
  26454. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT218_MASK (0x4000000U)
  26455. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT218_SHIFT (26U)
  26456. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT218_MASK)
  26457. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT219_MASK (0x8000000U)
  26458. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT219_SHIFT (27U)
  26459. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT219_MASK)
  26460. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT220_MASK (0x10000000U)
  26461. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT220_SHIFT (28U)
  26462. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT220_MASK)
  26463. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT221_MASK (0x20000000U)
  26464. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT221_SHIFT (29U)
  26465. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT221_MASK)
  26466. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT222_MASK (0x40000000U)
  26467. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT222_SHIFT (30U)
  26468. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT222_MASK)
  26469. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT223_MASK (0x80000000U)
  26470. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT223_SHIFT (31U)
  26471. #define PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_6_LUTOUT223_MASK)
  26472. /*! @name WFE_B_STG1_8X1_OUT1_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26473. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT224_MASK (0x1U)
  26474. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT224_SHIFT (0U)
  26475. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT224_MASK)
  26476. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT225_MASK (0x2U)
  26477. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT225_SHIFT (1U)
  26478. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT225_MASK)
  26479. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT226_MASK (0x4U)
  26480. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT226_SHIFT (2U)
  26481. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT226_MASK)
  26482. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT227_MASK (0x8U)
  26483. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT227_SHIFT (3U)
  26484. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT227_MASK)
  26485. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT228_MASK (0x10U)
  26486. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT228_SHIFT (4U)
  26487. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT228_MASK)
  26488. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT229_MASK (0x20U)
  26489. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT229_SHIFT (5U)
  26490. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT229_MASK)
  26491. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT230_MASK (0x40U)
  26492. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT230_SHIFT (6U)
  26493. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT230_MASK)
  26494. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT231_MASK (0x80U)
  26495. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT231_SHIFT (7U)
  26496. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT231_MASK)
  26497. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT232_MASK (0x100U)
  26498. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT232_SHIFT (8U)
  26499. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT232_MASK)
  26500. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT233_MASK (0x200U)
  26501. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT233_SHIFT (9U)
  26502. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT233_MASK)
  26503. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT234_MASK (0x400U)
  26504. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT234_SHIFT (10U)
  26505. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT234_MASK)
  26506. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT235_MASK (0x800U)
  26507. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT235_SHIFT (11U)
  26508. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT235_MASK)
  26509. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT236_MASK (0x1000U)
  26510. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT236_SHIFT (12U)
  26511. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT236_MASK)
  26512. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT237_MASK (0x2000U)
  26513. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT237_SHIFT (13U)
  26514. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT237_MASK)
  26515. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT238_MASK (0x4000U)
  26516. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT238_SHIFT (14U)
  26517. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT238_MASK)
  26518. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT239_MASK (0x8000U)
  26519. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT239_SHIFT (15U)
  26520. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT239_MASK)
  26521. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT240_MASK (0x10000U)
  26522. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT240_SHIFT (16U)
  26523. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT240_MASK)
  26524. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT241_MASK (0x20000U)
  26525. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT241_SHIFT (17U)
  26526. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT241_MASK)
  26527. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT242_MASK (0x40000U)
  26528. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT242_SHIFT (18U)
  26529. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT242_MASK)
  26530. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT243_MASK (0x80000U)
  26531. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT243_SHIFT (19U)
  26532. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT243_MASK)
  26533. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT244_MASK (0x100000U)
  26534. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT244_SHIFT (20U)
  26535. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT244_MASK)
  26536. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT245_MASK (0x200000U)
  26537. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT245_SHIFT (21U)
  26538. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT245_MASK)
  26539. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT246_MASK (0x400000U)
  26540. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT246_SHIFT (22U)
  26541. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT246_MASK)
  26542. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT247_MASK (0x800000U)
  26543. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT247_SHIFT (23U)
  26544. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT247_MASK)
  26545. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT248_MASK (0x1000000U)
  26546. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT248_SHIFT (24U)
  26547. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT248_MASK)
  26548. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT249_MASK (0x2000000U)
  26549. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT249_SHIFT (25U)
  26550. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT249_MASK)
  26551. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT250_MASK (0x4000000U)
  26552. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT250_SHIFT (26U)
  26553. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT250_MASK)
  26554. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT251_MASK (0x8000000U)
  26555. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT251_SHIFT (27U)
  26556. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT251_MASK)
  26557. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT252_MASK (0x10000000U)
  26558. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT252_SHIFT (28U)
  26559. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT252_MASK)
  26560. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT253_MASK (0x20000000U)
  26561. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT253_SHIFT (29U)
  26562. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT253_MASK)
  26563. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT254_MASK (0x40000000U)
  26564. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT254_SHIFT (30U)
  26565. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT254_MASK)
  26566. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT255_MASK (0x80000000U)
  26567. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT255_SHIFT (31U)
  26568. #define PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT1_7_LUTOUT255_MASK)
  26569. /*! @name WFE_B_STG1_8X1_OUT2_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26570. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT0_MASK (0x1U)
  26571. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT0_SHIFT (0U)
  26572. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT0_MASK)
  26573. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT1_MASK (0x2U)
  26574. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT1_SHIFT (1U)
  26575. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT1_MASK)
  26576. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT2_MASK (0x4U)
  26577. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT2_SHIFT (2U)
  26578. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT2_MASK)
  26579. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT3_MASK (0x8U)
  26580. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT3_SHIFT (3U)
  26581. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT3_MASK)
  26582. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT4_MASK (0x10U)
  26583. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT4_SHIFT (4U)
  26584. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT4_MASK)
  26585. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT5_MASK (0x20U)
  26586. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT5_SHIFT (5U)
  26587. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT5_MASK)
  26588. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT6_MASK (0x40U)
  26589. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT6_SHIFT (6U)
  26590. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT6_MASK)
  26591. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT7_MASK (0x80U)
  26592. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT7_SHIFT (7U)
  26593. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT7_MASK)
  26594. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT8_MASK (0x100U)
  26595. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT8_SHIFT (8U)
  26596. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT8_MASK)
  26597. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT9_MASK (0x200U)
  26598. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT9_SHIFT (9U)
  26599. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT9_MASK)
  26600. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT10_MASK (0x400U)
  26601. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT10_SHIFT (10U)
  26602. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT10_MASK)
  26603. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT11_MASK (0x800U)
  26604. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT11_SHIFT (11U)
  26605. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT11_MASK)
  26606. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT12_MASK (0x1000U)
  26607. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT12_SHIFT (12U)
  26608. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT12_MASK)
  26609. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT13_MASK (0x2000U)
  26610. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT13_SHIFT (13U)
  26611. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT13_MASK)
  26612. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT14_MASK (0x4000U)
  26613. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT14_SHIFT (14U)
  26614. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT14_MASK)
  26615. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT15_MASK (0x8000U)
  26616. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT15_SHIFT (15U)
  26617. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT15_MASK)
  26618. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT16_MASK (0x10000U)
  26619. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT16_SHIFT (16U)
  26620. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT16_MASK)
  26621. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT17_MASK (0x20000U)
  26622. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT17_SHIFT (17U)
  26623. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT17_MASK)
  26624. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT18_MASK (0x40000U)
  26625. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT18_SHIFT (18U)
  26626. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT18_MASK)
  26627. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT19_MASK (0x80000U)
  26628. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT19_SHIFT (19U)
  26629. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT19_MASK)
  26630. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT20_MASK (0x100000U)
  26631. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT20_SHIFT (20U)
  26632. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT20_MASK)
  26633. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT21_MASK (0x200000U)
  26634. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT21_SHIFT (21U)
  26635. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT21_MASK)
  26636. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT22_MASK (0x400000U)
  26637. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT22_SHIFT (22U)
  26638. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT22_MASK)
  26639. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT23_MASK (0x800000U)
  26640. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT23_SHIFT (23U)
  26641. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT23_MASK)
  26642. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT24_MASK (0x1000000U)
  26643. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT24_SHIFT (24U)
  26644. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT24_MASK)
  26645. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT25_MASK (0x2000000U)
  26646. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT25_SHIFT (25U)
  26647. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT25_MASK)
  26648. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT26_MASK (0x4000000U)
  26649. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT26_SHIFT (26U)
  26650. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT26_MASK)
  26651. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT27_MASK (0x8000000U)
  26652. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT27_SHIFT (27U)
  26653. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT27_MASK)
  26654. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT28_MASK (0x10000000U)
  26655. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT28_SHIFT (28U)
  26656. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT28_MASK)
  26657. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT29_MASK (0x20000000U)
  26658. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT29_SHIFT (29U)
  26659. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT29_MASK)
  26660. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT30_MASK (0x40000000U)
  26661. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT30_SHIFT (30U)
  26662. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT30_MASK)
  26663. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT31_MASK (0x80000000U)
  26664. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT31_SHIFT (31U)
  26665. #define PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_0_LUTOUT31_MASK)
  26666. /*! @name WFE_B_STG1_8X1_OUT2_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26667. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT32_MASK (0x1U)
  26668. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT32_SHIFT (0U)
  26669. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT32_MASK)
  26670. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT33_MASK (0x2U)
  26671. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT33_SHIFT (1U)
  26672. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT33_MASK)
  26673. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT34_MASK (0x4U)
  26674. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT34_SHIFT (2U)
  26675. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT34_MASK)
  26676. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT35_MASK (0x8U)
  26677. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT35_SHIFT (3U)
  26678. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT35_MASK)
  26679. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT36_MASK (0x10U)
  26680. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT36_SHIFT (4U)
  26681. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT36_MASK)
  26682. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT37_MASK (0x20U)
  26683. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT37_SHIFT (5U)
  26684. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT37_MASK)
  26685. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT38_MASK (0x40U)
  26686. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT38_SHIFT (6U)
  26687. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT38_MASK)
  26688. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT39_MASK (0x80U)
  26689. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT39_SHIFT (7U)
  26690. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT39_MASK)
  26691. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT40_MASK (0x100U)
  26692. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT40_SHIFT (8U)
  26693. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT40_MASK)
  26694. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT41_MASK (0x200U)
  26695. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT41_SHIFT (9U)
  26696. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT41_MASK)
  26697. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT42_MASK (0x400U)
  26698. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT42_SHIFT (10U)
  26699. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT42_MASK)
  26700. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT43_MASK (0x800U)
  26701. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT43_SHIFT (11U)
  26702. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT43_MASK)
  26703. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT44_MASK (0x1000U)
  26704. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT44_SHIFT (12U)
  26705. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT44_MASK)
  26706. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT45_MASK (0x2000U)
  26707. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT45_SHIFT (13U)
  26708. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT45_MASK)
  26709. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT46_MASK (0x4000U)
  26710. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT46_SHIFT (14U)
  26711. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT46_MASK)
  26712. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT47_MASK (0x8000U)
  26713. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT47_SHIFT (15U)
  26714. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT47_MASK)
  26715. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT48_MASK (0x10000U)
  26716. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT48_SHIFT (16U)
  26717. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT48_MASK)
  26718. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT49_MASK (0x20000U)
  26719. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT49_SHIFT (17U)
  26720. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT49_MASK)
  26721. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT50_MASK (0x40000U)
  26722. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT50_SHIFT (18U)
  26723. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT50_MASK)
  26724. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT51_MASK (0x80000U)
  26725. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT51_SHIFT (19U)
  26726. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT51_MASK)
  26727. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT52_MASK (0x100000U)
  26728. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT52_SHIFT (20U)
  26729. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT52_MASK)
  26730. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT53_MASK (0x200000U)
  26731. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT53_SHIFT (21U)
  26732. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT53_MASK)
  26733. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT54_MASK (0x400000U)
  26734. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT54_SHIFT (22U)
  26735. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT54_MASK)
  26736. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT55_MASK (0x800000U)
  26737. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT55_SHIFT (23U)
  26738. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT55_MASK)
  26739. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT56_MASK (0x1000000U)
  26740. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT56_SHIFT (24U)
  26741. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT56_MASK)
  26742. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT57_MASK (0x2000000U)
  26743. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT57_SHIFT (25U)
  26744. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT57_MASK)
  26745. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT58_MASK (0x4000000U)
  26746. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT58_SHIFT (26U)
  26747. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT58_MASK)
  26748. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT59_MASK (0x8000000U)
  26749. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT59_SHIFT (27U)
  26750. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT59_MASK)
  26751. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT60_MASK (0x10000000U)
  26752. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT60_SHIFT (28U)
  26753. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT60_MASK)
  26754. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT61_MASK (0x20000000U)
  26755. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT61_SHIFT (29U)
  26756. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT61_MASK)
  26757. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT62_MASK (0x40000000U)
  26758. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT62_SHIFT (30U)
  26759. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT62_MASK)
  26760. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT63_MASK (0x80000000U)
  26761. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT63_SHIFT (31U)
  26762. #define PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_1_LUTOUT63_MASK)
  26763. /*! @name WFE_B_STG1_8X1_OUT2_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26764. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT64_MASK (0x1U)
  26765. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT64_SHIFT (0U)
  26766. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT64_MASK)
  26767. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT65_MASK (0x2U)
  26768. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT65_SHIFT (1U)
  26769. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT65_MASK)
  26770. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT66_MASK (0x4U)
  26771. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT66_SHIFT (2U)
  26772. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT66_MASK)
  26773. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT67_MASK (0x8U)
  26774. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT67_SHIFT (3U)
  26775. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT67_MASK)
  26776. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT68_MASK (0x10U)
  26777. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT68_SHIFT (4U)
  26778. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT68_MASK)
  26779. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT69_MASK (0x20U)
  26780. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT69_SHIFT (5U)
  26781. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT69_MASK)
  26782. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT70_MASK (0x40U)
  26783. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT70_SHIFT (6U)
  26784. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT70_MASK)
  26785. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT71_MASK (0x80U)
  26786. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT71_SHIFT (7U)
  26787. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT71_MASK)
  26788. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT72_MASK (0x100U)
  26789. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT72_SHIFT (8U)
  26790. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT72_MASK)
  26791. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT73_MASK (0x200U)
  26792. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT73_SHIFT (9U)
  26793. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT73_MASK)
  26794. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT74_MASK (0x400U)
  26795. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT74_SHIFT (10U)
  26796. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT74_MASK)
  26797. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT75_MASK (0x800U)
  26798. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT75_SHIFT (11U)
  26799. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT75_MASK)
  26800. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT76_MASK (0x1000U)
  26801. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT76_SHIFT (12U)
  26802. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT76_MASK)
  26803. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT77_MASK (0x2000U)
  26804. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT77_SHIFT (13U)
  26805. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT77_MASK)
  26806. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT78_MASK (0x4000U)
  26807. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT78_SHIFT (14U)
  26808. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT78_MASK)
  26809. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT79_MASK (0x8000U)
  26810. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT79_SHIFT (15U)
  26811. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT79_MASK)
  26812. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT80_MASK (0x10000U)
  26813. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT80_SHIFT (16U)
  26814. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT80_MASK)
  26815. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT81_MASK (0x20000U)
  26816. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT81_SHIFT (17U)
  26817. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT81_MASK)
  26818. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT82_MASK (0x40000U)
  26819. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT82_SHIFT (18U)
  26820. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT82_MASK)
  26821. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT83_MASK (0x80000U)
  26822. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT83_SHIFT (19U)
  26823. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT83_MASK)
  26824. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT84_MASK (0x100000U)
  26825. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT84_SHIFT (20U)
  26826. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT84_MASK)
  26827. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT85_MASK (0x200000U)
  26828. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT85_SHIFT (21U)
  26829. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT85_MASK)
  26830. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT86_MASK (0x400000U)
  26831. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT86_SHIFT (22U)
  26832. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT86_MASK)
  26833. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT87_MASK (0x800000U)
  26834. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT87_SHIFT (23U)
  26835. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT87_MASK)
  26836. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT88_MASK (0x1000000U)
  26837. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT88_SHIFT (24U)
  26838. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT88_MASK)
  26839. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT89_MASK (0x2000000U)
  26840. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT89_SHIFT (25U)
  26841. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT89_MASK)
  26842. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT90_MASK (0x4000000U)
  26843. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT90_SHIFT (26U)
  26844. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT90_MASK)
  26845. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT91_MASK (0x8000000U)
  26846. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT91_SHIFT (27U)
  26847. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT91_MASK)
  26848. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT92_MASK (0x10000000U)
  26849. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT92_SHIFT (28U)
  26850. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT92_MASK)
  26851. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT93_MASK (0x20000000U)
  26852. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT93_SHIFT (29U)
  26853. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT93_MASK)
  26854. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT94_MASK (0x40000000U)
  26855. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT94_SHIFT (30U)
  26856. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT94_MASK)
  26857. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT95_MASK (0x80000000U)
  26858. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT95_SHIFT (31U)
  26859. #define PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_2_LUTOUT95_MASK)
  26860. /*! @name WFE_B_STG1_8X1_OUT2_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26861. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT96_MASK (0x1U)
  26862. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT96_SHIFT (0U)
  26863. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT96_MASK)
  26864. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT97_MASK (0x2U)
  26865. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT97_SHIFT (1U)
  26866. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT97_MASK)
  26867. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT98_MASK (0x4U)
  26868. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT98_SHIFT (2U)
  26869. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT98_MASK)
  26870. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT99_MASK (0x8U)
  26871. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT99_SHIFT (3U)
  26872. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT99_MASK)
  26873. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT100_MASK (0x10U)
  26874. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT100_SHIFT (4U)
  26875. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT100_MASK)
  26876. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT101_MASK (0x20U)
  26877. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT101_SHIFT (5U)
  26878. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT101_MASK)
  26879. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT102_MASK (0x40U)
  26880. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT102_SHIFT (6U)
  26881. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT102_MASK)
  26882. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT103_MASK (0x80U)
  26883. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT103_SHIFT (7U)
  26884. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT103_MASK)
  26885. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT104_MASK (0x100U)
  26886. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT104_SHIFT (8U)
  26887. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT104_MASK)
  26888. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT105_MASK (0x200U)
  26889. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT105_SHIFT (9U)
  26890. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT105_MASK)
  26891. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT106_MASK (0x400U)
  26892. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT106_SHIFT (10U)
  26893. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT106_MASK)
  26894. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT107_MASK (0x800U)
  26895. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT107_SHIFT (11U)
  26896. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT107_MASK)
  26897. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT108_MASK (0x1000U)
  26898. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT108_SHIFT (12U)
  26899. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT108_MASK)
  26900. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT109_MASK (0x2000U)
  26901. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT109_SHIFT (13U)
  26902. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT109_MASK)
  26903. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT110_MASK (0x4000U)
  26904. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT110_SHIFT (14U)
  26905. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT110_MASK)
  26906. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT111_MASK (0x8000U)
  26907. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT111_SHIFT (15U)
  26908. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT111_MASK)
  26909. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT112_MASK (0x10000U)
  26910. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT112_SHIFT (16U)
  26911. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT112_MASK)
  26912. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT113_MASK (0x20000U)
  26913. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT113_SHIFT (17U)
  26914. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT113_MASK)
  26915. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT114_MASK (0x40000U)
  26916. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT114_SHIFT (18U)
  26917. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT114_MASK)
  26918. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT115_MASK (0x80000U)
  26919. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT115_SHIFT (19U)
  26920. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT115_MASK)
  26921. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT116_MASK (0x100000U)
  26922. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT116_SHIFT (20U)
  26923. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT116_MASK)
  26924. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT117_MASK (0x200000U)
  26925. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT117_SHIFT (21U)
  26926. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT117_MASK)
  26927. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT118_MASK (0x400000U)
  26928. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT118_SHIFT (22U)
  26929. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT118_MASK)
  26930. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT119_MASK (0x800000U)
  26931. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT119_SHIFT (23U)
  26932. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT119_MASK)
  26933. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT120_MASK (0x1000000U)
  26934. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT120_SHIFT (24U)
  26935. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT120_MASK)
  26936. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT121_MASK (0x2000000U)
  26937. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT121_SHIFT (25U)
  26938. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT121_MASK)
  26939. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT122_MASK (0x4000000U)
  26940. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT122_SHIFT (26U)
  26941. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT122_MASK)
  26942. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT123_MASK (0x8000000U)
  26943. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT123_SHIFT (27U)
  26944. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT123_MASK)
  26945. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT124_MASK (0x10000000U)
  26946. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT124_SHIFT (28U)
  26947. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT124_MASK)
  26948. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT125_MASK (0x20000000U)
  26949. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT125_SHIFT (29U)
  26950. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT125_MASK)
  26951. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT126_MASK (0x40000000U)
  26952. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT126_SHIFT (30U)
  26953. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT126_MASK)
  26954. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT127_MASK (0x80000000U)
  26955. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT127_SHIFT (31U)
  26956. #define PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_3_LUTOUT127_MASK)
  26957. /*! @name WFE_B_STG1_8X1_OUT2_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  26958. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT128_MASK (0x1U)
  26959. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT128_SHIFT (0U)
  26960. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT128_MASK)
  26961. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT129_MASK (0x2U)
  26962. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT129_SHIFT (1U)
  26963. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT129_MASK)
  26964. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT130_MASK (0x4U)
  26965. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT130_SHIFT (2U)
  26966. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT130_MASK)
  26967. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT131_MASK (0x8U)
  26968. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT131_SHIFT (3U)
  26969. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT131_MASK)
  26970. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT132_MASK (0x10U)
  26971. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT132_SHIFT (4U)
  26972. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT132_MASK)
  26973. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT133_MASK (0x20U)
  26974. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT133_SHIFT (5U)
  26975. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT133_MASK)
  26976. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT134_MASK (0x40U)
  26977. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT134_SHIFT (6U)
  26978. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT134_MASK)
  26979. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT135_MASK (0x80U)
  26980. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT135_SHIFT (7U)
  26981. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT135_MASK)
  26982. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT136_MASK (0x100U)
  26983. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT136_SHIFT (8U)
  26984. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT136_MASK)
  26985. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT137_MASK (0x200U)
  26986. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT137_SHIFT (9U)
  26987. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT137_MASK)
  26988. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT138_MASK (0x400U)
  26989. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT138_SHIFT (10U)
  26990. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT138_MASK)
  26991. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT139_MASK (0x800U)
  26992. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT139_SHIFT (11U)
  26993. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT139_MASK)
  26994. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT140_MASK (0x1000U)
  26995. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT140_SHIFT (12U)
  26996. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT140_MASK)
  26997. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT141_MASK (0x2000U)
  26998. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT141_SHIFT (13U)
  26999. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT141_MASK)
  27000. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT142_MASK (0x4000U)
  27001. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT142_SHIFT (14U)
  27002. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT142_MASK)
  27003. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT143_MASK (0x8000U)
  27004. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT143_SHIFT (15U)
  27005. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT143_MASK)
  27006. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT144_MASK (0x10000U)
  27007. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT144_SHIFT (16U)
  27008. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT144_MASK)
  27009. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT145_MASK (0x20000U)
  27010. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT145_SHIFT (17U)
  27011. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT145_MASK)
  27012. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT146_MASK (0x40000U)
  27013. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT146_SHIFT (18U)
  27014. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT146_MASK)
  27015. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT147_MASK (0x80000U)
  27016. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT147_SHIFT (19U)
  27017. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT147_MASK)
  27018. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT148_MASK (0x100000U)
  27019. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT148_SHIFT (20U)
  27020. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT148_MASK)
  27021. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT149_MASK (0x200000U)
  27022. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT149_SHIFT (21U)
  27023. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT149_MASK)
  27024. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT150_MASK (0x400000U)
  27025. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT150_SHIFT (22U)
  27026. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT150_MASK)
  27027. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT151_MASK (0x800000U)
  27028. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT151_SHIFT (23U)
  27029. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT151_MASK)
  27030. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT152_MASK (0x1000000U)
  27031. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT152_SHIFT (24U)
  27032. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT152_MASK)
  27033. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT153_MASK (0x2000000U)
  27034. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT153_SHIFT (25U)
  27035. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT153_MASK)
  27036. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT154_MASK (0x4000000U)
  27037. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT154_SHIFT (26U)
  27038. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT154_MASK)
  27039. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT155_MASK (0x8000000U)
  27040. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT155_SHIFT (27U)
  27041. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT155_MASK)
  27042. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT156_MASK (0x10000000U)
  27043. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT156_SHIFT (28U)
  27044. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT156_MASK)
  27045. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT157_MASK (0x20000000U)
  27046. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT157_SHIFT (29U)
  27047. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT157_MASK)
  27048. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT158_MASK (0x40000000U)
  27049. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT158_SHIFT (30U)
  27050. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT158_MASK)
  27051. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT159_MASK (0x80000000U)
  27052. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT159_SHIFT (31U)
  27053. #define PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_4_LUTOUT159_MASK)
  27054. /*! @name WFE_B_STG1_8X1_OUT2_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27055. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT160_MASK (0x1U)
  27056. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT160_SHIFT (0U)
  27057. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT160_MASK)
  27058. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT161_MASK (0x2U)
  27059. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT161_SHIFT (1U)
  27060. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT161_MASK)
  27061. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT162_MASK (0x4U)
  27062. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT162_SHIFT (2U)
  27063. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT162_MASK)
  27064. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT163_MASK (0x8U)
  27065. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT163_SHIFT (3U)
  27066. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT163_MASK)
  27067. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT164_MASK (0x10U)
  27068. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT164_SHIFT (4U)
  27069. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT164_MASK)
  27070. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT165_MASK (0x20U)
  27071. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT165_SHIFT (5U)
  27072. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT165_MASK)
  27073. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT166_MASK (0x40U)
  27074. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT166_SHIFT (6U)
  27075. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT166_MASK)
  27076. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT167_MASK (0x80U)
  27077. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT167_SHIFT (7U)
  27078. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT167_MASK)
  27079. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT168_MASK (0x100U)
  27080. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT168_SHIFT (8U)
  27081. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT168_MASK)
  27082. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT169_MASK (0x200U)
  27083. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT169_SHIFT (9U)
  27084. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT169_MASK)
  27085. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT170_MASK (0x400U)
  27086. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT170_SHIFT (10U)
  27087. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT170_MASK)
  27088. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT171_MASK (0x800U)
  27089. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT171_SHIFT (11U)
  27090. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT171_MASK)
  27091. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT172_MASK (0x1000U)
  27092. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT172_SHIFT (12U)
  27093. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT172_MASK)
  27094. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT173_MASK (0x2000U)
  27095. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT173_SHIFT (13U)
  27096. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT173_MASK)
  27097. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT174_MASK (0x4000U)
  27098. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT174_SHIFT (14U)
  27099. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT174_MASK)
  27100. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT175_MASK (0x8000U)
  27101. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT175_SHIFT (15U)
  27102. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT175_MASK)
  27103. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT176_MASK (0x10000U)
  27104. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT176_SHIFT (16U)
  27105. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT176_MASK)
  27106. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT177_MASK (0x20000U)
  27107. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT177_SHIFT (17U)
  27108. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT177_MASK)
  27109. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT178_MASK (0x40000U)
  27110. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT178_SHIFT (18U)
  27111. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT178_MASK)
  27112. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT179_MASK (0x80000U)
  27113. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT179_SHIFT (19U)
  27114. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT179_MASK)
  27115. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT180_MASK (0x100000U)
  27116. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT180_SHIFT (20U)
  27117. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT180_MASK)
  27118. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT181_MASK (0x200000U)
  27119. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT181_SHIFT (21U)
  27120. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT181_MASK)
  27121. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT182_MASK (0x400000U)
  27122. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT182_SHIFT (22U)
  27123. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT182_MASK)
  27124. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT183_MASK (0x800000U)
  27125. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT183_SHIFT (23U)
  27126. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT183_MASK)
  27127. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT184_MASK (0x1000000U)
  27128. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT184_SHIFT (24U)
  27129. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT184_MASK)
  27130. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT185_MASK (0x2000000U)
  27131. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT185_SHIFT (25U)
  27132. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT185_MASK)
  27133. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT186_MASK (0x4000000U)
  27134. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT186_SHIFT (26U)
  27135. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT186_MASK)
  27136. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT187_MASK (0x8000000U)
  27137. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT187_SHIFT (27U)
  27138. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT187_MASK)
  27139. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT188_MASK (0x10000000U)
  27140. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT188_SHIFT (28U)
  27141. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT188_MASK)
  27142. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT189_MASK (0x20000000U)
  27143. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT189_SHIFT (29U)
  27144. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT189_MASK)
  27145. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT190_MASK (0x40000000U)
  27146. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT190_SHIFT (30U)
  27147. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT190_MASK)
  27148. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT191_MASK (0x80000000U)
  27149. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT191_SHIFT (31U)
  27150. #define PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_5_LUTOUT191_MASK)
  27151. /*! @name WFE_B_STG1_8X1_OUT2_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27152. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT192_MASK (0x1U)
  27153. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT192_SHIFT (0U)
  27154. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT192_MASK)
  27155. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT193_MASK (0x2U)
  27156. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT193_SHIFT (1U)
  27157. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT193_MASK)
  27158. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT194_MASK (0x4U)
  27159. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT194_SHIFT (2U)
  27160. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT194_MASK)
  27161. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT195_MASK (0x8U)
  27162. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT195_SHIFT (3U)
  27163. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT195_MASK)
  27164. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT196_MASK (0x10U)
  27165. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT196_SHIFT (4U)
  27166. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT196_MASK)
  27167. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT197_MASK (0x20U)
  27168. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT197_SHIFT (5U)
  27169. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT197_MASK)
  27170. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT198_MASK (0x40U)
  27171. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT198_SHIFT (6U)
  27172. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT198_MASK)
  27173. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT199_MASK (0x80U)
  27174. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT199_SHIFT (7U)
  27175. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT199_MASK)
  27176. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT200_MASK (0x100U)
  27177. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT200_SHIFT (8U)
  27178. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT200_MASK)
  27179. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT201_MASK (0x200U)
  27180. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT201_SHIFT (9U)
  27181. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT201_MASK)
  27182. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT202_MASK (0x400U)
  27183. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT202_SHIFT (10U)
  27184. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT202_MASK)
  27185. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT203_MASK (0x800U)
  27186. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT203_SHIFT (11U)
  27187. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT203_MASK)
  27188. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT204_MASK (0x1000U)
  27189. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT204_SHIFT (12U)
  27190. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT204_MASK)
  27191. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT205_MASK (0x2000U)
  27192. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT205_SHIFT (13U)
  27193. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT205_MASK)
  27194. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT206_MASK (0x4000U)
  27195. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT206_SHIFT (14U)
  27196. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT206_MASK)
  27197. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT207_MASK (0x8000U)
  27198. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT207_SHIFT (15U)
  27199. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT207_MASK)
  27200. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT208_MASK (0x10000U)
  27201. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT208_SHIFT (16U)
  27202. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT208_MASK)
  27203. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT209_MASK (0x20000U)
  27204. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT209_SHIFT (17U)
  27205. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT209_MASK)
  27206. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT210_MASK (0x40000U)
  27207. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT210_SHIFT (18U)
  27208. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT210_MASK)
  27209. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT211_MASK (0x80000U)
  27210. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT211_SHIFT (19U)
  27211. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT211_MASK)
  27212. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT212_MASK (0x100000U)
  27213. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT212_SHIFT (20U)
  27214. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT212_MASK)
  27215. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT213_MASK (0x200000U)
  27216. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT213_SHIFT (21U)
  27217. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT213_MASK)
  27218. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT214_MASK (0x400000U)
  27219. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT214_SHIFT (22U)
  27220. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT214_MASK)
  27221. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT215_MASK (0x800000U)
  27222. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT215_SHIFT (23U)
  27223. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT215_MASK)
  27224. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT216_MASK (0x1000000U)
  27225. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT216_SHIFT (24U)
  27226. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT216_MASK)
  27227. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT217_MASK (0x2000000U)
  27228. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT217_SHIFT (25U)
  27229. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT217_MASK)
  27230. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT218_MASK (0x4000000U)
  27231. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT218_SHIFT (26U)
  27232. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT218_MASK)
  27233. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT219_MASK (0x8000000U)
  27234. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT219_SHIFT (27U)
  27235. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT219_MASK)
  27236. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT220_MASK (0x10000000U)
  27237. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT220_SHIFT (28U)
  27238. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT220_MASK)
  27239. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT221_MASK (0x20000000U)
  27240. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT221_SHIFT (29U)
  27241. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT221_MASK)
  27242. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT222_MASK (0x40000000U)
  27243. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT222_SHIFT (30U)
  27244. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT222_MASK)
  27245. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT223_MASK (0x80000000U)
  27246. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT223_SHIFT (31U)
  27247. #define PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_6_LUTOUT223_MASK)
  27248. /*! @name WFE_B_STG1_8X1_OUT2_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27249. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT224_MASK (0x1U)
  27250. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT224_SHIFT (0U)
  27251. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT224_MASK)
  27252. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT225_MASK (0x2U)
  27253. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT225_SHIFT (1U)
  27254. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT225_MASK)
  27255. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT226_MASK (0x4U)
  27256. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT226_SHIFT (2U)
  27257. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT226_MASK)
  27258. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT227_MASK (0x8U)
  27259. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT227_SHIFT (3U)
  27260. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT227_MASK)
  27261. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT228_MASK (0x10U)
  27262. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT228_SHIFT (4U)
  27263. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT228_MASK)
  27264. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT229_MASK (0x20U)
  27265. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT229_SHIFT (5U)
  27266. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT229_MASK)
  27267. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT230_MASK (0x40U)
  27268. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT230_SHIFT (6U)
  27269. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT230_MASK)
  27270. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT231_MASK (0x80U)
  27271. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT231_SHIFT (7U)
  27272. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT231_MASK)
  27273. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT232_MASK (0x100U)
  27274. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT232_SHIFT (8U)
  27275. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT232_MASK)
  27276. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT233_MASK (0x200U)
  27277. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT233_SHIFT (9U)
  27278. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT233_MASK)
  27279. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT234_MASK (0x400U)
  27280. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT234_SHIFT (10U)
  27281. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT234_MASK)
  27282. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT235_MASK (0x800U)
  27283. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT235_SHIFT (11U)
  27284. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT235_MASK)
  27285. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT236_MASK (0x1000U)
  27286. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT236_SHIFT (12U)
  27287. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT236_MASK)
  27288. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT237_MASK (0x2000U)
  27289. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT237_SHIFT (13U)
  27290. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT237_MASK)
  27291. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT238_MASK (0x4000U)
  27292. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT238_SHIFT (14U)
  27293. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT238_MASK)
  27294. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT239_MASK (0x8000U)
  27295. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT239_SHIFT (15U)
  27296. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT239_MASK)
  27297. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT240_MASK (0x10000U)
  27298. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT240_SHIFT (16U)
  27299. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT240_MASK)
  27300. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT241_MASK (0x20000U)
  27301. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT241_SHIFT (17U)
  27302. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT241_MASK)
  27303. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT242_MASK (0x40000U)
  27304. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT242_SHIFT (18U)
  27305. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT242_MASK)
  27306. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT243_MASK (0x80000U)
  27307. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT243_SHIFT (19U)
  27308. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT243_MASK)
  27309. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT244_MASK (0x100000U)
  27310. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT244_SHIFT (20U)
  27311. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT244_MASK)
  27312. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT245_MASK (0x200000U)
  27313. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT245_SHIFT (21U)
  27314. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT245_MASK)
  27315. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT246_MASK (0x400000U)
  27316. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT246_SHIFT (22U)
  27317. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT246_MASK)
  27318. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT247_MASK (0x800000U)
  27319. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT247_SHIFT (23U)
  27320. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT247_MASK)
  27321. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT248_MASK (0x1000000U)
  27322. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT248_SHIFT (24U)
  27323. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT248_MASK)
  27324. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT249_MASK (0x2000000U)
  27325. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT249_SHIFT (25U)
  27326. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT249_MASK)
  27327. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT250_MASK (0x4000000U)
  27328. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT250_SHIFT (26U)
  27329. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT250_MASK)
  27330. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT251_MASK (0x8000000U)
  27331. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT251_SHIFT (27U)
  27332. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT251_MASK)
  27333. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT252_MASK (0x10000000U)
  27334. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT252_SHIFT (28U)
  27335. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT252_MASK)
  27336. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT253_MASK (0x20000000U)
  27337. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT253_SHIFT (29U)
  27338. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT253_MASK)
  27339. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT254_MASK (0x40000000U)
  27340. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT254_SHIFT (30U)
  27341. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT254_MASK)
  27342. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT255_MASK (0x80000000U)
  27343. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT255_SHIFT (31U)
  27344. #define PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT2_7_LUTOUT255_MASK)
  27345. /*! @name WFE_B_STG1_8X1_OUT3_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27346. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT0_MASK (0x1U)
  27347. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT0_SHIFT (0U)
  27348. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT0_MASK)
  27349. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT1_MASK (0x2U)
  27350. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT1_SHIFT (1U)
  27351. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT1_MASK)
  27352. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT2_MASK (0x4U)
  27353. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT2_SHIFT (2U)
  27354. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT2_MASK)
  27355. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT3_MASK (0x8U)
  27356. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT3_SHIFT (3U)
  27357. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT3_MASK)
  27358. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT4_MASK (0x10U)
  27359. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT4_SHIFT (4U)
  27360. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT4_MASK)
  27361. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT5_MASK (0x20U)
  27362. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT5_SHIFT (5U)
  27363. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT5_MASK)
  27364. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT6_MASK (0x40U)
  27365. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT6_SHIFT (6U)
  27366. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT6_MASK)
  27367. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT7_MASK (0x80U)
  27368. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT7_SHIFT (7U)
  27369. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT7_MASK)
  27370. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT8_MASK (0x100U)
  27371. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT8_SHIFT (8U)
  27372. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT8_MASK)
  27373. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT9_MASK (0x200U)
  27374. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT9_SHIFT (9U)
  27375. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT9_MASK)
  27376. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT10_MASK (0x400U)
  27377. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT10_SHIFT (10U)
  27378. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT10_MASK)
  27379. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT11_MASK (0x800U)
  27380. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT11_SHIFT (11U)
  27381. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT11_MASK)
  27382. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT12_MASK (0x1000U)
  27383. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT12_SHIFT (12U)
  27384. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT12_MASK)
  27385. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT13_MASK (0x2000U)
  27386. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT13_SHIFT (13U)
  27387. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT13_MASK)
  27388. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT14_MASK (0x4000U)
  27389. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT14_SHIFT (14U)
  27390. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT14_MASK)
  27391. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT15_MASK (0x8000U)
  27392. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT15_SHIFT (15U)
  27393. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT15_MASK)
  27394. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT16_MASK (0x10000U)
  27395. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT16_SHIFT (16U)
  27396. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT16_MASK)
  27397. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT17_MASK (0x20000U)
  27398. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT17_SHIFT (17U)
  27399. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT17_MASK)
  27400. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT18_MASK (0x40000U)
  27401. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT18_SHIFT (18U)
  27402. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT18_MASK)
  27403. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT19_MASK (0x80000U)
  27404. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT19_SHIFT (19U)
  27405. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT19_MASK)
  27406. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT20_MASK (0x100000U)
  27407. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT20_SHIFT (20U)
  27408. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT20_MASK)
  27409. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT21_MASK (0x200000U)
  27410. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT21_SHIFT (21U)
  27411. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT21_MASK)
  27412. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT22_MASK (0x400000U)
  27413. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT22_SHIFT (22U)
  27414. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT22_MASK)
  27415. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT23_MASK (0x800000U)
  27416. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT23_SHIFT (23U)
  27417. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT23_MASK)
  27418. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT24_MASK (0x1000000U)
  27419. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT24_SHIFT (24U)
  27420. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT24_MASK)
  27421. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT25_MASK (0x2000000U)
  27422. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT25_SHIFT (25U)
  27423. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT25_MASK)
  27424. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT26_MASK (0x4000000U)
  27425. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT26_SHIFT (26U)
  27426. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT26_MASK)
  27427. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT27_MASK (0x8000000U)
  27428. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT27_SHIFT (27U)
  27429. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT27_MASK)
  27430. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT28_MASK (0x10000000U)
  27431. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT28_SHIFT (28U)
  27432. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT28_MASK)
  27433. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT29_MASK (0x20000000U)
  27434. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT29_SHIFT (29U)
  27435. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT29_MASK)
  27436. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT30_MASK (0x40000000U)
  27437. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT30_SHIFT (30U)
  27438. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT30_MASK)
  27439. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT31_MASK (0x80000000U)
  27440. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT31_SHIFT (31U)
  27441. #define PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_0_LUTOUT31_MASK)
  27442. /*! @name WFE_B_STG1_8X1_OUT3_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27443. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT32_MASK (0x1U)
  27444. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT32_SHIFT (0U)
  27445. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT32_MASK)
  27446. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT33_MASK (0x2U)
  27447. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT33_SHIFT (1U)
  27448. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT33_MASK)
  27449. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT34_MASK (0x4U)
  27450. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT34_SHIFT (2U)
  27451. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT34_MASK)
  27452. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT35_MASK (0x8U)
  27453. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT35_SHIFT (3U)
  27454. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT35_MASK)
  27455. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT36_MASK (0x10U)
  27456. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT36_SHIFT (4U)
  27457. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT36_MASK)
  27458. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT37_MASK (0x20U)
  27459. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT37_SHIFT (5U)
  27460. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT37_MASK)
  27461. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT38_MASK (0x40U)
  27462. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT38_SHIFT (6U)
  27463. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT38_MASK)
  27464. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT39_MASK (0x80U)
  27465. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT39_SHIFT (7U)
  27466. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT39_MASK)
  27467. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT40_MASK (0x100U)
  27468. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT40_SHIFT (8U)
  27469. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT40_MASK)
  27470. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT41_MASK (0x200U)
  27471. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT41_SHIFT (9U)
  27472. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT41_MASK)
  27473. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT42_MASK (0x400U)
  27474. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT42_SHIFT (10U)
  27475. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT42_MASK)
  27476. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT43_MASK (0x800U)
  27477. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT43_SHIFT (11U)
  27478. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT43_MASK)
  27479. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT44_MASK (0x1000U)
  27480. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT44_SHIFT (12U)
  27481. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT44_MASK)
  27482. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT45_MASK (0x2000U)
  27483. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT45_SHIFT (13U)
  27484. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT45_MASK)
  27485. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT46_MASK (0x4000U)
  27486. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT46_SHIFT (14U)
  27487. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT46_MASK)
  27488. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT47_MASK (0x8000U)
  27489. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT47_SHIFT (15U)
  27490. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT47_MASK)
  27491. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT48_MASK (0x10000U)
  27492. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT48_SHIFT (16U)
  27493. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT48_MASK)
  27494. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT49_MASK (0x20000U)
  27495. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT49_SHIFT (17U)
  27496. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT49_MASK)
  27497. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT50_MASK (0x40000U)
  27498. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT50_SHIFT (18U)
  27499. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT50_MASK)
  27500. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT51_MASK (0x80000U)
  27501. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT51_SHIFT (19U)
  27502. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT51_MASK)
  27503. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT52_MASK (0x100000U)
  27504. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT52_SHIFT (20U)
  27505. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT52_MASK)
  27506. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT53_MASK (0x200000U)
  27507. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT53_SHIFT (21U)
  27508. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT53_MASK)
  27509. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT54_MASK (0x400000U)
  27510. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT54_SHIFT (22U)
  27511. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT54_MASK)
  27512. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT55_MASK (0x800000U)
  27513. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT55_SHIFT (23U)
  27514. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT55_MASK)
  27515. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT56_MASK (0x1000000U)
  27516. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT56_SHIFT (24U)
  27517. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT56_MASK)
  27518. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT57_MASK (0x2000000U)
  27519. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT57_SHIFT (25U)
  27520. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT57_MASK)
  27521. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT58_MASK (0x4000000U)
  27522. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT58_SHIFT (26U)
  27523. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT58_MASK)
  27524. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT59_MASK (0x8000000U)
  27525. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT59_SHIFT (27U)
  27526. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT59_MASK)
  27527. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT60_MASK (0x10000000U)
  27528. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT60_SHIFT (28U)
  27529. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT60_MASK)
  27530. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT61_MASK (0x20000000U)
  27531. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT61_SHIFT (29U)
  27532. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT61_MASK)
  27533. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT62_MASK (0x40000000U)
  27534. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT62_SHIFT (30U)
  27535. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT62_MASK)
  27536. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT63_MASK (0x80000000U)
  27537. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT63_SHIFT (31U)
  27538. #define PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_1_LUTOUT63_MASK)
  27539. /*! @name WFE_B_STG1_8X1_OUT3_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27540. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT64_MASK (0x1U)
  27541. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT64_SHIFT (0U)
  27542. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT64_MASK)
  27543. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT65_MASK (0x2U)
  27544. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT65_SHIFT (1U)
  27545. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT65_MASK)
  27546. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT66_MASK (0x4U)
  27547. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT66_SHIFT (2U)
  27548. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT66_MASK)
  27549. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT67_MASK (0x8U)
  27550. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT67_SHIFT (3U)
  27551. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT67_MASK)
  27552. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT68_MASK (0x10U)
  27553. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT68_SHIFT (4U)
  27554. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT68_MASK)
  27555. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT69_MASK (0x20U)
  27556. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT69_SHIFT (5U)
  27557. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT69_MASK)
  27558. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT70_MASK (0x40U)
  27559. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT70_SHIFT (6U)
  27560. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT70_MASK)
  27561. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT71_MASK (0x80U)
  27562. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT71_SHIFT (7U)
  27563. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT71_MASK)
  27564. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT72_MASK (0x100U)
  27565. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT72_SHIFT (8U)
  27566. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT72_MASK)
  27567. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT73_MASK (0x200U)
  27568. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT73_SHIFT (9U)
  27569. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT73_MASK)
  27570. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT74_MASK (0x400U)
  27571. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT74_SHIFT (10U)
  27572. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT74_MASK)
  27573. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT75_MASK (0x800U)
  27574. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT75_SHIFT (11U)
  27575. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT75_MASK)
  27576. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT76_MASK (0x1000U)
  27577. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT76_SHIFT (12U)
  27578. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT76_MASK)
  27579. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT77_MASK (0x2000U)
  27580. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT77_SHIFT (13U)
  27581. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT77_MASK)
  27582. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT78_MASK (0x4000U)
  27583. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT78_SHIFT (14U)
  27584. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT78_MASK)
  27585. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT79_MASK (0x8000U)
  27586. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT79_SHIFT (15U)
  27587. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT79_MASK)
  27588. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT80_MASK (0x10000U)
  27589. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT80_SHIFT (16U)
  27590. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT80_MASK)
  27591. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT81_MASK (0x20000U)
  27592. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT81_SHIFT (17U)
  27593. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT81_MASK)
  27594. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT82_MASK (0x40000U)
  27595. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT82_SHIFT (18U)
  27596. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT82_MASK)
  27597. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT83_MASK (0x80000U)
  27598. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT83_SHIFT (19U)
  27599. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT83_MASK)
  27600. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT84_MASK (0x100000U)
  27601. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT84_SHIFT (20U)
  27602. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT84_MASK)
  27603. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT85_MASK (0x200000U)
  27604. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT85_SHIFT (21U)
  27605. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT85_MASK)
  27606. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT86_MASK (0x400000U)
  27607. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT86_SHIFT (22U)
  27608. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT86_MASK)
  27609. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT87_MASK (0x800000U)
  27610. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT87_SHIFT (23U)
  27611. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT87_MASK)
  27612. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT88_MASK (0x1000000U)
  27613. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT88_SHIFT (24U)
  27614. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT88_MASK)
  27615. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT89_MASK (0x2000000U)
  27616. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT89_SHIFT (25U)
  27617. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT89_MASK)
  27618. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT90_MASK (0x4000000U)
  27619. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT90_SHIFT (26U)
  27620. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT90_MASK)
  27621. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT91_MASK (0x8000000U)
  27622. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT91_SHIFT (27U)
  27623. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT91_MASK)
  27624. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT92_MASK (0x10000000U)
  27625. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT92_SHIFT (28U)
  27626. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT92_MASK)
  27627. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT93_MASK (0x20000000U)
  27628. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT93_SHIFT (29U)
  27629. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT93_MASK)
  27630. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT94_MASK (0x40000000U)
  27631. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT94_SHIFT (30U)
  27632. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT94_MASK)
  27633. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT95_MASK (0x80000000U)
  27634. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT95_SHIFT (31U)
  27635. #define PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_2_LUTOUT95_MASK)
  27636. /*! @name WFE_B_STG1_8X1_OUT3_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27637. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT96_MASK (0x1U)
  27638. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT96_SHIFT (0U)
  27639. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT96_MASK)
  27640. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT97_MASK (0x2U)
  27641. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT97_SHIFT (1U)
  27642. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT97_MASK)
  27643. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT98_MASK (0x4U)
  27644. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT98_SHIFT (2U)
  27645. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT98_MASK)
  27646. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT99_MASK (0x8U)
  27647. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT99_SHIFT (3U)
  27648. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT99_MASK)
  27649. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT100_MASK (0x10U)
  27650. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT100_SHIFT (4U)
  27651. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT100_MASK)
  27652. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT101_MASK (0x20U)
  27653. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT101_SHIFT (5U)
  27654. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT101_MASK)
  27655. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT102_MASK (0x40U)
  27656. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT102_SHIFT (6U)
  27657. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT102_MASK)
  27658. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT103_MASK (0x80U)
  27659. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT103_SHIFT (7U)
  27660. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT103_MASK)
  27661. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT104_MASK (0x100U)
  27662. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT104_SHIFT (8U)
  27663. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT104_MASK)
  27664. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT105_MASK (0x200U)
  27665. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT105_SHIFT (9U)
  27666. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT105_MASK)
  27667. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT106_MASK (0x400U)
  27668. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT106_SHIFT (10U)
  27669. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT106_MASK)
  27670. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT107_MASK (0x800U)
  27671. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT107_SHIFT (11U)
  27672. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT107_MASK)
  27673. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT108_MASK (0x1000U)
  27674. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT108_SHIFT (12U)
  27675. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT108_MASK)
  27676. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT109_MASK (0x2000U)
  27677. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT109_SHIFT (13U)
  27678. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT109_MASK)
  27679. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT110_MASK (0x4000U)
  27680. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT110_SHIFT (14U)
  27681. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT110_MASK)
  27682. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT111_MASK (0x8000U)
  27683. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT111_SHIFT (15U)
  27684. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT111_MASK)
  27685. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT112_MASK (0x10000U)
  27686. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT112_SHIFT (16U)
  27687. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT112_MASK)
  27688. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT113_MASK (0x20000U)
  27689. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT113_SHIFT (17U)
  27690. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT113_MASK)
  27691. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT114_MASK (0x40000U)
  27692. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT114_SHIFT (18U)
  27693. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT114_MASK)
  27694. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT115_MASK (0x80000U)
  27695. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT115_SHIFT (19U)
  27696. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT115_MASK)
  27697. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT116_MASK (0x100000U)
  27698. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT116_SHIFT (20U)
  27699. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT116_MASK)
  27700. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT117_MASK (0x200000U)
  27701. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT117_SHIFT (21U)
  27702. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT117_MASK)
  27703. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT118_MASK (0x400000U)
  27704. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT118_SHIFT (22U)
  27705. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT118_MASK)
  27706. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT119_MASK (0x800000U)
  27707. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT119_SHIFT (23U)
  27708. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT119_MASK)
  27709. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT120_MASK (0x1000000U)
  27710. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT120_SHIFT (24U)
  27711. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT120_MASK)
  27712. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT121_MASK (0x2000000U)
  27713. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT121_SHIFT (25U)
  27714. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT121_MASK)
  27715. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT122_MASK (0x4000000U)
  27716. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT122_SHIFT (26U)
  27717. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT122_MASK)
  27718. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT123_MASK (0x8000000U)
  27719. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT123_SHIFT (27U)
  27720. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT123_MASK)
  27721. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT124_MASK (0x10000000U)
  27722. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT124_SHIFT (28U)
  27723. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT124_MASK)
  27724. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT125_MASK (0x20000000U)
  27725. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT125_SHIFT (29U)
  27726. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT125_MASK)
  27727. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT126_MASK (0x40000000U)
  27728. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT126_SHIFT (30U)
  27729. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT126_MASK)
  27730. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT127_MASK (0x80000000U)
  27731. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT127_SHIFT (31U)
  27732. #define PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_3_LUTOUT127_MASK)
  27733. /*! @name WFE_B_STG1_8X1_OUT3_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27734. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT128_MASK (0x1U)
  27735. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT128_SHIFT (0U)
  27736. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT128_MASK)
  27737. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT129_MASK (0x2U)
  27738. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT129_SHIFT (1U)
  27739. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT129_MASK)
  27740. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT130_MASK (0x4U)
  27741. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT130_SHIFT (2U)
  27742. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT130_MASK)
  27743. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT131_MASK (0x8U)
  27744. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT131_SHIFT (3U)
  27745. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT131_MASK)
  27746. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT132_MASK (0x10U)
  27747. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT132_SHIFT (4U)
  27748. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT132_MASK)
  27749. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT133_MASK (0x20U)
  27750. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT133_SHIFT (5U)
  27751. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT133_MASK)
  27752. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT134_MASK (0x40U)
  27753. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT134_SHIFT (6U)
  27754. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT134_MASK)
  27755. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT135_MASK (0x80U)
  27756. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT135_SHIFT (7U)
  27757. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT135_MASK)
  27758. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT136_MASK (0x100U)
  27759. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT136_SHIFT (8U)
  27760. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT136_MASK)
  27761. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT137_MASK (0x200U)
  27762. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT137_SHIFT (9U)
  27763. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT137_MASK)
  27764. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT138_MASK (0x400U)
  27765. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT138_SHIFT (10U)
  27766. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT138_MASK)
  27767. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT139_MASK (0x800U)
  27768. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT139_SHIFT (11U)
  27769. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT139_MASK)
  27770. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT140_MASK (0x1000U)
  27771. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT140_SHIFT (12U)
  27772. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT140_MASK)
  27773. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT141_MASK (0x2000U)
  27774. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT141_SHIFT (13U)
  27775. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT141_MASK)
  27776. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT142_MASK (0x4000U)
  27777. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT142_SHIFT (14U)
  27778. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT142_MASK)
  27779. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT143_MASK (0x8000U)
  27780. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT143_SHIFT (15U)
  27781. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT143_MASK)
  27782. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT144_MASK (0x10000U)
  27783. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT144_SHIFT (16U)
  27784. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT144_MASK)
  27785. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT145_MASK (0x20000U)
  27786. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT145_SHIFT (17U)
  27787. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT145_MASK)
  27788. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT146_MASK (0x40000U)
  27789. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT146_SHIFT (18U)
  27790. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT146_MASK)
  27791. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT147_MASK (0x80000U)
  27792. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT147_SHIFT (19U)
  27793. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT147_MASK)
  27794. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT148_MASK (0x100000U)
  27795. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT148_SHIFT (20U)
  27796. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT148_MASK)
  27797. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT149_MASK (0x200000U)
  27798. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT149_SHIFT (21U)
  27799. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT149_MASK)
  27800. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT150_MASK (0x400000U)
  27801. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT150_SHIFT (22U)
  27802. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT150_MASK)
  27803. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT151_MASK (0x800000U)
  27804. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT151_SHIFT (23U)
  27805. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT151_MASK)
  27806. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT152_MASK (0x1000000U)
  27807. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT152_SHIFT (24U)
  27808. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT152_MASK)
  27809. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT153_MASK (0x2000000U)
  27810. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT153_SHIFT (25U)
  27811. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT153_MASK)
  27812. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT154_MASK (0x4000000U)
  27813. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT154_SHIFT (26U)
  27814. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT154_MASK)
  27815. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT155_MASK (0x8000000U)
  27816. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT155_SHIFT (27U)
  27817. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT155_MASK)
  27818. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT156_MASK (0x10000000U)
  27819. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT156_SHIFT (28U)
  27820. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT156_MASK)
  27821. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT157_MASK (0x20000000U)
  27822. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT157_SHIFT (29U)
  27823. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT157_MASK)
  27824. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT158_MASK (0x40000000U)
  27825. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT158_SHIFT (30U)
  27826. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT158_MASK)
  27827. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT159_MASK (0x80000000U)
  27828. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT159_SHIFT (31U)
  27829. #define PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_4_LUTOUT159_MASK)
  27830. /*! @name WFE_B_STG1_8X1_OUT3_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27831. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT160_MASK (0x1U)
  27832. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT160_SHIFT (0U)
  27833. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT160_MASK)
  27834. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT161_MASK (0x2U)
  27835. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT161_SHIFT (1U)
  27836. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT161_MASK)
  27837. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT162_MASK (0x4U)
  27838. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT162_SHIFT (2U)
  27839. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT162_MASK)
  27840. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT163_MASK (0x8U)
  27841. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT163_SHIFT (3U)
  27842. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT163_MASK)
  27843. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT164_MASK (0x10U)
  27844. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT164_SHIFT (4U)
  27845. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT164_MASK)
  27846. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT165_MASK (0x20U)
  27847. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT165_SHIFT (5U)
  27848. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT165_MASK)
  27849. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT166_MASK (0x40U)
  27850. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT166_SHIFT (6U)
  27851. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT166_MASK)
  27852. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT167_MASK (0x80U)
  27853. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT167_SHIFT (7U)
  27854. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT167_MASK)
  27855. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT168_MASK (0x100U)
  27856. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT168_SHIFT (8U)
  27857. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT168_MASK)
  27858. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT169_MASK (0x200U)
  27859. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT169_SHIFT (9U)
  27860. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT169_MASK)
  27861. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT170_MASK (0x400U)
  27862. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT170_SHIFT (10U)
  27863. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT170_MASK)
  27864. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT171_MASK (0x800U)
  27865. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT171_SHIFT (11U)
  27866. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT171_MASK)
  27867. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT172_MASK (0x1000U)
  27868. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT172_SHIFT (12U)
  27869. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT172_MASK)
  27870. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT173_MASK (0x2000U)
  27871. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT173_SHIFT (13U)
  27872. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT173_MASK)
  27873. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT174_MASK (0x4000U)
  27874. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT174_SHIFT (14U)
  27875. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT174_MASK)
  27876. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT175_MASK (0x8000U)
  27877. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT175_SHIFT (15U)
  27878. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT175_MASK)
  27879. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT176_MASK (0x10000U)
  27880. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT176_SHIFT (16U)
  27881. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT176_MASK)
  27882. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT177_MASK (0x20000U)
  27883. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT177_SHIFT (17U)
  27884. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT177_MASK)
  27885. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT178_MASK (0x40000U)
  27886. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT178_SHIFT (18U)
  27887. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT178_MASK)
  27888. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT179_MASK (0x80000U)
  27889. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT179_SHIFT (19U)
  27890. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT179_MASK)
  27891. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT180_MASK (0x100000U)
  27892. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT180_SHIFT (20U)
  27893. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT180_MASK)
  27894. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT181_MASK (0x200000U)
  27895. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT181_SHIFT (21U)
  27896. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT181_MASK)
  27897. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT182_MASK (0x400000U)
  27898. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT182_SHIFT (22U)
  27899. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT182_MASK)
  27900. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT183_MASK (0x800000U)
  27901. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT183_SHIFT (23U)
  27902. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT183_MASK)
  27903. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT184_MASK (0x1000000U)
  27904. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT184_SHIFT (24U)
  27905. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT184_MASK)
  27906. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT185_MASK (0x2000000U)
  27907. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT185_SHIFT (25U)
  27908. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT185_MASK)
  27909. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT186_MASK (0x4000000U)
  27910. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT186_SHIFT (26U)
  27911. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT186_MASK)
  27912. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT187_MASK (0x8000000U)
  27913. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT187_SHIFT (27U)
  27914. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT187_MASK)
  27915. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT188_MASK (0x10000000U)
  27916. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT188_SHIFT (28U)
  27917. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT188_MASK)
  27918. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT189_MASK (0x20000000U)
  27919. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT189_SHIFT (29U)
  27920. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT189_MASK)
  27921. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT190_MASK (0x40000000U)
  27922. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT190_SHIFT (30U)
  27923. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT190_MASK)
  27924. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT191_MASK (0x80000000U)
  27925. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT191_SHIFT (31U)
  27926. #define PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_5_LUTOUT191_MASK)
  27927. /*! @name WFE_B_STG1_8X1_OUT3_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  27928. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT192_MASK (0x1U)
  27929. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT192_SHIFT (0U)
  27930. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT192_MASK)
  27931. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT193_MASK (0x2U)
  27932. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT193_SHIFT (1U)
  27933. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT193_MASK)
  27934. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT194_MASK (0x4U)
  27935. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT194_SHIFT (2U)
  27936. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT194_MASK)
  27937. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT195_MASK (0x8U)
  27938. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT195_SHIFT (3U)
  27939. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT195_MASK)
  27940. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT196_MASK (0x10U)
  27941. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT196_SHIFT (4U)
  27942. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT196_MASK)
  27943. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT197_MASK (0x20U)
  27944. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT197_SHIFT (5U)
  27945. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT197_MASK)
  27946. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT198_MASK (0x40U)
  27947. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT198_SHIFT (6U)
  27948. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT198_MASK)
  27949. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT199_MASK (0x80U)
  27950. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT199_SHIFT (7U)
  27951. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT199_MASK)
  27952. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT200_MASK (0x100U)
  27953. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT200_SHIFT (8U)
  27954. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT200_MASK)
  27955. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT201_MASK (0x200U)
  27956. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT201_SHIFT (9U)
  27957. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT201_MASK)
  27958. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT202_MASK (0x400U)
  27959. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT202_SHIFT (10U)
  27960. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT202_MASK)
  27961. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT203_MASK (0x800U)
  27962. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT203_SHIFT (11U)
  27963. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT203_MASK)
  27964. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT204_MASK (0x1000U)
  27965. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT204_SHIFT (12U)
  27966. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT204_MASK)
  27967. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT205_MASK (0x2000U)
  27968. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT205_SHIFT (13U)
  27969. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT205_MASK)
  27970. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT206_MASK (0x4000U)
  27971. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT206_SHIFT (14U)
  27972. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT206_MASK)
  27973. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT207_MASK (0x8000U)
  27974. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT207_SHIFT (15U)
  27975. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT207_MASK)
  27976. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT208_MASK (0x10000U)
  27977. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT208_SHIFT (16U)
  27978. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT208_MASK)
  27979. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT209_MASK (0x20000U)
  27980. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT209_SHIFT (17U)
  27981. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT209_MASK)
  27982. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT210_MASK (0x40000U)
  27983. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT210_SHIFT (18U)
  27984. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT210_MASK)
  27985. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT211_MASK (0x80000U)
  27986. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT211_SHIFT (19U)
  27987. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT211_MASK)
  27988. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT212_MASK (0x100000U)
  27989. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT212_SHIFT (20U)
  27990. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT212_MASK)
  27991. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT213_MASK (0x200000U)
  27992. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT213_SHIFT (21U)
  27993. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT213_MASK)
  27994. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT214_MASK (0x400000U)
  27995. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT214_SHIFT (22U)
  27996. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT214_MASK)
  27997. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT215_MASK (0x800000U)
  27998. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT215_SHIFT (23U)
  27999. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT215_MASK)
  28000. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT216_MASK (0x1000000U)
  28001. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT216_SHIFT (24U)
  28002. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT216_MASK)
  28003. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT217_MASK (0x2000000U)
  28004. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT217_SHIFT (25U)
  28005. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT217_MASK)
  28006. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT218_MASK (0x4000000U)
  28007. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT218_SHIFT (26U)
  28008. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT218_MASK)
  28009. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT219_MASK (0x8000000U)
  28010. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT219_SHIFT (27U)
  28011. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT219_MASK)
  28012. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT220_MASK (0x10000000U)
  28013. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT220_SHIFT (28U)
  28014. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT220_MASK)
  28015. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT221_MASK (0x20000000U)
  28016. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT221_SHIFT (29U)
  28017. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT221_MASK)
  28018. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT222_MASK (0x40000000U)
  28019. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT222_SHIFT (30U)
  28020. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT222_MASK)
  28021. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT223_MASK (0x80000000U)
  28022. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT223_SHIFT (31U)
  28023. #define PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_6_LUTOUT223_MASK)
  28024. /*! @name WFE_B_STG1_8X1_OUT3_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28025. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT224_MASK (0x1U)
  28026. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT224_SHIFT (0U)
  28027. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT224_MASK)
  28028. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT225_MASK (0x2U)
  28029. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT225_SHIFT (1U)
  28030. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT225_MASK)
  28031. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT226_MASK (0x4U)
  28032. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT226_SHIFT (2U)
  28033. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT226_MASK)
  28034. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT227_MASK (0x8U)
  28035. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT227_SHIFT (3U)
  28036. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT227_MASK)
  28037. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT228_MASK (0x10U)
  28038. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT228_SHIFT (4U)
  28039. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT228_MASK)
  28040. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT229_MASK (0x20U)
  28041. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT229_SHIFT (5U)
  28042. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT229_MASK)
  28043. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT230_MASK (0x40U)
  28044. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT230_SHIFT (6U)
  28045. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT230_MASK)
  28046. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT231_MASK (0x80U)
  28047. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT231_SHIFT (7U)
  28048. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT231_MASK)
  28049. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT232_MASK (0x100U)
  28050. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT232_SHIFT (8U)
  28051. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT232_MASK)
  28052. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT233_MASK (0x200U)
  28053. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT233_SHIFT (9U)
  28054. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT233_MASK)
  28055. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT234_MASK (0x400U)
  28056. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT234_SHIFT (10U)
  28057. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT234_MASK)
  28058. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT235_MASK (0x800U)
  28059. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT235_SHIFT (11U)
  28060. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT235_MASK)
  28061. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT236_MASK (0x1000U)
  28062. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT236_SHIFT (12U)
  28063. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT236_MASK)
  28064. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT237_MASK (0x2000U)
  28065. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT237_SHIFT (13U)
  28066. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT237_MASK)
  28067. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT238_MASK (0x4000U)
  28068. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT238_SHIFT (14U)
  28069. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT238_MASK)
  28070. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT239_MASK (0x8000U)
  28071. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT239_SHIFT (15U)
  28072. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT239_MASK)
  28073. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT240_MASK (0x10000U)
  28074. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT240_SHIFT (16U)
  28075. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT240_MASK)
  28076. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT241_MASK (0x20000U)
  28077. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT241_SHIFT (17U)
  28078. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT241_MASK)
  28079. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT242_MASK (0x40000U)
  28080. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT242_SHIFT (18U)
  28081. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT242_MASK)
  28082. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT243_MASK (0x80000U)
  28083. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT243_SHIFT (19U)
  28084. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT243_MASK)
  28085. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT244_MASK (0x100000U)
  28086. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT244_SHIFT (20U)
  28087. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT244_MASK)
  28088. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT245_MASK (0x200000U)
  28089. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT245_SHIFT (21U)
  28090. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT245_MASK)
  28091. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT246_MASK (0x400000U)
  28092. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT246_SHIFT (22U)
  28093. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT246_MASK)
  28094. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT247_MASK (0x800000U)
  28095. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT247_SHIFT (23U)
  28096. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT247_MASK)
  28097. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT248_MASK (0x1000000U)
  28098. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT248_SHIFT (24U)
  28099. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT248_MASK)
  28100. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT249_MASK (0x2000000U)
  28101. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT249_SHIFT (25U)
  28102. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT249_MASK)
  28103. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT250_MASK (0x4000000U)
  28104. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT250_SHIFT (26U)
  28105. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT250_MASK)
  28106. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT251_MASK (0x8000000U)
  28107. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT251_SHIFT (27U)
  28108. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT251_MASK)
  28109. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT252_MASK (0x10000000U)
  28110. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT252_SHIFT (28U)
  28111. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT252_MASK)
  28112. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT253_MASK (0x20000000U)
  28113. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT253_SHIFT (29U)
  28114. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT253_MASK)
  28115. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT254_MASK (0x40000000U)
  28116. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT254_SHIFT (30U)
  28117. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT254_MASK)
  28118. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT255_MASK (0x80000000U)
  28119. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT255_SHIFT (31U)
  28120. #define PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT3_7_LUTOUT255_MASK)
  28121. /*! @name WFE_B_STG1_8X1_OUT4_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28122. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT0_MASK (0x1U)
  28123. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT0_SHIFT (0U)
  28124. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT0_MASK)
  28125. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT1_MASK (0x2U)
  28126. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT1_SHIFT (1U)
  28127. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT1_MASK)
  28128. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT2_MASK (0x4U)
  28129. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT2_SHIFT (2U)
  28130. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT2_MASK)
  28131. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT3_MASK (0x8U)
  28132. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT3_SHIFT (3U)
  28133. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT3_MASK)
  28134. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT4_MASK (0x10U)
  28135. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT4_SHIFT (4U)
  28136. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT4_MASK)
  28137. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT5_MASK (0x20U)
  28138. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT5_SHIFT (5U)
  28139. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT5_MASK)
  28140. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT6_MASK (0x40U)
  28141. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT6_SHIFT (6U)
  28142. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT6_MASK)
  28143. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT7_MASK (0x80U)
  28144. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT7_SHIFT (7U)
  28145. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT7_MASK)
  28146. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT8_MASK (0x100U)
  28147. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT8_SHIFT (8U)
  28148. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT8_MASK)
  28149. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT9_MASK (0x200U)
  28150. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT9_SHIFT (9U)
  28151. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT9_MASK)
  28152. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT10_MASK (0x400U)
  28153. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT10_SHIFT (10U)
  28154. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT10_MASK)
  28155. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT11_MASK (0x800U)
  28156. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT11_SHIFT (11U)
  28157. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT11_MASK)
  28158. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT12_MASK (0x1000U)
  28159. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT12_SHIFT (12U)
  28160. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT12_MASK)
  28161. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT13_MASK (0x2000U)
  28162. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT13_SHIFT (13U)
  28163. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT13_MASK)
  28164. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT14_MASK (0x4000U)
  28165. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT14_SHIFT (14U)
  28166. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT14_MASK)
  28167. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT15_MASK (0x8000U)
  28168. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT15_SHIFT (15U)
  28169. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT15_MASK)
  28170. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT16_MASK (0x10000U)
  28171. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT16_SHIFT (16U)
  28172. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT16_MASK)
  28173. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT17_MASK (0x20000U)
  28174. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT17_SHIFT (17U)
  28175. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT17_MASK)
  28176. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT18_MASK (0x40000U)
  28177. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT18_SHIFT (18U)
  28178. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT18_MASK)
  28179. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT19_MASK (0x80000U)
  28180. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT19_SHIFT (19U)
  28181. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT19_MASK)
  28182. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT20_MASK (0x100000U)
  28183. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT20_SHIFT (20U)
  28184. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT20_MASK)
  28185. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT21_MASK (0x200000U)
  28186. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT21_SHIFT (21U)
  28187. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT21_MASK)
  28188. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT22_MASK (0x400000U)
  28189. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT22_SHIFT (22U)
  28190. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT22_MASK)
  28191. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT23_MASK (0x800000U)
  28192. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT23_SHIFT (23U)
  28193. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT23_MASK)
  28194. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT24_MASK (0x1000000U)
  28195. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT24_SHIFT (24U)
  28196. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT24_MASK)
  28197. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT25_MASK (0x2000000U)
  28198. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT25_SHIFT (25U)
  28199. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT25_MASK)
  28200. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT26_MASK (0x4000000U)
  28201. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT26_SHIFT (26U)
  28202. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT26_MASK)
  28203. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT27_MASK (0x8000000U)
  28204. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT27_SHIFT (27U)
  28205. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT27_MASK)
  28206. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT28_MASK (0x10000000U)
  28207. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT28_SHIFT (28U)
  28208. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT28_MASK)
  28209. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT29_MASK (0x20000000U)
  28210. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT29_SHIFT (29U)
  28211. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT29_MASK)
  28212. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT30_MASK (0x40000000U)
  28213. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT30_SHIFT (30U)
  28214. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT30_MASK)
  28215. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT31_MASK (0x80000000U)
  28216. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT31_SHIFT (31U)
  28217. #define PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_0_LUTOUT31_MASK)
  28218. /*! @name WFE_B_STG1_8X1_OUT4_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28219. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT32_MASK (0x1U)
  28220. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT32_SHIFT (0U)
  28221. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT32_MASK)
  28222. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT33_MASK (0x2U)
  28223. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT33_SHIFT (1U)
  28224. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT33_MASK)
  28225. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT34_MASK (0x4U)
  28226. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT34_SHIFT (2U)
  28227. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT34_MASK)
  28228. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT35_MASK (0x8U)
  28229. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT35_SHIFT (3U)
  28230. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT35_MASK)
  28231. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT36_MASK (0x10U)
  28232. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT36_SHIFT (4U)
  28233. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT36_MASK)
  28234. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT37_MASK (0x20U)
  28235. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT37_SHIFT (5U)
  28236. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT37_MASK)
  28237. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT38_MASK (0x40U)
  28238. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT38_SHIFT (6U)
  28239. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT38_MASK)
  28240. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT39_MASK (0x80U)
  28241. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT39_SHIFT (7U)
  28242. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT39_MASK)
  28243. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT40_MASK (0x100U)
  28244. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT40_SHIFT (8U)
  28245. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT40_MASK)
  28246. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT41_MASK (0x200U)
  28247. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT41_SHIFT (9U)
  28248. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT41_MASK)
  28249. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT42_MASK (0x400U)
  28250. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT42_SHIFT (10U)
  28251. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT42_MASK)
  28252. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT43_MASK (0x800U)
  28253. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT43_SHIFT (11U)
  28254. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT43_MASK)
  28255. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT44_MASK (0x1000U)
  28256. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT44_SHIFT (12U)
  28257. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT44_MASK)
  28258. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT45_MASK (0x2000U)
  28259. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT45_SHIFT (13U)
  28260. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT45_MASK)
  28261. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT46_MASK (0x4000U)
  28262. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT46_SHIFT (14U)
  28263. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT46_MASK)
  28264. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT47_MASK (0x8000U)
  28265. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT47_SHIFT (15U)
  28266. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT47_MASK)
  28267. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT48_MASK (0x10000U)
  28268. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT48_SHIFT (16U)
  28269. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT48_MASK)
  28270. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT49_MASK (0x20000U)
  28271. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT49_SHIFT (17U)
  28272. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT49_MASK)
  28273. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT50_MASK (0x40000U)
  28274. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT50_SHIFT (18U)
  28275. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT50_MASK)
  28276. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT51_MASK (0x80000U)
  28277. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT51_SHIFT (19U)
  28278. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT51_MASK)
  28279. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT52_MASK (0x100000U)
  28280. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT52_SHIFT (20U)
  28281. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT52_MASK)
  28282. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT53_MASK (0x200000U)
  28283. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT53_SHIFT (21U)
  28284. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT53_MASK)
  28285. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT54_MASK (0x400000U)
  28286. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT54_SHIFT (22U)
  28287. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT54_MASK)
  28288. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT55_MASK (0x800000U)
  28289. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT55_SHIFT (23U)
  28290. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT55_MASK)
  28291. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT56_MASK (0x1000000U)
  28292. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT56_SHIFT (24U)
  28293. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT56_MASK)
  28294. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT57_MASK (0x2000000U)
  28295. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT57_SHIFT (25U)
  28296. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT57_MASK)
  28297. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT58_MASK (0x4000000U)
  28298. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT58_SHIFT (26U)
  28299. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT58_MASK)
  28300. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT59_MASK (0x8000000U)
  28301. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT59_SHIFT (27U)
  28302. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT59_MASK)
  28303. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT60_MASK (0x10000000U)
  28304. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT60_SHIFT (28U)
  28305. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT60_MASK)
  28306. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT61_MASK (0x20000000U)
  28307. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT61_SHIFT (29U)
  28308. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT61_MASK)
  28309. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT62_MASK (0x40000000U)
  28310. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT62_SHIFT (30U)
  28311. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT62_MASK)
  28312. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT63_MASK (0x80000000U)
  28313. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT63_SHIFT (31U)
  28314. #define PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_1_LUTOUT63_MASK)
  28315. /*! @name WFE_B_STG1_8X1_OUT4_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28316. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT64_MASK (0x1U)
  28317. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT64_SHIFT (0U)
  28318. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT64_MASK)
  28319. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT65_MASK (0x2U)
  28320. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT65_SHIFT (1U)
  28321. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT65_MASK)
  28322. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT66_MASK (0x4U)
  28323. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT66_SHIFT (2U)
  28324. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT66_MASK)
  28325. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT67_MASK (0x8U)
  28326. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT67_SHIFT (3U)
  28327. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT67_MASK)
  28328. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT68_MASK (0x10U)
  28329. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT68_SHIFT (4U)
  28330. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT68_MASK)
  28331. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT69_MASK (0x20U)
  28332. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT69_SHIFT (5U)
  28333. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT69_MASK)
  28334. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT70_MASK (0x40U)
  28335. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT70_SHIFT (6U)
  28336. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT70_MASK)
  28337. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT71_MASK (0x80U)
  28338. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT71_SHIFT (7U)
  28339. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT71_MASK)
  28340. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT72_MASK (0x100U)
  28341. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT72_SHIFT (8U)
  28342. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT72_MASK)
  28343. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT73_MASK (0x200U)
  28344. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT73_SHIFT (9U)
  28345. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT73_MASK)
  28346. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT74_MASK (0x400U)
  28347. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT74_SHIFT (10U)
  28348. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT74_MASK)
  28349. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT75_MASK (0x800U)
  28350. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT75_SHIFT (11U)
  28351. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT75_MASK)
  28352. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT76_MASK (0x1000U)
  28353. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT76_SHIFT (12U)
  28354. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT76_MASK)
  28355. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT77_MASK (0x2000U)
  28356. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT77_SHIFT (13U)
  28357. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT77_MASK)
  28358. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT78_MASK (0x4000U)
  28359. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT78_SHIFT (14U)
  28360. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT78_MASK)
  28361. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT79_MASK (0x8000U)
  28362. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT79_SHIFT (15U)
  28363. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT79_MASK)
  28364. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT80_MASK (0x10000U)
  28365. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT80_SHIFT (16U)
  28366. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT80_MASK)
  28367. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT81_MASK (0x20000U)
  28368. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT81_SHIFT (17U)
  28369. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT81_MASK)
  28370. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT82_MASK (0x40000U)
  28371. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT82_SHIFT (18U)
  28372. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT82_MASK)
  28373. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT83_MASK (0x80000U)
  28374. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT83_SHIFT (19U)
  28375. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT83_MASK)
  28376. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT84_MASK (0x100000U)
  28377. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT84_SHIFT (20U)
  28378. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT84_MASK)
  28379. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT85_MASK (0x200000U)
  28380. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT85_SHIFT (21U)
  28381. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT85_MASK)
  28382. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT86_MASK (0x400000U)
  28383. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT86_SHIFT (22U)
  28384. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT86_MASK)
  28385. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT87_MASK (0x800000U)
  28386. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT87_SHIFT (23U)
  28387. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT87_MASK)
  28388. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT88_MASK (0x1000000U)
  28389. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT88_SHIFT (24U)
  28390. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT88_MASK)
  28391. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT89_MASK (0x2000000U)
  28392. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT89_SHIFT (25U)
  28393. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT89_MASK)
  28394. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT90_MASK (0x4000000U)
  28395. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT90_SHIFT (26U)
  28396. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT90_MASK)
  28397. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT91_MASK (0x8000000U)
  28398. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT91_SHIFT (27U)
  28399. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT91_MASK)
  28400. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT92_MASK (0x10000000U)
  28401. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT92_SHIFT (28U)
  28402. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT92_MASK)
  28403. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT93_MASK (0x20000000U)
  28404. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT93_SHIFT (29U)
  28405. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT93_MASK)
  28406. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT94_MASK (0x40000000U)
  28407. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT94_SHIFT (30U)
  28408. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT94_MASK)
  28409. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT95_MASK (0x80000000U)
  28410. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT95_SHIFT (31U)
  28411. #define PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_2_LUTOUT95_MASK)
  28412. /*! @name WFE_B_STG1_8X1_OUT4_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28413. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT96_MASK (0x1U)
  28414. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT96_SHIFT (0U)
  28415. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT96_MASK)
  28416. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT97_MASK (0x2U)
  28417. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT97_SHIFT (1U)
  28418. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT97_MASK)
  28419. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT98_MASK (0x4U)
  28420. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT98_SHIFT (2U)
  28421. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT98_MASK)
  28422. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT99_MASK (0x8U)
  28423. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT99_SHIFT (3U)
  28424. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT99_MASK)
  28425. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT100_MASK (0x10U)
  28426. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT100_SHIFT (4U)
  28427. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT100_MASK)
  28428. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT101_MASK (0x20U)
  28429. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT101_SHIFT (5U)
  28430. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT101_MASK)
  28431. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT102_MASK (0x40U)
  28432. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT102_SHIFT (6U)
  28433. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT102_MASK)
  28434. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT103_MASK (0x80U)
  28435. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT103_SHIFT (7U)
  28436. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT103_MASK)
  28437. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT104_MASK (0x100U)
  28438. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT104_SHIFT (8U)
  28439. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT104_MASK)
  28440. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT105_MASK (0x200U)
  28441. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT105_SHIFT (9U)
  28442. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT105_MASK)
  28443. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT106_MASK (0x400U)
  28444. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT106_SHIFT (10U)
  28445. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT106_MASK)
  28446. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT107_MASK (0x800U)
  28447. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT107_SHIFT (11U)
  28448. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT107_MASK)
  28449. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT108_MASK (0x1000U)
  28450. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT108_SHIFT (12U)
  28451. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT108_MASK)
  28452. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT109_MASK (0x2000U)
  28453. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT109_SHIFT (13U)
  28454. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT109_MASK)
  28455. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT110_MASK (0x4000U)
  28456. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT110_SHIFT (14U)
  28457. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT110_MASK)
  28458. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT111_MASK (0x8000U)
  28459. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT111_SHIFT (15U)
  28460. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT111_MASK)
  28461. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT112_MASK (0x10000U)
  28462. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT112_SHIFT (16U)
  28463. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT112_MASK)
  28464. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT113_MASK (0x20000U)
  28465. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT113_SHIFT (17U)
  28466. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT113_MASK)
  28467. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT114_MASK (0x40000U)
  28468. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT114_SHIFT (18U)
  28469. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT114_MASK)
  28470. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT115_MASK (0x80000U)
  28471. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT115_SHIFT (19U)
  28472. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT115_MASK)
  28473. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT116_MASK (0x100000U)
  28474. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT116_SHIFT (20U)
  28475. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT116_MASK)
  28476. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT117_MASK (0x200000U)
  28477. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT117_SHIFT (21U)
  28478. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT117_MASK)
  28479. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT118_MASK (0x400000U)
  28480. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT118_SHIFT (22U)
  28481. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT118_MASK)
  28482. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT119_MASK (0x800000U)
  28483. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT119_SHIFT (23U)
  28484. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT119_MASK)
  28485. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT120_MASK (0x1000000U)
  28486. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT120_SHIFT (24U)
  28487. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT120_MASK)
  28488. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT121_MASK (0x2000000U)
  28489. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT121_SHIFT (25U)
  28490. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT121_MASK)
  28491. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT122_MASK (0x4000000U)
  28492. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT122_SHIFT (26U)
  28493. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT122_MASK)
  28494. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT123_MASK (0x8000000U)
  28495. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT123_SHIFT (27U)
  28496. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT123_MASK)
  28497. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT124_MASK (0x10000000U)
  28498. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT124_SHIFT (28U)
  28499. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT124_MASK)
  28500. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT125_MASK (0x20000000U)
  28501. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT125_SHIFT (29U)
  28502. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT125_MASK)
  28503. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT126_MASK (0x40000000U)
  28504. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT126_SHIFT (30U)
  28505. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT126_MASK)
  28506. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT127_MASK (0x80000000U)
  28507. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT127_SHIFT (31U)
  28508. #define PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_3_LUTOUT127_MASK)
  28509. /*! @name WFE_B_STG1_8X1_OUT4_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28510. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT128_MASK (0x1U)
  28511. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT128_SHIFT (0U)
  28512. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT128_MASK)
  28513. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT129_MASK (0x2U)
  28514. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT129_SHIFT (1U)
  28515. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT129_MASK)
  28516. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT130_MASK (0x4U)
  28517. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT130_SHIFT (2U)
  28518. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT130_MASK)
  28519. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT131_MASK (0x8U)
  28520. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT131_SHIFT (3U)
  28521. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT131_MASK)
  28522. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT132_MASK (0x10U)
  28523. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT132_SHIFT (4U)
  28524. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT132_MASK)
  28525. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT133_MASK (0x20U)
  28526. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT133_SHIFT (5U)
  28527. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT133_MASK)
  28528. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT134_MASK (0x40U)
  28529. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT134_SHIFT (6U)
  28530. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT134_MASK)
  28531. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT135_MASK (0x80U)
  28532. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT135_SHIFT (7U)
  28533. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT135_MASK)
  28534. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT136_MASK (0x100U)
  28535. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT136_SHIFT (8U)
  28536. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT136_MASK)
  28537. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT137_MASK (0x200U)
  28538. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT137_SHIFT (9U)
  28539. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT137_MASK)
  28540. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT138_MASK (0x400U)
  28541. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT138_SHIFT (10U)
  28542. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT138_MASK)
  28543. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT139_MASK (0x800U)
  28544. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT139_SHIFT (11U)
  28545. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT139_MASK)
  28546. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT140_MASK (0x1000U)
  28547. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT140_SHIFT (12U)
  28548. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT140_MASK)
  28549. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT141_MASK (0x2000U)
  28550. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT141_SHIFT (13U)
  28551. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT141_MASK)
  28552. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT142_MASK (0x4000U)
  28553. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT142_SHIFT (14U)
  28554. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT142_MASK)
  28555. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT143_MASK (0x8000U)
  28556. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT143_SHIFT (15U)
  28557. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT143_MASK)
  28558. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT144_MASK (0x10000U)
  28559. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT144_SHIFT (16U)
  28560. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT144_MASK)
  28561. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT145_MASK (0x20000U)
  28562. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT145_SHIFT (17U)
  28563. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT145_MASK)
  28564. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT146_MASK (0x40000U)
  28565. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT146_SHIFT (18U)
  28566. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT146_MASK)
  28567. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT147_MASK (0x80000U)
  28568. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT147_SHIFT (19U)
  28569. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT147_MASK)
  28570. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT148_MASK (0x100000U)
  28571. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT148_SHIFT (20U)
  28572. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT148_MASK)
  28573. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT149_MASK (0x200000U)
  28574. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT149_SHIFT (21U)
  28575. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT149_MASK)
  28576. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT150_MASK (0x400000U)
  28577. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT150_SHIFT (22U)
  28578. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT150_MASK)
  28579. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT151_MASK (0x800000U)
  28580. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT151_SHIFT (23U)
  28581. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT151_MASK)
  28582. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT152_MASK (0x1000000U)
  28583. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT152_SHIFT (24U)
  28584. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT152_MASK)
  28585. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT153_MASK (0x2000000U)
  28586. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT153_SHIFT (25U)
  28587. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT153_MASK)
  28588. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT154_MASK (0x4000000U)
  28589. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT154_SHIFT (26U)
  28590. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT154_MASK)
  28591. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT155_MASK (0x8000000U)
  28592. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT155_SHIFT (27U)
  28593. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT155_MASK)
  28594. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT156_MASK (0x10000000U)
  28595. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT156_SHIFT (28U)
  28596. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT156_MASK)
  28597. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT157_MASK (0x20000000U)
  28598. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT157_SHIFT (29U)
  28599. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT157_MASK)
  28600. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT158_MASK (0x40000000U)
  28601. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT158_SHIFT (30U)
  28602. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT158_MASK)
  28603. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT159_MASK (0x80000000U)
  28604. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT159_SHIFT (31U)
  28605. #define PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_4_LUTOUT159_MASK)
  28606. /*! @name WFE_B_STG1_8X1_OUT4_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28607. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT160_MASK (0x1U)
  28608. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT160_SHIFT (0U)
  28609. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT160_MASK)
  28610. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT161_MASK (0x2U)
  28611. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT161_SHIFT (1U)
  28612. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT161_MASK)
  28613. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT162_MASK (0x4U)
  28614. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT162_SHIFT (2U)
  28615. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT162_MASK)
  28616. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT163_MASK (0x8U)
  28617. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT163_SHIFT (3U)
  28618. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT163_MASK)
  28619. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT164_MASK (0x10U)
  28620. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT164_SHIFT (4U)
  28621. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT164_MASK)
  28622. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT165_MASK (0x20U)
  28623. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT165_SHIFT (5U)
  28624. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT165_MASK)
  28625. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT166_MASK (0x40U)
  28626. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT166_SHIFT (6U)
  28627. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT166_MASK)
  28628. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT167_MASK (0x80U)
  28629. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT167_SHIFT (7U)
  28630. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT167_MASK)
  28631. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT168_MASK (0x100U)
  28632. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT168_SHIFT (8U)
  28633. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT168_MASK)
  28634. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT169_MASK (0x200U)
  28635. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT169_SHIFT (9U)
  28636. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT169_MASK)
  28637. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT170_MASK (0x400U)
  28638. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT170_SHIFT (10U)
  28639. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT170_MASK)
  28640. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT171_MASK (0x800U)
  28641. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT171_SHIFT (11U)
  28642. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT171_MASK)
  28643. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT172_MASK (0x1000U)
  28644. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT172_SHIFT (12U)
  28645. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT172_MASK)
  28646. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT173_MASK (0x2000U)
  28647. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT173_SHIFT (13U)
  28648. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT173_MASK)
  28649. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT174_MASK (0x4000U)
  28650. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT174_SHIFT (14U)
  28651. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT174_MASK)
  28652. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT175_MASK (0x8000U)
  28653. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT175_SHIFT (15U)
  28654. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT175_MASK)
  28655. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT176_MASK (0x10000U)
  28656. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT176_SHIFT (16U)
  28657. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT176_MASK)
  28658. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT177_MASK (0x20000U)
  28659. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT177_SHIFT (17U)
  28660. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT177_MASK)
  28661. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT178_MASK (0x40000U)
  28662. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT178_SHIFT (18U)
  28663. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT178_MASK)
  28664. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT179_MASK (0x80000U)
  28665. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT179_SHIFT (19U)
  28666. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT179_MASK)
  28667. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT180_MASK (0x100000U)
  28668. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT180_SHIFT (20U)
  28669. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT180_MASK)
  28670. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT181_MASK (0x200000U)
  28671. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT181_SHIFT (21U)
  28672. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT181_MASK)
  28673. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT182_MASK (0x400000U)
  28674. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT182_SHIFT (22U)
  28675. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT182_MASK)
  28676. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT183_MASK (0x800000U)
  28677. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT183_SHIFT (23U)
  28678. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT183_MASK)
  28679. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT184_MASK (0x1000000U)
  28680. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT184_SHIFT (24U)
  28681. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT184_MASK)
  28682. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT185_MASK (0x2000000U)
  28683. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT185_SHIFT (25U)
  28684. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT185_MASK)
  28685. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT186_MASK (0x4000000U)
  28686. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT186_SHIFT (26U)
  28687. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT186_MASK)
  28688. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT187_MASK (0x8000000U)
  28689. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT187_SHIFT (27U)
  28690. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT187_MASK)
  28691. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT188_MASK (0x10000000U)
  28692. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT188_SHIFT (28U)
  28693. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT188_MASK)
  28694. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT189_MASK (0x20000000U)
  28695. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT189_SHIFT (29U)
  28696. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT189_MASK)
  28697. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT190_MASK (0x40000000U)
  28698. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT190_SHIFT (30U)
  28699. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT190_MASK)
  28700. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT191_MASK (0x80000000U)
  28701. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT191_SHIFT (31U)
  28702. #define PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_5_LUTOUT191_MASK)
  28703. /*! @name WFE_B_STG1_8X1_OUT4_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28704. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT192_MASK (0x1U)
  28705. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT192_SHIFT (0U)
  28706. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT192_MASK)
  28707. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT193_MASK (0x2U)
  28708. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT193_SHIFT (1U)
  28709. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT193_MASK)
  28710. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT194_MASK (0x4U)
  28711. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT194_SHIFT (2U)
  28712. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT194_MASK)
  28713. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT195_MASK (0x8U)
  28714. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT195_SHIFT (3U)
  28715. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT195_MASK)
  28716. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT196_MASK (0x10U)
  28717. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT196_SHIFT (4U)
  28718. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT196_MASK)
  28719. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT197_MASK (0x20U)
  28720. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT197_SHIFT (5U)
  28721. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT197_MASK)
  28722. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT198_MASK (0x40U)
  28723. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT198_SHIFT (6U)
  28724. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT198_MASK)
  28725. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT199_MASK (0x80U)
  28726. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT199_SHIFT (7U)
  28727. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT199_MASK)
  28728. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT200_MASK (0x100U)
  28729. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT200_SHIFT (8U)
  28730. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT200_MASK)
  28731. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT201_MASK (0x200U)
  28732. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT201_SHIFT (9U)
  28733. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT201_MASK)
  28734. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT202_MASK (0x400U)
  28735. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT202_SHIFT (10U)
  28736. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT202_MASK)
  28737. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT203_MASK (0x800U)
  28738. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT203_SHIFT (11U)
  28739. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT203_MASK)
  28740. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT204_MASK (0x1000U)
  28741. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT204_SHIFT (12U)
  28742. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT204_MASK)
  28743. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT205_MASK (0x2000U)
  28744. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT205_SHIFT (13U)
  28745. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT205_MASK)
  28746. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT206_MASK (0x4000U)
  28747. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT206_SHIFT (14U)
  28748. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT206_MASK)
  28749. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT207_MASK (0x8000U)
  28750. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT207_SHIFT (15U)
  28751. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT207_MASK)
  28752. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT208_MASK (0x10000U)
  28753. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT208_SHIFT (16U)
  28754. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT208_MASK)
  28755. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT209_MASK (0x20000U)
  28756. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT209_SHIFT (17U)
  28757. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT209_MASK)
  28758. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT210_MASK (0x40000U)
  28759. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT210_SHIFT (18U)
  28760. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT210_MASK)
  28761. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT211_MASK (0x80000U)
  28762. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT211_SHIFT (19U)
  28763. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT211_MASK)
  28764. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT212_MASK (0x100000U)
  28765. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT212_SHIFT (20U)
  28766. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT212_MASK)
  28767. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT213_MASK (0x200000U)
  28768. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT213_SHIFT (21U)
  28769. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT213_MASK)
  28770. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT214_MASK (0x400000U)
  28771. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT214_SHIFT (22U)
  28772. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT214_MASK)
  28773. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT215_MASK (0x800000U)
  28774. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT215_SHIFT (23U)
  28775. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT215_MASK)
  28776. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT216_MASK (0x1000000U)
  28777. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT216_SHIFT (24U)
  28778. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT216_MASK)
  28779. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT217_MASK (0x2000000U)
  28780. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT217_SHIFT (25U)
  28781. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT217_MASK)
  28782. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT218_MASK (0x4000000U)
  28783. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT218_SHIFT (26U)
  28784. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT218_MASK)
  28785. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT219_MASK (0x8000000U)
  28786. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT219_SHIFT (27U)
  28787. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT219_MASK)
  28788. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT220_MASK (0x10000000U)
  28789. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT220_SHIFT (28U)
  28790. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT220_MASK)
  28791. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT221_MASK (0x20000000U)
  28792. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT221_SHIFT (29U)
  28793. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT221_MASK)
  28794. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT222_MASK (0x40000000U)
  28795. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT222_SHIFT (30U)
  28796. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT222_MASK)
  28797. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT223_MASK (0x80000000U)
  28798. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT223_SHIFT (31U)
  28799. #define PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_6_LUTOUT223_MASK)
  28800. /*! @name WFE_B_STG1_8X1_OUT4_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 1. */
  28801. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT224_MASK (0x1U)
  28802. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT224_SHIFT (0U)
  28803. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT224_MASK)
  28804. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT225_MASK (0x2U)
  28805. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT225_SHIFT (1U)
  28806. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT225_MASK)
  28807. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT226_MASK (0x4U)
  28808. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT226_SHIFT (2U)
  28809. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT226_MASK)
  28810. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT227_MASK (0x8U)
  28811. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT227_SHIFT (3U)
  28812. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT227_MASK)
  28813. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT228_MASK (0x10U)
  28814. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT228_SHIFT (4U)
  28815. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT228_MASK)
  28816. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT229_MASK (0x20U)
  28817. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT229_SHIFT (5U)
  28818. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT229_MASK)
  28819. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT230_MASK (0x40U)
  28820. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT230_SHIFT (6U)
  28821. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT230_MASK)
  28822. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT231_MASK (0x80U)
  28823. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT231_SHIFT (7U)
  28824. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT231_MASK)
  28825. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT232_MASK (0x100U)
  28826. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT232_SHIFT (8U)
  28827. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT232_MASK)
  28828. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT233_MASK (0x200U)
  28829. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT233_SHIFT (9U)
  28830. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT233_MASK)
  28831. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT234_MASK (0x400U)
  28832. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT234_SHIFT (10U)
  28833. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT234_MASK)
  28834. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT235_MASK (0x800U)
  28835. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT235_SHIFT (11U)
  28836. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT235_MASK)
  28837. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT236_MASK (0x1000U)
  28838. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT236_SHIFT (12U)
  28839. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT236_MASK)
  28840. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT237_MASK (0x2000U)
  28841. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT237_SHIFT (13U)
  28842. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT237_MASK)
  28843. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT238_MASK (0x4000U)
  28844. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT238_SHIFT (14U)
  28845. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT238_MASK)
  28846. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT239_MASK (0x8000U)
  28847. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT239_SHIFT (15U)
  28848. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT239_MASK)
  28849. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT240_MASK (0x10000U)
  28850. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT240_SHIFT (16U)
  28851. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT240_MASK)
  28852. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT241_MASK (0x20000U)
  28853. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT241_SHIFT (17U)
  28854. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT241_MASK)
  28855. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT242_MASK (0x40000U)
  28856. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT242_SHIFT (18U)
  28857. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT242_MASK)
  28858. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT243_MASK (0x80000U)
  28859. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT243_SHIFT (19U)
  28860. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT243_MASK)
  28861. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT244_MASK (0x100000U)
  28862. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT244_SHIFT (20U)
  28863. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT244_MASK)
  28864. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT245_MASK (0x200000U)
  28865. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT245_SHIFT (21U)
  28866. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT245_MASK)
  28867. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT246_MASK (0x400000U)
  28868. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT246_SHIFT (22U)
  28869. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT246_MASK)
  28870. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT247_MASK (0x800000U)
  28871. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT247_SHIFT (23U)
  28872. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT247_MASK)
  28873. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT248_MASK (0x1000000U)
  28874. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT248_SHIFT (24U)
  28875. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT248_MASK)
  28876. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT249_MASK (0x2000000U)
  28877. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT249_SHIFT (25U)
  28878. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT249_MASK)
  28879. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT250_MASK (0x4000000U)
  28880. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT250_SHIFT (26U)
  28881. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT250_MASK)
  28882. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT251_MASK (0x8000000U)
  28883. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT251_SHIFT (27U)
  28884. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT251_MASK)
  28885. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT252_MASK (0x10000000U)
  28886. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT252_SHIFT (28U)
  28887. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT252_MASK)
  28888. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT253_MASK (0x20000000U)
  28889. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT253_SHIFT (29U)
  28890. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT253_MASK)
  28891. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT254_MASK (0x40000000U)
  28892. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT254_SHIFT (30U)
  28893. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT254_MASK)
  28894. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT255_MASK (0x80000000U)
  28895. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT255_SHIFT (31U)
  28896. #define PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG1_8X1_OUT4_7_LUTOUT255_MASK)
  28897. /*! @name WFE_B_STG2_5X6_OUT0_0 - This register defines the control bits for the pxp wfe sub-block */
  28898. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT0_MASK (0x3FU)
  28899. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT0_SHIFT (0U)
  28900. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT0_MASK)
  28901. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT1_MASK (0x3F00U)
  28902. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT1_SHIFT (8U)
  28903. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT1_MASK)
  28904. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT2_MASK (0x3F0000U)
  28905. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT2_SHIFT (16U)
  28906. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT2_MASK)
  28907. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT3_MASK (0x3F000000U)
  28908. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT3_SHIFT (24U)
  28909. #define PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_0_LUTOUT3_MASK)
  28910. /*! @name WFE_B_STG2_5X6_OUT0_1 - This register defines the control bits for the pxp wfe sub-block */
  28911. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT4_MASK (0x3FU)
  28912. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT4_SHIFT (0U)
  28913. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT4_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT4_MASK)
  28914. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT5_MASK (0x3F00U)
  28915. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT5_SHIFT (8U)
  28916. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT5_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT5_MASK)
  28917. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT6_MASK (0x3F0000U)
  28918. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT6_SHIFT (16U)
  28919. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT6_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT6_MASK)
  28920. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT7_MASK (0x3F000000U)
  28921. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT7_SHIFT (24U)
  28922. #define PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT7_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_1_LUTOUT7_MASK)
  28923. /*! @name WFE_B_STG2_5X6_OUT0_2 - This register defines the control bits for the pxp wfe sub-block */
  28924. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT8_MASK (0x3FU)
  28925. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT8_SHIFT (0U)
  28926. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT8_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT8_MASK)
  28927. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT9_MASK (0x3F00U)
  28928. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT9_SHIFT (8U)
  28929. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT9_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT9_MASK)
  28930. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT10_MASK (0x3F0000U)
  28931. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT10_SHIFT (16U)
  28932. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT10_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT10_MASK)
  28933. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT11_MASK (0x3F000000U)
  28934. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT11_SHIFT (24U)
  28935. #define PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT11_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_2_LUTOUT11_MASK)
  28936. /*! @name WFE_B_STG2_5X6_OUT0_3 - This register defines the control bits for the pxp wfe sub-block */
  28937. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT12_MASK (0x3FU)
  28938. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT12_SHIFT (0U)
  28939. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT12_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT12_MASK)
  28940. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT13_MASK (0x3F00U)
  28941. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT13_SHIFT (8U)
  28942. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT13_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT13_MASK)
  28943. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT14_MASK (0x3F0000U)
  28944. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT14_SHIFT (16U)
  28945. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT14_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT14_MASK)
  28946. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT15_MASK (0x3F000000U)
  28947. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT15_SHIFT (24U)
  28948. #define PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT15_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_3_LUTOUT15_MASK)
  28949. /*! @name WFE_B_STG2_5X6_OUT0_4 - This register defines the control bits for the pxp wfe sub-block */
  28950. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT16_MASK (0x3FU)
  28951. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT16_SHIFT (0U)
  28952. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT16_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT16_MASK)
  28953. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT17_MASK (0x3F00U)
  28954. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT17_SHIFT (8U)
  28955. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT17_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT17_MASK)
  28956. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT18_MASK (0x3F0000U)
  28957. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT18_SHIFT (16U)
  28958. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT18_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT18_MASK)
  28959. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT19_MASK (0x3F000000U)
  28960. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT19_SHIFT (24U)
  28961. #define PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT19_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_4_LUTOUT19_MASK)
  28962. /*! @name WFE_B_STG2_5X6_OUT0_5 - This register defines the control bits for the pxp wfe sub-block */
  28963. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT20_MASK (0x3FU)
  28964. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT20_SHIFT (0U)
  28965. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT20_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT20_MASK)
  28966. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT21_MASK (0x3F00U)
  28967. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT21_SHIFT (8U)
  28968. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT21_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT21_MASK)
  28969. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT22_MASK (0x3F0000U)
  28970. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT22_SHIFT (16U)
  28971. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT22_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT22_MASK)
  28972. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT23_MASK (0x3F000000U)
  28973. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT23_SHIFT (24U)
  28974. #define PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT23_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_5_LUTOUT23_MASK)
  28975. /*! @name WFE_B_STG2_5X6_OUT0_6 - This register defines the control bits for the pxp wfe sub-block */
  28976. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT24_MASK (0x3FU)
  28977. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT24_SHIFT (0U)
  28978. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT24_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT24_MASK)
  28979. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT25_MASK (0x3F00U)
  28980. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT25_SHIFT (8U)
  28981. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT25_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT25_MASK)
  28982. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT26_MASK (0x3F0000U)
  28983. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT26_SHIFT (16U)
  28984. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT26_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT26_MASK)
  28985. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT27_MASK (0x3F000000U)
  28986. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT27_SHIFT (24U)
  28987. #define PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT27_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_6_LUTOUT27_MASK)
  28988. /*! @name WFE_B_STG2_5X6_OUT0_7 - This register defines the control bits for the pxp wfe sub-block */
  28989. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT28_MASK (0x3FU)
  28990. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT28_SHIFT (0U)
  28991. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT28_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT28_MASK)
  28992. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT29_MASK (0x3F00U)
  28993. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT29_SHIFT (8U)
  28994. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT29_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT29_MASK)
  28995. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT30_MASK (0x3F0000U)
  28996. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT30_SHIFT (16U)
  28997. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT30_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT30_MASK)
  28998. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT31_MASK (0x3F000000U)
  28999. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT31_SHIFT (24U)
  29000. #define PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT31_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT0_7_LUTOUT31_MASK)
  29001. /*! @name WFE_B_STG2_5X6_OUT1_0 - This register defines the control bits for the pxp wfe sub-block */
  29002. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT0_MASK (0x3FU)
  29003. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT0_SHIFT (0U)
  29004. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT0_MASK)
  29005. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT1_MASK (0x3F00U)
  29006. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT1_SHIFT (8U)
  29007. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT1_MASK)
  29008. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT2_MASK (0x3F0000U)
  29009. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT2_SHIFT (16U)
  29010. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT2_MASK)
  29011. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT3_MASK (0x3F000000U)
  29012. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT3_SHIFT (24U)
  29013. #define PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_0_LUTOUT3_MASK)
  29014. /*! @name WFE_B_STG2_5X6_OUT1_1 - This register defines the control bits for the pxp wfe sub-block */
  29015. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT4_MASK (0x3FU)
  29016. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT4_SHIFT (0U)
  29017. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT4_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT4_MASK)
  29018. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT5_MASK (0x3F00U)
  29019. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT5_SHIFT (8U)
  29020. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT5_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT5_MASK)
  29021. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT6_MASK (0x3F0000U)
  29022. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT6_SHIFT (16U)
  29023. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT6_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT6_MASK)
  29024. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT7_MASK (0x3F000000U)
  29025. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT7_SHIFT (24U)
  29026. #define PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT7_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_1_LUTOUT7_MASK)
  29027. /*! @name WFE_B_STG2_5X6_OUT1_2 - This register defines the control bits for the pxp wfe sub-block */
  29028. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT8_MASK (0x3FU)
  29029. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT8_SHIFT (0U)
  29030. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT8_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT8_MASK)
  29031. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT9_MASK (0x3F00U)
  29032. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT9_SHIFT (8U)
  29033. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT9_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT9_MASK)
  29034. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT10_MASK (0x3F0000U)
  29035. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT10_SHIFT (16U)
  29036. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT10_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT10_MASK)
  29037. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT11_MASK (0x3F000000U)
  29038. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT11_SHIFT (24U)
  29039. #define PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT11_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_2_LUTOUT11_MASK)
  29040. /*! @name WFE_B_STG2_5X6_OUT1_3 - This register defines the control bits for the pxp wfe sub-block */
  29041. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT12_MASK (0x3FU)
  29042. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT12_SHIFT (0U)
  29043. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT12_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT12_MASK)
  29044. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT13_MASK (0x3F00U)
  29045. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT13_SHIFT (8U)
  29046. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT13_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT13_MASK)
  29047. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT14_MASK (0x3F0000U)
  29048. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT14_SHIFT (16U)
  29049. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT14_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT14_MASK)
  29050. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT15_MASK (0x3F000000U)
  29051. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT15_SHIFT (24U)
  29052. #define PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT15_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_3_LUTOUT15_MASK)
  29053. /*! @name WFE_B_STG2_5X6_OUT1_4 - This register defines the control bits for the pxp wfe sub-block */
  29054. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT16_MASK (0x3FU)
  29055. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT16_SHIFT (0U)
  29056. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT16_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT16_MASK)
  29057. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT17_MASK (0x3F00U)
  29058. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT17_SHIFT (8U)
  29059. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT17_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT17_MASK)
  29060. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT18_MASK (0x3F0000U)
  29061. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT18_SHIFT (16U)
  29062. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT18_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT18_MASK)
  29063. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT19_MASK (0x3F000000U)
  29064. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT19_SHIFT (24U)
  29065. #define PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT19_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_4_LUTOUT19_MASK)
  29066. /*! @name WFE_B_STG2_5X6_OUT1_5 - This register defines the control bits for the pxp wfe sub-block */
  29067. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT20_MASK (0x3FU)
  29068. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT20_SHIFT (0U)
  29069. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT20_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT20_MASK)
  29070. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT21_MASK (0x3F00U)
  29071. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT21_SHIFT (8U)
  29072. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT21_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT21_MASK)
  29073. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT22_MASK (0x3F0000U)
  29074. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT22_SHIFT (16U)
  29075. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT22_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT22_MASK)
  29076. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT23_MASK (0x3F000000U)
  29077. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT23_SHIFT (24U)
  29078. #define PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT23_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_5_LUTOUT23_MASK)
  29079. /*! @name WFE_B_STG2_5X6_OUT1_6 - This register defines the control bits for the pxp wfe sub-block */
  29080. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT24_MASK (0x3FU)
  29081. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT24_SHIFT (0U)
  29082. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT24_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT24_MASK)
  29083. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT25_MASK (0x3F00U)
  29084. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT25_SHIFT (8U)
  29085. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT25_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT25_MASK)
  29086. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT26_MASK (0x3F0000U)
  29087. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT26_SHIFT (16U)
  29088. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT26_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT26_MASK)
  29089. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT27_MASK (0x3F000000U)
  29090. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT27_SHIFT (24U)
  29091. #define PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT27_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_6_LUTOUT27_MASK)
  29092. /*! @name WFE_B_STG2_5X6_OUT1_7 - This register defines the control bits for the pxp wfe sub-block */
  29093. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT28_MASK (0x3FU)
  29094. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT28_SHIFT (0U)
  29095. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT28_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT28_MASK)
  29096. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT29_MASK (0x3F00U)
  29097. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT29_SHIFT (8U)
  29098. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT29_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT29_MASK)
  29099. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT30_MASK (0x3F0000U)
  29100. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT30_SHIFT (16U)
  29101. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT30_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT30_MASK)
  29102. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT31_MASK (0x3F000000U)
  29103. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT31_SHIFT (24U)
  29104. #define PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT31_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT1_7_LUTOUT31_MASK)
  29105. /*! @name WFE_B_STG2_5X6_OUT2_0 - This register defines the control bits for the pxp wfe sub-block */
  29106. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT0_MASK (0x3FU)
  29107. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT0_SHIFT (0U)
  29108. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT0_MASK)
  29109. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT1_MASK (0x3F00U)
  29110. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT1_SHIFT (8U)
  29111. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT1_MASK)
  29112. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT2_MASK (0x3F0000U)
  29113. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT2_SHIFT (16U)
  29114. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT2_MASK)
  29115. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT3_MASK (0x3F000000U)
  29116. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT3_SHIFT (24U)
  29117. #define PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_0_LUTOUT3_MASK)
  29118. /*! @name WFE_B_STG2_5X6_OUT2_1 - This register defines the control bits for the pxp wfe sub-block */
  29119. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT4_MASK (0x3FU)
  29120. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT4_SHIFT (0U)
  29121. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT4_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT4_MASK)
  29122. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT5_MASK (0x3F00U)
  29123. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT5_SHIFT (8U)
  29124. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT5_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT5_MASK)
  29125. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT6_MASK (0x3F0000U)
  29126. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT6_SHIFT (16U)
  29127. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT6_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT6_MASK)
  29128. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT7_MASK (0x3F000000U)
  29129. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT7_SHIFT (24U)
  29130. #define PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT7_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_1_LUTOUT7_MASK)
  29131. /*! @name WFE_B_STG2_5X6_OUT2_2 - This register defines the control bits for the pxp wfe sub-block */
  29132. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT8_MASK (0x3FU)
  29133. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT8_SHIFT (0U)
  29134. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT8_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT8_MASK)
  29135. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT9_MASK (0x3F00U)
  29136. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT9_SHIFT (8U)
  29137. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT9_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT9_MASK)
  29138. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT10_MASK (0x3F0000U)
  29139. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT10_SHIFT (16U)
  29140. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT10_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT10_MASK)
  29141. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT11_MASK (0x3F000000U)
  29142. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT11_SHIFT (24U)
  29143. #define PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT11_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_2_LUTOUT11_MASK)
  29144. /*! @name WFE_B_STG2_5X6_OUT2_3 - This register defines the control bits for the pxp wfe sub-block */
  29145. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT12_MASK (0x3FU)
  29146. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT12_SHIFT (0U)
  29147. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT12_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT12_MASK)
  29148. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT13_MASK (0x3F00U)
  29149. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT13_SHIFT (8U)
  29150. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT13_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT13_MASK)
  29151. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT14_MASK (0x3F0000U)
  29152. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT14_SHIFT (16U)
  29153. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT14_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT14_MASK)
  29154. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT15_MASK (0x3F000000U)
  29155. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT15_SHIFT (24U)
  29156. #define PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT15_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_3_LUTOUT15_MASK)
  29157. /*! @name WFE_B_STG2_5X6_OUT2_4 - This register defines the control bits for the pxp wfe sub-block */
  29158. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT16_MASK (0x3FU)
  29159. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT16_SHIFT (0U)
  29160. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT16_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT16_MASK)
  29161. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT17_MASK (0x3F00U)
  29162. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT17_SHIFT (8U)
  29163. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT17_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT17_MASK)
  29164. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT18_MASK (0x3F0000U)
  29165. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT18_SHIFT (16U)
  29166. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT18_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT18_MASK)
  29167. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT19_MASK (0x3F000000U)
  29168. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT19_SHIFT (24U)
  29169. #define PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT19_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_4_LUTOUT19_MASK)
  29170. /*! @name WFE_B_STG2_5X6_OUT2_5 - This register defines the control bits for the pxp wfe sub-block */
  29171. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT20_MASK (0x3FU)
  29172. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT20_SHIFT (0U)
  29173. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT20_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT20_MASK)
  29174. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT21_MASK (0x3F00U)
  29175. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT21_SHIFT (8U)
  29176. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT21_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT21_MASK)
  29177. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT22_MASK (0x3F0000U)
  29178. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT22_SHIFT (16U)
  29179. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT22_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT22_MASK)
  29180. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT23_MASK (0x3F000000U)
  29181. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT23_SHIFT (24U)
  29182. #define PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT23_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_5_LUTOUT23_MASK)
  29183. /*! @name WFE_B_STG2_5X6_OUT2_6 - This register defines the control bits for the pxp wfe sub-block */
  29184. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT24_MASK (0x3FU)
  29185. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT24_SHIFT (0U)
  29186. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT24_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT24_MASK)
  29187. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT25_MASK (0x3F00U)
  29188. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT25_SHIFT (8U)
  29189. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT25_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT25_MASK)
  29190. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT26_MASK (0x3F0000U)
  29191. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT26_SHIFT (16U)
  29192. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT26_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT26_MASK)
  29193. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT27_MASK (0x3F000000U)
  29194. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT27_SHIFT (24U)
  29195. #define PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT27_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_6_LUTOUT27_MASK)
  29196. /*! @name WFE_B_STG2_5X6_OUT2_7 - This register defines the control bits for the pxp wfe sub-block */
  29197. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT28_MASK (0x3FU)
  29198. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT28_SHIFT (0U)
  29199. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT28_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT28_MASK)
  29200. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT29_MASK (0x3F00U)
  29201. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT29_SHIFT (8U)
  29202. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT29_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT29_MASK)
  29203. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT30_MASK (0x3F0000U)
  29204. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT30_SHIFT (16U)
  29205. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT30_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT30_MASK)
  29206. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT31_MASK (0x3F000000U)
  29207. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT31_SHIFT (24U)
  29208. #define PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT31_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT2_7_LUTOUT31_MASK)
  29209. /*! @name WFE_B_STG2_5X6_OUT3_0 - This register defines the control bits for the pxp wfe sub-block */
  29210. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT0_MASK (0x3FU)
  29211. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT0_SHIFT (0U)
  29212. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT0_MASK)
  29213. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT1_MASK (0x3F00U)
  29214. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT1_SHIFT (8U)
  29215. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT1_MASK)
  29216. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT2_MASK (0x3F0000U)
  29217. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT2_SHIFT (16U)
  29218. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT2_MASK)
  29219. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT3_MASK (0x3F000000U)
  29220. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT3_SHIFT (24U)
  29221. #define PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_0_LUTOUT3_MASK)
  29222. /*! @name WFE_B_STG2_5X6_OUT3_1 - This register defines the control bits for the pxp wfe sub-block */
  29223. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT4_MASK (0x3FU)
  29224. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT4_SHIFT (0U)
  29225. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT4_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT4_MASK)
  29226. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT5_MASK (0x3F00U)
  29227. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT5_SHIFT (8U)
  29228. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT5_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT5_MASK)
  29229. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT6_MASK (0x3F0000U)
  29230. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT6_SHIFT (16U)
  29231. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT6_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT6_MASK)
  29232. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT7_MASK (0x3F000000U)
  29233. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT7_SHIFT (24U)
  29234. #define PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT7_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_1_LUTOUT7_MASK)
  29235. /*! @name WFE_B_STG2_5X6_OUT3_2 - This register defines the control bits for the pxp wfe sub-block */
  29236. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT8_MASK (0x3FU)
  29237. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT8_SHIFT (0U)
  29238. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT8_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT8_MASK)
  29239. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT9_MASK (0x3F00U)
  29240. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT9_SHIFT (8U)
  29241. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT9_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT9_MASK)
  29242. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT10_MASK (0x3F0000U)
  29243. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT10_SHIFT (16U)
  29244. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT10_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT10_MASK)
  29245. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT11_MASK (0x3F000000U)
  29246. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT11_SHIFT (24U)
  29247. #define PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT11_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_2_LUTOUT11_MASK)
  29248. /*! @name WFE_B_STG2_5X6_OUT3_3 - This register defines the control bits for the pxp wfe sub-block */
  29249. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT12_MASK (0x3FU)
  29250. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT12_SHIFT (0U)
  29251. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT12_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT12_MASK)
  29252. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT13_MASK (0x3F00U)
  29253. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT13_SHIFT (8U)
  29254. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT13_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT13_MASK)
  29255. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT14_MASK (0x3F0000U)
  29256. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT14_SHIFT (16U)
  29257. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT14_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT14_MASK)
  29258. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT15_MASK (0x3F000000U)
  29259. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT15_SHIFT (24U)
  29260. #define PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT15_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_3_LUTOUT15_MASK)
  29261. /*! @name WFE_B_STG2_5X6_OUT3_4 - This register defines the control bits for the pxp wfe sub-block */
  29262. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT16_MASK (0x3FU)
  29263. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT16_SHIFT (0U)
  29264. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT16_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT16_MASK)
  29265. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT17_MASK (0x3F00U)
  29266. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT17_SHIFT (8U)
  29267. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT17_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT17_MASK)
  29268. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT18_MASK (0x3F0000U)
  29269. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT18_SHIFT (16U)
  29270. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT18_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT18_MASK)
  29271. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT19_MASK (0x3F000000U)
  29272. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT19_SHIFT (24U)
  29273. #define PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT19_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_4_LUTOUT19_MASK)
  29274. /*! @name WFE_B_STG2_5X6_OUT3_5 - This register defines the control bits for the pxp wfe sub-block */
  29275. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT20_MASK (0x3FU)
  29276. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT20_SHIFT (0U)
  29277. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT20_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT20_MASK)
  29278. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT21_MASK (0x3F00U)
  29279. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT21_SHIFT (8U)
  29280. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT21_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT21_MASK)
  29281. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT22_MASK (0x3F0000U)
  29282. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT22_SHIFT (16U)
  29283. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT22_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT22_MASK)
  29284. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT23_MASK (0x3F000000U)
  29285. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT23_SHIFT (24U)
  29286. #define PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT23_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_5_LUTOUT23_MASK)
  29287. /*! @name WFE_B_STG2_5X6_OUT3_6 - This register defines the control bits for the pxp wfe sub-block */
  29288. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT24_MASK (0x3FU)
  29289. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT24_SHIFT (0U)
  29290. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT24_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT24_MASK)
  29291. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT25_MASK (0x3F00U)
  29292. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT25_SHIFT (8U)
  29293. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT25_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT25_MASK)
  29294. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT26_MASK (0x3F0000U)
  29295. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT26_SHIFT (16U)
  29296. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT26_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT26_MASK)
  29297. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT27_MASK (0x3F000000U)
  29298. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT27_SHIFT (24U)
  29299. #define PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT27_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_6_LUTOUT27_MASK)
  29300. /*! @name WFE_B_STG2_5X6_OUT3_7 - This register defines the control bits for the pxp wfe sub-block */
  29301. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT28_MASK (0x3FU)
  29302. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT28_SHIFT (0U)
  29303. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT28_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT28_MASK)
  29304. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT29_MASK (0x3F00U)
  29305. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT29_SHIFT (8U)
  29306. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT29_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT29_MASK)
  29307. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT30_MASK (0x3F0000U)
  29308. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT30_SHIFT (16U)
  29309. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT30_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT30_MASK)
  29310. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT31_MASK (0x3F000000U)
  29311. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT31_SHIFT (24U)
  29312. #define PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT31_SHIFT)) & PXP_WFE_B_STG2_5X6_OUT3_7_LUTOUT31_MASK)
  29313. /*! @name WFE_B_STAGE2_5X6_MASKS_0 - Each set mask bit enables one of the corresponding flag input bits. There is one mask per 5x6 LUT. */
  29314. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK0_MASK (0x1FU)
  29315. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK0_SHIFT (0U)
  29316. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK0_SHIFT)) & PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK0_MASK)
  29317. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK1_MASK (0x1F00U)
  29318. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK1_SHIFT (8U)
  29319. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK1_SHIFT)) & PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK1_MASK)
  29320. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK2_MASK (0x1F0000U)
  29321. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK2_SHIFT (16U)
  29322. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK2_SHIFT)) & PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK2_MASK)
  29323. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK3_MASK (0x1F000000U)
  29324. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK3_SHIFT (24U)
  29325. #define PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK3_SHIFT)) & PXP_WFE_B_STAGE2_5X6_MASKS_0_MASK3_MASK)
  29326. /*! @name WFE_B_STAGE2_5X6_ADDR_0 - Each Address specifies the MUX position in the MUX array. There is one MUXADDR per 5x6 LUT. */
  29327. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR0_MASK (0x3FU)
  29328. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR0_SHIFT (0U)
  29329. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR0_SHIFT)) & PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR0_MASK)
  29330. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR1_MASK (0x3F00U)
  29331. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR1_SHIFT (8U)
  29332. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR1_SHIFT)) & PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR1_MASK)
  29333. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR2_MASK (0x3F0000U)
  29334. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR2_SHIFT (16U)
  29335. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR2_SHIFT)) & PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR2_MASK)
  29336. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR3_MASK (0x3F000000U)
  29337. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR3_SHIFT (24U)
  29338. #define PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR3_SHIFT)) & PXP_WFE_B_STAGE2_5X6_ADDR_0_MUXADDR3_MASK)
  29339. /*! @name WFE_B_STG2_5X1_OUT0 - This register defines the output values (new flag) for the 5x1 LUTs in stage 2. */
  29340. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT0_MASK (0x1U)
  29341. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT0_SHIFT (0U)
  29342. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT0_MASK)
  29343. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT1_MASK (0x2U)
  29344. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT1_SHIFT (1U)
  29345. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT1_MASK)
  29346. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT2_MASK (0x4U)
  29347. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT2_SHIFT (2U)
  29348. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT2_MASK)
  29349. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT3_MASK (0x8U)
  29350. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT3_SHIFT (3U)
  29351. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT3_MASK)
  29352. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT4_MASK (0x10U)
  29353. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT4_SHIFT (4U)
  29354. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT4_MASK)
  29355. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT5_MASK (0x20U)
  29356. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT5_SHIFT (5U)
  29357. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT5_MASK)
  29358. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT6_MASK (0x40U)
  29359. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT6_SHIFT (6U)
  29360. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT6_MASK)
  29361. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT7_MASK (0x80U)
  29362. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT7_SHIFT (7U)
  29363. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT7_MASK)
  29364. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT8_MASK (0x100U)
  29365. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT8_SHIFT (8U)
  29366. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT8_MASK)
  29367. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT9_MASK (0x200U)
  29368. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT9_SHIFT (9U)
  29369. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT9_MASK)
  29370. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT10_MASK (0x400U)
  29371. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT10_SHIFT (10U)
  29372. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT10_MASK)
  29373. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT11_MASK (0x800U)
  29374. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT11_SHIFT (11U)
  29375. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT11_MASK)
  29376. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT12_MASK (0x1000U)
  29377. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT12_SHIFT (12U)
  29378. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT12_MASK)
  29379. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT13_MASK (0x2000U)
  29380. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT13_SHIFT (13U)
  29381. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT13_MASK)
  29382. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT14_MASK (0x4000U)
  29383. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT14_SHIFT (14U)
  29384. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT14_MASK)
  29385. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT15_MASK (0x8000U)
  29386. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT15_SHIFT (15U)
  29387. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT15_MASK)
  29388. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT16_MASK (0x10000U)
  29389. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT16_SHIFT (16U)
  29390. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT16_MASK)
  29391. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT17_MASK (0x20000U)
  29392. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT17_SHIFT (17U)
  29393. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT17_MASK)
  29394. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT18_MASK (0x40000U)
  29395. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT18_SHIFT (18U)
  29396. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT18_MASK)
  29397. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT19_MASK (0x80000U)
  29398. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT19_SHIFT (19U)
  29399. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT19_MASK)
  29400. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT20_MASK (0x100000U)
  29401. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT20_SHIFT (20U)
  29402. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT20_MASK)
  29403. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT21_MASK (0x200000U)
  29404. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT21_SHIFT (21U)
  29405. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT21_MASK)
  29406. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT22_MASK (0x400000U)
  29407. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT22_SHIFT (22U)
  29408. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT22_MASK)
  29409. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT23_MASK (0x800000U)
  29410. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT23_SHIFT (23U)
  29411. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT23_MASK)
  29412. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT24_MASK (0x1000000U)
  29413. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT24_SHIFT (24U)
  29414. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT24_MASK)
  29415. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT25_MASK (0x2000000U)
  29416. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT25_SHIFT (25U)
  29417. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT25_MASK)
  29418. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT26_MASK (0x4000000U)
  29419. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT26_SHIFT (26U)
  29420. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT26_MASK)
  29421. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT27_MASK (0x8000000U)
  29422. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT27_SHIFT (27U)
  29423. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT27_MASK)
  29424. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT28_MASK (0x10000000U)
  29425. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT28_SHIFT (28U)
  29426. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT28_MASK)
  29427. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT29_MASK (0x20000000U)
  29428. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT29_SHIFT (29U)
  29429. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT29_MASK)
  29430. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT30_MASK (0x40000000U)
  29431. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT30_SHIFT (30U)
  29432. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT30_MASK)
  29433. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT31_MASK (0x80000000U)
  29434. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT31_SHIFT (31U)
  29435. #define PXP_WFE_B_STG2_5X1_OUT0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT0_LUTOUT31_MASK)
  29436. /*! @name WFE_B_STG2_5X1_OUT1 - This register defines the output values (new flag) for the 5x1 LUTs in stage 2. */
  29437. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT0_MASK (0x1U)
  29438. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT0_SHIFT (0U)
  29439. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT0_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT0_MASK)
  29440. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT1_MASK (0x2U)
  29441. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT1_SHIFT (1U)
  29442. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT1_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT1_MASK)
  29443. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT2_MASK (0x4U)
  29444. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT2_SHIFT (2U)
  29445. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT2_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT2_MASK)
  29446. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT3_MASK (0x8U)
  29447. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT3_SHIFT (3U)
  29448. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT3_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT3_MASK)
  29449. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT4_MASK (0x10U)
  29450. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT4_SHIFT (4U)
  29451. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT4_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT4_MASK)
  29452. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT5_MASK (0x20U)
  29453. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT5_SHIFT (5U)
  29454. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT5_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT5_MASK)
  29455. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT6_MASK (0x40U)
  29456. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT6_SHIFT (6U)
  29457. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT6_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT6_MASK)
  29458. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT7_MASK (0x80U)
  29459. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT7_SHIFT (7U)
  29460. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT7_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT7_MASK)
  29461. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT8_MASK (0x100U)
  29462. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT8_SHIFT (8U)
  29463. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT8_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT8_MASK)
  29464. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT9_MASK (0x200U)
  29465. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT9_SHIFT (9U)
  29466. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT9_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT9_MASK)
  29467. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT10_MASK (0x400U)
  29468. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT10_SHIFT (10U)
  29469. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT10_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT10_MASK)
  29470. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT11_MASK (0x800U)
  29471. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT11_SHIFT (11U)
  29472. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT11_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT11_MASK)
  29473. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT12_MASK (0x1000U)
  29474. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT12_SHIFT (12U)
  29475. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT12_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT12_MASK)
  29476. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT13_MASK (0x2000U)
  29477. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT13_SHIFT (13U)
  29478. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT13_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT13_MASK)
  29479. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT14_MASK (0x4000U)
  29480. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT14_SHIFT (14U)
  29481. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT14_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT14_MASK)
  29482. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT15_MASK (0x8000U)
  29483. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT15_SHIFT (15U)
  29484. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT15_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT15_MASK)
  29485. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT16_MASK (0x10000U)
  29486. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT16_SHIFT (16U)
  29487. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT16_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT16_MASK)
  29488. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT17_MASK (0x20000U)
  29489. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT17_SHIFT (17U)
  29490. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT17_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT17_MASK)
  29491. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT18_MASK (0x40000U)
  29492. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT18_SHIFT (18U)
  29493. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT18_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT18_MASK)
  29494. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT19_MASK (0x80000U)
  29495. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT19_SHIFT (19U)
  29496. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT19_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT19_MASK)
  29497. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT20_MASK (0x100000U)
  29498. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT20_SHIFT (20U)
  29499. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT20_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT20_MASK)
  29500. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT21_MASK (0x200000U)
  29501. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT21_SHIFT (21U)
  29502. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT21_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT21_MASK)
  29503. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT22_MASK (0x400000U)
  29504. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT22_SHIFT (22U)
  29505. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT22_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT22_MASK)
  29506. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT23_MASK (0x800000U)
  29507. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT23_SHIFT (23U)
  29508. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT23_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT23_MASK)
  29509. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT24_MASK (0x1000000U)
  29510. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT24_SHIFT (24U)
  29511. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT24_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT24_MASK)
  29512. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT25_MASK (0x2000000U)
  29513. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT25_SHIFT (25U)
  29514. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT25_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT25_MASK)
  29515. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT26_MASK (0x4000000U)
  29516. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT26_SHIFT (26U)
  29517. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT26_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT26_MASK)
  29518. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT27_MASK (0x8000000U)
  29519. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT27_SHIFT (27U)
  29520. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT27_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT27_MASK)
  29521. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT28_MASK (0x10000000U)
  29522. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT28_SHIFT (28U)
  29523. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT28_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT28_MASK)
  29524. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT29_MASK (0x20000000U)
  29525. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT29_SHIFT (29U)
  29526. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT29_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT29_MASK)
  29527. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT30_MASK (0x40000000U)
  29528. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT30_SHIFT (30U)
  29529. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT30_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT30_MASK)
  29530. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT31_MASK (0x80000000U)
  29531. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT31_SHIFT (31U)
  29532. #define PXP_WFE_B_STG2_5X1_OUT1_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT1_LUTOUT31_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT1_LUTOUT31_MASK)
  29533. /*! @name WFE_B_STG2_5X1_OUT2 - This register defines the output values (new flag) for the 5x1 LUTs in stage 2. */
  29534. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT0_MASK (0x1U)
  29535. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT0_SHIFT (0U)
  29536. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT0_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT0_MASK)
  29537. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT1_MASK (0x2U)
  29538. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT1_SHIFT (1U)
  29539. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT1_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT1_MASK)
  29540. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT2_MASK (0x4U)
  29541. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT2_SHIFT (2U)
  29542. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT2_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT2_MASK)
  29543. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT3_MASK (0x8U)
  29544. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT3_SHIFT (3U)
  29545. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT3_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT3_MASK)
  29546. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT4_MASK (0x10U)
  29547. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT4_SHIFT (4U)
  29548. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT4_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT4_MASK)
  29549. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT5_MASK (0x20U)
  29550. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT5_SHIFT (5U)
  29551. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT5_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT5_MASK)
  29552. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT6_MASK (0x40U)
  29553. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT6_SHIFT (6U)
  29554. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT6_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT6_MASK)
  29555. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT7_MASK (0x80U)
  29556. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT7_SHIFT (7U)
  29557. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT7_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT7_MASK)
  29558. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT8_MASK (0x100U)
  29559. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT8_SHIFT (8U)
  29560. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT8_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT8_MASK)
  29561. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT9_MASK (0x200U)
  29562. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT9_SHIFT (9U)
  29563. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT9_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT9_MASK)
  29564. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT10_MASK (0x400U)
  29565. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT10_SHIFT (10U)
  29566. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT10_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT10_MASK)
  29567. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT11_MASK (0x800U)
  29568. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT11_SHIFT (11U)
  29569. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT11_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT11_MASK)
  29570. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT12_MASK (0x1000U)
  29571. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT12_SHIFT (12U)
  29572. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT12_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT12_MASK)
  29573. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT13_MASK (0x2000U)
  29574. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT13_SHIFT (13U)
  29575. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT13_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT13_MASK)
  29576. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT14_MASK (0x4000U)
  29577. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT14_SHIFT (14U)
  29578. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT14_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT14_MASK)
  29579. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT15_MASK (0x8000U)
  29580. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT15_SHIFT (15U)
  29581. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT15_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT15_MASK)
  29582. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT16_MASK (0x10000U)
  29583. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT16_SHIFT (16U)
  29584. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT16_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT16_MASK)
  29585. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT17_MASK (0x20000U)
  29586. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT17_SHIFT (17U)
  29587. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT17_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT17_MASK)
  29588. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT18_MASK (0x40000U)
  29589. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT18_SHIFT (18U)
  29590. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT18_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT18_MASK)
  29591. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT19_MASK (0x80000U)
  29592. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT19_SHIFT (19U)
  29593. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT19_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT19_MASK)
  29594. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT20_MASK (0x100000U)
  29595. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT20_SHIFT (20U)
  29596. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT20_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT20_MASK)
  29597. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT21_MASK (0x200000U)
  29598. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT21_SHIFT (21U)
  29599. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT21_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT21_MASK)
  29600. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT22_MASK (0x400000U)
  29601. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT22_SHIFT (22U)
  29602. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT22_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT22_MASK)
  29603. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT23_MASK (0x800000U)
  29604. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT23_SHIFT (23U)
  29605. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT23_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT23_MASK)
  29606. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT24_MASK (0x1000000U)
  29607. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT24_SHIFT (24U)
  29608. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT24_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT24_MASK)
  29609. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT25_MASK (0x2000000U)
  29610. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT25_SHIFT (25U)
  29611. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT25_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT25_MASK)
  29612. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT26_MASK (0x4000000U)
  29613. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT26_SHIFT (26U)
  29614. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT26_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT26_MASK)
  29615. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT27_MASK (0x8000000U)
  29616. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT27_SHIFT (27U)
  29617. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT27_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT27_MASK)
  29618. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT28_MASK (0x10000000U)
  29619. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT28_SHIFT (28U)
  29620. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT28_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT28_MASK)
  29621. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT29_MASK (0x20000000U)
  29622. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT29_SHIFT (29U)
  29623. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT29_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT29_MASK)
  29624. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT30_MASK (0x40000000U)
  29625. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT30_SHIFT (30U)
  29626. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT30_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT30_MASK)
  29627. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT31_MASK (0x80000000U)
  29628. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT31_SHIFT (31U)
  29629. #define PXP_WFE_B_STG2_5X1_OUT2_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT2_LUTOUT31_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT2_LUTOUT31_MASK)
  29630. /*! @name WFE_B_STG2_5X1_OUT3 - This register defines the output values (new flag) for the 5x1 LUTs in stage 2. */
  29631. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT0_MASK (0x1U)
  29632. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT0_SHIFT (0U)
  29633. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT0_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT0_MASK)
  29634. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT1_MASK (0x2U)
  29635. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT1_SHIFT (1U)
  29636. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT1_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT1_MASK)
  29637. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT2_MASK (0x4U)
  29638. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT2_SHIFT (2U)
  29639. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT2_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT2_MASK)
  29640. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT3_MASK (0x8U)
  29641. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT3_SHIFT (3U)
  29642. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT3_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT3_MASK)
  29643. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT4_MASK (0x10U)
  29644. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT4_SHIFT (4U)
  29645. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT4_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT4_MASK)
  29646. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT5_MASK (0x20U)
  29647. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT5_SHIFT (5U)
  29648. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT5_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT5_MASK)
  29649. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT6_MASK (0x40U)
  29650. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT6_SHIFT (6U)
  29651. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT6_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT6_MASK)
  29652. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT7_MASK (0x80U)
  29653. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT7_SHIFT (7U)
  29654. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT7_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT7_MASK)
  29655. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT8_MASK (0x100U)
  29656. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT8_SHIFT (8U)
  29657. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT8_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT8_MASK)
  29658. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT9_MASK (0x200U)
  29659. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT9_SHIFT (9U)
  29660. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT9_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT9_MASK)
  29661. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT10_MASK (0x400U)
  29662. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT10_SHIFT (10U)
  29663. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT10_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT10_MASK)
  29664. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT11_MASK (0x800U)
  29665. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT11_SHIFT (11U)
  29666. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT11_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT11_MASK)
  29667. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT12_MASK (0x1000U)
  29668. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT12_SHIFT (12U)
  29669. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT12_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT12_MASK)
  29670. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT13_MASK (0x2000U)
  29671. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT13_SHIFT (13U)
  29672. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT13_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT13_MASK)
  29673. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT14_MASK (0x4000U)
  29674. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT14_SHIFT (14U)
  29675. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT14_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT14_MASK)
  29676. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT15_MASK (0x8000U)
  29677. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT15_SHIFT (15U)
  29678. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT15_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT15_MASK)
  29679. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT16_MASK (0x10000U)
  29680. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT16_SHIFT (16U)
  29681. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT16_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT16_MASK)
  29682. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT17_MASK (0x20000U)
  29683. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT17_SHIFT (17U)
  29684. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT17_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT17_MASK)
  29685. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT18_MASK (0x40000U)
  29686. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT18_SHIFT (18U)
  29687. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT18_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT18_MASK)
  29688. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT19_MASK (0x80000U)
  29689. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT19_SHIFT (19U)
  29690. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT19_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT19_MASK)
  29691. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT20_MASK (0x100000U)
  29692. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT20_SHIFT (20U)
  29693. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT20_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT20_MASK)
  29694. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT21_MASK (0x200000U)
  29695. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT21_SHIFT (21U)
  29696. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT21_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT21_MASK)
  29697. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT22_MASK (0x400000U)
  29698. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT22_SHIFT (22U)
  29699. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT22_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT22_MASK)
  29700. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT23_MASK (0x800000U)
  29701. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT23_SHIFT (23U)
  29702. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT23_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT23_MASK)
  29703. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT24_MASK (0x1000000U)
  29704. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT24_SHIFT (24U)
  29705. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT24_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT24_MASK)
  29706. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT25_MASK (0x2000000U)
  29707. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT25_SHIFT (25U)
  29708. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT25_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT25_MASK)
  29709. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT26_MASK (0x4000000U)
  29710. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT26_SHIFT (26U)
  29711. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT26_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT26_MASK)
  29712. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT27_MASK (0x8000000U)
  29713. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT27_SHIFT (27U)
  29714. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT27_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT27_MASK)
  29715. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT28_MASK (0x10000000U)
  29716. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT28_SHIFT (28U)
  29717. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT28_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT28_MASK)
  29718. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT29_MASK (0x20000000U)
  29719. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT29_SHIFT (29U)
  29720. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT29_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT29_MASK)
  29721. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT30_MASK (0x40000000U)
  29722. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT30_SHIFT (30U)
  29723. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT30_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT30_MASK)
  29724. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT31_MASK (0x80000000U)
  29725. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT31_SHIFT (31U)
  29726. #define PXP_WFE_B_STG2_5X1_OUT3_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_OUT3_LUTOUT31_SHIFT)) & PXP_WFE_B_STG2_5X1_OUT3_LUTOUT31_MASK)
  29727. /*! @name WFE_B_STG2_5X1_MASKS - Each set mask bit enables one of the corresponding flag input bits. There is one mask per 5x1 LUT. */
  29728. #define PXP_WFE_B_STG2_5X1_MASKS_MASK0_MASK (0x1FU)
  29729. #define PXP_WFE_B_STG2_5X1_MASKS_MASK0_SHIFT (0U)
  29730. #define PXP_WFE_B_STG2_5X1_MASKS_MASK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_MASKS_MASK0_SHIFT)) & PXP_WFE_B_STG2_5X1_MASKS_MASK0_MASK)
  29731. #define PXP_WFE_B_STG2_5X1_MASKS_MASK1_MASK (0x1F00U)
  29732. #define PXP_WFE_B_STG2_5X1_MASKS_MASK1_SHIFT (8U)
  29733. #define PXP_WFE_B_STG2_5X1_MASKS_MASK1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_MASKS_MASK1_SHIFT)) & PXP_WFE_B_STG2_5X1_MASKS_MASK1_MASK)
  29734. #define PXP_WFE_B_STG2_5X1_MASKS_MASK2_MASK (0x1F0000U)
  29735. #define PXP_WFE_B_STG2_5X1_MASKS_MASK2_SHIFT (16U)
  29736. #define PXP_WFE_B_STG2_5X1_MASKS_MASK2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_MASKS_MASK2_SHIFT)) & PXP_WFE_B_STG2_5X1_MASKS_MASK2_MASK)
  29737. #define PXP_WFE_B_STG2_5X1_MASKS_MASK3_MASK (0x1F000000U)
  29738. #define PXP_WFE_B_STG2_5X1_MASKS_MASK3_SHIFT (24U)
  29739. #define PXP_WFE_B_STG2_5X1_MASKS_MASK3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG2_5X1_MASKS_MASK3_SHIFT)) & PXP_WFE_B_STG2_5X1_MASKS_MASK3_MASK)
  29740. /*! @name WFE_B_STG3_F8X1_OUT0_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  29741. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT0_MASK (0x1U)
  29742. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT0_SHIFT (0U)
  29743. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT0_MASK)
  29744. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT1_MASK (0x2U)
  29745. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT1_SHIFT (1U)
  29746. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT1_MASK)
  29747. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT2_MASK (0x4U)
  29748. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT2_SHIFT (2U)
  29749. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT2_MASK)
  29750. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT3_MASK (0x8U)
  29751. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT3_SHIFT (3U)
  29752. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT3_MASK)
  29753. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT4_MASK (0x10U)
  29754. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT4_SHIFT (4U)
  29755. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT4_MASK)
  29756. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT5_MASK (0x20U)
  29757. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT5_SHIFT (5U)
  29758. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT5_MASK)
  29759. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT6_MASK (0x40U)
  29760. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT6_SHIFT (6U)
  29761. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT6_MASK)
  29762. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT7_MASK (0x80U)
  29763. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT7_SHIFT (7U)
  29764. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT7_MASK)
  29765. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT8_MASK (0x100U)
  29766. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT8_SHIFT (8U)
  29767. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT8_MASK)
  29768. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT9_MASK (0x200U)
  29769. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT9_SHIFT (9U)
  29770. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT9_MASK)
  29771. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT10_MASK (0x400U)
  29772. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT10_SHIFT (10U)
  29773. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT10_MASK)
  29774. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT11_MASK (0x800U)
  29775. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT11_SHIFT (11U)
  29776. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT11_MASK)
  29777. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT12_MASK (0x1000U)
  29778. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT12_SHIFT (12U)
  29779. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT12_MASK)
  29780. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT13_MASK (0x2000U)
  29781. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT13_SHIFT (13U)
  29782. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT13_MASK)
  29783. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT14_MASK (0x4000U)
  29784. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT14_SHIFT (14U)
  29785. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT14_MASK)
  29786. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT15_MASK (0x8000U)
  29787. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT15_SHIFT (15U)
  29788. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT15_MASK)
  29789. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT16_MASK (0x10000U)
  29790. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT16_SHIFT (16U)
  29791. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT16_MASK)
  29792. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT17_MASK (0x20000U)
  29793. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT17_SHIFT (17U)
  29794. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT17_MASK)
  29795. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT18_MASK (0x40000U)
  29796. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT18_SHIFT (18U)
  29797. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT18_MASK)
  29798. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT19_MASK (0x80000U)
  29799. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT19_SHIFT (19U)
  29800. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT19_MASK)
  29801. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT20_MASK (0x100000U)
  29802. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT20_SHIFT (20U)
  29803. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT20_MASK)
  29804. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT21_MASK (0x200000U)
  29805. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT21_SHIFT (21U)
  29806. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT21_MASK)
  29807. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT22_MASK (0x400000U)
  29808. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT22_SHIFT (22U)
  29809. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT22_MASK)
  29810. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT23_MASK (0x800000U)
  29811. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT23_SHIFT (23U)
  29812. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT23_MASK)
  29813. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT24_MASK (0x1000000U)
  29814. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT24_SHIFT (24U)
  29815. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT24_MASK)
  29816. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT25_MASK (0x2000000U)
  29817. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT25_SHIFT (25U)
  29818. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT25_MASK)
  29819. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT26_MASK (0x4000000U)
  29820. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT26_SHIFT (26U)
  29821. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT26_MASK)
  29822. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT27_MASK (0x8000000U)
  29823. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT27_SHIFT (27U)
  29824. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT27_MASK)
  29825. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT28_MASK (0x10000000U)
  29826. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT28_SHIFT (28U)
  29827. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT28_MASK)
  29828. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT29_MASK (0x20000000U)
  29829. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT29_SHIFT (29U)
  29830. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT29_MASK)
  29831. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT30_MASK (0x40000000U)
  29832. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT30_SHIFT (30U)
  29833. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT30_MASK)
  29834. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT31_MASK (0x80000000U)
  29835. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT31_SHIFT (31U)
  29836. #define PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_0_LUTOUT31_MASK)
  29837. /*! @name WFE_B_STG3_F8X1_OUT0_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  29838. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT32_MASK (0x1U)
  29839. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT32_SHIFT (0U)
  29840. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT32_MASK)
  29841. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT33_MASK (0x2U)
  29842. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT33_SHIFT (1U)
  29843. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT33_MASK)
  29844. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT34_MASK (0x4U)
  29845. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT34_SHIFT (2U)
  29846. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT34_MASK)
  29847. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT35_MASK (0x8U)
  29848. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT35_SHIFT (3U)
  29849. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT35_MASK)
  29850. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT36_MASK (0x10U)
  29851. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT36_SHIFT (4U)
  29852. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT36_MASK)
  29853. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT37_MASK (0x20U)
  29854. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT37_SHIFT (5U)
  29855. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT37_MASK)
  29856. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT38_MASK (0x40U)
  29857. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT38_SHIFT (6U)
  29858. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT38_MASK)
  29859. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT39_MASK (0x80U)
  29860. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT39_SHIFT (7U)
  29861. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT39_MASK)
  29862. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT40_MASK (0x100U)
  29863. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT40_SHIFT (8U)
  29864. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT40_MASK)
  29865. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT41_MASK (0x200U)
  29866. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT41_SHIFT (9U)
  29867. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT41_MASK)
  29868. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT42_MASK (0x400U)
  29869. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT42_SHIFT (10U)
  29870. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT42_MASK)
  29871. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT43_MASK (0x800U)
  29872. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT43_SHIFT (11U)
  29873. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT43_MASK)
  29874. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT44_MASK (0x1000U)
  29875. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT44_SHIFT (12U)
  29876. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT44_MASK)
  29877. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT45_MASK (0x2000U)
  29878. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT45_SHIFT (13U)
  29879. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT45_MASK)
  29880. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT46_MASK (0x4000U)
  29881. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT46_SHIFT (14U)
  29882. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT46_MASK)
  29883. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT47_MASK (0x8000U)
  29884. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT47_SHIFT (15U)
  29885. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT47_MASK)
  29886. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT48_MASK (0x10000U)
  29887. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT48_SHIFT (16U)
  29888. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT48_MASK)
  29889. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT49_MASK (0x20000U)
  29890. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT49_SHIFT (17U)
  29891. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT49_MASK)
  29892. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT50_MASK (0x40000U)
  29893. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT50_SHIFT (18U)
  29894. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT50_MASK)
  29895. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT51_MASK (0x80000U)
  29896. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT51_SHIFT (19U)
  29897. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT51_MASK)
  29898. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT52_MASK (0x100000U)
  29899. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT52_SHIFT (20U)
  29900. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT52_MASK)
  29901. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT53_MASK (0x200000U)
  29902. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT53_SHIFT (21U)
  29903. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT53_MASK)
  29904. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT54_MASK (0x400000U)
  29905. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT54_SHIFT (22U)
  29906. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT54_MASK)
  29907. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT55_MASK (0x800000U)
  29908. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT55_SHIFT (23U)
  29909. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT55_MASK)
  29910. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT56_MASK (0x1000000U)
  29911. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT56_SHIFT (24U)
  29912. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT56_MASK)
  29913. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT57_MASK (0x2000000U)
  29914. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT57_SHIFT (25U)
  29915. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT57_MASK)
  29916. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT58_MASK (0x4000000U)
  29917. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT58_SHIFT (26U)
  29918. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT58_MASK)
  29919. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT59_MASK (0x8000000U)
  29920. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT59_SHIFT (27U)
  29921. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT59_MASK)
  29922. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT60_MASK (0x10000000U)
  29923. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT60_SHIFT (28U)
  29924. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT60_MASK)
  29925. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT61_MASK (0x20000000U)
  29926. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT61_SHIFT (29U)
  29927. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT61_MASK)
  29928. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT62_MASK (0x40000000U)
  29929. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT62_SHIFT (30U)
  29930. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT62_MASK)
  29931. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT63_MASK (0x80000000U)
  29932. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT63_SHIFT (31U)
  29933. #define PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_1_LUTOUT63_MASK)
  29934. /*! @name WFE_B_STG3_F8X1_OUT0_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  29935. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT64_MASK (0x1U)
  29936. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT64_SHIFT (0U)
  29937. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT64_MASK)
  29938. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT65_MASK (0x2U)
  29939. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT65_SHIFT (1U)
  29940. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT65_MASK)
  29941. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT66_MASK (0x4U)
  29942. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT66_SHIFT (2U)
  29943. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT66_MASK)
  29944. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT67_MASK (0x8U)
  29945. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT67_SHIFT (3U)
  29946. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT67_MASK)
  29947. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT68_MASK (0x10U)
  29948. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT68_SHIFT (4U)
  29949. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT68_MASK)
  29950. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT69_MASK (0x20U)
  29951. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT69_SHIFT (5U)
  29952. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT69_MASK)
  29953. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT70_MASK (0x40U)
  29954. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT70_SHIFT (6U)
  29955. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT70_MASK)
  29956. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT71_MASK (0x80U)
  29957. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT71_SHIFT (7U)
  29958. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT71_MASK)
  29959. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT72_MASK (0x100U)
  29960. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT72_SHIFT (8U)
  29961. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT72_MASK)
  29962. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT73_MASK (0x200U)
  29963. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT73_SHIFT (9U)
  29964. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT73_MASK)
  29965. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT74_MASK (0x400U)
  29966. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT74_SHIFT (10U)
  29967. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT74_MASK)
  29968. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT75_MASK (0x800U)
  29969. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT75_SHIFT (11U)
  29970. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT75_MASK)
  29971. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT76_MASK (0x1000U)
  29972. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT76_SHIFT (12U)
  29973. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT76_MASK)
  29974. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT77_MASK (0x2000U)
  29975. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT77_SHIFT (13U)
  29976. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT77_MASK)
  29977. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT78_MASK (0x4000U)
  29978. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT78_SHIFT (14U)
  29979. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT78_MASK)
  29980. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT79_MASK (0x8000U)
  29981. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT79_SHIFT (15U)
  29982. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT79_MASK)
  29983. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT80_MASK (0x10000U)
  29984. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT80_SHIFT (16U)
  29985. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT80_MASK)
  29986. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT81_MASK (0x20000U)
  29987. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT81_SHIFT (17U)
  29988. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT81_MASK)
  29989. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT82_MASK (0x40000U)
  29990. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT82_SHIFT (18U)
  29991. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT82_MASK)
  29992. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT83_MASK (0x80000U)
  29993. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT83_SHIFT (19U)
  29994. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT83_MASK)
  29995. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT84_MASK (0x100000U)
  29996. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT84_SHIFT (20U)
  29997. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT84_MASK)
  29998. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT85_MASK (0x200000U)
  29999. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT85_SHIFT (21U)
  30000. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT85_MASK)
  30001. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT86_MASK (0x400000U)
  30002. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT86_SHIFT (22U)
  30003. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT86_MASK)
  30004. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT87_MASK (0x800000U)
  30005. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT87_SHIFT (23U)
  30006. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT87_MASK)
  30007. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT88_MASK (0x1000000U)
  30008. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT88_SHIFT (24U)
  30009. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT88_MASK)
  30010. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT89_MASK (0x2000000U)
  30011. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT89_SHIFT (25U)
  30012. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT89_MASK)
  30013. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT90_MASK (0x4000000U)
  30014. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT90_SHIFT (26U)
  30015. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT90_MASK)
  30016. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT91_MASK (0x8000000U)
  30017. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT91_SHIFT (27U)
  30018. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT91_MASK)
  30019. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT92_MASK (0x10000000U)
  30020. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT92_SHIFT (28U)
  30021. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT92_MASK)
  30022. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT93_MASK (0x20000000U)
  30023. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT93_SHIFT (29U)
  30024. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT93_MASK)
  30025. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT94_MASK (0x40000000U)
  30026. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT94_SHIFT (30U)
  30027. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT94_MASK)
  30028. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT95_MASK (0x80000000U)
  30029. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT95_SHIFT (31U)
  30030. #define PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_2_LUTOUT95_MASK)
  30031. /*! @name WFE_B_STG3_F8X1_OUT0_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30032. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT96_MASK (0x1U)
  30033. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT96_SHIFT (0U)
  30034. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT96_MASK)
  30035. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT97_MASK (0x2U)
  30036. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT97_SHIFT (1U)
  30037. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT97_MASK)
  30038. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT98_MASK (0x4U)
  30039. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT98_SHIFT (2U)
  30040. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT98_MASK)
  30041. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT99_MASK (0x8U)
  30042. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT99_SHIFT (3U)
  30043. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT99_MASK)
  30044. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT100_MASK (0x10U)
  30045. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT100_SHIFT (4U)
  30046. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT100_MASK)
  30047. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT101_MASK (0x20U)
  30048. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT101_SHIFT (5U)
  30049. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT101_MASK)
  30050. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT102_MASK (0x40U)
  30051. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT102_SHIFT (6U)
  30052. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT102_MASK)
  30053. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT103_MASK (0x80U)
  30054. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT103_SHIFT (7U)
  30055. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT103_MASK)
  30056. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT104_MASK (0x100U)
  30057. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT104_SHIFT (8U)
  30058. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT104_MASK)
  30059. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT105_MASK (0x200U)
  30060. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT105_SHIFT (9U)
  30061. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT105_MASK)
  30062. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT106_MASK (0x400U)
  30063. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT106_SHIFT (10U)
  30064. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT106_MASK)
  30065. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT107_MASK (0x800U)
  30066. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT107_SHIFT (11U)
  30067. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT107_MASK)
  30068. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT108_MASK (0x1000U)
  30069. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT108_SHIFT (12U)
  30070. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT108_MASK)
  30071. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT109_MASK (0x2000U)
  30072. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT109_SHIFT (13U)
  30073. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT109_MASK)
  30074. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT110_MASK (0x4000U)
  30075. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT110_SHIFT (14U)
  30076. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT110_MASK)
  30077. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT111_MASK (0x8000U)
  30078. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT111_SHIFT (15U)
  30079. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT111_MASK)
  30080. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT112_MASK (0x10000U)
  30081. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT112_SHIFT (16U)
  30082. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT112_MASK)
  30083. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT113_MASK (0x20000U)
  30084. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT113_SHIFT (17U)
  30085. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT113_MASK)
  30086. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT114_MASK (0x40000U)
  30087. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT114_SHIFT (18U)
  30088. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT114_MASK)
  30089. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT115_MASK (0x80000U)
  30090. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT115_SHIFT (19U)
  30091. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT115_MASK)
  30092. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT116_MASK (0x100000U)
  30093. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT116_SHIFT (20U)
  30094. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT116_MASK)
  30095. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT117_MASK (0x200000U)
  30096. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT117_SHIFT (21U)
  30097. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT117_MASK)
  30098. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT118_MASK (0x400000U)
  30099. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT118_SHIFT (22U)
  30100. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT118_MASK)
  30101. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT119_MASK (0x800000U)
  30102. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT119_SHIFT (23U)
  30103. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT119_MASK)
  30104. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT120_MASK (0x1000000U)
  30105. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT120_SHIFT (24U)
  30106. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT120_MASK)
  30107. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT121_MASK (0x2000000U)
  30108. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT121_SHIFT (25U)
  30109. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT121_MASK)
  30110. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT122_MASK (0x4000000U)
  30111. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT122_SHIFT (26U)
  30112. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT122_MASK)
  30113. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT123_MASK (0x8000000U)
  30114. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT123_SHIFT (27U)
  30115. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT123_MASK)
  30116. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT124_MASK (0x10000000U)
  30117. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT124_SHIFT (28U)
  30118. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT124_MASK)
  30119. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT125_MASK (0x20000000U)
  30120. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT125_SHIFT (29U)
  30121. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT125_MASK)
  30122. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT126_MASK (0x40000000U)
  30123. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT126_SHIFT (30U)
  30124. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT126_MASK)
  30125. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT127_MASK (0x80000000U)
  30126. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT127_SHIFT (31U)
  30127. #define PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_3_LUTOUT127_MASK)
  30128. /*! @name WFE_B_STG3_F8X1_OUT0_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30129. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT128_MASK (0x1U)
  30130. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT128_SHIFT (0U)
  30131. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT128_MASK)
  30132. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT129_MASK (0x2U)
  30133. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT129_SHIFT (1U)
  30134. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT129_MASK)
  30135. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT130_MASK (0x4U)
  30136. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT130_SHIFT (2U)
  30137. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT130_MASK)
  30138. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT131_MASK (0x8U)
  30139. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT131_SHIFT (3U)
  30140. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT131_MASK)
  30141. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT132_MASK (0x10U)
  30142. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT132_SHIFT (4U)
  30143. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT132_MASK)
  30144. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT133_MASK (0x20U)
  30145. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT133_SHIFT (5U)
  30146. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT133_MASK)
  30147. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT134_MASK (0x40U)
  30148. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT134_SHIFT (6U)
  30149. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT134_MASK)
  30150. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT135_MASK (0x80U)
  30151. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT135_SHIFT (7U)
  30152. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT135_MASK)
  30153. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT136_MASK (0x100U)
  30154. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT136_SHIFT (8U)
  30155. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT136_MASK)
  30156. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT137_MASK (0x200U)
  30157. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT137_SHIFT (9U)
  30158. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT137_MASK)
  30159. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT138_MASK (0x400U)
  30160. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT138_SHIFT (10U)
  30161. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT138_MASK)
  30162. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT139_MASK (0x800U)
  30163. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT139_SHIFT (11U)
  30164. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT139_MASK)
  30165. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT140_MASK (0x1000U)
  30166. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT140_SHIFT (12U)
  30167. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT140_MASK)
  30168. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT141_MASK (0x2000U)
  30169. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT141_SHIFT (13U)
  30170. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT141_MASK)
  30171. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT142_MASK (0x4000U)
  30172. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT142_SHIFT (14U)
  30173. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT142_MASK)
  30174. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT143_MASK (0x8000U)
  30175. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT143_SHIFT (15U)
  30176. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT143_MASK)
  30177. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT144_MASK (0x10000U)
  30178. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT144_SHIFT (16U)
  30179. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT144_MASK)
  30180. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT145_MASK (0x20000U)
  30181. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT145_SHIFT (17U)
  30182. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT145_MASK)
  30183. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT146_MASK (0x40000U)
  30184. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT146_SHIFT (18U)
  30185. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT146_MASK)
  30186. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT147_MASK (0x80000U)
  30187. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT147_SHIFT (19U)
  30188. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT147_MASK)
  30189. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT148_MASK (0x100000U)
  30190. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT148_SHIFT (20U)
  30191. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT148_MASK)
  30192. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT149_MASK (0x200000U)
  30193. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT149_SHIFT (21U)
  30194. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT149_MASK)
  30195. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT150_MASK (0x400000U)
  30196. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT150_SHIFT (22U)
  30197. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT150_MASK)
  30198. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT151_MASK (0x800000U)
  30199. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT151_SHIFT (23U)
  30200. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT151_MASK)
  30201. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT152_MASK (0x1000000U)
  30202. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT152_SHIFT (24U)
  30203. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT152_MASK)
  30204. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT153_MASK (0x2000000U)
  30205. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT153_SHIFT (25U)
  30206. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT153_MASK)
  30207. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT154_MASK (0x4000000U)
  30208. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT154_SHIFT (26U)
  30209. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT154_MASK)
  30210. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT155_MASK (0x8000000U)
  30211. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT155_SHIFT (27U)
  30212. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT155_MASK)
  30213. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT156_MASK (0x10000000U)
  30214. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT156_SHIFT (28U)
  30215. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT156_MASK)
  30216. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT157_MASK (0x20000000U)
  30217. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT157_SHIFT (29U)
  30218. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT157_MASK)
  30219. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT158_MASK (0x40000000U)
  30220. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT158_SHIFT (30U)
  30221. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT158_MASK)
  30222. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT159_MASK (0x80000000U)
  30223. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT159_SHIFT (31U)
  30224. #define PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_4_LUTOUT159_MASK)
  30225. /*! @name WFE_B_STG3_F8X1_OUT0_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30226. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT160_MASK (0x1U)
  30227. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT160_SHIFT (0U)
  30228. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT160_MASK)
  30229. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT161_MASK (0x2U)
  30230. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT161_SHIFT (1U)
  30231. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT161_MASK)
  30232. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT162_MASK (0x4U)
  30233. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT162_SHIFT (2U)
  30234. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT162_MASK)
  30235. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT163_MASK (0x8U)
  30236. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT163_SHIFT (3U)
  30237. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT163_MASK)
  30238. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT164_MASK (0x10U)
  30239. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT164_SHIFT (4U)
  30240. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT164_MASK)
  30241. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT165_MASK (0x20U)
  30242. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT165_SHIFT (5U)
  30243. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT165_MASK)
  30244. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT166_MASK (0x40U)
  30245. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT166_SHIFT (6U)
  30246. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT166_MASK)
  30247. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT167_MASK (0x80U)
  30248. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT167_SHIFT (7U)
  30249. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT167_MASK)
  30250. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT168_MASK (0x100U)
  30251. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT168_SHIFT (8U)
  30252. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT168_MASK)
  30253. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT169_MASK (0x200U)
  30254. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT169_SHIFT (9U)
  30255. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT169_MASK)
  30256. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT170_MASK (0x400U)
  30257. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT170_SHIFT (10U)
  30258. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT170_MASK)
  30259. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT171_MASK (0x800U)
  30260. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT171_SHIFT (11U)
  30261. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT171_MASK)
  30262. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT172_MASK (0x1000U)
  30263. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT172_SHIFT (12U)
  30264. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT172_MASK)
  30265. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT173_MASK (0x2000U)
  30266. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT173_SHIFT (13U)
  30267. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT173_MASK)
  30268. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT174_MASK (0x4000U)
  30269. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT174_SHIFT (14U)
  30270. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT174_MASK)
  30271. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT175_MASK (0x8000U)
  30272. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT175_SHIFT (15U)
  30273. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT175_MASK)
  30274. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT176_MASK (0x10000U)
  30275. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT176_SHIFT (16U)
  30276. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT176_MASK)
  30277. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT177_MASK (0x20000U)
  30278. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT177_SHIFT (17U)
  30279. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT177_MASK)
  30280. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT178_MASK (0x40000U)
  30281. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT178_SHIFT (18U)
  30282. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT178_MASK)
  30283. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT179_MASK (0x80000U)
  30284. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT179_SHIFT (19U)
  30285. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT179_MASK)
  30286. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT180_MASK (0x100000U)
  30287. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT180_SHIFT (20U)
  30288. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT180_MASK)
  30289. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT181_MASK (0x200000U)
  30290. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT181_SHIFT (21U)
  30291. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT181_MASK)
  30292. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT182_MASK (0x400000U)
  30293. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT182_SHIFT (22U)
  30294. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT182_MASK)
  30295. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT183_MASK (0x800000U)
  30296. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT183_SHIFT (23U)
  30297. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT183_MASK)
  30298. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT184_MASK (0x1000000U)
  30299. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT184_SHIFT (24U)
  30300. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT184_MASK)
  30301. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT185_MASK (0x2000000U)
  30302. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT185_SHIFT (25U)
  30303. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT185_MASK)
  30304. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT186_MASK (0x4000000U)
  30305. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT186_SHIFT (26U)
  30306. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT186_MASK)
  30307. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT187_MASK (0x8000000U)
  30308. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT187_SHIFT (27U)
  30309. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT187_MASK)
  30310. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT188_MASK (0x10000000U)
  30311. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT188_SHIFT (28U)
  30312. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT188_MASK)
  30313. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT189_MASK (0x20000000U)
  30314. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT189_SHIFT (29U)
  30315. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT189_MASK)
  30316. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT190_MASK (0x40000000U)
  30317. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT190_SHIFT (30U)
  30318. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT190_MASK)
  30319. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT191_MASK (0x80000000U)
  30320. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT191_SHIFT (31U)
  30321. #define PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_5_LUTOUT191_MASK)
  30322. /*! @name WFE_B_STG3_F8X1_OUT0_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30323. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT192_MASK (0x1U)
  30324. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT192_SHIFT (0U)
  30325. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT192_MASK)
  30326. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT193_MASK (0x2U)
  30327. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT193_SHIFT (1U)
  30328. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT193_MASK)
  30329. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT194_MASK (0x4U)
  30330. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT194_SHIFT (2U)
  30331. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT194_MASK)
  30332. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT195_MASK (0x8U)
  30333. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT195_SHIFT (3U)
  30334. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT195_MASK)
  30335. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT196_MASK (0x10U)
  30336. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT196_SHIFT (4U)
  30337. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT196_MASK)
  30338. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT197_MASK (0x20U)
  30339. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT197_SHIFT (5U)
  30340. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT197_MASK)
  30341. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT198_MASK (0x40U)
  30342. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT198_SHIFT (6U)
  30343. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT198_MASK)
  30344. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT199_MASK (0x80U)
  30345. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT199_SHIFT (7U)
  30346. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT199_MASK)
  30347. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT200_MASK (0x100U)
  30348. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT200_SHIFT (8U)
  30349. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT200_MASK)
  30350. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT201_MASK (0x200U)
  30351. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT201_SHIFT (9U)
  30352. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT201_MASK)
  30353. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT202_MASK (0x400U)
  30354. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT202_SHIFT (10U)
  30355. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT202_MASK)
  30356. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT203_MASK (0x800U)
  30357. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT203_SHIFT (11U)
  30358. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT203_MASK)
  30359. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT204_MASK (0x1000U)
  30360. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT204_SHIFT (12U)
  30361. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT204_MASK)
  30362. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT205_MASK (0x2000U)
  30363. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT205_SHIFT (13U)
  30364. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT205_MASK)
  30365. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT206_MASK (0x4000U)
  30366. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT206_SHIFT (14U)
  30367. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT206_MASK)
  30368. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT207_MASK (0x8000U)
  30369. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT207_SHIFT (15U)
  30370. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT207_MASK)
  30371. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT208_MASK (0x10000U)
  30372. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT208_SHIFT (16U)
  30373. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT208_MASK)
  30374. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT209_MASK (0x20000U)
  30375. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT209_SHIFT (17U)
  30376. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT209_MASK)
  30377. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT210_MASK (0x40000U)
  30378. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT210_SHIFT (18U)
  30379. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT210_MASK)
  30380. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT211_MASK (0x80000U)
  30381. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT211_SHIFT (19U)
  30382. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT211_MASK)
  30383. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT212_MASK (0x100000U)
  30384. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT212_SHIFT (20U)
  30385. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT212_MASK)
  30386. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT213_MASK (0x200000U)
  30387. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT213_SHIFT (21U)
  30388. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT213_MASK)
  30389. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT214_MASK (0x400000U)
  30390. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT214_SHIFT (22U)
  30391. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT214_MASK)
  30392. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT215_MASK (0x800000U)
  30393. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT215_SHIFT (23U)
  30394. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT215_MASK)
  30395. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT216_MASK (0x1000000U)
  30396. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT216_SHIFT (24U)
  30397. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT216_MASK)
  30398. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT217_MASK (0x2000000U)
  30399. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT217_SHIFT (25U)
  30400. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT217_MASK)
  30401. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT218_MASK (0x4000000U)
  30402. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT218_SHIFT (26U)
  30403. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT218_MASK)
  30404. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT219_MASK (0x8000000U)
  30405. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT219_SHIFT (27U)
  30406. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT219_MASK)
  30407. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT220_MASK (0x10000000U)
  30408. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT220_SHIFT (28U)
  30409. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT220_MASK)
  30410. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT221_MASK (0x20000000U)
  30411. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT221_SHIFT (29U)
  30412. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT221_MASK)
  30413. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT222_MASK (0x40000000U)
  30414. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT222_SHIFT (30U)
  30415. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT222_MASK)
  30416. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT223_MASK (0x80000000U)
  30417. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT223_SHIFT (31U)
  30418. #define PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_6_LUTOUT223_MASK)
  30419. /*! @name WFE_B_STG3_F8X1_OUT0_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30420. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT224_MASK (0x1U)
  30421. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT224_SHIFT (0U)
  30422. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT224_MASK)
  30423. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT225_MASK (0x2U)
  30424. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT225_SHIFT (1U)
  30425. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT225_MASK)
  30426. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT226_MASK (0x4U)
  30427. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT226_SHIFT (2U)
  30428. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT226_MASK)
  30429. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT227_MASK (0x8U)
  30430. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT227_SHIFT (3U)
  30431. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT227_MASK)
  30432. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT228_MASK (0x10U)
  30433. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT228_SHIFT (4U)
  30434. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT228_MASK)
  30435. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT229_MASK (0x20U)
  30436. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT229_SHIFT (5U)
  30437. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT229_MASK)
  30438. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT230_MASK (0x40U)
  30439. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT230_SHIFT (6U)
  30440. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT230_MASK)
  30441. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT231_MASK (0x80U)
  30442. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT231_SHIFT (7U)
  30443. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT231_MASK)
  30444. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT232_MASK (0x100U)
  30445. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT232_SHIFT (8U)
  30446. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT232_MASK)
  30447. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT233_MASK (0x200U)
  30448. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT233_SHIFT (9U)
  30449. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT233_MASK)
  30450. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT234_MASK (0x400U)
  30451. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT234_SHIFT (10U)
  30452. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT234_MASK)
  30453. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT235_MASK (0x800U)
  30454. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT235_SHIFT (11U)
  30455. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT235_MASK)
  30456. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT236_MASK (0x1000U)
  30457. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT236_SHIFT (12U)
  30458. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT236_MASK)
  30459. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT237_MASK (0x2000U)
  30460. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT237_SHIFT (13U)
  30461. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT237_MASK)
  30462. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT238_MASK (0x4000U)
  30463. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT238_SHIFT (14U)
  30464. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT238_MASK)
  30465. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT239_MASK (0x8000U)
  30466. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT239_SHIFT (15U)
  30467. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT239_MASK)
  30468. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT240_MASK (0x10000U)
  30469. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT240_SHIFT (16U)
  30470. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT240_MASK)
  30471. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT241_MASK (0x20000U)
  30472. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT241_SHIFT (17U)
  30473. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT241_MASK)
  30474. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT242_MASK (0x40000U)
  30475. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT242_SHIFT (18U)
  30476. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT242_MASK)
  30477. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT243_MASK (0x80000U)
  30478. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT243_SHIFT (19U)
  30479. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT243_MASK)
  30480. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT244_MASK (0x100000U)
  30481. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT244_SHIFT (20U)
  30482. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT244_MASK)
  30483. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT245_MASK (0x200000U)
  30484. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT245_SHIFT (21U)
  30485. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT245_MASK)
  30486. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT246_MASK (0x400000U)
  30487. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT246_SHIFT (22U)
  30488. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT246_MASK)
  30489. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT247_MASK (0x800000U)
  30490. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT247_SHIFT (23U)
  30491. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT247_MASK)
  30492. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT248_MASK (0x1000000U)
  30493. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT248_SHIFT (24U)
  30494. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT248_MASK)
  30495. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT249_MASK (0x2000000U)
  30496. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT249_SHIFT (25U)
  30497. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT249_MASK)
  30498. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT250_MASK (0x4000000U)
  30499. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT250_SHIFT (26U)
  30500. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT250_MASK)
  30501. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT251_MASK (0x8000000U)
  30502. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT251_SHIFT (27U)
  30503. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT251_MASK)
  30504. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT252_MASK (0x10000000U)
  30505. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT252_SHIFT (28U)
  30506. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT252_MASK)
  30507. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT253_MASK (0x20000000U)
  30508. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT253_SHIFT (29U)
  30509. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT253_MASK)
  30510. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT254_MASK (0x40000000U)
  30511. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT254_SHIFT (30U)
  30512. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT254_MASK)
  30513. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT255_MASK (0x80000000U)
  30514. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT255_SHIFT (31U)
  30515. #define PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT0_7_LUTOUT255_MASK)
  30516. /*! @name WFE_B_STG3_F8X1_OUT1_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30517. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT0_MASK (0x1U)
  30518. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT0_SHIFT (0U)
  30519. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT0_MASK)
  30520. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT1_MASK (0x2U)
  30521. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT1_SHIFT (1U)
  30522. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT1_MASK)
  30523. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT2_MASK (0x4U)
  30524. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT2_SHIFT (2U)
  30525. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT2_MASK)
  30526. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT3_MASK (0x8U)
  30527. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT3_SHIFT (3U)
  30528. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT3_MASK)
  30529. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT4_MASK (0x10U)
  30530. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT4_SHIFT (4U)
  30531. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT4_MASK)
  30532. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT5_MASK (0x20U)
  30533. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT5_SHIFT (5U)
  30534. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT5_MASK)
  30535. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT6_MASK (0x40U)
  30536. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT6_SHIFT (6U)
  30537. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT6_MASK)
  30538. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT7_MASK (0x80U)
  30539. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT7_SHIFT (7U)
  30540. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT7_MASK)
  30541. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT8_MASK (0x100U)
  30542. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT8_SHIFT (8U)
  30543. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT8_MASK)
  30544. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT9_MASK (0x200U)
  30545. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT9_SHIFT (9U)
  30546. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT9_MASK)
  30547. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT10_MASK (0x400U)
  30548. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT10_SHIFT (10U)
  30549. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT10_MASK)
  30550. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT11_MASK (0x800U)
  30551. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT11_SHIFT (11U)
  30552. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT11_MASK)
  30553. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT12_MASK (0x1000U)
  30554. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT12_SHIFT (12U)
  30555. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT12_MASK)
  30556. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT13_MASK (0x2000U)
  30557. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT13_SHIFT (13U)
  30558. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT13_MASK)
  30559. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT14_MASK (0x4000U)
  30560. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT14_SHIFT (14U)
  30561. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT14_MASK)
  30562. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT15_MASK (0x8000U)
  30563. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT15_SHIFT (15U)
  30564. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT15_MASK)
  30565. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT16_MASK (0x10000U)
  30566. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT16_SHIFT (16U)
  30567. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT16_MASK)
  30568. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT17_MASK (0x20000U)
  30569. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT17_SHIFT (17U)
  30570. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT17_MASK)
  30571. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT18_MASK (0x40000U)
  30572. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT18_SHIFT (18U)
  30573. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT18_MASK)
  30574. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT19_MASK (0x80000U)
  30575. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT19_SHIFT (19U)
  30576. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT19_MASK)
  30577. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT20_MASK (0x100000U)
  30578. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT20_SHIFT (20U)
  30579. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT20_MASK)
  30580. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT21_MASK (0x200000U)
  30581. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT21_SHIFT (21U)
  30582. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT21_MASK)
  30583. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT22_MASK (0x400000U)
  30584. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT22_SHIFT (22U)
  30585. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT22_MASK)
  30586. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT23_MASK (0x800000U)
  30587. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT23_SHIFT (23U)
  30588. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT23_MASK)
  30589. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT24_MASK (0x1000000U)
  30590. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT24_SHIFT (24U)
  30591. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT24_MASK)
  30592. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT25_MASK (0x2000000U)
  30593. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT25_SHIFT (25U)
  30594. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT25_MASK)
  30595. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT26_MASK (0x4000000U)
  30596. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT26_SHIFT (26U)
  30597. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT26_MASK)
  30598. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT27_MASK (0x8000000U)
  30599. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT27_SHIFT (27U)
  30600. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT27_MASK)
  30601. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT28_MASK (0x10000000U)
  30602. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT28_SHIFT (28U)
  30603. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT28_MASK)
  30604. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT29_MASK (0x20000000U)
  30605. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT29_SHIFT (29U)
  30606. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT29_MASK)
  30607. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT30_MASK (0x40000000U)
  30608. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT30_SHIFT (30U)
  30609. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT30_MASK)
  30610. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT31_MASK (0x80000000U)
  30611. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT31_SHIFT (31U)
  30612. #define PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_0_LUTOUT31_MASK)
  30613. /*! @name WFE_B_STG3_F8X1_OUT1_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30614. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT32_MASK (0x1U)
  30615. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT32_SHIFT (0U)
  30616. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT32_MASK)
  30617. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT33_MASK (0x2U)
  30618. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT33_SHIFT (1U)
  30619. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT33_MASK)
  30620. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT34_MASK (0x4U)
  30621. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT34_SHIFT (2U)
  30622. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT34_MASK)
  30623. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT35_MASK (0x8U)
  30624. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT35_SHIFT (3U)
  30625. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT35_MASK)
  30626. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT36_MASK (0x10U)
  30627. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT36_SHIFT (4U)
  30628. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT36_MASK)
  30629. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT37_MASK (0x20U)
  30630. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT37_SHIFT (5U)
  30631. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT37_MASK)
  30632. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT38_MASK (0x40U)
  30633. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT38_SHIFT (6U)
  30634. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT38_MASK)
  30635. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT39_MASK (0x80U)
  30636. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT39_SHIFT (7U)
  30637. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT39_MASK)
  30638. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT40_MASK (0x100U)
  30639. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT40_SHIFT (8U)
  30640. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT40_MASK)
  30641. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT41_MASK (0x200U)
  30642. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT41_SHIFT (9U)
  30643. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT41_MASK)
  30644. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT42_MASK (0x400U)
  30645. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT42_SHIFT (10U)
  30646. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT42_MASK)
  30647. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT43_MASK (0x800U)
  30648. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT43_SHIFT (11U)
  30649. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT43_MASK)
  30650. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT44_MASK (0x1000U)
  30651. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT44_SHIFT (12U)
  30652. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT44_MASK)
  30653. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT45_MASK (0x2000U)
  30654. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT45_SHIFT (13U)
  30655. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT45_MASK)
  30656. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT46_MASK (0x4000U)
  30657. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT46_SHIFT (14U)
  30658. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT46_MASK)
  30659. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT47_MASK (0x8000U)
  30660. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT47_SHIFT (15U)
  30661. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT47_MASK)
  30662. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT48_MASK (0x10000U)
  30663. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT48_SHIFT (16U)
  30664. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT48_MASK)
  30665. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT49_MASK (0x20000U)
  30666. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT49_SHIFT (17U)
  30667. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT49_MASK)
  30668. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT50_MASK (0x40000U)
  30669. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT50_SHIFT (18U)
  30670. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT50_MASK)
  30671. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT51_MASK (0x80000U)
  30672. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT51_SHIFT (19U)
  30673. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT51_MASK)
  30674. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT52_MASK (0x100000U)
  30675. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT52_SHIFT (20U)
  30676. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT52_MASK)
  30677. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT53_MASK (0x200000U)
  30678. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT53_SHIFT (21U)
  30679. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT53_MASK)
  30680. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT54_MASK (0x400000U)
  30681. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT54_SHIFT (22U)
  30682. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT54_MASK)
  30683. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT55_MASK (0x800000U)
  30684. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT55_SHIFT (23U)
  30685. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT55_MASK)
  30686. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT56_MASK (0x1000000U)
  30687. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT56_SHIFT (24U)
  30688. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT56_MASK)
  30689. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT57_MASK (0x2000000U)
  30690. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT57_SHIFT (25U)
  30691. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT57_MASK)
  30692. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT58_MASK (0x4000000U)
  30693. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT58_SHIFT (26U)
  30694. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT58_MASK)
  30695. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT59_MASK (0x8000000U)
  30696. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT59_SHIFT (27U)
  30697. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT59_MASK)
  30698. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT60_MASK (0x10000000U)
  30699. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT60_SHIFT (28U)
  30700. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT60_MASK)
  30701. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT61_MASK (0x20000000U)
  30702. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT61_SHIFT (29U)
  30703. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT61_MASK)
  30704. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT62_MASK (0x40000000U)
  30705. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT62_SHIFT (30U)
  30706. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT62_MASK)
  30707. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT63_MASK (0x80000000U)
  30708. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT63_SHIFT (31U)
  30709. #define PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_1_LUTOUT63_MASK)
  30710. /*! @name WFE_B_STG3_F8X1_OUT1_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30711. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT64_MASK (0x1U)
  30712. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT64_SHIFT (0U)
  30713. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT64_MASK)
  30714. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT65_MASK (0x2U)
  30715. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT65_SHIFT (1U)
  30716. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT65_MASK)
  30717. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT66_MASK (0x4U)
  30718. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT66_SHIFT (2U)
  30719. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT66_MASK)
  30720. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT67_MASK (0x8U)
  30721. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT67_SHIFT (3U)
  30722. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT67_MASK)
  30723. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT68_MASK (0x10U)
  30724. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT68_SHIFT (4U)
  30725. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT68_MASK)
  30726. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT69_MASK (0x20U)
  30727. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT69_SHIFT (5U)
  30728. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT69_MASK)
  30729. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT70_MASK (0x40U)
  30730. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT70_SHIFT (6U)
  30731. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT70_MASK)
  30732. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT71_MASK (0x80U)
  30733. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT71_SHIFT (7U)
  30734. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT71_MASK)
  30735. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT72_MASK (0x100U)
  30736. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT72_SHIFT (8U)
  30737. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT72_MASK)
  30738. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT73_MASK (0x200U)
  30739. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT73_SHIFT (9U)
  30740. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT73_MASK)
  30741. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT74_MASK (0x400U)
  30742. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT74_SHIFT (10U)
  30743. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT74_MASK)
  30744. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT75_MASK (0x800U)
  30745. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT75_SHIFT (11U)
  30746. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT75_MASK)
  30747. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT76_MASK (0x1000U)
  30748. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT76_SHIFT (12U)
  30749. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT76_MASK)
  30750. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT77_MASK (0x2000U)
  30751. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT77_SHIFT (13U)
  30752. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT77_MASK)
  30753. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT78_MASK (0x4000U)
  30754. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT78_SHIFT (14U)
  30755. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT78_MASK)
  30756. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT79_MASK (0x8000U)
  30757. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT79_SHIFT (15U)
  30758. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT79_MASK)
  30759. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT80_MASK (0x10000U)
  30760. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT80_SHIFT (16U)
  30761. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT80_MASK)
  30762. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT81_MASK (0x20000U)
  30763. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT81_SHIFT (17U)
  30764. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT81_MASK)
  30765. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT82_MASK (0x40000U)
  30766. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT82_SHIFT (18U)
  30767. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT82_MASK)
  30768. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT83_MASK (0x80000U)
  30769. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT83_SHIFT (19U)
  30770. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT83_MASK)
  30771. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT84_MASK (0x100000U)
  30772. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT84_SHIFT (20U)
  30773. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT84_MASK)
  30774. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT85_MASK (0x200000U)
  30775. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT85_SHIFT (21U)
  30776. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT85_MASK)
  30777. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT86_MASK (0x400000U)
  30778. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT86_SHIFT (22U)
  30779. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT86_MASK)
  30780. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT87_MASK (0x800000U)
  30781. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT87_SHIFT (23U)
  30782. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT87_MASK)
  30783. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT88_MASK (0x1000000U)
  30784. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT88_SHIFT (24U)
  30785. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT88_MASK)
  30786. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT89_MASK (0x2000000U)
  30787. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT89_SHIFT (25U)
  30788. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT89_MASK)
  30789. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT90_MASK (0x4000000U)
  30790. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT90_SHIFT (26U)
  30791. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT90_MASK)
  30792. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT91_MASK (0x8000000U)
  30793. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT91_SHIFT (27U)
  30794. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT91_MASK)
  30795. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT92_MASK (0x10000000U)
  30796. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT92_SHIFT (28U)
  30797. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT92_MASK)
  30798. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT93_MASK (0x20000000U)
  30799. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT93_SHIFT (29U)
  30800. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT93_MASK)
  30801. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT94_MASK (0x40000000U)
  30802. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT94_SHIFT (30U)
  30803. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT94_MASK)
  30804. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT95_MASK (0x80000000U)
  30805. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT95_SHIFT (31U)
  30806. #define PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_2_LUTOUT95_MASK)
  30807. /*! @name WFE_B_STG3_F8X1_OUT1_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30808. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT96_MASK (0x1U)
  30809. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT96_SHIFT (0U)
  30810. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT96_MASK)
  30811. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT97_MASK (0x2U)
  30812. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT97_SHIFT (1U)
  30813. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT97_MASK)
  30814. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT98_MASK (0x4U)
  30815. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT98_SHIFT (2U)
  30816. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT98_MASK)
  30817. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT99_MASK (0x8U)
  30818. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT99_SHIFT (3U)
  30819. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT99_MASK)
  30820. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT100_MASK (0x10U)
  30821. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT100_SHIFT (4U)
  30822. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT100_MASK)
  30823. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT101_MASK (0x20U)
  30824. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT101_SHIFT (5U)
  30825. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT101_MASK)
  30826. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT102_MASK (0x40U)
  30827. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT102_SHIFT (6U)
  30828. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT102_MASK)
  30829. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT103_MASK (0x80U)
  30830. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT103_SHIFT (7U)
  30831. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT103_MASK)
  30832. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT104_MASK (0x100U)
  30833. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT104_SHIFT (8U)
  30834. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT104_MASK)
  30835. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT105_MASK (0x200U)
  30836. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT105_SHIFT (9U)
  30837. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT105_MASK)
  30838. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT106_MASK (0x400U)
  30839. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT106_SHIFT (10U)
  30840. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT106_MASK)
  30841. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT107_MASK (0x800U)
  30842. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT107_SHIFT (11U)
  30843. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT107_MASK)
  30844. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT108_MASK (0x1000U)
  30845. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT108_SHIFT (12U)
  30846. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT108_MASK)
  30847. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT109_MASK (0x2000U)
  30848. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT109_SHIFT (13U)
  30849. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT109_MASK)
  30850. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT110_MASK (0x4000U)
  30851. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT110_SHIFT (14U)
  30852. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT110_MASK)
  30853. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT111_MASK (0x8000U)
  30854. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT111_SHIFT (15U)
  30855. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT111_MASK)
  30856. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT112_MASK (0x10000U)
  30857. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT112_SHIFT (16U)
  30858. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT112_MASK)
  30859. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT113_MASK (0x20000U)
  30860. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT113_SHIFT (17U)
  30861. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT113_MASK)
  30862. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT114_MASK (0x40000U)
  30863. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT114_SHIFT (18U)
  30864. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT114_MASK)
  30865. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT115_MASK (0x80000U)
  30866. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT115_SHIFT (19U)
  30867. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT115_MASK)
  30868. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT116_MASK (0x100000U)
  30869. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT116_SHIFT (20U)
  30870. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT116_MASK)
  30871. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT117_MASK (0x200000U)
  30872. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT117_SHIFT (21U)
  30873. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT117_MASK)
  30874. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT118_MASK (0x400000U)
  30875. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT118_SHIFT (22U)
  30876. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT118_MASK)
  30877. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT119_MASK (0x800000U)
  30878. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT119_SHIFT (23U)
  30879. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT119_MASK)
  30880. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT120_MASK (0x1000000U)
  30881. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT120_SHIFT (24U)
  30882. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT120_MASK)
  30883. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT121_MASK (0x2000000U)
  30884. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT121_SHIFT (25U)
  30885. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT121_MASK)
  30886. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT122_MASK (0x4000000U)
  30887. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT122_SHIFT (26U)
  30888. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT122_MASK)
  30889. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT123_MASK (0x8000000U)
  30890. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT123_SHIFT (27U)
  30891. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT123_MASK)
  30892. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT124_MASK (0x10000000U)
  30893. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT124_SHIFT (28U)
  30894. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT124_MASK)
  30895. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT125_MASK (0x20000000U)
  30896. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT125_SHIFT (29U)
  30897. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT125_MASK)
  30898. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT126_MASK (0x40000000U)
  30899. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT126_SHIFT (30U)
  30900. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT126_MASK)
  30901. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT127_MASK (0x80000000U)
  30902. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT127_SHIFT (31U)
  30903. #define PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_3_LUTOUT127_MASK)
  30904. /*! @name WFE_B_STG3_F8X1_OUT1_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  30905. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT128_MASK (0x1U)
  30906. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT128_SHIFT (0U)
  30907. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT128_MASK)
  30908. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT129_MASK (0x2U)
  30909. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT129_SHIFT (1U)
  30910. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT129_MASK)
  30911. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT130_MASK (0x4U)
  30912. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT130_SHIFT (2U)
  30913. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT130_MASK)
  30914. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT131_MASK (0x8U)
  30915. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT131_SHIFT (3U)
  30916. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT131_MASK)
  30917. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT132_MASK (0x10U)
  30918. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT132_SHIFT (4U)
  30919. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT132_MASK)
  30920. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT133_MASK (0x20U)
  30921. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT133_SHIFT (5U)
  30922. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT133_MASK)
  30923. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT134_MASK (0x40U)
  30924. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT134_SHIFT (6U)
  30925. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT134_MASK)
  30926. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT135_MASK (0x80U)
  30927. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT135_SHIFT (7U)
  30928. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT135_MASK)
  30929. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT136_MASK (0x100U)
  30930. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT136_SHIFT (8U)
  30931. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT136_MASK)
  30932. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT137_MASK (0x200U)
  30933. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT137_SHIFT (9U)
  30934. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT137_MASK)
  30935. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT138_MASK (0x400U)
  30936. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT138_SHIFT (10U)
  30937. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT138_MASK)
  30938. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT139_MASK (0x800U)
  30939. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT139_SHIFT (11U)
  30940. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT139_MASK)
  30941. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT140_MASK (0x1000U)
  30942. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT140_SHIFT (12U)
  30943. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT140_MASK)
  30944. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT141_MASK (0x2000U)
  30945. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT141_SHIFT (13U)
  30946. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT141_MASK)
  30947. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT142_MASK (0x4000U)
  30948. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT142_SHIFT (14U)
  30949. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT142_MASK)
  30950. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT143_MASK (0x8000U)
  30951. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT143_SHIFT (15U)
  30952. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT143_MASK)
  30953. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT144_MASK (0x10000U)
  30954. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT144_SHIFT (16U)
  30955. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT144_MASK)
  30956. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT145_MASK (0x20000U)
  30957. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT145_SHIFT (17U)
  30958. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT145_MASK)
  30959. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT146_MASK (0x40000U)
  30960. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT146_SHIFT (18U)
  30961. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT146_MASK)
  30962. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT147_MASK (0x80000U)
  30963. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT147_SHIFT (19U)
  30964. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT147_MASK)
  30965. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT148_MASK (0x100000U)
  30966. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT148_SHIFT (20U)
  30967. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT148_MASK)
  30968. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT149_MASK (0x200000U)
  30969. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT149_SHIFT (21U)
  30970. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT149_MASK)
  30971. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT150_MASK (0x400000U)
  30972. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT150_SHIFT (22U)
  30973. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT150_MASK)
  30974. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT151_MASK (0x800000U)
  30975. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT151_SHIFT (23U)
  30976. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT151_MASK)
  30977. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT152_MASK (0x1000000U)
  30978. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT152_SHIFT (24U)
  30979. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT152_MASK)
  30980. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT153_MASK (0x2000000U)
  30981. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT153_SHIFT (25U)
  30982. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT153_MASK)
  30983. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT154_MASK (0x4000000U)
  30984. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT154_SHIFT (26U)
  30985. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT154_MASK)
  30986. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT155_MASK (0x8000000U)
  30987. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT155_SHIFT (27U)
  30988. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT155_MASK)
  30989. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT156_MASK (0x10000000U)
  30990. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT156_SHIFT (28U)
  30991. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT156_MASK)
  30992. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT157_MASK (0x20000000U)
  30993. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT157_SHIFT (29U)
  30994. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT157_MASK)
  30995. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT158_MASK (0x40000000U)
  30996. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT158_SHIFT (30U)
  30997. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT158_MASK)
  30998. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT159_MASK (0x80000000U)
  30999. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT159_SHIFT (31U)
  31000. #define PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_4_LUTOUT159_MASK)
  31001. /*! @name WFE_B_STG3_F8X1_OUT1_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31002. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT160_MASK (0x1U)
  31003. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT160_SHIFT (0U)
  31004. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT160_MASK)
  31005. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT161_MASK (0x2U)
  31006. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT161_SHIFT (1U)
  31007. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT161_MASK)
  31008. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT162_MASK (0x4U)
  31009. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT162_SHIFT (2U)
  31010. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT162_MASK)
  31011. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT163_MASK (0x8U)
  31012. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT163_SHIFT (3U)
  31013. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT163_MASK)
  31014. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT164_MASK (0x10U)
  31015. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT164_SHIFT (4U)
  31016. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT164_MASK)
  31017. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT165_MASK (0x20U)
  31018. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT165_SHIFT (5U)
  31019. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT165_MASK)
  31020. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT166_MASK (0x40U)
  31021. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT166_SHIFT (6U)
  31022. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT166_MASK)
  31023. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT167_MASK (0x80U)
  31024. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT167_SHIFT (7U)
  31025. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT167_MASK)
  31026. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT168_MASK (0x100U)
  31027. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT168_SHIFT (8U)
  31028. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT168_MASK)
  31029. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT169_MASK (0x200U)
  31030. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT169_SHIFT (9U)
  31031. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT169_MASK)
  31032. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT170_MASK (0x400U)
  31033. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT170_SHIFT (10U)
  31034. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT170_MASK)
  31035. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT171_MASK (0x800U)
  31036. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT171_SHIFT (11U)
  31037. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT171_MASK)
  31038. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT172_MASK (0x1000U)
  31039. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT172_SHIFT (12U)
  31040. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT172_MASK)
  31041. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT173_MASK (0x2000U)
  31042. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT173_SHIFT (13U)
  31043. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT173_MASK)
  31044. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT174_MASK (0x4000U)
  31045. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT174_SHIFT (14U)
  31046. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT174_MASK)
  31047. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT175_MASK (0x8000U)
  31048. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT175_SHIFT (15U)
  31049. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT175_MASK)
  31050. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT176_MASK (0x10000U)
  31051. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT176_SHIFT (16U)
  31052. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT176_MASK)
  31053. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT177_MASK (0x20000U)
  31054. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT177_SHIFT (17U)
  31055. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT177_MASK)
  31056. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT178_MASK (0x40000U)
  31057. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT178_SHIFT (18U)
  31058. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT178_MASK)
  31059. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT179_MASK (0x80000U)
  31060. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT179_SHIFT (19U)
  31061. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT179_MASK)
  31062. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT180_MASK (0x100000U)
  31063. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT180_SHIFT (20U)
  31064. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT180_MASK)
  31065. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT181_MASK (0x200000U)
  31066. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT181_SHIFT (21U)
  31067. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT181_MASK)
  31068. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT182_MASK (0x400000U)
  31069. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT182_SHIFT (22U)
  31070. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT182_MASK)
  31071. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT183_MASK (0x800000U)
  31072. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT183_SHIFT (23U)
  31073. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT183_MASK)
  31074. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT184_MASK (0x1000000U)
  31075. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT184_SHIFT (24U)
  31076. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT184_MASK)
  31077. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT185_MASK (0x2000000U)
  31078. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT185_SHIFT (25U)
  31079. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT185_MASK)
  31080. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT186_MASK (0x4000000U)
  31081. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT186_SHIFT (26U)
  31082. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT186_MASK)
  31083. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT187_MASK (0x8000000U)
  31084. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT187_SHIFT (27U)
  31085. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT187_MASK)
  31086. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT188_MASK (0x10000000U)
  31087. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT188_SHIFT (28U)
  31088. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT188_MASK)
  31089. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT189_MASK (0x20000000U)
  31090. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT189_SHIFT (29U)
  31091. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT189_MASK)
  31092. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT190_MASK (0x40000000U)
  31093. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT190_SHIFT (30U)
  31094. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT190_MASK)
  31095. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT191_MASK (0x80000000U)
  31096. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT191_SHIFT (31U)
  31097. #define PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_5_LUTOUT191_MASK)
  31098. /*! @name WFE_B_STG3_F8X1_OUT1_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31099. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT192_MASK (0x1U)
  31100. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT192_SHIFT (0U)
  31101. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT192_MASK)
  31102. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT193_MASK (0x2U)
  31103. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT193_SHIFT (1U)
  31104. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT193_MASK)
  31105. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT194_MASK (0x4U)
  31106. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT194_SHIFT (2U)
  31107. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT194_MASK)
  31108. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT195_MASK (0x8U)
  31109. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT195_SHIFT (3U)
  31110. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT195_MASK)
  31111. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT196_MASK (0x10U)
  31112. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT196_SHIFT (4U)
  31113. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT196_MASK)
  31114. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT197_MASK (0x20U)
  31115. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT197_SHIFT (5U)
  31116. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT197_MASK)
  31117. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT198_MASK (0x40U)
  31118. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT198_SHIFT (6U)
  31119. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT198_MASK)
  31120. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT199_MASK (0x80U)
  31121. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT199_SHIFT (7U)
  31122. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT199_MASK)
  31123. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT200_MASK (0x100U)
  31124. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT200_SHIFT (8U)
  31125. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT200_MASK)
  31126. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT201_MASK (0x200U)
  31127. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT201_SHIFT (9U)
  31128. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT201_MASK)
  31129. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT202_MASK (0x400U)
  31130. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT202_SHIFT (10U)
  31131. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT202_MASK)
  31132. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT203_MASK (0x800U)
  31133. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT203_SHIFT (11U)
  31134. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT203_MASK)
  31135. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT204_MASK (0x1000U)
  31136. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT204_SHIFT (12U)
  31137. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT204_MASK)
  31138. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT205_MASK (0x2000U)
  31139. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT205_SHIFT (13U)
  31140. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT205_MASK)
  31141. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT206_MASK (0x4000U)
  31142. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT206_SHIFT (14U)
  31143. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT206_MASK)
  31144. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT207_MASK (0x8000U)
  31145. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT207_SHIFT (15U)
  31146. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT207_MASK)
  31147. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT208_MASK (0x10000U)
  31148. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT208_SHIFT (16U)
  31149. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT208_MASK)
  31150. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT209_MASK (0x20000U)
  31151. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT209_SHIFT (17U)
  31152. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT209_MASK)
  31153. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT210_MASK (0x40000U)
  31154. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT210_SHIFT (18U)
  31155. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT210_MASK)
  31156. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT211_MASK (0x80000U)
  31157. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT211_SHIFT (19U)
  31158. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT211_MASK)
  31159. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT212_MASK (0x100000U)
  31160. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT212_SHIFT (20U)
  31161. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT212_MASK)
  31162. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT213_MASK (0x200000U)
  31163. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT213_SHIFT (21U)
  31164. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT213_MASK)
  31165. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT214_MASK (0x400000U)
  31166. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT214_SHIFT (22U)
  31167. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT214_MASK)
  31168. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT215_MASK (0x800000U)
  31169. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT215_SHIFT (23U)
  31170. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT215_MASK)
  31171. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT216_MASK (0x1000000U)
  31172. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT216_SHIFT (24U)
  31173. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT216_MASK)
  31174. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT217_MASK (0x2000000U)
  31175. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT217_SHIFT (25U)
  31176. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT217_MASK)
  31177. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT218_MASK (0x4000000U)
  31178. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT218_SHIFT (26U)
  31179. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT218_MASK)
  31180. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT219_MASK (0x8000000U)
  31181. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT219_SHIFT (27U)
  31182. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT219_MASK)
  31183. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT220_MASK (0x10000000U)
  31184. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT220_SHIFT (28U)
  31185. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT220_MASK)
  31186. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT221_MASK (0x20000000U)
  31187. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT221_SHIFT (29U)
  31188. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT221_MASK)
  31189. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT222_MASK (0x40000000U)
  31190. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT222_SHIFT (30U)
  31191. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT222_MASK)
  31192. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT223_MASK (0x80000000U)
  31193. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT223_SHIFT (31U)
  31194. #define PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_6_LUTOUT223_MASK)
  31195. /*! @name WFE_B_STG3_F8X1_OUT1_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31196. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT224_MASK (0x1U)
  31197. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT224_SHIFT (0U)
  31198. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT224_MASK)
  31199. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT225_MASK (0x2U)
  31200. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT225_SHIFT (1U)
  31201. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT225_MASK)
  31202. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT226_MASK (0x4U)
  31203. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT226_SHIFT (2U)
  31204. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT226_MASK)
  31205. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT227_MASK (0x8U)
  31206. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT227_SHIFT (3U)
  31207. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT227_MASK)
  31208. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT228_MASK (0x10U)
  31209. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT228_SHIFT (4U)
  31210. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT228_MASK)
  31211. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT229_MASK (0x20U)
  31212. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT229_SHIFT (5U)
  31213. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT229_MASK)
  31214. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT230_MASK (0x40U)
  31215. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT230_SHIFT (6U)
  31216. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT230_MASK)
  31217. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT231_MASK (0x80U)
  31218. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT231_SHIFT (7U)
  31219. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT231_MASK)
  31220. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT232_MASK (0x100U)
  31221. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT232_SHIFT (8U)
  31222. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT232_MASK)
  31223. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT233_MASK (0x200U)
  31224. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT233_SHIFT (9U)
  31225. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT233_MASK)
  31226. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT234_MASK (0x400U)
  31227. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT234_SHIFT (10U)
  31228. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT234_MASK)
  31229. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT235_MASK (0x800U)
  31230. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT235_SHIFT (11U)
  31231. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT235_MASK)
  31232. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT236_MASK (0x1000U)
  31233. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT236_SHIFT (12U)
  31234. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT236_MASK)
  31235. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT237_MASK (0x2000U)
  31236. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT237_SHIFT (13U)
  31237. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT237_MASK)
  31238. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT238_MASK (0x4000U)
  31239. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT238_SHIFT (14U)
  31240. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT238_MASK)
  31241. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT239_MASK (0x8000U)
  31242. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT239_SHIFT (15U)
  31243. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT239_MASK)
  31244. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT240_MASK (0x10000U)
  31245. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT240_SHIFT (16U)
  31246. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT240_MASK)
  31247. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT241_MASK (0x20000U)
  31248. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT241_SHIFT (17U)
  31249. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT241_MASK)
  31250. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT242_MASK (0x40000U)
  31251. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT242_SHIFT (18U)
  31252. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT242_MASK)
  31253. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT243_MASK (0x80000U)
  31254. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT243_SHIFT (19U)
  31255. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT243_MASK)
  31256. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT244_MASK (0x100000U)
  31257. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT244_SHIFT (20U)
  31258. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT244_MASK)
  31259. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT245_MASK (0x200000U)
  31260. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT245_SHIFT (21U)
  31261. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT245_MASK)
  31262. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT246_MASK (0x400000U)
  31263. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT246_SHIFT (22U)
  31264. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT246_MASK)
  31265. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT247_MASK (0x800000U)
  31266. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT247_SHIFT (23U)
  31267. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT247_MASK)
  31268. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT248_MASK (0x1000000U)
  31269. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT248_SHIFT (24U)
  31270. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT248_MASK)
  31271. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT249_MASK (0x2000000U)
  31272. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT249_SHIFT (25U)
  31273. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT249_MASK)
  31274. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT250_MASK (0x4000000U)
  31275. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT250_SHIFT (26U)
  31276. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT250_MASK)
  31277. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT251_MASK (0x8000000U)
  31278. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT251_SHIFT (27U)
  31279. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT251_MASK)
  31280. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT252_MASK (0x10000000U)
  31281. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT252_SHIFT (28U)
  31282. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT252_MASK)
  31283. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT253_MASK (0x20000000U)
  31284. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT253_SHIFT (29U)
  31285. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT253_MASK)
  31286. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT254_MASK (0x40000000U)
  31287. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT254_SHIFT (30U)
  31288. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT254_MASK)
  31289. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT255_MASK (0x80000000U)
  31290. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT255_SHIFT (31U)
  31291. #define PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT1_7_LUTOUT255_MASK)
  31292. /*! @name WFE_B_STG3_F8X1_OUT2_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31293. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT0_MASK (0x1U)
  31294. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT0_SHIFT (0U)
  31295. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT0_MASK)
  31296. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT1_MASK (0x2U)
  31297. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT1_SHIFT (1U)
  31298. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT1_MASK)
  31299. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT2_MASK (0x4U)
  31300. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT2_SHIFT (2U)
  31301. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT2_MASK)
  31302. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT3_MASK (0x8U)
  31303. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT3_SHIFT (3U)
  31304. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT3_MASK)
  31305. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT4_MASK (0x10U)
  31306. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT4_SHIFT (4U)
  31307. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT4_MASK)
  31308. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT5_MASK (0x20U)
  31309. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT5_SHIFT (5U)
  31310. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT5_MASK)
  31311. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT6_MASK (0x40U)
  31312. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT6_SHIFT (6U)
  31313. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT6_MASK)
  31314. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT7_MASK (0x80U)
  31315. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT7_SHIFT (7U)
  31316. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT7_MASK)
  31317. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT8_MASK (0x100U)
  31318. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT8_SHIFT (8U)
  31319. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT8_MASK)
  31320. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT9_MASK (0x200U)
  31321. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT9_SHIFT (9U)
  31322. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT9_MASK)
  31323. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT10_MASK (0x400U)
  31324. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT10_SHIFT (10U)
  31325. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT10_MASK)
  31326. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT11_MASK (0x800U)
  31327. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT11_SHIFT (11U)
  31328. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT11_MASK)
  31329. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT12_MASK (0x1000U)
  31330. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT12_SHIFT (12U)
  31331. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT12_MASK)
  31332. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT13_MASK (0x2000U)
  31333. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT13_SHIFT (13U)
  31334. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT13_MASK)
  31335. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT14_MASK (0x4000U)
  31336. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT14_SHIFT (14U)
  31337. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT14_MASK)
  31338. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT15_MASK (0x8000U)
  31339. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT15_SHIFT (15U)
  31340. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT15_MASK)
  31341. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT16_MASK (0x10000U)
  31342. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT16_SHIFT (16U)
  31343. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT16_MASK)
  31344. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT17_MASK (0x20000U)
  31345. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT17_SHIFT (17U)
  31346. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT17_MASK)
  31347. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT18_MASK (0x40000U)
  31348. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT18_SHIFT (18U)
  31349. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT18_MASK)
  31350. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT19_MASK (0x80000U)
  31351. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT19_SHIFT (19U)
  31352. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT19_MASK)
  31353. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT20_MASK (0x100000U)
  31354. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT20_SHIFT (20U)
  31355. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT20_MASK)
  31356. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT21_MASK (0x200000U)
  31357. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT21_SHIFT (21U)
  31358. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT21_MASK)
  31359. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT22_MASK (0x400000U)
  31360. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT22_SHIFT (22U)
  31361. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT22_MASK)
  31362. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT23_MASK (0x800000U)
  31363. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT23_SHIFT (23U)
  31364. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT23_MASK)
  31365. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT24_MASK (0x1000000U)
  31366. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT24_SHIFT (24U)
  31367. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT24_MASK)
  31368. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT25_MASK (0x2000000U)
  31369. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT25_SHIFT (25U)
  31370. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT25_MASK)
  31371. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT26_MASK (0x4000000U)
  31372. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT26_SHIFT (26U)
  31373. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT26_MASK)
  31374. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT27_MASK (0x8000000U)
  31375. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT27_SHIFT (27U)
  31376. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT27_MASK)
  31377. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT28_MASK (0x10000000U)
  31378. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT28_SHIFT (28U)
  31379. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT28_MASK)
  31380. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT29_MASK (0x20000000U)
  31381. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT29_SHIFT (29U)
  31382. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT29_MASK)
  31383. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT30_MASK (0x40000000U)
  31384. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT30_SHIFT (30U)
  31385. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT30_MASK)
  31386. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT31_MASK (0x80000000U)
  31387. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT31_SHIFT (31U)
  31388. #define PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_0_LUTOUT31_MASK)
  31389. /*! @name WFE_B_STG3_F8X1_OUT2_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31390. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT32_MASK (0x1U)
  31391. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT32_SHIFT (0U)
  31392. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT32_MASK)
  31393. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT33_MASK (0x2U)
  31394. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT33_SHIFT (1U)
  31395. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT33_MASK)
  31396. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT34_MASK (0x4U)
  31397. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT34_SHIFT (2U)
  31398. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT34_MASK)
  31399. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT35_MASK (0x8U)
  31400. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT35_SHIFT (3U)
  31401. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT35_MASK)
  31402. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT36_MASK (0x10U)
  31403. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT36_SHIFT (4U)
  31404. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT36_MASK)
  31405. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT37_MASK (0x20U)
  31406. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT37_SHIFT (5U)
  31407. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT37_MASK)
  31408. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT38_MASK (0x40U)
  31409. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT38_SHIFT (6U)
  31410. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT38_MASK)
  31411. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT39_MASK (0x80U)
  31412. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT39_SHIFT (7U)
  31413. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT39_MASK)
  31414. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT40_MASK (0x100U)
  31415. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT40_SHIFT (8U)
  31416. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT40_MASK)
  31417. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT41_MASK (0x200U)
  31418. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT41_SHIFT (9U)
  31419. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT41_MASK)
  31420. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT42_MASK (0x400U)
  31421. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT42_SHIFT (10U)
  31422. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT42_MASK)
  31423. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT43_MASK (0x800U)
  31424. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT43_SHIFT (11U)
  31425. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT43_MASK)
  31426. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT44_MASK (0x1000U)
  31427. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT44_SHIFT (12U)
  31428. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT44_MASK)
  31429. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT45_MASK (0x2000U)
  31430. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT45_SHIFT (13U)
  31431. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT45_MASK)
  31432. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT46_MASK (0x4000U)
  31433. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT46_SHIFT (14U)
  31434. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT46_MASK)
  31435. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT47_MASK (0x8000U)
  31436. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT47_SHIFT (15U)
  31437. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT47_MASK)
  31438. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT48_MASK (0x10000U)
  31439. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT48_SHIFT (16U)
  31440. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT48_MASK)
  31441. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT49_MASK (0x20000U)
  31442. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT49_SHIFT (17U)
  31443. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT49_MASK)
  31444. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT50_MASK (0x40000U)
  31445. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT50_SHIFT (18U)
  31446. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT50_MASK)
  31447. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT51_MASK (0x80000U)
  31448. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT51_SHIFT (19U)
  31449. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT51_MASK)
  31450. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT52_MASK (0x100000U)
  31451. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT52_SHIFT (20U)
  31452. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT52_MASK)
  31453. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT53_MASK (0x200000U)
  31454. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT53_SHIFT (21U)
  31455. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT53_MASK)
  31456. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT54_MASK (0x400000U)
  31457. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT54_SHIFT (22U)
  31458. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT54_MASK)
  31459. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT55_MASK (0x800000U)
  31460. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT55_SHIFT (23U)
  31461. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT55_MASK)
  31462. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT56_MASK (0x1000000U)
  31463. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT56_SHIFT (24U)
  31464. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT56_MASK)
  31465. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT57_MASK (0x2000000U)
  31466. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT57_SHIFT (25U)
  31467. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT57_MASK)
  31468. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT58_MASK (0x4000000U)
  31469. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT58_SHIFT (26U)
  31470. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT58_MASK)
  31471. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT59_MASK (0x8000000U)
  31472. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT59_SHIFT (27U)
  31473. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT59_MASK)
  31474. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT60_MASK (0x10000000U)
  31475. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT60_SHIFT (28U)
  31476. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT60_MASK)
  31477. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT61_MASK (0x20000000U)
  31478. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT61_SHIFT (29U)
  31479. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT61_MASK)
  31480. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT62_MASK (0x40000000U)
  31481. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT62_SHIFT (30U)
  31482. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT62_MASK)
  31483. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT63_MASK (0x80000000U)
  31484. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT63_SHIFT (31U)
  31485. #define PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_1_LUTOUT63_MASK)
  31486. /*! @name WFE_B_STG3_F8X1_OUT2_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31487. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT64_MASK (0x1U)
  31488. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT64_SHIFT (0U)
  31489. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT64_MASK)
  31490. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT65_MASK (0x2U)
  31491. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT65_SHIFT (1U)
  31492. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT65_MASK)
  31493. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT66_MASK (0x4U)
  31494. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT66_SHIFT (2U)
  31495. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT66_MASK)
  31496. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT67_MASK (0x8U)
  31497. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT67_SHIFT (3U)
  31498. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT67_MASK)
  31499. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT68_MASK (0x10U)
  31500. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT68_SHIFT (4U)
  31501. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT68_MASK)
  31502. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT69_MASK (0x20U)
  31503. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT69_SHIFT (5U)
  31504. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT69_MASK)
  31505. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT70_MASK (0x40U)
  31506. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT70_SHIFT (6U)
  31507. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT70_MASK)
  31508. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT71_MASK (0x80U)
  31509. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT71_SHIFT (7U)
  31510. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT71_MASK)
  31511. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT72_MASK (0x100U)
  31512. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT72_SHIFT (8U)
  31513. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT72_MASK)
  31514. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT73_MASK (0x200U)
  31515. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT73_SHIFT (9U)
  31516. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT73_MASK)
  31517. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT74_MASK (0x400U)
  31518. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT74_SHIFT (10U)
  31519. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT74_MASK)
  31520. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT75_MASK (0x800U)
  31521. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT75_SHIFT (11U)
  31522. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT75_MASK)
  31523. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT76_MASK (0x1000U)
  31524. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT76_SHIFT (12U)
  31525. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT76_MASK)
  31526. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT77_MASK (0x2000U)
  31527. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT77_SHIFT (13U)
  31528. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT77_MASK)
  31529. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT78_MASK (0x4000U)
  31530. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT78_SHIFT (14U)
  31531. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT78_MASK)
  31532. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT79_MASK (0x8000U)
  31533. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT79_SHIFT (15U)
  31534. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT79_MASK)
  31535. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT80_MASK (0x10000U)
  31536. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT80_SHIFT (16U)
  31537. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT80_MASK)
  31538. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT81_MASK (0x20000U)
  31539. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT81_SHIFT (17U)
  31540. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT81_MASK)
  31541. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT82_MASK (0x40000U)
  31542. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT82_SHIFT (18U)
  31543. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT82_MASK)
  31544. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT83_MASK (0x80000U)
  31545. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT83_SHIFT (19U)
  31546. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT83_MASK)
  31547. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT84_MASK (0x100000U)
  31548. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT84_SHIFT (20U)
  31549. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT84_MASK)
  31550. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT85_MASK (0x200000U)
  31551. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT85_SHIFT (21U)
  31552. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT85_MASK)
  31553. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT86_MASK (0x400000U)
  31554. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT86_SHIFT (22U)
  31555. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT86_MASK)
  31556. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT87_MASK (0x800000U)
  31557. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT87_SHIFT (23U)
  31558. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT87_MASK)
  31559. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT88_MASK (0x1000000U)
  31560. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT88_SHIFT (24U)
  31561. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT88_MASK)
  31562. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT89_MASK (0x2000000U)
  31563. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT89_SHIFT (25U)
  31564. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT89_MASK)
  31565. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT90_MASK (0x4000000U)
  31566. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT90_SHIFT (26U)
  31567. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT90_MASK)
  31568. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT91_MASK (0x8000000U)
  31569. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT91_SHIFT (27U)
  31570. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT91_MASK)
  31571. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT92_MASK (0x10000000U)
  31572. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT92_SHIFT (28U)
  31573. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT92_MASK)
  31574. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT93_MASK (0x20000000U)
  31575. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT93_SHIFT (29U)
  31576. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT93_MASK)
  31577. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT94_MASK (0x40000000U)
  31578. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT94_SHIFT (30U)
  31579. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT94_MASK)
  31580. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT95_MASK (0x80000000U)
  31581. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT95_SHIFT (31U)
  31582. #define PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_2_LUTOUT95_MASK)
  31583. /*! @name WFE_B_STG3_F8X1_OUT2_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31584. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT96_MASK (0x1U)
  31585. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT96_SHIFT (0U)
  31586. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT96_MASK)
  31587. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT97_MASK (0x2U)
  31588. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT97_SHIFT (1U)
  31589. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT97_MASK)
  31590. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT98_MASK (0x4U)
  31591. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT98_SHIFT (2U)
  31592. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT98_MASK)
  31593. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT99_MASK (0x8U)
  31594. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT99_SHIFT (3U)
  31595. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT99_MASK)
  31596. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT100_MASK (0x10U)
  31597. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT100_SHIFT (4U)
  31598. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT100_MASK)
  31599. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT101_MASK (0x20U)
  31600. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT101_SHIFT (5U)
  31601. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT101_MASK)
  31602. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT102_MASK (0x40U)
  31603. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT102_SHIFT (6U)
  31604. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT102_MASK)
  31605. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT103_MASK (0x80U)
  31606. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT103_SHIFT (7U)
  31607. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT103_MASK)
  31608. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT104_MASK (0x100U)
  31609. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT104_SHIFT (8U)
  31610. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT104_MASK)
  31611. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT105_MASK (0x200U)
  31612. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT105_SHIFT (9U)
  31613. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT105_MASK)
  31614. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT106_MASK (0x400U)
  31615. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT106_SHIFT (10U)
  31616. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT106_MASK)
  31617. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT107_MASK (0x800U)
  31618. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT107_SHIFT (11U)
  31619. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT107_MASK)
  31620. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT108_MASK (0x1000U)
  31621. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT108_SHIFT (12U)
  31622. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT108_MASK)
  31623. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT109_MASK (0x2000U)
  31624. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT109_SHIFT (13U)
  31625. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT109_MASK)
  31626. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT110_MASK (0x4000U)
  31627. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT110_SHIFT (14U)
  31628. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT110_MASK)
  31629. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT111_MASK (0x8000U)
  31630. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT111_SHIFT (15U)
  31631. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT111_MASK)
  31632. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT112_MASK (0x10000U)
  31633. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT112_SHIFT (16U)
  31634. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT112_MASK)
  31635. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT113_MASK (0x20000U)
  31636. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT113_SHIFT (17U)
  31637. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT113_MASK)
  31638. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT114_MASK (0x40000U)
  31639. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT114_SHIFT (18U)
  31640. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT114_MASK)
  31641. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT115_MASK (0x80000U)
  31642. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT115_SHIFT (19U)
  31643. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT115_MASK)
  31644. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT116_MASK (0x100000U)
  31645. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT116_SHIFT (20U)
  31646. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT116_MASK)
  31647. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT117_MASK (0x200000U)
  31648. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT117_SHIFT (21U)
  31649. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT117_MASK)
  31650. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT118_MASK (0x400000U)
  31651. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT118_SHIFT (22U)
  31652. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT118_MASK)
  31653. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT119_MASK (0x800000U)
  31654. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT119_SHIFT (23U)
  31655. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT119_MASK)
  31656. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT120_MASK (0x1000000U)
  31657. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT120_SHIFT (24U)
  31658. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT120_MASK)
  31659. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT121_MASK (0x2000000U)
  31660. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT121_SHIFT (25U)
  31661. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT121_MASK)
  31662. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT122_MASK (0x4000000U)
  31663. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT122_SHIFT (26U)
  31664. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT122_MASK)
  31665. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT123_MASK (0x8000000U)
  31666. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT123_SHIFT (27U)
  31667. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT123_MASK)
  31668. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT124_MASK (0x10000000U)
  31669. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT124_SHIFT (28U)
  31670. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT124_MASK)
  31671. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT125_MASK (0x20000000U)
  31672. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT125_SHIFT (29U)
  31673. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT125_MASK)
  31674. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT126_MASK (0x40000000U)
  31675. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT126_SHIFT (30U)
  31676. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT126_MASK)
  31677. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT127_MASK (0x80000000U)
  31678. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT127_SHIFT (31U)
  31679. #define PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_3_LUTOUT127_MASK)
  31680. /*! @name WFE_B_STG3_F8X1_OUT2_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31681. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT128_MASK (0x1U)
  31682. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT128_SHIFT (0U)
  31683. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT128_MASK)
  31684. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT129_MASK (0x2U)
  31685. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT129_SHIFT (1U)
  31686. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT129_MASK)
  31687. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT130_MASK (0x4U)
  31688. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT130_SHIFT (2U)
  31689. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT130_MASK)
  31690. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT131_MASK (0x8U)
  31691. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT131_SHIFT (3U)
  31692. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT131_MASK)
  31693. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT132_MASK (0x10U)
  31694. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT132_SHIFT (4U)
  31695. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT132_MASK)
  31696. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT133_MASK (0x20U)
  31697. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT133_SHIFT (5U)
  31698. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT133_MASK)
  31699. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT134_MASK (0x40U)
  31700. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT134_SHIFT (6U)
  31701. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT134_MASK)
  31702. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT135_MASK (0x80U)
  31703. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT135_SHIFT (7U)
  31704. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT135_MASK)
  31705. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT136_MASK (0x100U)
  31706. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT136_SHIFT (8U)
  31707. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT136_MASK)
  31708. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT137_MASK (0x200U)
  31709. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT137_SHIFT (9U)
  31710. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT137_MASK)
  31711. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT138_MASK (0x400U)
  31712. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT138_SHIFT (10U)
  31713. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT138_MASK)
  31714. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT139_MASK (0x800U)
  31715. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT139_SHIFT (11U)
  31716. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT139_MASK)
  31717. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT140_MASK (0x1000U)
  31718. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT140_SHIFT (12U)
  31719. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT140_MASK)
  31720. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT141_MASK (0x2000U)
  31721. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT141_SHIFT (13U)
  31722. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT141_MASK)
  31723. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT142_MASK (0x4000U)
  31724. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT142_SHIFT (14U)
  31725. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT142_MASK)
  31726. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT143_MASK (0x8000U)
  31727. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT143_SHIFT (15U)
  31728. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT143_MASK)
  31729. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT144_MASK (0x10000U)
  31730. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT144_SHIFT (16U)
  31731. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT144_MASK)
  31732. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT145_MASK (0x20000U)
  31733. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT145_SHIFT (17U)
  31734. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT145_MASK)
  31735. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT146_MASK (0x40000U)
  31736. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT146_SHIFT (18U)
  31737. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT146_MASK)
  31738. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT147_MASK (0x80000U)
  31739. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT147_SHIFT (19U)
  31740. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT147_MASK)
  31741. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT148_MASK (0x100000U)
  31742. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT148_SHIFT (20U)
  31743. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT148_MASK)
  31744. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT149_MASK (0x200000U)
  31745. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT149_SHIFT (21U)
  31746. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT149_MASK)
  31747. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT150_MASK (0x400000U)
  31748. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT150_SHIFT (22U)
  31749. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT150_MASK)
  31750. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT151_MASK (0x800000U)
  31751. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT151_SHIFT (23U)
  31752. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT151_MASK)
  31753. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT152_MASK (0x1000000U)
  31754. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT152_SHIFT (24U)
  31755. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT152_MASK)
  31756. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT153_MASK (0x2000000U)
  31757. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT153_SHIFT (25U)
  31758. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT153_MASK)
  31759. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT154_MASK (0x4000000U)
  31760. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT154_SHIFT (26U)
  31761. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT154_MASK)
  31762. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT155_MASK (0x8000000U)
  31763. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT155_SHIFT (27U)
  31764. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT155_MASK)
  31765. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT156_MASK (0x10000000U)
  31766. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT156_SHIFT (28U)
  31767. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT156_MASK)
  31768. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT157_MASK (0x20000000U)
  31769. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT157_SHIFT (29U)
  31770. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT157_MASK)
  31771. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT158_MASK (0x40000000U)
  31772. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT158_SHIFT (30U)
  31773. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT158_MASK)
  31774. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT159_MASK (0x80000000U)
  31775. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT159_SHIFT (31U)
  31776. #define PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_4_LUTOUT159_MASK)
  31777. /*! @name WFE_B_STG3_F8X1_OUT2_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31778. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT160_MASK (0x1U)
  31779. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT160_SHIFT (0U)
  31780. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT160_MASK)
  31781. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT161_MASK (0x2U)
  31782. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT161_SHIFT (1U)
  31783. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT161_MASK)
  31784. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT162_MASK (0x4U)
  31785. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT162_SHIFT (2U)
  31786. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT162_MASK)
  31787. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT163_MASK (0x8U)
  31788. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT163_SHIFT (3U)
  31789. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT163_MASK)
  31790. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT164_MASK (0x10U)
  31791. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT164_SHIFT (4U)
  31792. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT164_MASK)
  31793. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT165_MASK (0x20U)
  31794. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT165_SHIFT (5U)
  31795. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT165_MASK)
  31796. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT166_MASK (0x40U)
  31797. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT166_SHIFT (6U)
  31798. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT166_MASK)
  31799. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT167_MASK (0x80U)
  31800. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT167_SHIFT (7U)
  31801. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT167_MASK)
  31802. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT168_MASK (0x100U)
  31803. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT168_SHIFT (8U)
  31804. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT168_MASK)
  31805. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT169_MASK (0x200U)
  31806. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT169_SHIFT (9U)
  31807. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT169_MASK)
  31808. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT170_MASK (0x400U)
  31809. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT170_SHIFT (10U)
  31810. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT170_MASK)
  31811. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT171_MASK (0x800U)
  31812. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT171_SHIFT (11U)
  31813. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT171_MASK)
  31814. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT172_MASK (0x1000U)
  31815. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT172_SHIFT (12U)
  31816. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT172_MASK)
  31817. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT173_MASK (0x2000U)
  31818. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT173_SHIFT (13U)
  31819. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT173_MASK)
  31820. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT174_MASK (0x4000U)
  31821. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT174_SHIFT (14U)
  31822. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT174_MASK)
  31823. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT175_MASK (0x8000U)
  31824. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT175_SHIFT (15U)
  31825. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT175_MASK)
  31826. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT176_MASK (0x10000U)
  31827. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT176_SHIFT (16U)
  31828. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT176_MASK)
  31829. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT177_MASK (0x20000U)
  31830. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT177_SHIFT (17U)
  31831. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT177_MASK)
  31832. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT178_MASK (0x40000U)
  31833. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT178_SHIFT (18U)
  31834. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT178_MASK)
  31835. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT179_MASK (0x80000U)
  31836. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT179_SHIFT (19U)
  31837. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT179_MASK)
  31838. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT180_MASK (0x100000U)
  31839. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT180_SHIFT (20U)
  31840. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT180_MASK)
  31841. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT181_MASK (0x200000U)
  31842. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT181_SHIFT (21U)
  31843. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT181_MASK)
  31844. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT182_MASK (0x400000U)
  31845. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT182_SHIFT (22U)
  31846. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT182_MASK)
  31847. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT183_MASK (0x800000U)
  31848. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT183_SHIFT (23U)
  31849. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT183_MASK)
  31850. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT184_MASK (0x1000000U)
  31851. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT184_SHIFT (24U)
  31852. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT184_MASK)
  31853. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT185_MASK (0x2000000U)
  31854. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT185_SHIFT (25U)
  31855. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT185_MASK)
  31856. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT186_MASK (0x4000000U)
  31857. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT186_SHIFT (26U)
  31858. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT186_MASK)
  31859. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT187_MASK (0x8000000U)
  31860. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT187_SHIFT (27U)
  31861. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT187_MASK)
  31862. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT188_MASK (0x10000000U)
  31863. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT188_SHIFT (28U)
  31864. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT188_MASK)
  31865. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT189_MASK (0x20000000U)
  31866. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT189_SHIFT (29U)
  31867. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT189_MASK)
  31868. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT190_MASK (0x40000000U)
  31869. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT190_SHIFT (30U)
  31870. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT190_MASK)
  31871. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT191_MASK (0x80000000U)
  31872. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT191_SHIFT (31U)
  31873. #define PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_5_LUTOUT191_MASK)
  31874. /*! @name WFE_B_STG3_F8X1_OUT2_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31875. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT192_MASK (0x1U)
  31876. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT192_SHIFT (0U)
  31877. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT192_MASK)
  31878. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT193_MASK (0x2U)
  31879. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT193_SHIFT (1U)
  31880. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT193_MASK)
  31881. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT194_MASK (0x4U)
  31882. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT194_SHIFT (2U)
  31883. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT194_MASK)
  31884. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT195_MASK (0x8U)
  31885. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT195_SHIFT (3U)
  31886. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT195_MASK)
  31887. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT196_MASK (0x10U)
  31888. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT196_SHIFT (4U)
  31889. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT196_MASK)
  31890. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT197_MASK (0x20U)
  31891. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT197_SHIFT (5U)
  31892. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT197_MASK)
  31893. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT198_MASK (0x40U)
  31894. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT198_SHIFT (6U)
  31895. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT198_MASK)
  31896. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT199_MASK (0x80U)
  31897. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT199_SHIFT (7U)
  31898. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT199_MASK)
  31899. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT200_MASK (0x100U)
  31900. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT200_SHIFT (8U)
  31901. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT200_MASK)
  31902. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT201_MASK (0x200U)
  31903. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT201_SHIFT (9U)
  31904. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT201_MASK)
  31905. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT202_MASK (0x400U)
  31906. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT202_SHIFT (10U)
  31907. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT202_MASK)
  31908. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT203_MASK (0x800U)
  31909. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT203_SHIFT (11U)
  31910. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT203_MASK)
  31911. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT204_MASK (0x1000U)
  31912. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT204_SHIFT (12U)
  31913. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT204_MASK)
  31914. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT205_MASK (0x2000U)
  31915. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT205_SHIFT (13U)
  31916. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT205_MASK)
  31917. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT206_MASK (0x4000U)
  31918. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT206_SHIFT (14U)
  31919. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT206_MASK)
  31920. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT207_MASK (0x8000U)
  31921. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT207_SHIFT (15U)
  31922. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT207_MASK)
  31923. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT208_MASK (0x10000U)
  31924. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT208_SHIFT (16U)
  31925. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT208_MASK)
  31926. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT209_MASK (0x20000U)
  31927. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT209_SHIFT (17U)
  31928. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT209_MASK)
  31929. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT210_MASK (0x40000U)
  31930. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT210_SHIFT (18U)
  31931. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT210_MASK)
  31932. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT211_MASK (0x80000U)
  31933. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT211_SHIFT (19U)
  31934. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT211_MASK)
  31935. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT212_MASK (0x100000U)
  31936. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT212_SHIFT (20U)
  31937. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT212_MASK)
  31938. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT213_MASK (0x200000U)
  31939. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT213_SHIFT (21U)
  31940. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT213_MASK)
  31941. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT214_MASK (0x400000U)
  31942. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT214_SHIFT (22U)
  31943. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT214_MASK)
  31944. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT215_MASK (0x800000U)
  31945. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT215_SHIFT (23U)
  31946. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT215_MASK)
  31947. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT216_MASK (0x1000000U)
  31948. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT216_SHIFT (24U)
  31949. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT216_MASK)
  31950. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT217_MASK (0x2000000U)
  31951. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT217_SHIFT (25U)
  31952. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT217_MASK)
  31953. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT218_MASK (0x4000000U)
  31954. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT218_SHIFT (26U)
  31955. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT218_MASK)
  31956. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT219_MASK (0x8000000U)
  31957. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT219_SHIFT (27U)
  31958. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT219_MASK)
  31959. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT220_MASK (0x10000000U)
  31960. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT220_SHIFT (28U)
  31961. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT220_MASK)
  31962. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT221_MASK (0x20000000U)
  31963. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT221_SHIFT (29U)
  31964. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT221_MASK)
  31965. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT222_MASK (0x40000000U)
  31966. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT222_SHIFT (30U)
  31967. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT222_MASK)
  31968. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT223_MASK (0x80000000U)
  31969. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT223_SHIFT (31U)
  31970. #define PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_6_LUTOUT223_MASK)
  31971. /*! @name WFE_B_STG3_F8X1_OUT2_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  31972. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT224_MASK (0x1U)
  31973. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT224_SHIFT (0U)
  31974. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT224_MASK)
  31975. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT225_MASK (0x2U)
  31976. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT225_SHIFT (1U)
  31977. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT225_MASK)
  31978. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT226_MASK (0x4U)
  31979. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT226_SHIFT (2U)
  31980. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT226_MASK)
  31981. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT227_MASK (0x8U)
  31982. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT227_SHIFT (3U)
  31983. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT227_MASK)
  31984. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT228_MASK (0x10U)
  31985. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT228_SHIFT (4U)
  31986. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT228_MASK)
  31987. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT229_MASK (0x20U)
  31988. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT229_SHIFT (5U)
  31989. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT229_MASK)
  31990. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT230_MASK (0x40U)
  31991. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT230_SHIFT (6U)
  31992. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT230_MASK)
  31993. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT231_MASK (0x80U)
  31994. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT231_SHIFT (7U)
  31995. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT231_MASK)
  31996. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT232_MASK (0x100U)
  31997. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT232_SHIFT (8U)
  31998. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT232_MASK)
  31999. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT233_MASK (0x200U)
  32000. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT233_SHIFT (9U)
  32001. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT233_MASK)
  32002. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT234_MASK (0x400U)
  32003. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT234_SHIFT (10U)
  32004. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT234_MASK)
  32005. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT235_MASK (0x800U)
  32006. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT235_SHIFT (11U)
  32007. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT235_MASK)
  32008. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT236_MASK (0x1000U)
  32009. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT236_SHIFT (12U)
  32010. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT236_MASK)
  32011. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT237_MASK (0x2000U)
  32012. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT237_SHIFT (13U)
  32013. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT237_MASK)
  32014. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT238_MASK (0x4000U)
  32015. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT238_SHIFT (14U)
  32016. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT238_MASK)
  32017. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT239_MASK (0x8000U)
  32018. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT239_SHIFT (15U)
  32019. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT239_MASK)
  32020. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT240_MASK (0x10000U)
  32021. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT240_SHIFT (16U)
  32022. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT240_MASK)
  32023. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT241_MASK (0x20000U)
  32024. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT241_SHIFT (17U)
  32025. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT241_MASK)
  32026. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT242_MASK (0x40000U)
  32027. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT242_SHIFT (18U)
  32028. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT242_MASK)
  32029. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT243_MASK (0x80000U)
  32030. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT243_SHIFT (19U)
  32031. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT243_MASK)
  32032. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT244_MASK (0x100000U)
  32033. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT244_SHIFT (20U)
  32034. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT244_MASK)
  32035. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT245_MASK (0x200000U)
  32036. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT245_SHIFT (21U)
  32037. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT245_MASK)
  32038. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT246_MASK (0x400000U)
  32039. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT246_SHIFT (22U)
  32040. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT246_MASK)
  32041. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT247_MASK (0x800000U)
  32042. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT247_SHIFT (23U)
  32043. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT247_MASK)
  32044. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT248_MASK (0x1000000U)
  32045. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT248_SHIFT (24U)
  32046. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT248_MASK)
  32047. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT249_MASK (0x2000000U)
  32048. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT249_SHIFT (25U)
  32049. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT249_MASK)
  32050. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT250_MASK (0x4000000U)
  32051. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT250_SHIFT (26U)
  32052. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT250_MASK)
  32053. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT251_MASK (0x8000000U)
  32054. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT251_SHIFT (27U)
  32055. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT251_MASK)
  32056. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT252_MASK (0x10000000U)
  32057. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT252_SHIFT (28U)
  32058. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT252_MASK)
  32059. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT253_MASK (0x20000000U)
  32060. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT253_SHIFT (29U)
  32061. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT253_MASK)
  32062. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT254_MASK (0x40000000U)
  32063. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT254_SHIFT (30U)
  32064. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT254_MASK)
  32065. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT255_MASK (0x80000000U)
  32066. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT255_SHIFT (31U)
  32067. #define PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT2_7_LUTOUT255_MASK)
  32068. /*! @name WFE_B_STG3_F8X1_OUT3_0 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  32069. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT0_MASK (0x1U)
  32070. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT0_SHIFT (0U)
  32071. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT0_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT0_MASK)
  32072. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT1_MASK (0x2U)
  32073. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT1_SHIFT (1U)
  32074. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT1_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT1_MASK)
  32075. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT2_MASK (0x4U)
  32076. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT2_SHIFT (2U)
  32077. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT2_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT2_MASK)
  32078. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT3_MASK (0x8U)
  32079. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT3_SHIFT (3U)
  32080. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT3_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT3_MASK)
  32081. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT4_MASK (0x10U)
  32082. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT4_SHIFT (4U)
  32083. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT4(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT4_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT4_MASK)
  32084. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT5_MASK (0x20U)
  32085. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT5_SHIFT (5U)
  32086. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT5(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT5_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT5_MASK)
  32087. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT6_MASK (0x40U)
  32088. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT6_SHIFT (6U)
  32089. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT6(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT6_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT6_MASK)
  32090. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT7_MASK (0x80U)
  32091. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT7_SHIFT (7U)
  32092. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT7(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT7_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT7_MASK)
  32093. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT8_MASK (0x100U)
  32094. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT8_SHIFT (8U)
  32095. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT8(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT8_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT8_MASK)
  32096. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT9_MASK (0x200U)
  32097. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT9_SHIFT (9U)
  32098. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT9(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT9_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT9_MASK)
  32099. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT10_MASK (0x400U)
  32100. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT10_SHIFT (10U)
  32101. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT10(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT10_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT10_MASK)
  32102. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT11_MASK (0x800U)
  32103. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT11_SHIFT (11U)
  32104. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT11(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT11_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT11_MASK)
  32105. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT12_MASK (0x1000U)
  32106. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT12_SHIFT (12U)
  32107. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT12(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT12_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT12_MASK)
  32108. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT13_MASK (0x2000U)
  32109. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT13_SHIFT (13U)
  32110. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT13(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT13_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT13_MASK)
  32111. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT14_MASK (0x4000U)
  32112. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT14_SHIFT (14U)
  32113. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT14(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT14_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT14_MASK)
  32114. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT15_MASK (0x8000U)
  32115. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT15_SHIFT (15U)
  32116. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT15(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT15_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT15_MASK)
  32117. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT16_MASK (0x10000U)
  32118. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT16_SHIFT (16U)
  32119. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT16(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT16_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT16_MASK)
  32120. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT17_MASK (0x20000U)
  32121. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT17_SHIFT (17U)
  32122. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT17(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT17_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT17_MASK)
  32123. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT18_MASK (0x40000U)
  32124. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT18_SHIFT (18U)
  32125. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT18(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT18_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT18_MASK)
  32126. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT19_MASK (0x80000U)
  32127. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT19_SHIFT (19U)
  32128. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT19(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT19_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT19_MASK)
  32129. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT20_MASK (0x100000U)
  32130. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT20_SHIFT (20U)
  32131. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT20(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT20_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT20_MASK)
  32132. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT21_MASK (0x200000U)
  32133. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT21_SHIFT (21U)
  32134. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT21(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT21_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT21_MASK)
  32135. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT22_MASK (0x400000U)
  32136. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT22_SHIFT (22U)
  32137. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT22(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT22_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT22_MASK)
  32138. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT23_MASK (0x800000U)
  32139. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT23_SHIFT (23U)
  32140. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT23(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT23_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT23_MASK)
  32141. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT24_MASK (0x1000000U)
  32142. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT24_SHIFT (24U)
  32143. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT24(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT24_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT24_MASK)
  32144. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT25_MASK (0x2000000U)
  32145. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT25_SHIFT (25U)
  32146. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT25(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT25_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT25_MASK)
  32147. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT26_MASK (0x4000000U)
  32148. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT26_SHIFT (26U)
  32149. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT26(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT26_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT26_MASK)
  32150. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT27_MASK (0x8000000U)
  32151. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT27_SHIFT (27U)
  32152. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT27(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT27_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT27_MASK)
  32153. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT28_MASK (0x10000000U)
  32154. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT28_SHIFT (28U)
  32155. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT28(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT28_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT28_MASK)
  32156. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT29_MASK (0x20000000U)
  32157. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT29_SHIFT (29U)
  32158. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT29(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT29_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT29_MASK)
  32159. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT30_MASK (0x40000000U)
  32160. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT30_SHIFT (30U)
  32161. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT30(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT30_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT30_MASK)
  32162. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT31_MASK (0x80000000U)
  32163. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT31_SHIFT (31U)
  32164. #define PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT31(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT31_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_0_LUTOUT31_MASK)
  32165. /*! @name WFE_B_STG3_F8X1_OUT3_1 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  32166. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT32_MASK (0x1U)
  32167. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT32_SHIFT (0U)
  32168. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT32(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT32_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT32_MASK)
  32169. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT33_MASK (0x2U)
  32170. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT33_SHIFT (1U)
  32171. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT33(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT33_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT33_MASK)
  32172. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT34_MASK (0x4U)
  32173. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT34_SHIFT (2U)
  32174. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT34(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT34_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT34_MASK)
  32175. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT35_MASK (0x8U)
  32176. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT35_SHIFT (3U)
  32177. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT35(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT35_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT35_MASK)
  32178. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT36_MASK (0x10U)
  32179. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT36_SHIFT (4U)
  32180. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT36(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT36_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT36_MASK)
  32181. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT37_MASK (0x20U)
  32182. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT37_SHIFT (5U)
  32183. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT37(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT37_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT37_MASK)
  32184. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT38_MASK (0x40U)
  32185. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT38_SHIFT (6U)
  32186. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT38(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT38_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT38_MASK)
  32187. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT39_MASK (0x80U)
  32188. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT39_SHIFT (7U)
  32189. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT39(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT39_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT39_MASK)
  32190. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT40_MASK (0x100U)
  32191. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT40_SHIFT (8U)
  32192. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT40(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT40_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT40_MASK)
  32193. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT41_MASK (0x200U)
  32194. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT41_SHIFT (9U)
  32195. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT41(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT41_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT41_MASK)
  32196. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT42_MASK (0x400U)
  32197. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT42_SHIFT (10U)
  32198. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT42(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT42_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT42_MASK)
  32199. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT43_MASK (0x800U)
  32200. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT43_SHIFT (11U)
  32201. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT43(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT43_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT43_MASK)
  32202. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT44_MASK (0x1000U)
  32203. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT44_SHIFT (12U)
  32204. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT44(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT44_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT44_MASK)
  32205. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT45_MASK (0x2000U)
  32206. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT45_SHIFT (13U)
  32207. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT45(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT45_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT45_MASK)
  32208. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT46_MASK (0x4000U)
  32209. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT46_SHIFT (14U)
  32210. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT46(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT46_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT46_MASK)
  32211. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT47_MASK (0x8000U)
  32212. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT47_SHIFT (15U)
  32213. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT47(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT47_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT47_MASK)
  32214. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT48_MASK (0x10000U)
  32215. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT48_SHIFT (16U)
  32216. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT48(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT48_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT48_MASK)
  32217. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT49_MASK (0x20000U)
  32218. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT49_SHIFT (17U)
  32219. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT49(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT49_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT49_MASK)
  32220. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT50_MASK (0x40000U)
  32221. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT50_SHIFT (18U)
  32222. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT50(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT50_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT50_MASK)
  32223. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT51_MASK (0x80000U)
  32224. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT51_SHIFT (19U)
  32225. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT51(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT51_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT51_MASK)
  32226. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT52_MASK (0x100000U)
  32227. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT52_SHIFT (20U)
  32228. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT52(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT52_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT52_MASK)
  32229. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT53_MASK (0x200000U)
  32230. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT53_SHIFT (21U)
  32231. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT53(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT53_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT53_MASK)
  32232. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT54_MASK (0x400000U)
  32233. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT54_SHIFT (22U)
  32234. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT54(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT54_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT54_MASK)
  32235. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT55_MASK (0x800000U)
  32236. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT55_SHIFT (23U)
  32237. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT55(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT55_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT55_MASK)
  32238. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT56_MASK (0x1000000U)
  32239. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT56_SHIFT (24U)
  32240. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT56(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT56_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT56_MASK)
  32241. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT57_MASK (0x2000000U)
  32242. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT57_SHIFT (25U)
  32243. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT57(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT57_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT57_MASK)
  32244. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT58_MASK (0x4000000U)
  32245. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT58_SHIFT (26U)
  32246. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT58(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT58_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT58_MASK)
  32247. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT59_MASK (0x8000000U)
  32248. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT59_SHIFT (27U)
  32249. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT59(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT59_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT59_MASK)
  32250. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT60_MASK (0x10000000U)
  32251. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT60_SHIFT (28U)
  32252. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT60(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT60_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT60_MASK)
  32253. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT61_MASK (0x20000000U)
  32254. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT61_SHIFT (29U)
  32255. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT61(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT61_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT61_MASK)
  32256. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT62_MASK (0x40000000U)
  32257. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT62_SHIFT (30U)
  32258. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT62(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT62_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT62_MASK)
  32259. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT63_MASK (0x80000000U)
  32260. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT63_SHIFT (31U)
  32261. #define PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT63(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT63_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_1_LUTOUT63_MASK)
  32262. /*! @name WFE_B_STG3_F8X1_OUT3_2 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  32263. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT64_MASK (0x1U)
  32264. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT64_SHIFT (0U)
  32265. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT64(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT64_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT64_MASK)
  32266. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT65_MASK (0x2U)
  32267. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT65_SHIFT (1U)
  32268. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT65(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT65_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT65_MASK)
  32269. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT66_MASK (0x4U)
  32270. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT66_SHIFT (2U)
  32271. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT66(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT66_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT66_MASK)
  32272. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT67_MASK (0x8U)
  32273. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT67_SHIFT (3U)
  32274. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT67(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT67_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT67_MASK)
  32275. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT68_MASK (0x10U)
  32276. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT68_SHIFT (4U)
  32277. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT68(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT68_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT68_MASK)
  32278. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT69_MASK (0x20U)
  32279. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT69_SHIFT (5U)
  32280. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT69(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT69_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT69_MASK)
  32281. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT70_MASK (0x40U)
  32282. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT70_SHIFT (6U)
  32283. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT70(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT70_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT70_MASK)
  32284. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT71_MASK (0x80U)
  32285. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT71_SHIFT (7U)
  32286. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT71(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT71_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT71_MASK)
  32287. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT72_MASK (0x100U)
  32288. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT72_SHIFT (8U)
  32289. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT72(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT72_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT72_MASK)
  32290. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT73_MASK (0x200U)
  32291. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT73_SHIFT (9U)
  32292. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT73(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT73_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT73_MASK)
  32293. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT74_MASK (0x400U)
  32294. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT74_SHIFT (10U)
  32295. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT74(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT74_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT74_MASK)
  32296. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT75_MASK (0x800U)
  32297. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT75_SHIFT (11U)
  32298. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT75(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT75_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT75_MASK)
  32299. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT76_MASK (0x1000U)
  32300. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT76_SHIFT (12U)
  32301. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT76(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT76_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT76_MASK)
  32302. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT77_MASK (0x2000U)
  32303. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT77_SHIFT (13U)
  32304. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT77(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT77_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT77_MASK)
  32305. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT78_MASK (0x4000U)
  32306. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT78_SHIFT (14U)
  32307. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT78(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT78_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT78_MASK)
  32308. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT79_MASK (0x8000U)
  32309. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT79_SHIFT (15U)
  32310. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT79(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT79_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT79_MASK)
  32311. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT80_MASK (0x10000U)
  32312. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT80_SHIFT (16U)
  32313. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT80(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT80_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT80_MASK)
  32314. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT81_MASK (0x20000U)
  32315. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT81_SHIFT (17U)
  32316. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT81(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT81_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT81_MASK)
  32317. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT82_MASK (0x40000U)
  32318. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT82_SHIFT (18U)
  32319. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT82(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT82_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT82_MASK)
  32320. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT83_MASK (0x80000U)
  32321. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT83_SHIFT (19U)
  32322. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT83(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT83_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT83_MASK)
  32323. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT84_MASK (0x100000U)
  32324. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT84_SHIFT (20U)
  32325. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT84(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT84_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT84_MASK)
  32326. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT85_MASK (0x200000U)
  32327. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT85_SHIFT (21U)
  32328. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT85(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT85_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT85_MASK)
  32329. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT86_MASK (0x400000U)
  32330. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT86_SHIFT (22U)
  32331. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT86(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT86_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT86_MASK)
  32332. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT87_MASK (0x800000U)
  32333. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT87_SHIFT (23U)
  32334. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT87(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT87_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT87_MASK)
  32335. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT88_MASK (0x1000000U)
  32336. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT88_SHIFT (24U)
  32337. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT88(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT88_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT88_MASK)
  32338. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT89_MASK (0x2000000U)
  32339. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT89_SHIFT (25U)
  32340. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT89(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT89_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT89_MASK)
  32341. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT90_MASK (0x4000000U)
  32342. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT90_SHIFT (26U)
  32343. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT90(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT90_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT90_MASK)
  32344. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT91_MASK (0x8000000U)
  32345. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT91_SHIFT (27U)
  32346. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT91(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT91_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT91_MASK)
  32347. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT92_MASK (0x10000000U)
  32348. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT92_SHIFT (28U)
  32349. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT92(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT92_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT92_MASK)
  32350. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT93_MASK (0x20000000U)
  32351. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT93_SHIFT (29U)
  32352. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT93(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT93_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT93_MASK)
  32353. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT94_MASK (0x40000000U)
  32354. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT94_SHIFT (30U)
  32355. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT94(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT94_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT94_MASK)
  32356. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT95_MASK (0x80000000U)
  32357. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT95_SHIFT (31U)
  32358. #define PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT95(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT95_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_2_LUTOUT95_MASK)
  32359. /*! @name WFE_B_STG3_F8X1_OUT3_3 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  32360. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT96_MASK (0x1U)
  32361. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT96_SHIFT (0U)
  32362. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT96(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT96_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT96_MASK)
  32363. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT97_MASK (0x2U)
  32364. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT97_SHIFT (1U)
  32365. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT97(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT97_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT97_MASK)
  32366. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT98_MASK (0x4U)
  32367. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT98_SHIFT (2U)
  32368. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT98(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT98_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT98_MASK)
  32369. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT99_MASK (0x8U)
  32370. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT99_SHIFT (3U)
  32371. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT99(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT99_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT99_MASK)
  32372. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT100_MASK (0x10U)
  32373. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT100_SHIFT (4U)
  32374. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT100(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT100_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT100_MASK)
  32375. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT101_MASK (0x20U)
  32376. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT101_SHIFT (5U)
  32377. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT101(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT101_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT101_MASK)
  32378. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT102_MASK (0x40U)
  32379. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT102_SHIFT (6U)
  32380. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT102(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT102_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT102_MASK)
  32381. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT103_MASK (0x80U)
  32382. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT103_SHIFT (7U)
  32383. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT103(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT103_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT103_MASK)
  32384. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT104_MASK (0x100U)
  32385. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT104_SHIFT (8U)
  32386. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT104(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT104_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT104_MASK)
  32387. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT105_MASK (0x200U)
  32388. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT105_SHIFT (9U)
  32389. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT105(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT105_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT105_MASK)
  32390. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT106_MASK (0x400U)
  32391. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT106_SHIFT (10U)
  32392. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT106(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT106_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT106_MASK)
  32393. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT107_MASK (0x800U)
  32394. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT107_SHIFT (11U)
  32395. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT107(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT107_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT107_MASK)
  32396. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT108_MASK (0x1000U)
  32397. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT108_SHIFT (12U)
  32398. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT108(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT108_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT108_MASK)
  32399. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT109_MASK (0x2000U)
  32400. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT109_SHIFT (13U)
  32401. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT109(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT109_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT109_MASK)
  32402. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT110_MASK (0x4000U)
  32403. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT110_SHIFT (14U)
  32404. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT110(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT110_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT110_MASK)
  32405. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT111_MASK (0x8000U)
  32406. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT111_SHIFT (15U)
  32407. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT111(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT111_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT111_MASK)
  32408. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT112_MASK (0x10000U)
  32409. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT112_SHIFT (16U)
  32410. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT112(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT112_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT112_MASK)
  32411. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT113_MASK (0x20000U)
  32412. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT113_SHIFT (17U)
  32413. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT113(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT113_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT113_MASK)
  32414. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT114_MASK (0x40000U)
  32415. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT114_SHIFT (18U)
  32416. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT114(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT114_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT114_MASK)
  32417. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT115_MASK (0x80000U)
  32418. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT115_SHIFT (19U)
  32419. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT115(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT115_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT115_MASK)
  32420. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT116_MASK (0x100000U)
  32421. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT116_SHIFT (20U)
  32422. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT116(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT116_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT116_MASK)
  32423. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT117_MASK (0x200000U)
  32424. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT117_SHIFT (21U)
  32425. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT117(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT117_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT117_MASK)
  32426. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT118_MASK (0x400000U)
  32427. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT118_SHIFT (22U)
  32428. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT118(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT118_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT118_MASK)
  32429. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT119_MASK (0x800000U)
  32430. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT119_SHIFT (23U)
  32431. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT119(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT119_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT119_MASK)
  32432. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT120_MASK (0x1000000U)
  32433. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT120_SHIFT (24U)
  32434. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT120(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT120_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT120_MASK)
  32435. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT121_MASK (0x2000000U)
  32436. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT121_SHIFT (25U)
  32437. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT121(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT121_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT121_MASK)
  32438. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT122_MASK (0x4000000U)
  32439. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT122_SHIFT (26U)
  32440. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT122(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT122_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT122_MASK)
  32441. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT123_MASK (0x8000000U)
  32442. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT123_SHIFT (27U)
  32443. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT123(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT123_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT123_MASK)
  32444. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT124_MASK (0x10000000U)
  32445. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT124_SHIFT (28U)
  32446. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT124(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT124_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT124_MASK)
  32447. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT125_MASK (0x20000000U)
  32448. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT125_SHIFT (29U)
  32449. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT125(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT125_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT125_MASK)
  32450. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT126_MASK (0x40000000U)
  32451. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT126_SHIFT (30U)
  32452. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT126(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT126_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT126_MASK)
  32453. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT127_MASK (0x80000000U)
  32454. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT127_SHIFT (31U)
  32455. #define PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT127(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT127_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_3_LUTOUT127_MASK)
  32456. /*! @name WFE_B_STG3_F8X1_OUT3_4 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  32457. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT128_MASK (0x1U)
  32458. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT128_SHIFT (0U)
  32459. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT128(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT128_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT128_MASK)
  32460. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT129_MASK (0x2U)
  32461. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT129_SHIFT (1U)
  32462. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT129(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT129_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT129_MASK)
  32463. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT130_MASK (0x4U)
  32464. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT130_SHIFT (2U)
  32465. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT130(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT130_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT130_MASK)
  32466. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT131_MASK (0x8U)
  32467. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT131_SHIFT (3U)
  32468. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT131(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT131_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT131_MASK)
  32469. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT132_MASK (0x10U)
  32470. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT132_SHIFT (4U)
  32471. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT132(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT132_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT132_MASK)
  32472. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT133_MASK (0x20U)
  32473. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT133_SHIFT (5U)
  32474. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT133(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT133_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT133_MASK)
  32475. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT134_MASK (0x40U)
  32476. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT134_SHIFT (6U)
  32477. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT134(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT134_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT134_MASK)
  32478. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT135_MASK (0x80U)
  32479. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT135_SHIFT (7U)
  32480. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT135(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT135_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT135_MASK)
  32481. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT136_MASK (0x100U)
  32482. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT136_SHIFT (8U)
  32483. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT136(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT136_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT136_MASK)
  32484. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT137_MASK (0x200U)
  32485. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT137_SHIFT (9U)
  32486. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT137(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT137_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT137_MASK)
  32487. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT138_MASK (0x400U)
  32488. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT138_SHIFT (10U)
  32489. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT138(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT138_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT138_MASK)
  32490. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT139_MASK (0x800U)
  32491. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT139_SHIFT (11U)
  32492. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT139(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT139_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT139_MASK)
  32493. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT140_MASK (0x1000U)
  32494. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT140_SHIFT (12U)
  32495. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT140(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT140_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT140_MASK)
  32496. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT141_MASK (0x2000U)
  32497. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT141_SHIFT (13U)
  32498. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT141(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT141_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT141_MASK)
  32499. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT142_MASK (0x4000U)
  32500. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT142_SHIFT (14U)
  32501. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT142(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT142_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT142_MASK)
  32502. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT143_MASK (0x8000U)
  32503. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT143_SHIFT (15U)
  32504. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT143(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT143_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT143_MASK)
  32505. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT144_MASK (0x10000U)
  32506. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT144_SHIFT (16U)
  32507. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT144(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT144_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT144_MASK)
  32508. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT145_MASK (0x20000U)
  32509. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT145_SHIFT (17U)
  32510. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT145(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT145_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT145_MASK)
  32511. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT146_MASK (0x40000U)
  32512. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT146_SHIFT (18U)
  32513. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT146(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT146_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT146_MASK)
  32514. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT147_MASK (0x80000U)
  32515. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT147_SHIFT (19U)
  32516. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT147(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT147_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT147_MASK)
  32517. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT148_MASK (0x100000U)
  32518. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT148_SHIFT (20U)
  32519. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT148(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT148_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT148_MASK)
  32520. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT149_MASK (0x200000U)
  32521. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT149_SHIFT (21U)
  32522. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT149(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT149_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT149_MASK)
  32523. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT150_MASK (0x400000U)
  32524. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT150_SHIFT (22U)
  32525. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT150(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT150_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT150_MASK)
  32526. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT151_MASK (0x800000U)
  32527. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT151_SHIFT (23U)
  32528. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT151(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT151_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT151_MASK)
  32529. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT152_MASK (0x1000000U)
  32530. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT152_SHIFT (24U)
  32531. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT152(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT152_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT152_MASK)
  32532. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT153_MASK (0x2000000U)
  32533. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT153_SHIFT (25U)
  32534. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT153(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT153_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT153_MASK)
  32535. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT154_MASK (0x4000000U)
  32536. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT154_SHIFT (26U)
  32537. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT154(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT154_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT154_MASK)
  32538. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT155_MASK (0x8000000U)
  32539. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT155_SHIFT (27U)
  32540. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT155(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT155_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT155_MASK)
  32541. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT156_MASK (0x10000000U)
  32542. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT156_SHIFT (28U)
  32543. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT156(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT156_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT156_MASK)
  32544. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT157_MASK (0x20000000U)
  32545. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT157_SHIFT (29U)
  32546. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT157(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT157_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT157_MASK)
  32547. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT158_MASK (0x40000000U)
  32548. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT158_SHIFT (30U)
  32549. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT158(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT158_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT158_MASK)
  32550. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT159_MASK (0x80000000U)
  32551. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT159_SHIFT (31U)
  32552. #define PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT159(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT159_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_4_LUTOUT159_MASK)
  32553. /*! @name WFE_B_STG3_F8X1_OUT3_5 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  32554. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT160_MASK (0x1U)
  32555. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT160_SHIFT (0U)
  32556. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT160(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT160_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT160_MASK)
  32557. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT161_MASK (0x2U)
  32558. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT161_SHIFT (1U)
  32559. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT161(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT161_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT161_MASK)
  32560. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT162_MASK (0x4U)
  32561. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT162_SHIFT (2U)
  32562. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT162(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT162_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT162_MASK)
  32563. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT163_MASK (0x8U)
  32564. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT163_SHIFT (3U)
  32565. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT163(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT163_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT163_MASK)
  32566. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT164_MASK (0x10U)
  32567. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT164_SHIFT (4U)
  32568. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT164(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT164_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT164_MASK)
  32569. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT165_MASK (0x20U)
  32570. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT165_SHIFT (5U)
  32571. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT165(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT165_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT165_MASK)
  32572. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT166_MASK (0x40U)
  32573. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT166_SHIFT (6U)
  32574. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT166(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT166_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT166_MASK)
  32575. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT167_MASK (0x80U)
  32576. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT167_SHIFT (7U)
  32577. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT167(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT167_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT167_MASK)
  32578. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT168_MASK (0x100U)
  32579. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT168_SHIFT (8U)
  32580. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT168(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT168_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT168_MASK)
  32581. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT169_MASK (0x200U)
  32582. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT169_SHIFT (9U)
  32583. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT169(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT169_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT169_MASK)
  32584. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT170_MASK (0x400U)
  32585. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT170_SHIFT (10U)
  32586. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT170(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT170_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT170_MASK)
  32587. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT171_MASK (0x800U)
  32588. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT171_SHIFT (11U)
  32589. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT171(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT171_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT171_MASK)
  32590. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT172_MASK (0x1000U)
  32591. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT172_SHIFT (12U)
  32592. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT172(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT172_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT172_MASK)
  32593. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT173_MASK (0x2000U)
  32594. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT173_SHIFT (13U)
  32595. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT173(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT173_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT173_MASK)
  32596. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT174_MASK (0x4000U)
  32597. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT174_SHIFT (14U)
  32598. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT174(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT174_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT174_MASK)
  32599. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT175_MASK (0x8000U)
  32600. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT175_SHIFT (15U)
  32601. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT175(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT175_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT175_MASK)
  32602. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT176_MASK (0x10000U)
  32603. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT176_SHIFT (16U)
  32604. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT176(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT176_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT176_MASK)
  32605. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT177_MASK (0x20000U)
  32606. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT177_SHIFT (17U)
  32607. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT177(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT177_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT177_MASK)
  32608. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT178_MASK (0x40000U)
  32609. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT178_SHIFT (18U)
  32610. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT178(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT178_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT178_MASK)
  32611. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT179_MASK (0x80000U)
  32612. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT179_SHIFT (19U)
  32613. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT179(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT179_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT179_MASK)
  32614. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT180_MASK (0x100000U)
  32615. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT180_SHIFT (20U)
  32616. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT180(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT180_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT180_MASK)
  32617. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT181_MASK (0x200000U)
  32618. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT181_SHIFT (21U)
  32619. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT181(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT181_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT181_MASK)
  32620. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT182_MASK (0x400000U)
  32621. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT182_SHIFT (22U)
  32622. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT182(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT182_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT182_MASK)
  32623. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT183_MASK (0x800000U)
  32624. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT183_SHIFT (23U)
  32625. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT183(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT183_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT183_MASK)
  32626. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT184_MASK (0x1000000U)
  32627. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT184_SHIFT (24U)
  32628. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT184(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT184_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT184_MASK)
  32629. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT185_MASK (0x2000000U)
  32630. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT185_SHIFT (25U)
  32631. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT185(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT185_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT185_MASK)
  32632. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT186_MASK (0x4000000U)
  32633. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT186_SHIFT (26U)
  32634. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT186(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT186_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT186_MASK)
  32635. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT187_MASK (0x8000000U)
  32636. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT187_SHIFT (27U)
  32637. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT187(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT187_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT187_MASK)
  32638. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT188_MASK (0x10000000U)
  32639. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT188_SHIFT (28U)
  32640. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT188(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT188_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT188_MASK)
  32641. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT189_MASK (0x20000000U)
  32642. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT189_SHIFT (29U)
  32643. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT189(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT189_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT189_MASK)
  32644. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT190_MASK (0x40000000U)
  32645. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT190_SHIFT (30U)
  32646. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT190(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT190_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT190_MASK)
  32647. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT191_MASK (0x80000000U)
  32648. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT191_SHIFT (31U)
  32649. #define PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT191(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT191_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_5_LUTOUT191_MASK)
  32650. /*! @name WFE_B_STG3_F8X1_OUT3_6 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  32651. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT192_MASK (0x1U)
  32652. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT192_SHIFT (0U)
  32653. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT192(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT192_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT192_MASK)
  32654. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT193_MASK (0x2U)
  32655. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT193_SHIFT (1U)
  32656. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT193(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT193_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT193_MASK)
  32657. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT194_MASK (0x4U)
  32658. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT194_SHIFT (2U)
  32659. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT194(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT194_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT194_MASK)
  32660. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT195_MASK (0x8U)
  32661. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT195_SHIFT (3U)
  32662. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT195(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT195_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT195_MASK)
  32663. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT196_MASK (0x10U)
  32664. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT196_SHIFT (4U)
  32665. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT196(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT196_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT196_MASK)
  32666. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT197_MASK (0x20U)
  32667. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT197_SHIFT (5U)
  32668. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT197(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT197_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT197_MASK)
  32669. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT198_MASK (0x40U)
  32670. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT198_SHIFT (6U)
  32671. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT198(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT198_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT198_MASK)
  32672. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT199_MASK (0x80U)
  32673. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT199_SHIFT (7U)
  32674. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT199(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT199_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT199_MASK)
  32675. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT200_MASK (0x100U)
  32676. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT200_SHIFT (8U)
  32677. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT200(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT200_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT200_MASK)
  32678. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT201_MASK (0x200U)
  32679. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT201_SHIFT (9U)
  32680. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT201(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT201_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT201_MASK)
  32681. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT202_MASK (0x400U)
  32682. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT202_SHIFT (10U)
  32683. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT202(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT202_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT202_MASK)
  32684. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT203_MASK (0x800U)
  32685. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT203_SHIFT (11U)
  32686. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT203(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT203_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT203_MASK)
  32687. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT204_MASK (0x1000U)
  32688. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT204_SHIFT (12U)
  32689. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT204(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT204_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT204_MASK)
  32690. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT205_MASK (0x2000U)
  32691. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT205_SHIFT (13U)
  32692. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT205(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT205_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT205_MASK)
  32693. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT206_MASK (0x4000U)
  32694. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT206_SHIFT (14U)
  32695. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT206(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT206_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT206_MASK)
  32696. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT207_MASK (0x8000U)
  32697. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT207_SHIFT (15U)
  32698. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT207(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT207_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT207_MASK)
  32699. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT208_MASK (0x10000U)
  32700. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT208_SHIFT (16U)
  32701. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT208(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT208_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT208_MASK)
  32702. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT209_MASK (0x20000U)
  32703. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT209_SHIFT (17U)
  32704. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT209(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT209_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT209_MASK)
  32705. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT210_MASK (0x40000U)
  32706. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT210_SHIFT (18U)
  32707. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT210(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT210_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT210_MASK)
  32708. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT211_MASK (0x80000U)
  32709. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT211_SHIFT (19U)
  32710. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT211(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT211_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT211_MASK)
  32711. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT212_MASK (0x100000U)
  32712. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT212_SHIFT (20U)
  32713. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT212(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT212_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT212_MASK)
  32714. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT213_MASK (0x200000U)
  32715. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT213_SHIFT (21U)
  32716. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT213(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT213_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT213_MASK)
  32717. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT214_MASK (0x400000U)
  32718. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT214_SHIFT (22U)
  32719. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT214(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT214_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT214_MASK)
  32720. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT215_MASK (0x800000U)
  32721. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT215_SHIFT (23U)
  32722. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT215(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT215_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT215_MASK)
  32723. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT216_MASK (0x1000000U)
  32724. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT216_SHIFT (24U)
  32725. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT216(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT216_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT216_MASK)
  32726. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT217_MASK (0x2000000U)
  32727. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT217_SHIFT (25U)
  32728. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT217(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT217_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT217_MASK)
  32729. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT218_MASK (0x4000000U)
  32730. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT218_SHIFT (26U)
  32731. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT218(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT218_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT218_MASK)
  32732. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT219_MASK (0x8000000U)
  32733. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT219_SHIFT (27U)
  32734. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT219(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT219_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT219_MASK)
  32735. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT220_MASK (0x10000000U)
  32736. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT220_SHIFT (28U)
  32737. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT220(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT220_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT220_MASK)
  32738. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT221_MASK (0x20000000U)
  32739. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT221_SHIFT (29U)
  32740. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT221(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT221_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT221_MASK)
  32741. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT222_MASK (0x40000000U)
  32742. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT222_SHIFT (30U)
  32743. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT222(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT222_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT222_MASK)
  32744. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT223_MASK (0x80000000U)
  32745. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT223_SHIFT (31U)
  32746. #define PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT223(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT223_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_6_LUTOUT223_MASK)
  32747. /*! @name WFE_B_STG3_F8X1_OUT3_7 - This register defines the output values (new flag) for the 8x1 LUTs in stage 3. */
  32748. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT224_MASK (0x1U)
  32749. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT224_SHIFT (0U)
  32750. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT224(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT224_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT224_MASK)
  32751. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT225_MASK (0x2U)
  32752. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT225_SHIFT (1U)
  32753. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT225(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT225_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT225_MASK)
  32754. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT226_MASK (0x4U)
  32755. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT226_SHIFT (2U)
  32756. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT226(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT226_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT226_MASK)
  32757. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT227_MASK (0x8U)
  32758. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT227_SHIFT (3U)
  32759. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT227(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT227_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT227_MASK)
  32760. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT228_MASK (0x10U)
  32761. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT228_SHIFT (4U)
  32762. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT228(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT228_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT228_MASK)
  32763. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT229_MASK (0x20U)
  32764. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT229_SHIFT (5U)
  32765. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT229(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT229_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT229_MASK)
  32766. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT230_MASK (0x40U)
  32767. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT230_SHIFT (6U)
  32768. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT230(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT230_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT230_MASK)
  32769. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT231_MASK (0x80U)
  32770. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT231_SHIFT (7U)
  32771. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT231(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT231_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT231_MASK)
  32772. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT232_MASK (0x100U)
  32773. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT232_SHIFT (8U)
  32774. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT232(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT232_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT232_MASK)
  32775. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT233_MASK (0x200U)
  32776. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT233_SHIFT (9U)
  32777. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT233(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT233_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT233_MASK)
  32778. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT234_MASK (0x400U)
  32779. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT234_SHIFT (10U)
  32780. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT234(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT234_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT234_MASK)
  32781. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT235_MASK (0x800U)
  32782. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT235_SHIFT (11U)
  32783. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT235(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT235_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT235_MASK)
  32784. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT236_MASK (0x1000U)
  32785. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT236_SHIFT (12U)
  32786. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT236(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT236_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT236_MASK)
  32787. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT237_MASK (0x2000U)
  32788. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT237_SHIFT (13U)
  32789. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT237(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT237_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT237_MASK)
  32790. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT238_MASK (0x4000U)
  32791. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT238_SHIFT (14U)
  32792. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT238(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT238_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT238_MASK)
  32793. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT239_MASK (0x8000U)
  32794. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT239_SHIFT (15U)
  32795. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT239(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT239_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT239_MASK)
  32796. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT240_MASK (0x10000U)
  32797. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT240_SHIFT (16U)
  32798. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT240(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT240_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT240_MASK)
  32799. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT241_MASK (0x20000U)
  32800. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT241_SHIFT (17U)
  32801. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT241(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT241_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT241_MASK)
  32802. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT242_MASK (0x40000U)
  32803. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT242_SHIFT (18U)
  32804. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT242(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT242_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT242_MASK)
  32805. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT243_MASK (0x80000U)
  32806. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT243_SHIFT (19U)
  32807. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT243(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT243_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT243_MASK)
  32808. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT244_MASK (0x100000U)
  32809. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT244_SHIFT (20U)
  32810. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT244(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT244_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT244_MASK)
  32811. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT245_MASK (0x200000U)
  32812. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT245_SHIFT (21U)
  32813. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT245(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT245_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT245_MASK)
  32814. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT246_MASK (0x400000U)
  32815. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT246_SHIFT (22U)
  32816. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT246(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT246_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT246_MASK)
  32817. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT247_MASK (0x800000U)
  32818. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT247_SHIFT (23U)
  32819. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT247(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT247_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT247_MASK)
  32820. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT248_MASK (0x1000000U)
  32821. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT248_SHIFT (24U)
  32822. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT248(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT248_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT248_MASK)
  32823. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT249_MASK (0x2000000U)
  32824. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT249_SHIFT (25U)
  32825. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT249(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT249_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT249_MASK)
  32826. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT250_MASK (0x4000000U)
  32827. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT250_SHIFT (26U)
  32828. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT250(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT250_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT250_MASK)
  32829. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT251_MASK (0x8000000U)
  32830. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT251_SHIFT (27U)
  32831. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT251(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT251_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT251_MASK)
  32832. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT252_MASK (0x10000000U)
  32833. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT252_SHIFT (28U)
  32834. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT252(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT252_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT252_MASK)
  32835. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT253_MASK (0x20000000U)
  32836. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT253_SHIFT (29U)
  32837. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT253(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT253_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT253_MASK)
  32838. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT254_MASK (0x40000000U)
  32839. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT254_SHIFT (30U)
  32840. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT254(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT254_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT254_MASK)
  32841. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT255_MASK (0x80000000U)
  32842. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT255_SHIFT (31U)
  32843. #define PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT255(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT255_SHIFT)) & PXP_WFE_B_STG3_F8X1_OUT3_7_LUTOUT255_MASK)
  32844. /*! @name WFE_B_STG3_F8X1_MASKS - Each set mask bit enables one of the corresponding flag input bits. There is one mask per 8x1 LUT. */
  32845. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK0_MASK (0xFFU)
  32846. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK0_SHIFT (0U)
  32847. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_MASKS_MASK0_SHIFT)) & PXP_WFE_B_STG3_F8X1_MASKS_MASK0_MASK)
  32848. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK1_MASK (0xFF00U)
  32849. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK1_SHIFT (8U)
  32850. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK1(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_MASKS_MASK1_SHIFT)) & PXP_WFE_B_STG3_F8X1_MASKS_MASK1_MASK)
  32851. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK2_MASK (0xFF0000U)
  32852. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK2_SHIFT (16U)
  32853. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK2(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_MASKS_MASK2_SHIFT)) & PXP_WFE_B_STG3_F8X1_MASKS_MASK2_MASK)
  32854. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK3_MASK (0xFF000000U)
  32855. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK3_SHIFT (24U)
  32856. #define PXP_WFE_B_STG3_F8X1_MASKS_MASK3(x) (((uint32_t)(((uint32_t)(x)) << PXP_WFE_B_STG3_F8X1_MASKS_MASK3_SHIFT)) & PXP_WFE_B_STG3_F8X1_MASKS_MASK3_MASK)
  32857. /*! @name ALU_B_CTRL - This register defines the control bits for the pxp alu sub-block. */
  32858. #define PXP_ALU_B_CTRL_ENABLE_MASK (0x1U)
  32859. #define PXP_ALU_B_CTRL_ENABLE_SHIFT (0U)
  32860. #define PXP_ALU_B_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_ENABLE_SHIFT)) & PXP_ALU_B_CTRL_ENABLE_MASK)
  32861. #define PXP_ALU_B_CTRL_START_MASK (0x10U)
  32862. #define PXP_ALU_B_CTRL_START_SHIFT (4U)
  32863. #define PXP_ALU_B_CTRL_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_START_SHIFT)) & PXP_ALU_B_CTRL_START_MASK)
  32864. #define PXP_ALU_B_CTRL_SW_RESET_MASK (0x100U)
  32865. #define PXP_ALU_B_CTRL_SW_RESET_SHIFT (8U)
  32866. #define PXP_ALU_B_CTRL_SW_RESET(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_SW_RESET_SHIFT)) & PXP_ALU_B_CTRL_SW_RESET_MASK)
  32867. #define PXP_ALU_B_CTRL_BYPASS_MASK (0x1000U)
  32868. #define PXP_ALU_B_CTRL_BYPASS_SHIFT (12U)
  32869. #define PXP_ALU_B_CTRL_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_BYPASS_SHIFT)) & PXP_ALU_B_CTRL_BYPASS_MASK)
  32870. #define PXP_ALU_B_CTRL_DONE_IRQ_FLAG_MASK (0x10000U)
  32871. #define PXP_ALU_B_CTRL_DONE_IRQ_FLAG_SHIFT (16U)
  32872. #define PXP_ALU_B_CTRL_DONE_IRQ_FLAG(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_DONE_IRQ_FLAG_SHIFT)) & PXP_ALU_B_CTRL_DONE_IRQ_FLAG_MASK)
  32873. #define PXP_ALU_B_CTRL_DONE_IRQ_EN_MASK (0x100000U)
  32874. #define PXP_ALU_B_CTRL_DONE_IRQ_EN_SHIFT (20U)
  32875. #define PXP_ALU_B_CTRL_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_DONE_IRQ_EN_SHIFT)) & PXP_ALU_B_CTRL_DONE_IRQ_EN_MASK)
  32876. #define PXP_ALU_B_CTRL_DONE_MASK (0x10000000U)
  32877. #define PXP_ALU_B_CTRL_DONE_SHIFT (28U)
  32878. #define PXP_ALU_B_CTRL_DONE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_DONE_SHIFT)) & PXP_ALU_B_CTRL_DONE_MASK)
  32879. /*! @name ALU_B_CTRL_SET - This register defines the control bits for the pxp alu sub-block. */
  32880. #define PXP_ALU_B_CTRL_SET_ENABLE_MASK (0x1U)
  32881. #define PXP_ALU_B_CTRL_SET_ENABLE_SHIFT (0U)
  32882. #define PXP_ALU_B_CTRL_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_SET_ENABLE_SHIFT)) & PXP_ALU_B_CTRL_SET_ENABLE_MASK)
  32883. #define PXP_ALU_B_CTRL_SET_START_MASK (0x10U)
  32884. #define PXP_ALU_B_CTRL_SET_START_SHIFT (4U)
  32885. #define PXP_ALU_B_CTRL_SET_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_SET_START_SHIFT)) & PXP_ALU_B_CTRL_SET_START_MASK)
  32886. #define PXP_ALU_B_CTRL_SET_SW_RESET_MASK (0x100U)
  32887. #define PXP_ALU_B_CTRL_SET_SW_RESET_SHIFT (8U)
  32888. #define PXP_ALU_B_CTRL_SET_SW_RESET(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_SET_SW_RESET_SHIFT)) & PXP_ALU_B_CTRL_SET_SW_RESET_MASK)
  32889. #define PXP_ALU_B_CTRL_SET_BYPASS_MASK (0x1000U)
  32890. #define PXP_ALU_B_CTRL_SET_BYPASS_SHIFT (12U)
  32891. #define PXP_ALU_B_CTRL_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_SET_BYPASS_SHIFT)) & PXP_ALU_B_CTRL_SET_BYPASS_MASK)
  32892. #define PXP_ALU_B_CTRL_SET_DONE_IRQ_FLAG_MASK (0x10000U)
  32893. #define PXP_ALU_B_CTRL_SET_DONE_IRQ_FLAG_SHIFT (16U)
  32894. #define PXP_ALU_B_CTRL_SET_DONE_IRQ_FLAG(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_SET_DONE_IRQ_FLAG_SHIFT)) & PXP_ALU_B_CTRL_SET_DONE_IRQ_FLAG_MASK)
  32895. #define PXP_ALU_B_CTRL_SET_DONE_IRQ_EN_MASK (0x100000U)
  32896. #define PXP_ALU_B_CTRL_SET_DONE_IRQ_EN_SHIFT (20U)
  32897. #define PXP_ALU_B_CTRL_SET_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_SET_DONE_IRQ_EN_SHIFT)) & PXP_ALU_B_CTRL_SET_DONE_IRQ_EN_MASK)
  32898. #define PXP_ALU_B_CTRL_SET_DONE_MASK (0x10000000U)
  32899. #define PXP_ALU_B_CTRL_SET_DONE_SHIFT (28U)
  32900. #define PXP_ALU_B_CTRL_SET_DONE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_SET_DONE_SHIFT)) & PXP_ALU_B_CTRL_SET_DONE_MASK)
  32901. /*! @name ALU_B_CTRL_CLR - This register defines the control bits for the pxp alu sub-block. */
  32902. #define PXP_ALU_B_CTRL_CLR_ENABLE_MASK (0x1U)
  32903. #define PXP_ALU_B_CTRL_CLR_ENABLE_SHIFT (0U)
  32904. #define PXP_ALU_B_CTRL_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_CLR_ENABLE_SHIFT)) & PXP_ALU_B_CTRL_CLR_ENABLE_MASK)
  32905. #define PXP_ALU_B_CTRL_CLR_START_MASK (0x10U)
  32906. #define PXP_ALU_B_CTRL_CLR_START_SHIFT (4U)
  32907. #define PXP_ALU_B_CTRL_CLR_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_CLR_START_SHIFT)) & PXP_ALU_B_CTRL_CLR_START_MASK)
  32908. #define PXP_ALU_B_CTRL_CLR_SW_RESET_MASK (0x100U)
  32909. #define PXP_ALU_B_CTRL_CLR_SW_RESET_SHIFT (8U)
  32910. #define PXP_ALU_B_CTRL_CLR_SW_RESET(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_CLR_SW_RESET_SHIFT)) & PXP_ALU_B_CTRL_CLR_SW_RESET_MASK)
  32911. #define PXP_ALU_B_CTRL_CLR_BYPASS_MASK (0x1000U)
  32912. #define PXP_ALU_B_CTRL_CLR_BYPASS_SHIFT (12U)
  32913. #define PXP_ALU_B_CTRL_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_CLR_BYPASS_SHIFT)) & PXP_ALU_B_CTRL_CLR_BYPASS_MASK)
  32914. #define PXP_ALU_B_CTRL_CLR_DONE_IRQ_FLAG_MASK (0x10000U)
  32915. #define PXP_ALU_B_CTRL_CLR_DONE_IRQ_FLAG_SHIFT (16U)
  32916. #define PXP_ALU_B_CTRL_CLR_DONE_IRQ_FLAG(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_CLR_DONE_IRQ_FLAG_SHIFT)) & PXP_ALU_B_CTRL_CLR_DONE_IRQ_FLAG_MASK)
  32917. #define PXP_ALU_B_CTRL_CLR_DONE_IRQ_EN_MASK (0x100000U)
  32918. #define PXP_ALU_B_CTRL_CLR_DONE_IRQ_EN_SHIFT (20U)
  32919. #define PXP_ALU_B_CTRL_CLR_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_CLR_DONE_IRQ_EN_SHIFT)) & PXP_ALU_B_CTRL_CLR_DONE_IRQ_EN_MASK)
  32920. #define PXP_ALU_B_CTRL_CLR_DONE_MASK (0x10000000U)
  32921. #define PXP_ALU_B_CTRL_CLR_DONE_SHIFT (28U)
  32922. #define PXP_ALU_B_CTRL_CLR_DONE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_CLR_DONE_SHIFT)) & PXP_ALU_B_CTRL_CLR_DONE_MASK)
  32923. /*! @name ALU_B_CTRL_TOG - This register defines the control bits for the pxp alu sub-block. */
  32924. #define PXP_ALU_B_CTRL_TOG_ENABLE_MASK (0x1U)
  32925. #define PXP_ALU_B_CTRL_TOG_ENABLE_SHIFT (0U)
  32926. #define PXP_ALU_B_CTRL_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_TOG_ENABLE_SHIFT)) & PXP_ALU_B_CTRL_TOG_ENABLE_MASK)
  32927. #define PXP_ALU_B_CTRL_TOG_START_MASK (0x10U)
  32928. #define PXP_ALU_B_CTRL_TOG_START_SHIFT (4U)
  32929. #define PXP_ALU_B_CTRL_TOG_START(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_TOG_START_SHIFT)) & PXP_ALU_B_CTRL_TOG_START_MASK)
  32930. #define PXP_ALU_B_CTRL_TOG_SW_RESET_MASK (0x100U)
  32931. #define PXP_ALU_B_CTRL_TOG_SW_RESET_SHIFT (8U)
  32932. #define PXP_ALU_B_CTRL_TOG_SW_RESET(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_TOG_SW_RESET_SHIFT)) & PXP_ALU_B_CTRL_TOG_SW_RESET_MASK)
  32933. #define PXP_ALU_B_CTRL_TOG_BYPASS_MASK (0x1000U)
  32934. #define PXP_ALU_B_CTRL_TOG_BYPASS_SHIFT (12U)
  32935. #define PXP_ALU_B_CTRL_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_TOG_BYPASS_SHIFT)) & PXP_ALU_B_CTRL_TOG_BYPASS_MASK)
  32936. #define PXP_ALU_B_CTRL_TOG_DONE_IRQ_FLAG_MASK (0x10000U)
  32937. #define PXP_ALU_B_CTRL_TOG_DONE_IRQ_FLAG_SHIFT (16U)
  32938. #define PXP_ALU_B_CTRL_TOG_DONE_IRQ_FLAG(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_TOG_DONE_IRQ_FLAG_SHIFT)) & PXP_ALU_B_CTRL_TOG_DONE_IRQ_FLAG_MASK)
  32939. #define PXP_ALU_B_CTRL_TOG_DONE_IRQ_EN_MASK (0x100000U)
  32940. #define PXP_ALU_B_CTRL_TOG_DONE_IRQ_EN_SHIFT (20U)
  32941. #define PXP_ALU_B_CTRL_TOG_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_TOG_DONE_IRQ_EN_SHIFT)) & PXP_ALU_B_CTRL_TOG_DONE_IRQ_EN_MASK)
  32942. #define PXP_ALU_B_CTRL_TOG_DONE_MASK (0x10000000U)
  32943. #define PXP_ALU_B_CTRL_TOG_DONE_SHIFT (28U)
  32944. #define PXP_ALU_B_CTRL_TOG_DONE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CTRL_TOG_DONE_SHIFT)) & PXP_ALU_B_CTRL_TOG_DONE_MASK)
  32945. /*! @name ALU_B_BUF_SIZE - This register defines the size of the buffer to be processed by the alu engine. */
  32946. #define PXP_ALU_B_BUF_SIZE_BUF_WIDTH_MASK (0xFFFU)
  32947. #define PXP_ALU_B_BUF_SIZE_BUF_WIDTH_SHIFT (0U)
  32948. #define PXP_ALU_B_BUF_SIZE_BUF_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_BUF_SIZE_BUF_WIDTH_SHIFT)) & PXP_ALU_B_BUF_SIZE_BUF_WIDTH_MASK)
  32949. #define PXP_ALU_B_BUF_SIZE_BUF_HEIGHT_MASK (0xFFF0000U)
  32950. #define PXP_ALU_B_BUF_SIZE_BUF_HEIGHT_SHIFT (16U)
  32951. #define PXP_ALU_B_BUF_SIZE_BUF_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_BUF_SIZE_BUF_HEIGHT_SHIFT)) & PXP_ALU_B_BUF_SIZE_BUF_HEIGHT_MASK)
  32952. /*! @name ALU_B_INST_ENTRY - This register defines the Entry Address for the Instruction Memory of the ALU. */
  32953. #define PXP_ALU_B_INST_ENTRY_ENTRY_ADDR_MASK (0xFFFFU)
  32954. #define PXP_ALU_B_INST_ENTRY_ENTRY_ADDR_SHIFT (0U)
  32955. #define PXP_ALU_B_INST_ENTRY_ENTRY_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_INST_ENTRY_ENTRY_ADDR_SHIFT)) & PXP_ALU_B_INST_ENTRY_ENTRY_ADDR_MASK)
  32956. /*! @name ALU_B_PARAM - This register defines the parameter used by SW running on ALU. */
  32957. #define PXP_ALU_B_PARAM_PARAM0_MASK (0xFFU)
  32958. #define PXP_ALU_B_PARAM_PARAM0_SHIFT (0U)
  32959. #define PXP_ALU_B_PARAM_PARAM0(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_PARAM_PARAM0_SHIFT)) & PXP_ALU_B_PARAM_PARAM0_MASK)
  32960. #define PXP_ALU_B_PARAM_PARAM1_MASK (0xFF00U)
  32961. #define PXP_ALU_B_PARAM_PARAM1_SHIFT (8U)
  32962. #define PXP_ALU_B_PARAM_PARAM1(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_PARAM_PARAM1_SHIFT)) & PXP_ALU_B_PARAM_PARAM1_MASK)
  32963. /*! @name ALU_B_CONFIG - This register defines the hw configuration options for the alu core. */
  32964. #define PXP_ALU_B_CONFIG_BUF_ADDR_MASK (0xFFFFFFFFU)
  32965. #define PXP_ALU_B_CONFIG_BUF_ADDR_SHIFT (0U)
  32966. #define PXP_ALU_B_CONFIG_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_CONFIG_BUF_ADDR_SHIFT)) & PXP_ALU_B_CONFIG_BUF_ADDR_MASK)
  32967. /*! @name ALU_B_LUT_CONFIG - This register defines the hw configuration options for the LUT */
  32968. #define PXP_ALU_B_LUT_CONFIG_EN_MASK (0x1U)
  32969. #define PXP_ALU_B_LUT_CONFIG_EN_SHIFT (0U)
  32970. #define PXP_ALU_B_LUT_CONFIG_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_CONFIG_EN_SHIFT)) & PXP_ALU_B_LUT_CONFIG_EN_MASK)
  32971. #define PXP_ALU_B_LUT_CONFIG_MODE_MASK (0x30U)
  32972. #define PXP_ALU_B_LUT_CONFIG_MODE_SHIFT (4U)
  32973. #define PXP_ALU_B_LUT_CONFIG_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_CONFIG_MODE_SHIFT)) & PXP_ALU_B_LUT_CONFIG_MODE_MASK)
  32974. /*! @name ALU_B_LUT_CONFIG_SET - This register defines the hw configuration options for the LUT */
  32975. #define PXP_ALU_B_LUT_CONFIG_SET_EN_MASK (0x1U)
  32976. #define PXP_ALU_B_LUT_CONFIG_SET_EN_SHIFT (0U)
  32977. #define PXP_ALU_B_LUT_CONFIG_SET_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_CONFIG_SET_EN_SHIFT)) & PXP_ALU_B_LUT_CONFIG_SET_EN_MASK)
  32978. #define PXP_ALU_B_LUT_CONFIG_SET_MODE_MASK (0x30U)
  32979. #define PXP_ALU_B_LUT_CONFIG_SET_MODE_SHIFT (4U)
  32980. #define PXP_ALU_B_LUT_CONFIG_SET_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_CONFIG_SET_MODE_SHIFT)) & PXP_ALU_B_LUT_CONFIG_SET_MODE_MASK)
  32981. /*! @name ALU_B_LUT_CONFIG_CLR - This register defines the hw configuration options for the LUT */
  32982. #define PXP_ALU_B_LUT_CONFIG_CLR_EN_MASK (0x1U)
  32983. #define PXP_ALU_B_LUT_CONFIG_CLR_EN_SHIFT (0U)
  32984. #define PXP_ALU_B_LUT_CONFIG_CLR_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_CONFIG_CLR_EN_SHIFT)) & PXP_ALU_B_LUT_CONFIG_CLR_EN_MASK)
  32985. #define PXP_ALU_B_LUT_CONFIG_CLR_MODE_MASK (0x30U)
  32986. #define PXP_ALU_B_LUT_CONFIG_CLR_MODE_SHIFT (4U)
  32987. #define PXP_ALU_B_LUT_CONFIG_CLR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_CONFIG_CLR_MODE_SHIFT)) & PXP_ALU_B_LUT_CONFIG_CLR_MODE_MASK)
  32988. /*! @name ALU_B_LUT_CONFIG_TOG - This register defines the hw configuration options for the LUT */
  32989. #define PXP_ALU_B_LUT_CONFIG_TOG_EN_MASK (0x1U)
  32990. #define PXP_ALU_B_LUT_CONFIG_TOG_EN_SHIFT (0U)
  32991. #define PXP_ALU_B_LUT_CONFIG_TOG_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_CONFIG_TOG_EN_SHIFT)) & PXP_ALU_B_LUT_CONFIG_TOG_EN_MASK)
  32992. #define PXP_ALU_B_LUT_CONFIG_TOG_MODE_MASK (0x30U)
  32993. #define PXP_ALU_B_LUT_CONFIG_TOG_MODE_SHIFT (4U)
  32994. #define PXP_ALU_B_LUT_CONFIG_TOG_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_CONFIG_TOG_MODE_SHIFT)) & PXP_ALU_B_LUT_CONFIG_TOG_MODE_MASK)
  32995. /*! @name ALU_B_LUT_DATA0 - This register defines the lower 32-bit data for the LUT */
  32996. #define PXP_ALU_B_LUT_DATA0_LUT_DATA_L_MASK (0xFFFFFFFFU)
  32997. #define PXP_ALU_B_LUT_DATA0_LUT_DATA_L_SHIFT (0U)
  32998. #define PXP_ALU_B_LUT_DATA0_LUT_DATA_L(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_DATA0_LUT_DATA_L_SHIFT)) & PXP_ALU_B_LUT_DATA0_LUT_DATA_L_MASK)
  32999. /*! @name ALU_B_LUT_DATA1 - This register defines the higher 32-bit data for the LUT */
  33000. #define PXP_ALU_B_LUT_DATA1_LUT_DATA_H_MASK (0xFFFFFFFFU)
  33001. #define PXP_ALU_B_LUT_DATA1_LUT_DATA_H_SHIFT (0U)
  33002. #define PXP_ALU_B_LUT_DATA1_LUT_DATA_H(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_LUT_DATA1_LUT_DATA_H_SHIFT)) & PXP_ALU_B_LUT_DATA1_LUT_DATA_H_MASK)
  33003. /*! @name ALU_B_DBG - This register is used for debugging alu block */
  33004. #define PXP_ALU_B_DBG_DEBUG_VALUE_MASK (0xFFFFFFU)
  33005. #define PXP_ALU_B_DBG_DEBUG_VALUE_SHIFT (0U)
  33006. #define PXP_ALU_B_DBG_DEBUG_VALUE(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_DBG_DEBUG_VALUE_SHIFT)) & PXP_ALU_B_DBG_DEBUG_VALUE_MASK)
  33007. #define PXP_ALU_B_DBG_DEBUG_SEL_MASK (0xFF000000U)
  33008. #define PXP_ALU_B_DBG_DEBUG_SEL_SHIFT (24U)
  33009. #define PXP_ALU_B_DBG_DEBUG_SEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_ALU_B_DBG_DEBUG_SEL_SHIFT)) & PXP_ALU_B_DBG_DEBUG_SEL_MASK)
  33010. /*! @name HIST_A_CTRL - Histogram Control Register. */
  33011. #define PXP_HIST_A_CTRL_ENABLE_MASK (0x1U)
  33012. #define PXP_HIST_A_CTRL_ENABLE_SHIFT (0U)
  33013. #define PXP_HIST_A_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_CTRL_ENABLE_SHIFT)) & PXP_HIST_A_CTRL_ENABLE_MASK)
  33014. #define PXP_HIST_A_CTRL_CLEAR_MASK (0x10U)
  33015. #define PXP_HIST_A_CTRL_CLEAR_SHIFT (4U)
  33016. #define PXP_HIST_A_CTRL_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_CTRL_CLEAR_SHIFT)) & PXP_HIST_A_CTRL_CLEAR_MASK)
  33017. #define PXP_HIST_A_CTRL_STATUS_MASK (0x1F00U)
  33018. #define PXP_HIST_A_CTRL_STATUS_SHIFT (8U)
  33019. #define PXP_HIST_A_CTRL_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_CTRL_STATUS_SHIFT)) & PXP_HIST_A_CTRL_STATUS_MASK)
  33020. #define PXP_HIST_A_CTRL_PIXEL_OFFSET_MASK (0x7F0000U)
  33021. #define PXP_HIST_A_CTRL_PIXEL_OFFSET_SHIFT (16U)
  33022. #define PXP_HIST_A_CTRL_PIXEL_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_CTRL_PIXEL_OFFSET_SHIFT)) & PXP_HIST_A_CTRL_PIXEL_OFFSET_MASK)
  33023. #define PXP_HIST_A_CTRL_PIXEL_WIDTH_MASK (0x7000000U)
  33024. #define PXP_HIST_A_CTRL_PIXEL_WIDTH_SHIFT (24U)
  33025. #define PXP_HIST_A_CTRL_PIXEL_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_CTRL_PIXEL_WIDTH_SHIFT)) & PXP_HIST_A_CTRL_PIXEL_WIDTH_MASK)
  33026. /*! @name HIST_A_MASK - Histogram Pixel Mask Register. */
  33027. #define PXP_HIST_A_MASK_MASK_EN_MASK (0x1U)
  33028. #define PXP_HIST_A_MASK_MASK_EN_SHIFT (0U)
  33029. #define PXP_HIST_A_MASK_MASK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_MASK_MASK_EN_SHIFT)) & PXP_HIST_A_MASK_MASK_EN_MASK)
  33030. #define PXP_HIST_A_MASK_MASK_MODE_MASK (0x30U)
  33031. #define PXP_HIST_A_MASK_MASK_MODE_SHIFT (4U)
  33032. #define PXP_HIST_A_MASK_MASK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_MASK_MASK_MODE_SHIFT)) & PXP_HIST_A_MASK_MASK_MODE_MASK)
  33033. #define PXP_HIST_A_MASK_MASK_OFFSET_MASK (0x1FC0U)
  33034. #define PXP_HIST_A_MASK_MASK_OFFSET_SHIFT (6U)
  33035. #define PXP_HIST_A_MASK_MASK_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_MASK_MASK_OFFSET_SHIFT)) & PXP_HIST_A_MASK_MASK_OFFSET_MASK)
  33036. #define PXP_HIST_A_MASK_MASK_WIDTH_MASK (0xE000U)
  33037. #define PXP_HIST_A_MASK_MASK_WIDTH_SHIFT (13U)
  33038. #define PXP_HIST_A_MASK_MASK_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_MASK_MASK_WIDTH_SHIFT)) & PXP_HIST_A_MASK_MASK_WIDTH_MASK)
  33039. #define PXP_HIST_A_MASK_MASK_VALUE0_MASK (0xFF0000U)
  33040. #define PXP_HIST_A_MASK_MASK_VALUE0_SHIFT (16U)
  33041. #define PXP_HIST_A_MASK_MASK_VALUE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_MASK_MASK_VALUE0_SHIFT)) & PXP_HIST_A_MASK_MASK_VALUE0_MASK)
  33042. #define PXP_HIST_A_MASK_MASK_VALUE1_MASK (0xFF000000U)
  33043. #define PXP_HIST_A_MASK_MASK_VALUE1_SHIFT (24U)
  33044. #define PXP_HIST_A_MASK_MASK_VALUE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_MASK_MASK_VALUE1_SHIFT)) & PXP_HIST_A_MASK_MASK_VALUE1_MASK)
  33045. /*! @name HIST_A_BUF_SIZE - Histogram Pixel Buffer Size Register. */
  33046. #define PXP_HIST_A_BUF_SIZE_WIDTH_MASK (0xFFFU)
  33047. #define PXP_HIST_A_BUF_SIZE_WIDTH_SHIFT (0U)
  33048. #define PXP_HIST_A_BUF_SIZE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_BUF_SIZE_WIDTH_SHIFT)) & PXP_HIST_A_BUF_SIZE_WIDTH_MASK)
  33049. #define PXP_HIST_A_BUF_SIZE_HEIGHT_MASK (0xFFF0000U)
  33050. #define PXP_HIST_A_BUF_SIZE_HEIGHT_SHIFT (16U)
  33051. #define PXP_HIST_A_BUF_SIZE_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_BUF_SIZE_HEIGHT_SHIFT)) & PXP_HIST_A_BUF_SIZE_HEIGHT_MASK)
  33052. /*! @name HIST_A_TOTAL_PIXEL - Total Number of Pixels Used by Histogram Engine. */
  33053. #define PXP_HIST_A_TOTAL_PIXEL_TOTAL_PIXEL_MASK (0xFFFFFFU)
  33054. #define PXP_HIST_A_TOTAL_PIXEL_TOTAL_PIXEL_SHIFT (0U)
  33055. #define PXP_HIST_A_TOTAL_PIXEL_TOTAL_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_TOTAL_PIXEL_TOTAL_PIXEL_SHIFT)) & PXP_HIST_A_TOTAL_PIXEL_TOTAL_PIXEL_MASK)
  33056. /*! @name HIST_A_ACTIVE_AREA_X - The X Coordinate Offset for Active Area. */
  33057. #define PXP_HIST_A_ACTIVE_AREA_X_MIN_X_OFFSET_MASK (0xFFFU)
  33058. #define PXP_HIST_A_ACTIVE_AREA_X_MIN_X_OFFSET_SHIFT (0U)
  33059. #define PXP_HIST_A_ACTIVE_AREA_X_MIN_X_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_ACTIVE_AREA_X_MIN_X_OFFSET_SHIFT)) & PXP_HIST_A_ACTIVE_AREA_X_MIN_X_OFFSET_MASK)
  33060. #define PXP_HIST_A_ACTIVE_AREA_X_MAX_X_OFFSET_MASK (0xFFF0000U)
  33061. #define PXP_HIST_A_ACTIVE_AREA_X_MAX_X_OFFSET_SHIFT (16U)
  33062. #define PXP_HIST_A_ACTIVE_AREA_X_MAX_X_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_ACTIVE_AREA_X_MAX_X_OFFSET_SHIFT)) & PXP_HIST_A_ACTIVE_AREA_X_MAX_X_OFFSET_MASK)
  33063. /*! @name HIST_A_ACTIVE_AREA_Y - The Y Coordinate Offset for Active Area. */
  33064. #define PXP_HIST_A_ACTIVE_AREA_Y_MIN_Y_OFFSET_MASK (0xFFFU)
  33065. #define PXP_HIST_A_ACTIVE_AREA_Y_MIN_Y_OFFSET_SHIFT (0U)
  33066. #define PXP_HIST_A_ACTIVE_AREA_Y_MIN_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_ACTIVE_AREA_Y_MIN_Y_OFFSET_SHIFT)) & PXP_HIST_A_ACTIVE_AREA_Y_MIN_Y_OFFSET_MASK)
  33067. #define PXP_HIST_A_ACTIVE_AREA_Y_MAX_Y_OFFSET_MASK (0xFFF0000U)
  33068. #define PXP_HIST_A_ACTIVE_AREA_Y_MAX_Y_OFFSET_SHIFT (16U)
  33069. #define PXP_HIST_A_ACTIVE_AREA_Y_MAX_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_ACTIVE_AREA_Y_MAX_Y_OFFSET_SHIFT)) & PXP_HIST_A_ACTIVE_AREA_Y_MAX_Y_OFFSET_MASK)
  33070. /*! @name HIST_A_RAW_STAT0 - Histogram Result Based on RAW Pixel Value. */
  33071. #define PXP_HIST_A_RAW_STAT0_STAT0_MASK (0xFFFFFFFFU)
  33072. #define PXP_HIST_A_RAW_STAT0_STAT0_SHIFT (0U)
  33073. #define PXP_HIST_A_RAW_STAT0_STAT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_RAW_STAT0_STAT0_SHIFT)) & PXP_HIST_A_RAW_STAT0_STAT0_MASK)
  33074. /*! @name HIST_A_RAW_STAT1 - Histogram Result Based on RAW Pixel Value. */
  33075. #define PXP_HIST_A_RAW_STAT1_STAT1_MASK (0xFFFFFFFFU)
  33076. #define PXP_HIST_A_RAW_STAT1_STAT1_SHIFT (0U)
  33077. #define PXP_HIST_A_RAW_STAT1_STAT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_A_RAW_STAT1_STAT1_SHIFT)) & PXP_HIST_A_RAW_STAT1_STAT1_MASK)
  33078. /*! @name HIST_B_CTRL - Histogram Control Register. */
  33079. #define PXP_HIST_B_CTRL_ENABLE_MASK (0x1U)
  33080. #define PXP_HIST_B_CTRL_ENABLE_SHIFT (0U)
  33081. #define PXP_HIST_B_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_CTRL_ENABLE_SHIFT)) & PXP_HIST_B_CTRL_ENABLE_MASK)
  33082. #define PXP_HIST_B_CTRL_CLEAR_MASK (0x10U)
  33083. #define PXP_HIST_B_CTRL_CLEAR_SHIFT (4U)
  33084. #define PXP_HIST_B_CTRL_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_CTRL_CLEAR_SHIFT)) & PXP_HIST_B_CTRL_CLEAR_MASK)
  33085. #define PXP_HIST_B_CTRL_STATUS_MASK (0x1F00U)
  33086. #define PXP_HIST_B_CTRL_STATUS_SHIFT (8U)
  33087. #define PXP_HIST_B_CTRL_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_CTRL_STATUS_SHIFT)) & PXP_HIST_B_CTRL_STATUS_MASK)
  33088. #define PXP_HIST_B_CTRL_PIXEL_OFFSET_MASK (0x7F0000U)
  33089. #define PXP_HIST_B_CTRL_PIXEL_OFFSET_SHIFT (16U)
  33090. #define PXP_HIST_B_CTRL_PIXEL_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_CTRL_PIXEL_OFFSET_SHIFT)) & PXP_HIST_B_CTRL_PIXEL_OFFSET_MASK)
  33091. #define PXP_HIST_B_CTRL_PIXEL_WIDTH_MASK (0x7000000U)
  33092. #define PXP_HIST_B_CTRL_PIXEL_WIDTH_SHIFT (24U)
  33093. #define PXP_HIST_B_CTRL_PIXEL_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_CTRL_PIXEL_WIDTH_SHIFT)) & PXP_HIST_B_CTRL_PIXEL_WIDTH_MASK)
  33094. /*! @name HIST_B_MASK - Histogram Pixel Mask Register. */
  33095. #define PXP_HIST_B_MASK_MASK_EN_MASK (0x1U)
  33096. #define PXP_HIST_B_MASK_MASK_EN_SHIFT (0U)
  33097. #define PXP_HIST_B_MASK_MASK_EN(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_MASK_MASK_EN_SHIFT)) & PXP_HIST_B_MASK_MASK_EN_MASK)
  33098. #define PXP_HIST_B_MASK_MASK_MODE_MASK (0x30U)
  33099. #define PXP_HIST_B_MASK_MASK_MODE_SHIFT (4U)
  33100. #define PXP_HIST_B_MASK_MASK_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_MASK_MASK_MODE_SHIFT)) & PXP_HIST_B_MASK_MASK_MODE_MASK)
  33101. #define PXP_HIST_B_MASK_MASK_OFFSET_MASK (0x1FC0U)
  33102. #define PXP_HIST_B_MASK_MASK_OFFSET_SHIFT (6U)
  33103. #define PXP_HIST_B_MASK_MASK_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_MASK_MASK_OFFSET_SHIFT)) & PXP_HIST_B_MASK_MASK_OFFSET_MASK)
  33104. #define PXP_HIST_B_MASK_MASK_WIDTH_MASK (0xE000U)
  33105. #define PXP_HIST_B_MASK_MASK_WIDTH_SHIFT (13U)
  33106. #define PXP_HIST_B_MASK_MASK_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_MASK_MASK_WIDTH_SHIFT)) & PXP_HIST_B_MASK_MASK_WIDTH_MASK)
  33107. #define PXP_HIST_B_MASK_MASK_VALUE0_MASK (0xFF0000U)
  33108. #define PXP_HIST_B_MASK_MASK_VALUE0_SHIFT (16U)
  33109. #define PXP_HIST_B_MASK_MASK_VALUE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_MASK_MASK_VALUE0_SHIFT)) & PXP_HIST_B_MASK_MASK_VALUE0_MASK)
  33110. #define PXP_HIST_B_MASK_MASK_VALUE1_MASK (0xFF000000U)
  33111. #define PXP_HIST_B_MASK_MASK_VALUE1_SHIFT (24U)
  33112. #define PXP_HIST_B_MASK_MASK_VALUE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_MASK_MASK_VALUE1_SHIFT)) & PXP_HIST_B_MASK_MASK_VALUE1_MASK)
  33113. /*! @name HIST_B_BUF_SIZE - Histogram Pixel Buffer Size Register. */
  33114. #define PXP_HIST_B_BUF_SIZE_WIDTH_MASK (0xFFFU)
  33115. #define PXP_HIST_B_BUF_SIZE_WIDTH_SHIFT (0U)
  33116. #define PXP_HIST_B_BUF_SIZE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_BUF_SIZE_WIDTH_SHIFT)) & PXP_HIST_B_BUF_SIZE_WIDTH_MASK)
  33117. #define PXP_HIST_B_BUF_SIZE_HEIGHT_MASK (0xFFF0000U)
  33118. #define PXP_HIST_B_BUF_SIZE_HEIGHT_SHIFT (16U)
  33119. #define PXP_HIST_B_BUF_SIZE_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_BUF_SIZE_HEIGHT_SHIFT)) & PXP_HIST_B_BUF_SIZE_HEIGHT_MASK)
  33120. /*! @name HIST_B_TOTAL_PIXEL - Total Number of Pixels Used by Histogram Engine. */
  33121. #define PXP_HIST_B_TOTAL_PIXEL_TOTAL_PIXEL_MASK (0xFFFFFFU)
  33122. #define PXP_HIST_B_TOTAL_PIXEL_TOTAL_PIXEL_SHIFT (0U)
  33123. #define PXP_HIST_B_TOTAL_PIXEL_TOTAL_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_TOTAL_PIXEL_TOTAL_PIXEL_SHIFT)) & PXP_HIST_B_TOTAL_PIXEL_TOTAL_PIXEL_MASK)
  33124. /*! @name HIST_B_ACTIVE_AREA_X - The X Coordinate Offset for Active Area. */
  33125. #define PXP_HIST_B_ACTIVE_AREA_X_MIN_X_OFFSET_MASK (0xFFFU)
  33126. #define PXP_HIST_B_ACTIVE_AREA_X_MIN_X_OFFSET_SHIFT (0U)
  33127. #define PXP_HIST_B_ACTIVE_AREA_X_MIN_X_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_ACTIVE_AREA_X_MIN_X_OFFSET_SHIFT)) & PXP_HIST_B_ACTIVE_AREA_X_MIN_X_OFFSET_MASK)
  33128. #define PXP_HIST_B_ACTIVE_AREA_X_MAX_X_OFFSET_MASK (0xFFF0000U)
  33129. #define PXP_HIST_B_ACTIVE_AREA_X_MAX_X_OFFSET_SHIFT (16U)
  33130. #define PXP_HIST_B_ACTIVE_AREA_X_MAX_X_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_ACTIVE_AREA_X_MAX_X_OFFSET_SHIFT)) & PXP_HIST_B_ACTIVE_AREA_X_MAX_X_OFFSET_MASK)
  33131. /*! @name HIST_B_ACTIVE_AREA_Y - The Y Coordinate Offset for Active Area. */
  33132. #define PXP_HIST_B_ACTIVE_AREA_Y_MIN_Y_OFFSET_MASK (0xFFFU)
  33133. #define PXP_HIST_B_ACTIVE_AREA_Y_MIN_Y_OFFSET_SHIFT (0U)
  33134. #define PXP_HIST_B_ACTIVE_AREA_Y_MIN_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_ACTIVE_AREA_Y_MIN_Y_OFFSET_SHIFT)) & PXP_HIST_B_ACTIVE_AREA_Y_MIN_Y_OFFSET_MASK)
  33135. #define PXP_HIST_B_ACTIVE_AREA_Y_MAX_Y_OFFSET_MASK (0xFFF0000U)
  33136. #define PXP_HIST_B_ACTIVE_AREA_Y_MAX_Y_OFFSET_SHIFT (16U)
  33137. #define PXP_HIST_B_ACTIVE_AREA_Y_MAX_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_ACTIVE_AREA_Y_MAX_Y_OFFSET_SHIFT)) & PXP_HIST_B_ACTIVE_AREA_Y_MAX_Y_OFFSET_MASK)
  33138. /*! @name HIST_B_RAW_STAT0 - Histogram Result Based on RAW Pixel Value. */
  33139. #define PXP_HIST_B_RAW_STAT0_STAT0_MASK (0xFFFFFFFFU)
  33140. #define PXP_HIST_B_RAW_STAT0_STAT0_SHIFT (0U)
  33141. #define PXP_HIST_B_RAW_STAT0_STAT0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_RAW_STAT0_STAT0_SHIFT)) & PXP_HIST_B_RAW_STAT0_STAT0_MASK)
  33142. /*! @name HIST_B_RAW_STAT1 - Histogram Result Based on RAW Pixel Value. */
  33143. #define PXP_HIST_B_RAW_STAT1_STAT1_MASK (0xFFFFFFFFU)
  33144. #define PXP_HIST_B_RAW_STAT1_STAT1_SHIFT (0U)
  33145. #define PXP_HIST_B_RAW_STAT1_STAT1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST_B_RAW_STAT1_STAT1_SHIFT)) & PXP_HIST_B_RAW_STAT1_STAT1_MASK)
  33146. /*! @name HIST2_PARAM - 2-level Histogram Parameter Register. */
  33147. #define PXP_HIST2_PARAM_VALUE0_MASK (0x3FU)
  33148. #define PXP_HIST2_PARAM_VALUE0_SHIFT (0U)
  33149. #define PXP_HIST2_PARAM_VALUE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST2_PARAM_VALUE0_SHIFT)) & PXP_HIST2_PARAM_VALUE0_MASK)
  33150. #define PXP_HIST2_PARAM_VALUE1_MASK (0x3F00U)
  33151. #define PXP_HIST2_PARAM_VALUE1_SHIFT (8U)
  33152. #define PXP_HIST2_PARAM_VALUE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST2_PARAM_VALUE1_SHIFT)) & PXP_HIST2_PARAM_VALUE1_MASK)
  33153. /*! @name HIST4_PARAM - 4-level Histogram Parameter Register. */
  33154. #define PXP_HIST4_PARAM_VALUE0_MASK (0x3FU)
  33155. #define PXP_HIST4_PARAM_VALUE0_SHIFT (0U)
  33156. #define PXP_HIST4_PARAM_VALUE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST4_PARAM_VALUE0_SHIFT)) & PXP_HIST4_PARAM_VALUE0_MASK)
  33157. #define PXP_HIST4_PARAM_VALUE1_MASK (0x3F00U)
  33158. #define PXP_HIST4_PARAM_VALUE1_SHIFT (8U)
  33159. #define PXP_HIST4_PARAM_VALUE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST4_PARAM_VALUE1_SHIFT)) & PXP_HIST4_PARAM_VALUE1_MASK)
  33160. #define PXP_HIST4_PARAM_VALUE2_MASK (0x3F0000U)
  33161. #define PXP_HIST4_PARAM_VALUE2_SHIFT (16U)
  33162. #define PXP_HIST4_PARAM_VALUE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST4_PARAM_VALUE2_SHIFT)) & PXP_HIST4_PARAM_VALUE2_MASK)
  33163. #define PXP_HIST4_PARAM_VALUE3_MASK (0x3F000000U)
  33164. #define PXP_HIST4_PARAM_VALUE3_SHIFT (24U)
  33165. #define PXP_HIST4_PARAM_VALUE3(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST4_PARAM_VALUE3_SHIFT)) & PXP_HIST4_PARAM_VALUE3_MASK)
  33166. /*! @name HIST8_PARAM0 - 8-level Histogram Parameter 0 Register. */
  33167. #define PXP_HIST8_PARAM0_VALUE0_MASK (0x3FU)
  33168. #define PXP_HIST8_PARAM0_VALUE0_SHIFT (0U)
  33169. #define PXP_HIST8_PARAM0_VALUE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST8_PARAM0_VALUE0_SHIFT)) & PXP_HIST8_PARAM0_VALUE0_MASK)
  33170. #define PXP_HIST8_PARAM0_VALUE1_MASK (0x3F00U)
  33171. #define PXP_HIST8_PARAM0_VALUE1_SHIFT (8U)
  33172. #define PXP_HIST8_PARAM0_VALUE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST8_PARAM0_VALUE1_SHIFT)) & PXP_HIST8_PARAM0_VALUE1_MASK)
  33173. #define PXP_HIST8_PARAM0_VALUE2_MASK (0x3F0000U)
  33174. #define PXP_HIST8_PARAM0_VALUE2_SHIFT (16U)
  33175. #define PXP_HIST8_PARAM0_VALUE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST8_PARAM0_VALUE2_SHIFT)) & PXP_HIST8_PARAM0_VALUE2_MASK)
  33176. #define PXP_HIST8_PARAM0_VALUE3_MASK (0x3F000000U)
  33177. #define PXP_HIST8_PARAM0_VALUE3_SHIFT (24U)
  33178. #define PXP_HIST8_PARAM0_VALUE3(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST8_PARAM0_VALUE3_SHIFT)) & PXP_HIST8_PARAM0_VALUE3_MASK)
  33179. /*! @name HIST8_PARAM1 - 8-level Histogram Parameter 1 Register. */
  33180. #define PXP_HIST8_PARAM1_VALUE4_MASK (0x3FU)
  33181. #define PXP_HIST8_PARAM1_VALUE4_SHIFT (0U)
  33182. #define PXP_HIST8_PARAM1_VALUE4(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST8_PARAM1_VALUE4_SHIFT)) & PXP_HIST8_PARAM1_VALUE4_MASK)
  33183. #define PXP_HIST8_PARAM1_VALUE5_MASK (0x3F00U)
  33184. #define PXP_HIST8_PARAM1_VALUE5_SHIFT (8U)
  33185. #define PXP_HIST8_PARAM1_VALUE5(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST8_PARAM1_VALUE5_SHIFT)) & PXP_HIST8_PARAM1_VALUE5_MASK)
  33186. #define PXP_HIST8_PARAM1_VALUE6_MASK (0x3F0000U)
  33187. #define PXP_HIST8_PARAM1_VALUE6_SHIFT (16U)
  33188. #define PXP_HIST8_PARAM1_VALUE6(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST8_PARAM1_VALUE6_SHIFT)) & PXP_HIST8_PARAM1_VALUE6_MASK)
  33189. #define PXP_HIST8_PARAM1_VALUE7_MASK (0x3F000000U)
  33190. #define PXP_HIST8_PARAM1_VALUE7_SHIFT (24U)
  33191. #define PXP_HIST8_PARAM1_VALUE7(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST8_PARAM1_VALUE7_SHIFT)) & PXP_HIST8_PARAM1_VALUE7_MASK)
  33192. /*! @name HIST16_PARAM0 - 16-level Histogram Parameter 0 Register. */
  33193. #define PXP_HIST16_PARAM0_VALUE0_MASK (0x3FU)
  33194. #define PXP_HIST16_PARAM0_VALUE0_SHIFT (0U)
  33195. #define PXP_HIST16_PARAM0_VALUE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM0_VALUE0_SHIFT)) & PXP_HIST16_PARAM0_VALUE0_MASK)
  33196. #define PXP_HIST16_PARAM0_VALUE1_MASK (0x3F00U)
  33197. #define PXP_HIST16_PARAM0_VALUE1_SHIFT (8U)
  33198. #define PXP_HIST16_PARAM0_VALUE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM0_VALUE1_SHIFT)) & PXP_HIST16_PARAM0_VALUE1_MASK)
  33199. #define PXP_HIST16_PARAM0_VALUE2_MASK (0x3F0000U)
  33200. #define PXP_HIST16_PARAM0_VALUE2_SHIFT (16U)
  33201. #define PXP_HIST16_PARAM0_VALUE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM0_VALUE2_SHIFT)) & PXP_HIST16_PARAM0_VALUE2_MASK)
  33202. #define PXP_HIST16_PARAM0_VALUE3_MASK (0x3F000000U)
  33203. #define PXP_HIST16_PARAM0_VALUE3_SHIFT (24U)
  33204. #define PXP_HIST16_PARAM0_VALUE3(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM0_VALUE3_SHIFT)) & PXP_HIST16_PARAM0_VALUE3_MASK)
  33205. /*! @name HIST16_PARAM1 - 16-level Histogram Parameter 1 Register. */
  33206. #define PXP_HIST16_PARAM1_VALUE4_MASK (0x3FU)
  33207. #define PXP_HIST16_PARAM1_VALUE4_SHIFT (0U)
  33208. #define PXP_HIST16_PARAM1_VALUE4(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM1_VALUE4_SHIFT)) & PXP_HIST16_PARAM1_VALUE4_MASK)
  33209. #define PXP_HIST16_PARAM1_VALUE5_MASK (0x3F00U)
  33210. #define PXP_HIST16_PARAM1_VALUE5_SHIFT (8U)
  33211. #define PXP_HIST16_PARAM1_VALUE5(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM1_VALUE5_SHIFT)) & PXP_HIST16_PARAM1_VALUE5_MASK)
  33212. #define PXP_HIST16_PARAM1_VALUE6_MASK (0x3F0000U)
  33213. #define PXP_HIST16_PARAM1_VALUE6_SHIFT (16U)
  33214. #define PXP_HIST16_PARAM1_VALUE6(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM1_VALUE6_SHIFT)) & PXP_HIST16_PARAM1_VALUE6_MASK)
  33215. #define PXP_HIST16_PARAM1_VALUE7_MASK (0x3F000000U)
  33216. #define PXP_HIST16_PARAM1_VALUE7_SHIFT (24U)
  33217. #define PXP_HIST16_PARAM1_VALUE7(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM1_VALUE7_SHIFT)) & PXP_HIST16_PARAM1_VALUE7_MASK)
  33218. /*! @name HIST16_PARAM2 - 16-level Histogram Parameter 2 Register. */
  33219. #define PXP_HIST16_PARAM2_VALUE8_MASK (0x3FU)
  33220. #define PXP_HIST16_PARAM2_VALUE8_SHIFT (0U)
  33221. #define PXP_HIST16_PARAM2_VALUE8(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM2_VALUE8_SHIFT)) & PXP_HIST16_PARAM2_VALUE8_MASK)
  33222. #define PXP_HIST16_PARAM2_VALUE9_MASK (0x3F00U)
  33223. #define PXP_HIST16_PARAM2_VALUE9_SHIFT (8U)
  33224. #define PXP_HIST16_PARAM2_VALUE9(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM2_VALUE9_SHIFT)) & PXP_HIST16_PARAM2_VALUE9_MASK)
  33225. #define PXP_HIST16_PARAM2_VALUE10_MASK (0x3F0000U)
  33226. #define PXP_HIST16_PARAM2_VALUE10_SHIFT (16U)
  33227. #define PXP_HIST16_PARAM2_VALUE10(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM2_VALUE10_SHIFT)) & PXP_HIST16_PARAM2_VALUE10_MASK)
  33228. #define PXP_HIST16_PARAM2_VALUE11_MASK (0x3F000000U)
  33229. #define PXP_HIST16_PARAM2_VALUE11_SHIFT (24U)
  33230. #define PXP_HIST16_PARAM2_VALUE11(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM2_VALUE11_SHIFT)) & PXP_HIST16_PARAM2_VALUE11_MASK)
  33231. /*! @name HIST16_PARAM3 - 16-level Histogram Parameter 3 Register. */
  33232. #define PXP_HIST16_PARAM3_VALUE12_MASK (0x3FU)
  33233. #define PXP_HIST16_PARAM3_VALUE12_SHIFT (0U)
  33234. #define PXP_HIST16_PARAM3_VALUE12(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM3_VALUE12_SHIFT)) & PXP_HIST16_PARAM3_VALUE12_MASK)
  33235. #define PXP_HIST16_PARAM3_VALUE13_MASK (0x3F00U)
  33236. #define PXP_HIST16_PARAM3_VALUE13_SHIFT (8U)
  33237. #define PXP_HIST16_PARAM3_VALUE13(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM3_VALUE13_SHIFT)) & PXP_HIST16_PARAM3_VALUE13_MASK)
  33238. #define PXP_HIST16_PARAM3_VALUE14_MASK (0x3F0000U)
  33239. #define PXP_HIST16_PARAM3_VALUE14_SHIFT (16U)
  33240. #define PXP_HIST16_PARAM3_VALUE14(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM3_VALUE14_SHIFT)) & PXP_HIST16_PARAM3_VALUE14_MASK)
  33241. #define PXP_HIST16_PARAM3_VALUE15_MASK (0x3F000000U)
  33242. #define PXP_HIST16_PARAM3_VALUE15_SHIFT (24U)
  33243. #define PXP_HIST16_PARAM3_VALUE15(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST16_PARAM3_VALUE15_SHIFT)) & PXP_HIST16_PARAM3_VALUE15_MASK)
  33244. /*! @name HIST32_PARAM0 - 32-level Histogram Parameter 0 Register. */
  33245. #define PXP_HIST32_PARAM0_VALUE0_MASK (0x3FU)
  33246. #define PXP_HIST32_PARAM0_VALUE0_SHIFT (0U)
  33247. #define PXP_HIST32_PARAM0_VALUE0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM0_VALUE0_SHIFT)) & PXP_HIST32_PARAM0_VALUE0_MASK)
  33248. #define PXP_HIST32_PARAM0_VALUE1_MASK (0x3F00U)
  33249. #define PXP_HIST32_PARAM0_VALUE1_SHIFT (8U)
  33250. #define PXP_HIST32_PARAM0_VALUE1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM0_VALUE1_SHIFT)) & PXP_HIST32_PARAM0_VALUE1_MASK)
  33251. #define PXP_HIST32_PARAM0_VALUE2_MASK (0x3F0000U)
  33252. #define PXP_HIST32_PARAM0_VALUE2_SHIFT (16U)
  33253. #define PXP_HIST32_PARAM0_VALUE2(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM0_VALUE2_SHIFT)) & PXP_HIST32_PARAM0_VALUE2_MASK)
  33254. #define PXP_HIST32_PARAM0_VALUE3_MASK (0x3F000000U)
  33255. #define PXP_HIST32_PARAM0_VALUE3_SHIFT (24U)
  33256. #define PXP_HIST32_PARAM0_VALUE3(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM0_VALUE3_SHIFT)) & PXP_HIST32_PARAM0_VALUE3_MASK)
  33257. /*! @name HIST32_PARAM1 - 32-level Histogram Parameter 1 Register. */
  33258. #define PXP_HIST32_PARAM1_VALUE4_MASK (0x3FU)
  33259. #define PXP_HIST32_PARAM1_VALUE4_SHIFT (0U)
  33260. #define PXP_HIST32_PARAM1_VALUE4(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM1_VALUE4_SHIFT)) & PXP_HIST32_PARAM1_VALUE4_MASK)
  33261. #define PXP_HIST32_PARAM1_VALUE5_MASK (0x3F00U)
  33262. #define PXP_HIST32_PARAM1_VALUE5_SHIFT (8U)
  33263. #define PXP_HIST32_PARAM1_VALUE5(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM1_VALUE5_SHIFT)) & PXP_HIST32_PARAM1_VALUE5_MASK)
  33264. #define PXP_HIST32_PARAM1_VALUE6_MASK (0x3F0000U)
  33265. #define PXP_HIST32_PARAM1_VALUE6_SHIFT (16U)
  33266. #define PXP_HIST32_PARAM1_VALUE6(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM1_VALUE6_SHIFT)) & PXP_HIST32_PARAM1_VALUE6_MASK)
  33267. #define PXP_HIST32_PARAM1_VALUE7_MASK (0x3F000000U)
  33268. #define PXP_HIST32_PARAM1_VALUE7_SHIFT (24U)
  33269. #define PXP_HIST32_PARAM1_VALUE7(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM1_VALUE7_SHIFT)) & PXP_HIST32_PARAM1_VALUE7_MASK)
  33270. /*! @name HIST32_PARAM2 - 32-level Histogram Parameter 2 Register. */
  33271. #define PXP_HIST32_PARAM2_VALUE8_MASK (0x3FU)
  33272. #define PXP_HIST32_PARAM2_VALUE8_SHIFT (0U)
  33273. #define PXP_HIST32_PARAM2_VALUE8(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM2_VALUE8_SHIFT)) & PXP_HIST32_PARAM2_VALUE8_MASK)
  33274. #define PXP_HIST32_PARAM2_VALUE9_MASK (0x3F00U)
  33275. #define PXP_HIST32_PARAM2_VALUE9_SHIFT (8U)
  33276. #define PXP_HIST32_PARAM2_VALUE9(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM2_VALUE9_SHIFT)) & PXP_HIST32_PARAM2_VALUE9_MASK)
  33277. #define PXP_HIST32_PARAM2_VALUE10_MASK (0x3F0000U)
  33278. #define PXP_HIST32_PARAM2_VALUE10_SHIFT (16U)
  33279. #define PXP_HIST32_PARAM2_VALUE10(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM2_VALUE10_SHIFT)) & PXP_HIST32_PARAM2_VALUE10_MASK)
  33280. #define PXP_HIST32_PARAM2_VALUE11_MASK (0x3F000000U)
  33281. #define PXP_HIST32_PARAM2_VALUE11_SHIFT (24U)
  33282. #define PXP_HIST32_PARAM2_VALUE11(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM2_VALUE11_SHIFT)) & PXP_HIST32_PARAM2_VALUE11_MASK)
  33283. /*! @name HIST32_PARAM3 - 32-level Histogram Parameter 3 Register. */
  33284. #define PXP_HIST32_PARAM3_VALUE12_MASK (0x3FU)
  33285. #define PXP_HIST32_PARAM3_VALUE12_SHIFT (0U)
  33286. #define PXP_HIST32_PARAM3_VALUE12(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM3_VALUE12_SHIFT)) & PXP_HIST32_PARAM3_VALUE12_MASK)
  33287. #define PXP_HIST32_PARAM3_VALUE13_MASK (0x3F00U)
  33288. #define PXP_HIST32_PARAM3_VALUE13_SHIFT (8U)
  33289. #define PXP_HIST32_PARAM3_VALUE13(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM3_VALUE13_SHIFT)) & PXP_HIST32_PARAM3_VALUE13_MASK)
  33290. #define PXP_HIST32_PARAM3_VALUE14_MASK (0x3F0000U)
  33291. #define PXP_HIST32_PARAM3_VALUE14_SHIFT (16U)
  33292. #define PXP_HIST32_PARAM3_VALUE14(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM3_VALUE14_SHIFT)) & PXP_HIST32_PARAM3_VALUE14_MASK)
  33293. #define PXP_HIST32_PARAM3_VALUE15_MASK (0x3F000000U)
  33294. #define PXP_HIST32_PARAM3_VALUE15_SHIFT (24U)
  33295. #define PXP_HIST32_PARAM3_VALUE15(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM3_VALUE15_SHIFT)) & PXP_HIST32_PARAM3_VALUE15_MASK)
  33296. /*! @name HIST32_PARAM4 - 32-level Histogram Parameter 0 Register. */
  33297. #define PXP_HIST32_PARAM4_VALUE16_MASK (0x3FU)
  33298. #define PXP_HIST32_PARAM4_VALUE16_SHIFT (0U)
  33299. #define PXP_HIST32_PARAM4_VALUE16(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM4_VALUE16_SHIFT)) & PXP_HIST32_PARAM4_VALUE16_MASK)
  33300. #define PXP_HIST32_PARAM4_VALUE17_MASK (0x3F00U)
  33301. #define PXP_HIST32_PARAM4_VALUE17_SHIFT (8U)
  33302. #define PXP_HIST32_PARAM4_VALUE17(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM4_VALUE17_SHIFT)) & PXP_HIST32_PARAM4_VALUE17_MASK)
  33303. #define PXP_HIST32_PARAM4_VALUE18_MASK (0x3F0000U)
  33304. #define PXP_HIST32_PARAM4_VALUE18_SHIFT (16U)
  33305. #define PXP_HIST32_PARAM4_VALUE18(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM4_VALUE18_SHIFT)) & PXP_HIST32_PARAM4_VALUE18_MASK)
  33306. #define PXP_HIST32_PARAM4_VALUE19_MASK (0x3F000000U)
  33307. #define PXP_HIST32_PARAM4_VALUE19_SHIFT (24U)
  33308. #define PXP_HIST32_PARAM4_VALUE19(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM4_VALUE19_SHIFT)) & PXP_HIST32_PARAM4_VALUE19_MASK)
  33309. /*! @name HIST32_PARAM5 - 32-level Histogram Parameter 1 Register. */
  33310. #define PXP_HIST32_PARAM5_VALUE20_MASK (0x3FU)
  33311. #define PXP_HIST32_PARAM5_VALUE20_SHIFT (0U)
  33312. #define PXP_HIST32_PARAM5_VALUE20(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM5_VALUE20_SHIFT)) & PXP_HIST32_PARAM5_VALUE20_MASK)
  33313. #define PXP_HIST32_PARAM5_VALUE21_MASK (0x3F00U)
  33314. #define PXP_HIST32_PARAM5_VALUE21_SHIFT (8U)
  33315. #define PXP_HIST32_PARAM5_VALUE21(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM5_VALUE21_SHIFT)) & PXP_HIST32_PARAM5_VALUE21_MASK)
  33316. #define PXP_HIST32_PARAM5_VALUE22_MASK (0x3F0000U)
  33317. #define PXP_HIST32_PARAM5_VALUE22_SHIFT (16U)
  33318. #define PXP_HIST32_PARAM5_VALUE22(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM5_VALUE22_SHIFT)) & PXP_HIST32_PARAM5_VALUE22_MASK)
  33319. #define PXP_HIST32_PARAM5_VALUE23_MASK (0x3F000000U)
  33320. #define PXP_HIST32_PARAM5_VALUE23_SHIFT (24U)
  33321. #define PXP_HIST32_PARAM5_VALUE23(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM5_VALUE23_SHIFT)) & PXP_HIST32_PARAM5_VALUE23_MASK)
  33322. /*! @name HIST32_PARAM6 - 32-level Histogram Parameter 2 Register. */
  33323. #define PXP_HIST32_PARAM6_VALUE24_MASK (0x3FU)
  33324. #define PXP_HIST32_PARAM6_VALUE24_SHIFT (0U)
  33325. #define PXP_HIST32_PARAM6_VALUE24(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM6_VALUE24_SHIFT)) & PXP_HIST32_PARAM6_VALUE24_MASK)
  33326. #define PXP_HIST32_PARAM6_VALUE25_MASK (0x3F00U)
  33327. #define PXP_HIST32_PARAM6_VALUE25_SHIFT (8U)
  33328. #define PXP_HIST32_PARAM6_VALUE25(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM6_VALUE25_SHIFT)) & PXP_HIST32_PARAM6_VALUE25_MASK)
  33329. #define PXP_HIST32_PARAM6_VALUE26_MASK (0x3F0000U)
  33330. #define PXP_HIST32_PARAM6_VALUE26_SHIFT (16U)
  33331. #define PXP_HIST32_PARAM6_VALUE26(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM6_VALUE26_SHIFT)) & PXP_HIST32_PARAM6_VALUE26_MASK)
  33332. #define PXP_HIST32_PARAM6_VALUE27_MASK (0x3F000000U)
  33333. #define PXP_HIST32_PARAM6_VALUE27_SHIFT (24U)
  33334. #define PXP_HIST32_PARAM6_VALUE27(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM6_VALUE27_SHIFT)) & PXP_HIST32_PARAM6_VALUE27_MASK)
  33335. /*! @name HIST32_PARAM7 - 32-level Histogram Parameter 3 Register. */
  33336. #define PXP_HIST32_PARAM7_VALUE28_MASK (0x3FU)
  33337. #define PXP_HIST32_PARAM7_VALUE28_SHIFT (0U)
  33338. #define PXP_HIST32_PARAM7_VALUE28(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM7_VALUE28_SHIFT)) & PXP_HIST32_PARAM7_VALUE28_MASK)
  33339. #define PXP_HIST32_PARAM7_VALUE29_MASK (0x3F00U)
  33340. #define PXP_HIST32_PARAM7_VALUE29_SHIFT (8U)
  33341. #define PXP_HIST32_PARAM7_VALUE29(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM7_VALUE29_SHIFT)) & PXP_HIST32_PARAM7_VALUE29_MASK)
  33342. #define PXP_HIST32_PARAM7_VALUE30_MASK (0x3F0000U)
  33343. #define PXP_HIST32_PARAM7_VALUE30_SHIFT (16U)
  33344. #define PXP_HIST32_PARAM7_VALUE30(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM7_VALUE30_SHIFT)) & PXP_HIST32_PARAM7_VALUE30_MASK)
  33345. #define PXP_HIST32_PARAM7_VALUE31_MASK (0x3F000000U)
  33346. #define PXP_HIST32_PARAM7_VALUE31_SHIFT (24U)
  33347. #define PXP_HIST32_PARAM7_VALUE31(x) (((uint32_t)(((uint32_t)(x)) << PXP_HIST32_PARAM7_VALUE31_SHIFT)) & PXP_HIST32_PARAM7_VALUE31_MASK)
  33348. /*! @name HANDSHAKE_READY_MUX0 - This register defines the pxp subblock handshake signals ready mux on top level. */
  33349. #define PXP_HANDSHAKE_READY_MUX0_HSK0_MASK (0xFU)
  33350. #define PXP_HANDSHAKE_READY_MUX0_HSK0_SHIFT (0U)
  33351. #define PXP_HANDSHAKE_READY_MUX0_HSK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX0_HSK0_SHIFT)) & PXP_HANDSHAKE_READY_MUX0_HSK0_MASK)
  33352. #define PXP_HANDSHAKE_READY_MUX0_HSK1_MASK (0xF0U)
  33353. #define PXP_HANDSHAKE_READY_MUX0_HSK1_SHIFT (4U)
  33354. #define PXP_HANDSHAKE_READY_MUX0_HSK1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX0_HSK1_SHIFT)) & PXP_HANDSHAKE_READY_MUX0_HSK1_MASK)
  33355. #define PXP_HANDSHAKE_READY_MUX0_HSK2_MASK (0xF00U)
  33356. #define PXP_HANDSHAKE_READY_MUX0_HSK2_SHIFT (8U)
  33357. #define PXP_HANDSHAKE_READY_MUX0_HSK2(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX0_HSK2_SHIFT)) & PXP_HANDSHAKE_READY_MUX0_HSK2_MASK)
  33358. #define PXP_HANDSHAKE_READY_MUX0_HSK3_MASK (0xF000U)
  33359. #define PXP_HANDSHAKE_READY_MUX0_HSK3_SHIFT (12U)
  33360. #define PXP_HANDSHAKE_READY_MUX0_HSK3(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX0_HSK3_SHIFT)) & PXP_HANDSHAKE_READY_MUX0_HSK3_MASK)
  33361. #define PXP_HANDSHAKE_READY_MUX0_HSK4_MASK (0xF0000U)
  33362. #define PXP_HANDSHAKE_READY_MUX0_HSK4_SHIFT (16U)
  33363. #define PXP_HANDSHAKE_READY_MUX0_HSK4(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX0_HSK4_SHIFT)) & PXP_HANDSHAKE_READY_MUX0_HSK4_MASK)
  33364. #define PXP_HANDSHAKE_READY_MUX0_HSK5_MASK (0xF00000U)
  33365. #define PXP_HANDSHAKE_READY_MUX0_HSK5_SHIFT (20U)
  33366. #define PXP_HANDSHAKE_READY_MUX0_HSK5(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX0_HSK5_SHIFT)) & PXP_HANDSHAKE_READY_MUX0_HSK5_MASK)
  33367. #define PXP_HANDSHAKE_READY_MUX0_HSK6_MASK (0xF000000U)
  33368. #define PXP_HANDSHAKE_READY_MUX0_HSK6_SHIFT (24U)
  33369. #define PXP_HANDSHAKE_READY_MUX0_HSK6(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX0_HSK6_SHIFT)) & PXP_HANDSHAKE_READY_MUX0_HSK6_MASK)
  33370. #define PXP_HANDSHAKE_READY_MUX0_HSK7_MASK (0xF0000000U)
  33371. #define PXP_HANDSHAKE_READY_MUX0_HSK7_SHIFT (28U)
  33372. #define PXP_HANDSHAKE_READY_MUX0_HSK7(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX0_HSK7_SHIFT)) & PXP_HANDSHAKE_READY_MUX0_HSK7_MASK)
  33373. /*! @name HANDSHAKE_READY_MUX1 - This register defines the pxp subblock handshake signals ready mux on top level. */
  33374. #define PXP_HANDSHAKE_READY_MUX1_HSK8_MASK (0xFU)
  33375. #define PXP_HANDSHAKE_READY_MUX1_HSK8_SHIFT (0U)
  33376. #define PXP_HANDSHAKE_READY_MUX1_HSK8(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX1_HSK8_SHIFT)) & PXP_HANDSHAKE_READY_MUX1_HSK8_MASK)
  33377. #define PXP_HANDSHAKE_READY_MUX1_HSK9_MASK (0xF0U)
  33378. #define PXP_HANDSHAKE_READY_MUX1_HSK9_SHIFT (4U)
  33379. #define PXP_HANDSHAKE_READY_MUX1_HSK9(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX1_HSK9_SHIFT)) & PXP_HANDSHAKE_READY_MUX1_HSK9_MASK)
  33380. #define PXP_HANDSHAKE_READY_MUX1_HSK10_MASK (0xF00U)
  33381. #define PXP_HANDSHAKE_READY_MUX1_HSK10_SHIFT (8U)
  33382. #define PXP_HANDSHAKE_READY_MUX1_HSK10(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX1_HSK10_SHIFT)) & PXP_HANDSHAKE_READY_MUX1_HSK10_MASK)
  33383. #define PXP_HANDSHAKE_READY_MUX1_HSK11_MASK (0xF000U)
  33384. #define PXP_HANDSHAKE_READY_MUX1_HSK11_SHIFT (12U)
  33385. #define PXP_HANDSHAKE_READY_MUX1_HSK11(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX1_HSK11_SHIFT)) & PXP_HANDSHAKE_READY_MUX1_HSK11_MASK)
  33386. #define PXP_HANDSHAKE_READY_MUX1_HSK12_MASK (0xF0000U)
  33387. #define PXP_HANDSHAKE_READY_MUX1_HSK12_SHIFT (16U)
  33388. #define PXP_HANDSHAKE_READY_MUX1_HSK12(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX1_HSK12_SHIFT)) & PXP_HANDSHAKE_READY_MUX1_HSK12_MASK)
  33389. #define PXP_HANDSHAKE_READY_MUX1_HSK13_MASK (0xF00000U)
  33390. #define PXP_HANDSHAKE_READY_MUX1_HSK13_SHIFT (20U)
  33391. #define PXP_HANDSHAKE_READY_MUX1_HSK13(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX1_HSK13_SHIFT)) & PXP_HANDSHAKE_READY_MUX1_HSK13_MASK)
  33392. #define PXP_HANDSHAKE_READY_MUX1_HSK14_MASK (0xF000000U)
  33393. #define PXP_HANDSHAKE_READY_MUX1_HSK14_SHIFT (24U)
  33394. #define PXP_HANDSHAKE_READY_MUX1_HSK14(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX1_HSK14_SHIFT)) & PXP_HANDSHAKE_READY_MUX1_HSK14_MASK)
  33395. #define PXP_HANDSHAKE_READY_MUX1_HSK15_MASK (0xF0000000U)
  33396. #define PXP_HANDSHAKE_READY_MUX1_HSK15_SHIFT (28U)
  33397. #define PXP_HANDSHAKE_READY_MUX1_HSK15(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_READY_MUX1_HSK15_SHIFT)) & PXP_HANDSHAKE_READY_MUX1_HSK15_MASK)
  33398. /*! @name HANDSHAKE_DONE_MUX0 - This register defines the pxp subblock handshake signals done mux on top level. */
  33399. #define PXP_HANDSHAKE_DONE_MUX0_HSK0_MASK (0xFU)
  33400. #define PXP_HANDSHAKE_DONE_MUX0_HSK0_SHIFT (0U)
  33401. #define PXP_HANDSHAKE_DONE_MUX0_HSK0(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX0_HSK0_SHIFT)) & PXP_HANDSHAKE_DONE_MUX0_HSK0_MASK)
  33402. #define PXP_HANDSHAKE_DONE_MUX0_HSK1_MASK (0xF0U)
  33403. #define PXP_HANDSHAKE_DONE_MUX0_HSK1_SHIFT (4U)
  33404. #define PXP_HANDSHAKE_DONE_MUX0_HSK1(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX0_HSK1_SHIFT)) & PXP_HANDSHAKE_DONE_MUX0_HSK1_MASK)
  33405. #define PXP_HANDSHAKE_DONE_MUX0_HSK2_MASK (0xF00U)
  33406. #define PXP_HANDSHAKE_DONE_MUX0_HSK2_SHIFT (8U)
  33407. #define PXP_HANDSHAKE_DONE_MUX0_HSK2(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX0_HSK2_SHIFT)) & PXP_HANDSHAKE_DONE_MUX0_HSK2_MASK)
  33408. #define PXP_HANDSHAKE_DONE_MUX0_HSK3_MASK (0xF000U)
  33409. #define PXP_HANDSHAKE_DONE_MUX0_HSK3_SHIFT (12U)
  33410. #define PXP_HANDSHAKE_DONE_MUX0_HSK3(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX0_HSK3_SHIFT)) & PXP_HANDSHAKE_DONE_MUX0_HSK3_MASK)
  33411. #define PXP_HANDSHAKE_DONE_MUX0_HSK4_MASK (0xF0000U)
  33412. #define PXP_HANDSHAKE_DONE_MUX0_HSK4_SHIFT (16U)
  33413. #define PXP_HANDSHAKE_DONE_MUX0_HSK4(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX0_HSK4_SHIFT)) & PXP_HANDSHAKE_DONE_MUX0_HSK4_MASK)
  33414. #define PXP_HANDSHAKE_DONE_MUX0_HSK5_MASK (0xF00000U)
  33415. #define PXP_HANDSHAKE_DONE_MUX0_HSK5_SHIFT (20U)
  33416. #define PXP_HANDSHAKE_DONE_MUX0_HSK5(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX0_HSK5_SHIFT)) & PXP_HANDSHAKE_DONE_MUX0_HSK5_MASK)
  33417. #define PXP_HANDSHAKE_DONE_MUX0_HSK6_MASK (0xF000000U)
  33418. #define PXP_HANDSHAKE_DONE_MUX0_HSK6_SHIFT (24U)
  33419. #define PXP_HANDSHAKE_DONE_MUX0_HSK6(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX0_HSK6_SHIFT)) & PXP_HANDSHAKE_DONE_MUX0_HSK6_MASK)
  33420. #define PXP_HANDSHAKE_DONE_MUX0_HSK7_MASK (0xF0000000U)
  33421. #define PXP_HANDSHAKE_DONE_MUX0_HSK7_SHIFT (28U)
  33422. #define PXP_HANDSHAKE_DONE_MUX0_HSK7(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX0_HSK7_SHIFT)) & PXP_HANDSHAKE_DONE_MUX0_HSK7_MASK)
  33423. /*! @name HANDSHAKE_DONE_MUX1 - This register defines the pxp subblock handshake signals done mux on top level. */
  33424. #define PXP_HANDSHAKE_DONE_MUX1_HSK8_MASK (0xFU)
  33425. #define PXP_HANDSHAKE_DONE_MUX1_HSK8_SHIFT (0U)
  33426. #define PXP_HANDSHAKE_DONE_MUX1_HSK8(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX1_HSK8_SHIFT)) & PXP_HANDSHAKE_DONE_MUX1_HSK8_MASK)
  33427. #define PXP_HANDSHAKE_DONE_MUX1_HSK9_MASK (0xF0U)
  33428. #define PXP_HANDSHAKE_DONE_MUX1_HSK9_SHIFT (4U)
  33429. #define PXP_HANDSHAKE_DONE_MUX1_HSK9(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX1_HSK9_SHIFT)) & PXP_HANDSHAKE_DONE_MUX1_HSK9_MASK)
  33430. #define PXP_HANDSHAKE_DONE_MUX1_HSK10_MASK (0xF00U)
  33431. #define PXP_HANDSHAKE_DONE_MUX1_HSK10_SHIFT (8U)
  33432. #define PXP_HANDSHAKE_DONE_MUX1_HSK10(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX1_HSK10_SHIFT)) & PXP_HANDSHAKE_DONE_MUX1_HSK10_MASK)
  33433. #define PXP_HANDSHAKE_DONE_MUX1_HSK11_MASK (0xF000U)
  33434. #define PXP_HANDSHAKE_DONE_MUX1_HSK11_SHIFT (12U)
  33435. #define PXP_HANDSHAKE_DONE_MUX1_HSK11(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX1_HSK11_SHIFT)) & PXP_HANDSHAKE_DONE_MUX1_HSK11_MASK)
  33436. #define PXP_HANDSHAKE_DONE_MUX1_HSK12_MASK (0xF0000U)
  33437. #define PXP_HANDSHAKE_DONE_MUX1_HSK12_SHIFT (16U)
  33438. #define PXP_HANDSHAKE_DONE_MUX1_HSK12(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX1_HSK12_SHIFT)) & PXP_HANDSHAKE_DONE_MUX1_HSK12_MASK)
  33439. #define PXP_HANDSHAKE_DONE_MUX1_HSK13_MASK (0xF00000U)
  33440. #define PXP_HANDSHAKE_DONE_MUX1_HSK13_SHIFT (20U)
  33441. #define PXP_HANDSHAKE_DONE_MUX1_HSK13(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX1_HSK13_SHIFT)) & PXP_HANDSHAKE_DONE_MUX1_HSK13_MASK)
  33442. #define PXP_HANDSHAKE_DONE_MUX1_HSK14_MASK (0xF000000U)
  33443. #define PXP_HANDSHAKE_DONE_MUX1_HSK14_SHIFT (24U)
  33444. #define PXP_HANDSHAKE_DONE_MUX1_HSK14(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX1_HSK14_SHIFT)) & PXP_HANDSHAKE_DONE_MUX1_HSK14_MASK)
  33445. #define PXP_HANDSHAKE_DONE_MUX1_HSK15_MASK (0xF0000000U)
  33446. #define PXP_HANDSHAKE_DONE_MUX1_HSK15_SHIFT (28U)
  33447. #define PXP_HANDSHAKE_DONE_MUX1_HSK15(x) (((uint32_t)(((uint32_t)(x)) << PXP_HANDSHAKE_DONE_MUX1_HSK15_SHIFT)) & PXP_HANDSHAKE_DONE_MUX1_HSK15_MASK)
  33448. /*!
  33449. * @}
  33450. */ /* end of group PXP_Register_Masks */
  33451. /* PXP - Peripheral instance base addresses */
  33452. /** Peripheral PXP base address */
  33453. #define PXP_BASE (0x21CC000u)
  33454. /** Peripheral PXP base pointer */
  33455. #define PXP ((PXP_Type *)PXP_BASE)
  33456. /** Array initializer of PXP peripheral base addresses */
  33457. #define PXP_BASE_ADDRS { PXP_BASE }
  33458. /** Array initializer of PXP peripheral base pointers */
  33459. #define PXP_BASE_PTRS { PXP }
  33460. /** Interrupt vectors for the PXP peripheral type */
  33461. #define PXP_IRQ0_IRQS { PXP_IRQ0_IRQn }
  33462. #define PXP_IRQ1_IRQS { PXP_IRQ1_IRQn }
  33463. /*!
  33464. * @}
  33465. */ /* end of group PXP_Peripheral_Access_Layer */
  33466. /* ----------------------------------------------------------------------------
  33467. -- QuadSPI Peripheral Access Layer
  33468. ---------------------------------------------------------------------------- */
  33469. /*!
  33470. * @addtogroup QuadSPI_Peripheral_Access_Layer QuadSPI Peripheral Access Layer
  33471. * @{
  33472. */
  33473. /** QuadSPI - Register Layout Typedef */
  33474. typedef struct {
  33475. __IO uint32_t MCR; /**< Module Configuration Register, offset: 0x0 */
  33476. uint8_t RESERVED_0[4];
  33477. __IO uint32_t IPCR; /**< IP Configuration Register, offset: 0x8 */
  33478. __IO uint32_t FLSHCR; /**< Flash Configuration Register, offset: 0xC */
  33479. __IO uint32_t BUF0CR; /**< Buffer0 Configuration Register, offset: 0x10 */
  33480. __IO uint32_t BUF1CR; /**< Buffer1 Configuration Register, offset: 0x14 */
  33481. __IO uint32_t BUF2CR; /**< Buffer2 Configuration Register, offset: 0x18 */
  33482. __IO uint32_t BUF3CR; /**< Buffer3 Configuration Register, offset: 0x1C */
  33483. __IO uint32_t BFGENCR; /**< Buffer Generic Configuration Register, offset: 0x20 */
  33484. uint8_t RESERVED_1[12];
  33485. __IO uint32_t BUF0IND; /**< Buffer0 Top Index Register, offset: 0x30 */
  33486. __IO uint32_t BUF1IND; /**< Buffer1 Top Index Register, offset: 0x34 */
  33487. __IO uint32_t BUF2IND; /**< Buffer2 Top Index Register, offset: 0x38 */
  33488. uint8_t RESERVED_2[196];
  33489. __IO uint32_t SFAR; /**< Serial Flash Address Register, offset: 0x100 */
  33490. uint8_t RESERVED_3[4];
  33491. __IO uint32_t SMPR; /**< Sampling Register, offset: 0x108 */
  33492. __I uint32_t RBSR; /**< RX Buffer Status Register, offset: 0x10C */
  33493. __IO uint32_t RBCT; /**< RX Buffer Control Register, offset: 0x110 */
  33494. uint8_t RESERVED_4[60];
  33495. __I uint32_t TBSR; /**< TX Buffer Status Register, offset: 0x150 */
  33496. __IO uint32_t TBDR; /**< TX Buffer Data Register, offset: 0x154 */
  33497. uint8_t RESERVED_5[4];
  33498. __I uint32_t SR; /**< Status Register, offset: 0x15C */
  33499. __IO uint32_t FR; /**< Flag Register, offset: 0x160 */
  33500. __IO uint32_t RSER; /**< Interrupt and DMA Request Select and Enable Register, offset: 0x164 */
  33501. __I uint32_t SPNDST; /**< Sequence Suspend Status Register, offset: 0x168 */
  33502. __IO uint32_t SPTRCLR; /**< Sequence Pointer Clear Register, offset: 0x16C */
  33503. uint8_t RESERVED_6[16];
  33504. __IO uint32_t SFA1AD; /**< Serial Flash A1 Top Address, offset: 0x180 */
  33505. __IO uint32_t SFA2AD; /**< Serial Flash A2 Top Address, offset: 0x184 */
  33506. __IO uint32_t SFB1AD; /**< Serial Flash B1Top Address, offset: 0x188 */
  33507. __IO uint32_t SFB2AD; /**< Serial Flash B2Top Address, offset: 0x18C */
  33508. uint8_t RESERVED_7[112];
  33509. __IO uint32_t RBDR[32]; /**< RX Buffer Data Register, array offset: 0x200, array step: 0x4 */
  33510. uint8_t RESERVED_8[128];
  33511. __IO uint32_t LUTKEY; /**< LUT Key Register, offset: 0x300 */
  33512. __IO uint32_t LCKCR; /**< LUT Lock Configuration Register, offset: 0x304 */
  33513. uint8_t RESERVED_9[8];
  33514. __IO uint32_t LUT[64]; /**< Look-up Table register, array offset: 0x310, array step: 0x4 */
  33515. } QuadSPI_Type;
  33516. /* ----------------------------------------------------------------------------
  33517. -- QuadSPI Register Masks
  33518. ---------------------------------------------------------------------------- */
  33519. /*!
  33520. * @addtogroup QuadSPI_Register_Masks QuadSPI Register Masks
  33521. * @{
  33522. */
  33523. /*! @name MCR - Module Configuration Register */
  33524. #define QuadSPI_MCR_SWRSTSD_MASK (0x1U)
  33525. #define QuadSPI_MCR_SWRSTSD_SHIFT (0U)
  33526. #define QuadSPI_MCR_SWRSTSD(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_SWRSTSD_SHIFT)) & QuadSPI_MCR_SWRSTSD_MASK)
  33527. #define QuadSPI_MCR_SWRSTHD_MASK (0x2U)
  33528. #define QuadSPI_MCR_SWRSTHD_SHIFT (1U)
  33529. #define QuadSPI_MCR_SWRSTHD(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_SWRSTHD_SHIFT)) & QuadSPI_MCR_SWRSTHD_MASK)
  33530. #define QuadSPI_MCR_END_CFG_MASK (0xCU)
  33531. #define QuadSPI_MCR_END_CFG_SHIFT (2U)
  33532. #define QuadSPI_MCR_END_CFG(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_END_CFG_SHIFT)) & QuadSPI_MCR_END_CFG_MASK)
  33533. #define QuadSPI_MCR_DQS_EN_MASK (0x40U)
  33534. #define QuadSPI_MCR_DQS_EN_SHIFT (6U)
  33535. #define QuadSPI_MCR_DQS_EN(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_DQS_EN_SHIFT)) & QuadSPI_MCR_DQS_EN_MASK)
  33536. #define QuadSPI_MCR_DDR_EN_MASK (0x80U)
  33537. #define QuadSPI_MCR_DDR_EN_SHIFT (7U)
  33538. #define QuadSPI_MCR_DDR_EN(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_DDR_EN_SHIFT)) & QuadSPI_MCR_DDR_EN_MASK)
  33539. #define QuadSPI_MCR_CLR_RXF_MASK (0x400U)
  33540. #define QuadSPI_MCR_CLR_RXF_SHIFT (10U)
  33541. #define QuadSPI_MCR_CLR_RXF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_CLR_RXF_SHIFT)) & QuadSPI_MCR_CLR_RXF_MASK)
  33542. #define QuadSPI_MCR_CLR_TXF_MASK (0x800U)
  33543. #define QuadSPI_MCR_CLR_TXF_SHIFT (11U)
  33544. #define QuadSPI_MCR_CLR_TXF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_CLR_TXF_SHIFT)) & QuadSPI_MCR_CLR_TXF_MASK)
  33545. #define QuadSPI_MCR_MDIS_MASK (0x4000U)
  33546. #define QuadSPI_MCR_MDIS_SHIFT (14U)
  33547. #define QuadSPI_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_MDIS_SHIFT)) & QuadSPI_MCR_MDIS_MASK)
  33548. #define QuadSPI_MCR_DQS_LOOPBACK_EN_MASK (0x1000000U)
  33549. #define QuadSPI_MCR_DQS_LOOPBACK_EN_SHIFT (24U)
  33550. #define QuadSPI_MCR_DQS_LOOPBACK_EN(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_DQS_LOOPBACK_EN_SHIFT)) & QuadSPI_MCR_DQS_LOOPBACK_EN_MASK)
  33551. #define QuadSPI_MCR_DQS_PHASE_EN_MASK (0x40000000U)
  33552. #define QuadSPI_MCR_DQS_PHASE_EN_SHIFT (30U)
  33553. #define QuadSPI_MCR_DQS_PHASE_EN(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_MCR_DQS_PHASE_EN_SHIFT)) & QuadSPI_MCR_DQS_PHASE_EN_MASK)
  33554. /*! @name IPCR - IP Configuration Register */
  33555. #define QuadSPI_IPCR_IDATSZ_MASK (0xFFFFU)
  33556. #define QuadSPI_IPCR_IDATSZ_SHIFT (0U)
  33557. #define QuadSPI_IPCR_IDATSZ(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_IPCR_IDATSZ_SHIFT)) & QuadSPI_IPCR_IDATSZ_MASK)
  33558. #define QuadSPI_IPCR_PAR_EN_MASK (0x10000U)
  33559. #define QuadSPI_IPCR_PAR_EN_SHIFT (16U)
  33560. #define QuadSPI_IPCR_PAR_EN(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_IPCR_PAR_EN_SHIFT)) & QuadSPI_IPCR_PAR_EN_MASK)
  33561. #define QuadSPI_IPCR_SEQID_MASK (0xF000000U)
  33562. #define QuadSPI_IPCR_SEQID_SHIFT (24U)
  33563. #define QuadSPI_IPCR_SEQID(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_IPCR_SEQID_SHIFT)) & QuadSPI_IPCR_SEQID_MASK)
  33564. /*! @name FLSHCR - Flash Configuration Register */
  33565. #define QuadSPI_FLSHCR_TCSS_MASK (0xFU)
  33566. #define QuadSPI_FLSHCR_TCSS_SHIFT (0U)
  33567. #define QuadSPI_FLSHCR_TCSS(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FLSHCR_TCSS_SHIFT)) & QuadSPI_FLSHCR_TCSS_MASK)
  33568. #define QuadSPI_FLSHCR_TCSH_MASK (0xF00U)
  33569. #define QuadSPI_FLSHCR_TCSH_SHIFT (8U)
  33570. #define QuadSPI_FLSHCR_TCSH(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FLSHCR_TCSH_SHIFT)) & QuadSPI_FLSHCR_TCSH_MASK)
  33571. /*! @name BUF0CR - Buffer0 Configuration Register */
  33572. #define QuadSPI_BUF0CR_MSTRID_MASK (0xFU)
  33573. #define QuadSPI_BUF0CR_MSTRID_SHIFT (0U)
  33574. #define QuadSPI_BUF0CR_MSTRID(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF0CR_MSTRID_SHIFT)) & QuadSPI_BUF0CR_MSTRID_MASK)
  33575. #define QuadSPI_BUF0CR_ADATSZ_MASK (0xFF00U)
  33576. #define QuadSPI_BUF0CR_ADATSZ_SHIFT (8U)
  33577. #define QuadSPI_BUF0CR_ADATSZ(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF0CR_ADATSZ_SHIFT)) & QuadSPI_BUF0CR_ADATSZ_MASK)
  33578. #define QuadSPI_BUF0CR_HP_EN_MASK (0x80000000U)
  33579. #define QuadSPI_BUF0CR_HP_EN_SHIFT (31U)
  33580. #define QuadSPI_BUF0CR_HP_EN(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF0CR_HP_EN_SHIFT)) & QuadSPI_BUF0CR_HP_EN_MASK)
  33581. /*! @name BUF1CR - Buffer1 Configuration Register */
  33582. #define QuadSPI_BUF1CR_MSTRID_MASK (0xFU)
  33583. #define QuadSPI_BUF1CR_MSTRID_SHIFT (0U)
  33584. #define QuadSPI_BUF1CR_MSTRID(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF1CR_MSTRID_SHIFT)) & QuadSPI_BUF1CR_MSTRID_MASK)
  33585. #define QuadSPI_BUF1CR_ADATSZ_MASK (0xFF00U)
  33586. #define QuadSPI_BUF1CR_ADATSZ_SHIFT (8U)
  33587. #define QuadSPI_BUF1CR_ADATSZ(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF1CR_ADATSZ_SHIFT)) & QuadSPI_BUF1CR_ADATSZ_MASK)
  33588. /*! @name BUF2CR - Buffer2 Configuration Register */
  33589. #define QuadSPI_BUF2CR_MSTRID_MASK (0xFU)
  33590. #define QuadSPI_BUF2CR_MSTRID_SHIFT (0U)
  33591. #define QuadSPI_BUF2CR_MSTRID(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF2CR_MSTRID_SHIFT)) & QuadSPI_BUF2CR_MSTRID_MASK)
  33592. #define QuadSPI_BUF2CR_ADATSZ_MASK (0xFF00U)
  33593. #define QuadSPI_BUF2CR_ADATSZ_SHIFT (8U)
  33594. #define QuadSPI_BUF2CR_ADATSZ(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF2CR_ADATSZ_SHIFT)) & QuadSPI_BUF2CR_ADATSZ_MASK)
  33595. /*! @name BUF3CR - Buffer3 Configuration Register */
  33596. #define QuadSPI_BUF3CR_MSTRID_MASK (0xFU)
  33597. #define QuadSPI_BUF3CR_MSTRID_SHIFT (0U)
  33598. #define QuadSPI_BUF3CR_MSTRID(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF3CR_MSTRID_SHIFT)) & QuadSPI_BUF3CR_MSTRID_MASK)
  33599. #define QuadSPI_BUF3CR_ADATSZ_MASK (0xFF00U)
  33600. #define QuadSPI_BUF3CR_ADATSZ_SHIFT (8U)
  33601. #define QuadSPI_BUF3CR_ADATSZ(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF3CR_ADATSZ_SHIFT)) & QuadSPI_BUF3CR_ADATSZ_MASK)
  33602. #define QuadSPI_BUF3CR_ALLMST_MASK (0x80000000U)
  33603. #define QuadSPI_BUF3CR_ALLMST_SHIFT (31U)
  33604. #define QuadSPI_BUF3CR_ALLMST(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF3CR_ALLMST_SHIFT)) & QuadSPI_BUF3CR_ALLMST_MASK)
  33605. /*! @name BFGENCR - Buffer Generic Configuration Register */
  33606. #define QuadSPI_BFGENCR_SEQID_MASK (0xF000U)
  33607. #define QuadSPI_BFGENCR_SEQID_SHIFT (12U)
  33608. #define QuadSPI_BFGENCR_SEQID(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BFGENCR_SEQID_SHIFT)) & QuadSPI_BFGENCR_SEQID_MASK)
  33609. #define QuadSPI_BFGENCR_PAR_EN_MASK (0x10000U)
  33610. #define QuadSPI_BFGENCR_PAR_EN_SHIFT (16U)
  33611. #define QuadSPI_BFGENCR_PAR_EN(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BFGENCR_PAR_EN_SHIFT)) & QuadSPI_BFGENCR_PAR_EN_MASK)
  33612. /*! @name BUF0IND - Buffer0 Top Index Register */
  33613. #define QuadSPI_BUF0IND_TPINDX0_MASK (0xFFFFFFF8U)
  33614. #define QuadSPI_BUF0IND_TPINDX0_SHIFT (3U)
  33615. #define QuadSPI_BUF0IND_TPINDX0(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF0IND_TPINDX0_SHIFT)) & QuadSPI_BUF0IND_TPINDX0_MASK)
  33616. /*! @name BUF1IND - Buffer1 Top Index Register */
  33617. #define QuadSPI_BUF1IND_TPINDX1_MASK (0xFFFFFFF8U)
  33618. #define QuadSPI_BUF1IND_TPINDX1_SHIFT (3U)
  33619. #define QuadSPI_BUF1IND_TPINDX1(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF1IND_TPINDX1_SHIFT)) & QuadSPI_BUF1IND_TPINDX1_MASK)
  33620. /*! @name BUF2IND - Buffer2 Top Index Register */
  33621. #define QuadSPI_BUF2IND_TPINDX2_MASK (0xFFFFFFF8U)
  33622. #define QuadSPI_BUF2IND_TPINDX2_SHIFT (3U)
  33623. #define QuadSPI_BUF2IND_TPINDX2(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_BUF2IND_TPINDX2_SHIFT)) & QuadSPI_BUF2IND_TPINDX2_MASK)
  33624. /*! @name SFAR - Serial Flash Address Register */
  33625. #define QuadSPI_SFAR_SFADR_MASK (0xFFFFFFFFU)
  33626. #define QuadSPI_SFAR_SFADR_SHIFT (0U)
  33627. #define QuadSPI_SFAR_SFADR(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SFAR_SFADR_SHIFT)) & QuadSPI_SFAR_SFADR_MASK)
  33628. /*! @name SMPR - Sampling Register */
  33629. #define QuadSPI_SMPR_SDRSMP_MASK (0x60U)
  33630. #define QuadSPI_SMPR_SDRSMP_SHIFT (5U)
  33631. #define QuadSPI_SMPR_SDRSMP(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SMPR_SDRSMP_SHIFT)) & QuadSPI_SMPR_SDRSMP_MASK)
  33632. #define QuadSPI_SMPR_DDRSMP_MASK (0x70000U)
  33633. #define QuadSPI_SMPR_DDRSMP_SHIFT (16U)
  33634. #define QuadSPI_SMPR_DDRSMP(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SMPR_DDRSMP_SHIFT)) & QuadSPI_SMPR_DDRSMP_MASK)
  33635. /*! @name RBSR - RX Buffer Status Register */
  33636. #define QuadSPI_RBSR_RDBFL_MASK (0x3F00U)
  33637. #define QuadSPI_RBSR_RDBFL_SHIFT (8U)
  33638. #define QuadSPI_RBSR_RDBFL(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RBSR_RDBFL_SHIFT)) & QuadSPI_RBSR_RDBFL_MASK)
  33639. #define QuadSPI_RBSR_RDCTR_MASK (0xFFFF0000U)
  33640. #define QuadSPI_RBSR_RDCTR_SHIFT (16U)
  33641. #define QuadSPI_RBSR_RDCTR(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RBSR_RDCTR_SHIFT)) & QuadSPI_RBSR_RDCTR_MASK)
  33642. /*! @name RBCT - RX Buffer Control Register */
  33643. #define QuadSPI_RBCT_WMRK_MASK (0x1FU)
  33644. #define QuadSPI_RBCT_WMRK_SHIFT (0U)
  33645. #define QuadSPI_RBCT_WMRK(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RBCT_WMRK_SHIFT)) & QuadSPI_RBCT_WMRK_MASK)
  33646. #define QuadSPI_RBCT_RXBRD_MASK (0x100U)
  33647. #define QuadSPI_RBCT_RXBRD_SHIFT (8U)
  33648. #define QuadSPI_RBCT_RXBRD(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RBCT_RXBRD_SHIFT)) & QuadSPI_RBCT_RXBRD_MASK)
  33649. /*! @name TBSR - TX Buffer Status Register */
  33650. #define QuadSPI_TBSR_TRBFL_MASK (0x1F00U)
  33651. #define QuadSPI_TBSR_TRBFL_SHIFT (8U)
  33652. #define QuadSPI_TBSR_TRBFL(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_TBSR_TRBFL_SHIFT)) & QuadSPI_TBSR_TRBFL_MASK)
  33653. #define QuadSPI_TBSR_TRCTR_MASK (0xFFFF0000U)
  33654. #define QuadSPI_TBSR_TRCTR_SHIFT (16U)
  33655. #define QuadSPI_TBSR_TRCTR(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_TBSR_TRCTR_SHIFT)) & QuadSPI_TBSR_TRCTR_MASK)
  33656. /*! @name TBDR - TX Buffer Data Register */
  33657. #define QuadSPI_TBDR_TXDATA_MASK (0xFFFFFFFFU)
  33658. #define QuadSPI_TBDR_TXDATA_SHIFT (0U)
  33659. #define QuadSPI_TBDR_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_TBDR_TXDATA_SHIFT)) & QuadSPI_TBDR_TXDATA_MASK)
  33660. /*! @name SR - Status Register */
  33661. #define QuadSPI_SR_BUSY_MASK (0x1U)
  33662. #define QuadSPI_SR_BUSY_SHIFT (0U)
  33663. #define QuadSPI_SR_BUSY(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_BUSY_SHIFT)) & QuadSPI_SR_BUSY_MASK)
  33664. #define QuadSPI_SR_IP_ACC_MASK (0x2U)
  33665. #define QuadSPI_SR_IP_ACC_SHIFT (1U)
  33666. #define QuadSPI_SR_IP_ACC(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_IP_ACC_SHIFT)) & QuadSPI_SR_IP_ACC_MASK)
  33667. #define QuadSPI_SR_AHB_ACC_MASK (0x4U)
  33668. #define QuadSPI_SR_AHB_ACC_SHIFT (2U)
  33669. #define QuadSPI_SR_AHB_ACC(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB_ACC_SHIFT)) & QuadSPI_SR_AHB_ACC_MASK)
  33670. #define QuadSPI_SR_AHBGNT_MASK (0x20U)
  33671. #define QuadSPI_SR_AHBGNT_SHIFT (5U)
  33672. #define QuadSPI_SR_AHBGNT(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHBGNT_SHIFT)) & QuadSPI_SR_AHBGNT_MASK)
  33673. #define QuadSPI_SR_AHBTRN_MASK (0x40U)
  33674. #define QuadSPI_SR_AHBTRN_SHIFT (6U)
  33675. #define QuadSPI_SR_AHBTRN(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHBTRN_SHIFT)) & QuadSPI_SR_AHBTRN_MASK)
  33676. #define QuadSPI_SR_AHB0NE_MASK (0x80U)
  33677. #define QuadSPI_SR_AHB0NE_SHIFT (7U)
  33678. #define QuadSPI_SR_AHB0NE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB0NE_SHIFT)) & QuadSPI_SR_AHB0NE_MASK)
  33679. #define QuadSPI_SR_AHB1NE_MASK (0x100U)
  33680. #define QuadSPI_SR_AHB1NE_SHIFT (8U)
  33681. #define QuadSPI_SR_AHB1NE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB1NE_SHIFT)) & QuadSPI_SR_AHB1NE_MASK)
  33682. #define QuadSPI_SR_AHB2NE_MASK (0x200U)
  33683. #define QuadSPI_SR_AHB2NE_SHIFT (9U)
  33684. #define QuadSPI_SR_AHB2NE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB2NE_SHIFT)) & QuadSPI_SR_AHB2NE_MASK)
  33685. #define QuadSPI_SR_AHB3NE_MASK (0x400U)
  33686. #define QuadSPI_SR_AHB3NE_SHIFT (10U)
  33687. #define QuadSPI_SR_AHB3NE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB3NE_SHIFT)) & QuadSPI_SR_AHB3NE_MASK)
  33688. #define QuadSPI_SR_AHB0FUL_MASK (0x800U)
  33689. #define QuadSPI_SR_AHB0FUL_SHIFT (11U)
  33690. #define QuadSPI_SR_AHB0FUL(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB0FUL_SHIFT)) & QuadSPI_SR_AHB0FUL_MASK)
  33691. #define QuadSPI_SR_AHB1FUL_MASK (0x1000U)
  33692. #define QuadSPI_SR_AHB1FUL_SHIFT (12U)
  33693. #define QuadSPI_SR_AHB1FUL(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB1FUL_SHIFT)) & QuadSPI_SR_AHB1FUL_MASK)
  33694. #define QuadSPI_SR_AHB2FUL_MASK (0x2000U)
  33695. #define QuadSPI_SR_AHB2FUL_SHIFT (13U)
  33696. #define QuadSPI_SR_AHB2FUL(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB2FUL_SHIFT)) & QuadSPI_SR_AHB2FUL_MASK)
  33697. #define QuadSPI_SR_AHB3FUL_MASK (0x4000U)
  33698. #define QuadSPI_SR_AHB3FUL_SHIFT (14U)
  33699. #define QuadSPI_SR_AHB3FUL(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_AHB3FUL_SHIFT)) & QuadSPI_SR_AHB3FUL_MASK)
  33700. #define QuadSPI_SR_RXWE_MASK (0x10000U)
  33701. #define QuadSPI_SR_RXWE_SHIFT (16U)
  33702. #define QuadSPI_SR_RXWE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_RXWE_SHIFT)) & QuadSPI_SR_RXWE_MASK)
  33703. #define QuadSPI_SR_RXFULL_MASK (0x80000U)
  33704. #define QuadSPI_SR_RXFULL_SHIFT (19U)
  33705. #define QuadSPI_SR_RXFULL(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_RXFULL_SHIFT)) & QuadSPI_SR_RXFULL_MASK)
  33706. #define QuadSPI_SR_RXDMA_MASK (0x800000U)
  33707. #define QuadSPI_SR_RXDMA_SHIFT (23U)
  33708. #define QuadSPI_SR_RXDMA(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_RXDMA_SHIFT)) & QuadSPI_SR_RXDMA_MASK)
  33709. #define QuadSPI_SR_TXEDA_MASK (0x1000000U)
  33710. #define QuadSPI_SR_TXEDA_SHIFT (24U)
  33711. #define QuadSPI_SR_TXEDA(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXEDA_SHIFT)) & QuadSPI_SR_TXEDA_MASK)
  33712. #define QuadSPI_SR_TXFULL_MASK (0x8000000U)
  33713. #define QuadSPI_SR_TXFULL_SHIFT (27U)
  33714. #define QuadSPI_SR_TXFULL(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_TXFULL_SHIFT)) & QuadSPI_SR_TXFULL_MASK)
  33715. #define QuadSPI_SR_DLPSMP_MASK (0xE0000000U)
  33716. #define QuadSPI_SR_DLPSMP_SHIFT (29U)
  33717. #define QuadSPI_SR_DLPSMP(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SR_DLPSMP_SHIFT)) & QuadSPI_SR_DLPSMP_MASK)
  33718. /*! @name FR - Flag Register */
  33719. #define QuadSPI_FR_TFF_MASK (0x1U)
  33720. #define QuadSPI_FR_TFF_SHIFT (0U)
  33721. #define QuadSPI_FR_TFF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_TFF_SHIFT)) & QuadSPI_FR_TFF_MASK)
  33722. #define QuadSPI_FR_IPGEF_MASK (0x10U)
  33723. #define QuadSPI_FR_IPGEF_SHIFT (4U)
  33724. #define QuadSPI_FR_IPGEF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_IPGEF_SHIFT)) & QuadSPI_FR_IPGEF_MASK)
  33725. #define QuadSPI_FR_IPIEF_MASK (0x40U)
  33726. #define QuadSPI_FR_IPIEF_SHIFT (6U)
  33727. #define QuadSPI_FR_IPIEF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_IPIEF_SHIFT)) & QuadSPI_FR_IPIEF_MASK)
  33728. #define QuadSPI_FR_IPAEF_MASK (0x80U)
  33729. #define QuadSPI_FR_IPAEF_SHIFT (7U)
  33730. #define QuadSPI_FR_IPAEF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_IPAEF_SHIFT)) & QuadSPI_FR_IPAEF_MASK)
  33731. #define QuadSPI_FR_IUEF_MASK (0x800U)
  33732. #define QuadSPI_FR_IUEF_SHIFT (11U)
  33733. #define QuadSPI_FR_IUEF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_IUEF_SHIFT)) & QuadSPI_FR_IUEF_MASK)
  33734. #define QuadSPI_FR_ABOF_MASK (0x1000U)
  33735. #define QuadSPI_FR_ABOF_SHIFT (12U)
  33736. #define QuadSPI_FR_ABOF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_ABOF_SHIFT)) & QuadSPI_FR_ABOF_MASK)
  33737. #define QuadSPI_FR_ABSEF_MASK (0x8000U)
  33738. #define QuadSPI_FR_ABSEF_SHIFT (15U)
  33739. #define QuadSPI_FR_ABSEF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_ABSEF_SHIFT)) & QuadSPI_FR_ABSEF_MASK)
  33740. #define QuadSPI_FR_RBDF_MASK (0x10000U)
  33741. #define QuadSPI_FR_RBDF_SHIFT (16U)
  33742. #define QuadSPI_FR_RBDF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_RBDF_SHIFT)) & QuadSPI_FR_RBDF_MASK)
  33743. #define QuadSPI_FR_RBOF_MASK (0x20000U)
  33744. #define QuadSPI_FR_RBOF_SHIFT (17U)
  33745. #define QuadSPI_FR_RBOF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_RBOF_SHIFT)) & QuadSPI_FR_RBOF_MASK)
  33746. #define QuadSPI_FR_ILLINE_MASK (0x800000U)
  33747. #define QuadSPI_FR_ILLINE_SHIFT (23U)
  33748. #define QuadSPI_FR_ILLINE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_ILLINE_SHIFT)) & QuadSPI_FR_ILLINE_MASK)
  33749. #define QuadSPI_FR_TBUF_MASK (0x4000000U)
  33750. #define QuadSPI_FR_TBUF_SHIFT (26U)
  33751. #define QuadSPI_FR_TBUF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_TBUF_SHIFT)) & QuadSPI_FR_TBUF_MASK)
  33752. #define QuadSPI_FR_TBFF_MASK (0x8000000U)
  33753. #define QuadSPI_FR_TBFF_SHIFT (27U)
  33754. #define QuadSPI_FR_TBFF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_TBFF_SHIFT)) & QuadSPI_FR_TBFF_MASK)
  33755. #define QuadSPI_FR_DLPFF_MASK (0x80000000U)
  33756. #define QuadSPI_FR_DLPFF_SHIFT (31U)
  33757. #define QuadSPI_FR_DLPFF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_FR_DLPFF_SHIFT)) & QuadSPI_FR_DLPFF_MASK)
  33758. /*! @name RSER - Interrupt and DMA Request Select and Enable Register */
  33759. #define QuadSPI_RSER_TFIE_MASK (0x1U)
  33760. #define QuadSPI_RSER_TFIE_SHIFT (0U)
  33761. #define QuadSPI_RSER_TFIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_TFIE_SHIFT)) & QuadSPI_RSER_TFIE_MASK)
  33762. #define QuadSPI_RSER_IPGEIE_MASK (0x10U)
  33763. #define QuadSPI_RSER_IPGEIE_SHIFT (4U)
  33764. #define QuadSPI_RSER_IPGEIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_IPGEIE_SHIFT)) & QuadSPI_RSER_IPGEIE_MASK)
  33765. #define QuadSPI_RSER_IPIEIE_MASK (0x40U)
  33766. #define QuadSPI_RSER_IPIEIE_SHIFT (6U)
  33767. #define QuadSPI_RSER_IPIEIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_IPIEIE_SHIFT)) & QuadSPI_RSER_IPIEIE_MASK)
  33768. #define QuadSPI_RSER_IPAEIE_MASK (0x80U)
  33769. #define QuadSPI_RSER_IPAEIE_SHIFT (7U)
  33770. #define QuadSPI_RSER_IPAEIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_IPAEIE_SHIFT)) & QuadSPI_RSER_IPAEIE_MASK)
  33771. #define QuadSPI_RSER_IUEIE_MASK (0x800U)
  33772. #define QuadSPI_RSER_IUEIE_SHIFT (11U)
  33773. #define QuadSPI_RSER_IUEIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_IUEIE_SHIFT)) & QuadSPI_RSER_IUEIE_MASK)
  33774. #define QuadSPI_RSER_ABOIE_MASK (0x1000U)
  33775. #define QuadSPI_RSER_ABOIE_SHIFT (12U)
  33776. #define QuadSPI_RSER_ABOIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_ABOIE_SHIFT)) & QuadSPI_RSER_ABOIE_MASK)
  33777. #define QuadSPI_RSER_ABSEIE_MASK (0x8000U)
  33778. #define QuadSPI_RSER_ABSEIE_SHIFT (15U)
  33779. #define QuadSPI_RSER_ABSEIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_ABSEIE_SHIFT)) & QuadSPI_RSER_ABSEIE_MASK)
  33780. #define QuadSPI_RSER_RBDIE_MASK (0x10000U)
  33781. #define QuadSPI_RSER_RBDIE_SHIFT (16U)
  33782. #define QuadSPI_RSER_RBDIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_RBDIE_SHIFT)) & QuadSPI_RSER_RBDIE_MASK)
  33783. #define QuadSPI_RSER_RBOIE_MASK (0x20000U)
  33784. #define QuadSPI_RSER_RBOIE_SHIFT (17U)
  33785. #define QuadSPI_RSER_RBOIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_RBOIE_SHIFT)) & QuadSPI_RSER_RBOIE_MASK)
  33786. #define QuadSPI_RSER_RBDDE_MASK (0x200000U)
  33787. #define QuadSPI_RSER_RBDDE_SHIFT (21U)
  33788. #define QuadSPI_RSER_RBDDE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_RBDDE_SHIFT)) & QuadSPI_RSER_RBDDE_MASK)
  33789. #define QuadSPI_RSER_ILLINIE_MASK (0x800000U)
  33790. #define QuadSPI_RSER_ILLINIE_SHIFT (23U)
  33791. #define QuadSPI_RSER_ILLINIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_ILLINIE_SHIFT)) & QuadSPI_RSER_ILLINIE_MASK)
  33792. #define QuadSPI_RSER_TBUIE_MASK (0x4000000U)
  33793. #define QuadSPI_RSER_TBUIE_SHIFT (26U)
  33794. #define QuadSPI_RSER_TBUIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_TBUIE_SHIFT)) & QuadSPI_RSER_TBUIE_MASK)
  33795. #define QuadSPI_RSER_TBFIE_MASK (0x8000000U)
  33796. #define QuadSPI_RSER_TBFIE_SHIFT (27U)
  33797. #define QuadSPI_RSER_TBFIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_TBFIE_SHIFT)) & QuadSPI_RSER_TBFIE_MASK)
  33798. #define QuadSPI_RSER_DLPFIE_MASK (0x80000000U)
  33799. #define QuadSPI_RSER_DLPFIE_SHIFT (31U)
  33800. #define QuadSPI_RSER_DLPFIE(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RSER_DLPFIE_SHIFT)) & QuadSPI_RSER_DLPFIE_MASK)
  33801. /*! @name SPNDST - Sequence Suspend Status Register */
  33802. #define QuadSPI_SPNDST_SUSPND_MASK (0x1U)
  33803. #define QuadSPI_SPNDST_SUSPND_SHIFT (0U)
  33804. #define QuadSPI_SPNDST_SUSPND(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SPNDST_SUSPND_SHIFT)) & QuadSPI_SPNDST_SUSPND_MASK)
  33805. #define QuadSPI_SPNDST_SPDBUF_MASK (0xC0U)
  33806. #define QuadSPI_SPNDST_SPDBUF_SHIFT (6U)
  33807. #define QuadSPI_SPNDST_SPDBUF(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SPNDST_SPDBUF_SHIFT)) & QuadSPI_SPNDST_SPDBUF_MASK)
  33808. #define QuadSPI_SPNDST_DATLFT_MASK (0xFE00U)
  33809. #define QuadSPI_SPNDST_DATLFT_SHIFT (9U)
  33810. #define QuadSPI_SPNDST_DATLFT(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SPNDST_DATLFT_SHIFT)) & QuadSPI_SPNDST_DATLFT_MASK)
  33811. /*! @name SPTRCLR - Sequence Pointer Clear Register */
  33812. #define QuadSPI_SPTRCLR_BFPTRC_MASK (0x1U)
  33813. #define QuadSPI_SPTRCLR_BFPTRC_SHIFT (0U)
  33814. #define QuadSPI_SPTRCLR_BFPTRC(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SPTRCLR_BFPTRC_SHIFT)) & QuadSPI_SPTRCLR_BFPTRC_MASK)
  33815. #define QuadSPI_SPTRCLR_IPPTRC_MASK (0x100U)
  33816. #define QuadSPI_SPTRCLR_IPPTRC_SHIFT (8U)
  33817. #define QuadSPI_SPTRCLR_IPPTRC(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SPTRCLR_IPPTRC_SHIFT)) & QuadSPI_SPTRCLR_IPPTRC_MASK)
  33818. /*! @name SFA1AD - Serial Flash A1 Top Address */
  33819. #define QuadSPI_SFA1AD_TPADA1_MASK (0xFFFFFC00U)
  33820. #define QuadSPI_SFA1AD_TPADA1_SHIFT (10U)
  33821. #define QuadSPI_SFA1AD_TPADA1(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SFA1AD_TPADA1_SHIFT)) & QuadSPI_SFA1AD_TPADA1_MASK)
  33822. /*! @name SFA2AD - Serial Flash A2 Top Address */
  33823. #define QuadSPI_SFA2AD_TPADA2_MASK (0xFFFFFC00U)
  33824. #define QuadSPI_SFA2AD_TPADA2_SHIFT (10U)
  33825. #define QuadSPI_SFA2AD_TPADA2(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SFA2AD_TPADA2_SHIFT)) & QuadSPI_SFA2AD_TPADA2_MASK)
  33826. /*! @name SFB1AD - Serial Flash B1Top Address */
  33827. #define QuadSPI_SFB1AD_TPADB1_MASK (0xFFFFFC00U)
  33828. #define QuadSPI_SFB1AD_TPADB1_SHIFT (10U)
  33829. #define QuadSPI_SFB1AD_TPADB1(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SFB1AD_TPADB1_SHIFT)) & QuadSPI_SFB1AD_TPADB1_MASK)
  33830. /*! @name SFB2AD - Serial Flash B2Top Address */
  33831. #define QuadSPI_SFB2AD_TPADB2_MASK (0xFFFFFC00U)
  33832. #define QuadSPI_SFB2AD_TPADB2_SHIFT (10U)
  33833. #define QuadSPI_SFB2AD_TPADB2(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_SFB2AD_TPADB2_SHIFT)) & QuadSPI_SFB2AD_TPADB2_MASK)
  33834. /*! @name RBDR - RX Buffer Data Register */
  33835. #define QuadSPI_RBDR_RXDATA_MASK (0xFFFFFFFFU)
  33836. #define QuadSPI_RBDR_RXDATA_SHIFT (0U)
  33837. #define QuadSPI_RBDR_RXDATA(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_RBDR_RXDATA_SHIFT)) & QuadSPI_RBDR_RXDATA_MASK)
  33838. /* The count of QuadSPI_RBDR */
  33839. #define QuadSPI_RBDR_COUNT (32U)
  33840. /*! @name LUTKEY - LUT Key Register */
  33841. #define QuadSPI_LUTKEY_KEY_MASK (0xFFFFFFFFU)
  33842. #define QuadSPI_LUTKEY_KEY_SHIFT (0U)
  33843. #define QuadSPI_LUTKEY_KEY(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LUTKEY_KEY_SHIFT)) & QuadSPI_LUTKEY_KEY_MASK)
  33844. /*! @name LCKCR - LUT Lock Configuration Register */
  33845. #define QuadSPI_LCKCR_LOCK_MASK (0x1U)
  33846. #define QuadSPI_LCKCR_LOCK_SHIFT (0U)
  33847. #define QuadSPI_LCKCR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LCKCR_LOCK_SHIFT)) & QuadSPI_LCKCR_LOCK_MASK)
  33848. #define QuadSPI_LCKCR_UNLOCK_MASK (0x2U)
  33849. #define QuadSPI_LCKCR_UNLOCK_SHIFT (1U)
  33850. #define QuadSPI_LCKCR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LCKCR_UNLOCK_SHIFT)) & QuadSPI_LCKCR_UNLOCK_MASK)
  33851. /*! @name LUT - Look-up Table register */
  33852. #define QuadSPI_LUT_OPRND0_MASK (0xFFU)
  33853. #define QuadSPI_LUT_OPRND0_SHIFT (0U)
  33854. #define QuadSPI_LUT_OPRND0(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LUT_OPRND0_SHIFT)) & QuadSPI_LUT_OPRND0_MASK)
  33855. #define QuadSPI_LUT_PAD0_MASK (0x300U)
  33856. #define QuadSPI_LUT_PAD0_SHIFT (8U)
  33857. #define QuadSPI_LUT_PAD0(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LUT_PAD0_SHIFT)) & QuadSPI_LUT_PAD0_MASK)
  33858. #define QuadSPI_LUT_INSTR0_MASK (0xFC00U)
  33859. #define QuadSPI_LUT_INSTR0_SHIFT (10U)
  33860. #define QuadSPI_LUT_INSTR0(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LUT_INSTR0_SHIFT)) & QuadSPI_LUT_INSTR0_MASK)
  33861. #define QuadSPI_LUT_OPRND1_MASK (0xFF0000U)
  33862. #define QuadSPI_LUT_OPRND1_SHIFT (16U)
  33863. #define QuadSPI_LUT_OPRND1(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LUT_OPRND1_SHIFT)) & QuadSPI_LUT_OPRND1_MASK)
  33864. #define QuadSPI_LUT_PAD1_MASK (0x3000000U)
  33865. #define QuadSPI_LUT_PAD1_SHIFT (24U)
  33866. #define QuadSPI_LUT_PAD1(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LUT_PAD1_SHIFT)) & QuadSPI_LUT_PAD1_MASK)
  33867. #define QuadSPI_LUT_INSTR1_MASK (0xFC000000U)
  33868. #define QuadSPI_LUT_INSTR1_SHIFT (26U)
  33869. #define QuadSPI_LUT_INSTR1(x) (((uint32_t)(((uint32_t)(x)) << QuadSPI_LUT_INSTR1_SHIFT)) & QuadSPI_LUT_INSTR1_MASK)
  33870. /* The count of QuadSPI_LUT */
  33871. #define QuadSPI_LUT_COUNT (64U)
  33872. /*!
  33873. * @}
  33874. */ /* end of group QuadSPI_Register_Masks */
  33875. /* QuadSPI - Peripheral instance base addresses */
  33876. /** Peripheral QuadSPI base address */
  33877. #define QuadSPI_BASE (0x21E0000u)
  33878. /** Peripheral QuadSPI base pointer */
  33879. #define QuadSPI ((QuadSPI_Type *)QuadSPI_BASE)
  33880. /** Array initializer of QuadSPI peripheral base addresses */
  33881. #define QuadSPI_BASE_ADDRS { QuadSPI_BASE }
  33882. /** Array initializer of QuadSPI peripheral base pointers */
  33883. #define QuadSPI_BASE_PTRS { QuadSPI }
  33884. /** Interrupt vectors for the QuadSPI peripheral type */
  33885. #define QuadSPI_IRQS { QSPI_IRQn }
  33886. /*!
  33887. * @}
  33888. */ /* end of group QuadSPI_Peripheral_Access_Layer */
  33889. /* ----------------------------------------------------------------------------
  33890. -- RNG Peripheral Access Layer
  33891. ---------------------------------------------------------------------------- */
  33892. /*!
  33893. * @addtogroup RNG_Peripheral_Access_Layer RNG Peripheral Access Layer
  33894. * @{
  33895. */
  33896. /** RNG - Register Layout Typedef */
  33897. typedef struct {
  33898. __I uint32_t VER; /**< RNGB version ID register, offset: 0x0 */
  33899. __IO uint32_t CMD; /**< RNGB command register, offset: 0x4 */
  33900. __IO uint32_t CR; /**< RNGB control register, offset: 0x8 */
  33901. __I uint32_t SR; /**< RNGB status register, offset: 0xC */
  33902. __I uint32_t ESR; /**< RNGB error status register, offset: 0x10 */
  33903. __I uint32_t OUT; /**< RNGB Output FIFO, offset: 0x14 */
  33904. } RNG_Type;
  33905. /* ----------------------------------------------------------------------------
  33906. -- RNG Register Masks
  33907. ---------------------------------------------------------------------------- */
  33908. /*!
  33909. * @addtogroup RNG_Register_Masks RNG Register Masks
  33910. * @{
  33911. */
  33912. /*! @name VER - RNGB version ID register */
  33913. #define RNG_VER_MINOR_MASK (0xFFU)
  33914. #define RNG_VER_MINOR_SHIFT (0U)
  33915. #define RNG_VER_MINOR(x) (((uint32_t)(((uint32_t)(x)) << RNG_VER_MINOR_SHIFT)) & RNG_VER_MINOR_MASK)
  33916. #define RNG_VER_MAJOR_MASK (0xFF00U)
  33917. #define RNG_VER_MAJOR_SHIFT (8U)
  33918. #define RNG_VER_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << RNG_VER_MAJOR_SHIFT)) & RNG_VER_MAJOR_MASK)
  33919. #define RNG_VER_TYPE_MASK (0xF0000000U)
  33920. #define RNG_VER_TYPE_SHIFT (28U)
  33921. #define RNG_VER_TYPE(x) (((uint32_t)(((uint32_t)(x)) << RNG_VER_TYPE_SHIFT)) & RNG_VER_TYPE_MASK)
  33922. /*! @name CMD - RNGB command register */
  33923. #define RNG_CMD_ST_MASK (0x1U)
  33924. #define RNG_CMD_ST_SHIFT (0U)
  33925. #define RNG_CMD_ST(x) (((uint32_t)(((uint32_t)(x)) << RNG_CMD_ST_SHIFT)) & RNG_CMD_ST_MASK)
  33926. #define RNG_CMD_GS_MASK (0x2U)
  33927. #define RNG_CMD_GS_SHIFT (1U)
  33928. #define RNG_CMD_GS(x) (((uint32_t)(((uint32_t)(x)) << RNG_CMD_GS_SHIFT)) & RNG_CMD_GS_MASK)
  33929. #define RNG_CMD_CI_MASK (0x10U)
  33930. #define RNG_CMD_CI_SHIFT (4U)
  33931. #define RNG_CMD_CI(x) (((uint32_t)(((uint32_t)(x)) << RNG_CMD_CI_SHIFT)) & RNG_CMD_CI_MASK)
  33932. #define RNG_CMD_CE_MASK (0x20U)
  33933. #define RNG_CMD_CE_SHIFT (5U)
  33934. #define RNG_CMD_CE(x) (((uint32_t)(((uint32_t)(x)) << RNG_CMD_CE_SHIFT)) & RNG_CMD_CE_MASK)
  33935. #define RNG_CMD_SR_MASK (0x40U)
  33936. #define RNG_CMD_SR_SHIFT (6U)
  33937. #define RNG_CMD_SR(x) (((uint32_t)(((uint32_t)(x)) << RNG_CMD_SR_SHIFT)) & RNG_CMD_SR_MASK)
  33938. /*! @name CR - RNGB control register */
  33939. #define RNG_CR_FUFMOD_MASK (0x3U)
  33940. #define RNG_CR_FUFMOD_SHIFT (0U)
  33941. #define RNG_CR_FUFMOD(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_FUFMOD_SHIFT)) & RNG_CR_FUFMOD_MASK)
  33942. #define RNG_CR_AR_MASK (0x10U)
  33943. #define RNG_CR_AR_SHIFT (4U)
  33944. #define RNG_CR_AR(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_AR_SHIFT)) & RNG_CR_AR_MASK)
  33945. #define RNG_CR_MASKDONE_MASK (0x20U)
  33946. #define RNG_CR_MASKDONE_SHIFT (5U)
  33947. #define RNG_CR_MASKDONE(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_MASKDONE_SHIFT)) & RNG_CR_MASKDONE_MASK)
  33948. #define RNG_CR_MASKERR_MASK (0x40U)
  33949. #define RNG_CR_MASKERR_SHIFT (6U)
  33950. #define RNG_CR_MASKERR(x) (((uint32_t)(((uint32_t)(x)) << RNG_CR_MASKERR_SHIFT)) & RNG_CR_MASKERR_MASK)
  33951. /*! @name SR - RNGB status register */
  33952. #define RNG_SR_BUSY_MASK (0x2U)
  33953. #define RNG_SR_BUSY_SHIFT (1U)
  33954. #define RNG_SR_BUSY(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_BUSY_SHIFT)) & RNG_SR_BUSY_MASK)
  33955. #define RNG_SR_SLP_MASK (0x4U)
  33956. #define RNG_SR_SLP_SHIFT (2U)
  33957. #define RNG_SR_SLP(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_SLP_SHIFT)) & RNG_SR_SLP_MASK)
  33958. #define RNG_SR_RS_MASK (0x8U)
  33959. #define RNG_SR_RS_SHIFT (3U)
  33960. #define RNG_SR_RS(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_RS_SHIFT)) & RNG_SR_RS_MASK)
  33961. #define RNG_SR_STDN_MASK (0x10U)
  33962. #define RNG_SR_STDN_SHIFT (4U)
  33963. #define RNG_SR_STDN(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_STDN_SHIFT)) & RNG_SR_STDN_MASK)
  33964. #define RNG_SR_SDN_MASK (0x20U)
  33965. #define RNG_SR_SDN_SHIFT (5U)
  33966. #define RNG_SR_SDN(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_SDN_SHIFT)) & RNG_SR_SDN_MASK)
  33967. #define RNG_SR_NSDN_MASK (0x40U)
  33968. #define RNG_SR_NSDN_SHIFT (6U)
  33969. #define RNG_SR_NSDN(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_NSDN_SHIFT)) & RNG_SR_NSDN_MASK)
  33970. #define RNG_SR_FIFO_LVL_MASK (0xF00U)
  33971. #define RNG_SR_FIFO_LVL_SHIFT (8U)
  33972. #define RNG_SR_FIFO_LVL(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_FIFO_LVL_SHIFT)) & RNG_SR_FIFO_LVL_MASK)
  33973. #define RNG_SR_FIFO_SIZE_MASK (0xF000U)
  33974. #define RNG_SR_FIFO_SIZE_SHIFT (12U)
  33975. #define RNG_SR_FIFO_SIZE(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_FIFO_SIZE_SHIFT)) & RNG_SR_FIFO_SIZE_MASK)
  33976. #define RNG_SR_ERR_MASK (0x10000U)
  33977. #define RNG_SR_ERR_SHIFT (16U)
  33978. #define RNG_SR_ERR(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_ERR_SHIFT)) & RNG_SR_ERR_MASK)
  33979. #define RNG_SR_ST_PF_MASK (0xE00000U)
  33980. #define RNG_SR_ST_PF_SHIFT (21U)
  33981. #define RNG_SR_ST_PF(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_ST_PF_SHIFT)) & RNG_SR_ST_PF_MASK)
  33982. #define RNG_SR_STATPF_MASK (0xFF000000U)
  33983. #define RNG_SR_STATPF_SHIFT (24U)
  33984. #define RNG_SR_STATPF(x) (((uint32_t)(((uint32_t)(x)) << RNG_SR_STATPF_SHIFT)) & RNG_SR_STATPF_MASK)
  33985. /*! @name ESR - RNGB error status register */
  33986. #define RNG_ESR_LFE_MASK (0x1U)
  33987. #define RNG_ESR_LFE_SHIFT (0U)
  33988. #define RNG_ESR_LFE(x) (((uint32_t)(((uint32_t)(x)) << RNG_ESR_LFE_SHIFT)) & RNG_ESR_LFE_MASK)
  33989. #define RNG_ESR_OSCE_MASK (0x2U)
  33990. #define RNG_ESR_OSCE_SHIFT (1U)
  33991. #define RNG_ESR_OSCE(x) (((uint32_t)(((uint32_t)(x)) << RNG_ESR_OSCE_SHIFT)) & RNG_ESR_OSCE_MASK)
  33992. #define RNG_ESR_STE_MASK (0x4U)
  33993. #define RNG_ESR_STE_SHIFT (2U)
  33994. #define RNG_ESR_STE(x) (((uint32_t)(((uint32_t)(x)) << RNG_ESR_STE_SHIFT)) & RNG_ESR_STE_MASK)
  33995. #define RNG_ESR_SATE_MASK (0x8U)
  33996. #define RNG_ESR_SATE_SHIFT (3U)
  33997. #define RNG_ESR_SATE(x) (((uint32_t)(((uint32_t)(x)) << RNG_ESR_SATE_SHIFT)) & RNG_ESR_SATE_MASK)
  33998. #define RNG_ESR_FUFE_MASK (0x10U)
  33999. #define RNG_ESR_FUFE_SHIFT (4U)
  34000. #define RNG_ESR_FUFE(x) (((uint32_t)(((uint32_t)(x)) << RNG_ESR_FUFE_SHIFT)) & RNG_ESR_FUFE_MASK)
  34001. /*! @name OUT - RNGB Output FIFO */
  34002. #define RNG_OUT_RANDOUT_MASK (0xFFFFFFFFU)
  34003. #define RNG_OUT_RANDOUT_SHIFT (0U)
  34004. #define RNG_OUT_RANDOUT(x) (((uint32_t)(((uint32_t)(x)) << RNG_OUT_RANDOUT_SHIFT)) & RNG_OUT_RANDOUT_MASK)
  34005. /*!
  34006. * @}
  34007. */ /* end of group RNG_Register_Masks */
  34008. /* RNG - Peripheral instance base addresses */
  34009. /** Peripheral RNG base address */
  34010. #define RNG_BASE (0x2284000u)
  34011. /** Peripheral RNG base pointer */
  34012. #define RNG ((RNG_Type *)RNG_BASE)
  34013. /** Array initializer of RNG peripheral base addresses */
  34014. #define RNG_BASE_ADDRS { RNG_BASE }
  34015. /** Array initializer of RNG peripheral base pointers */
  34016. #define RNG_BASE_PTRS { RNG }
  34017. /*!
  34018. * @}
  34019. */ /* end of group RNG_Peripheral_Access_Layer */
  34020. /* ----------------------------------------------------------------------------
  34021. -- ROMC Peripheral Access Layer
  34022. ---------------------------------------------------------------------------- */
  34023. /*!
  34024. * @addtogroup ROMC_Peripheral_Access_Layer ROMC Peripheral Access Layer
  34025. * @{
  34026. */
  34027. /** ROMC - Register Layout Typedef */
  34028. typedef struct {
  34029. uint8_t RESERVED_0[212];
  34030. __IO uint32_t ROMPATCHD[8]; /**< ROMC Data Registers, array offset: 0xD4, array step: 0x4 */
  34031. __IO uint32_t ROMPATCHCNTL; /**< ROMC Control Register, offset: 0xF4 */
  34032. __I uint32_t ROMPATCHENH; /**< ROMC Enable Register High, offset: 0xF8 */
  34033. __IO uint32_t ROMPATCHENL; /**< ROMC Enable Register Low, offset: 0xFC */
  34034. __IO uint32_t ROMPATCHA[16]; /**< ROMC Address Registers, array offset: 0x100, array step: 0x4 */
  34035. uint8_t RESERVED_1[200];
  34036. __IO uint32_t ROMPATCHSR; /**< ROMC Status Register, offset: 0x208 */
  34037. } ROMC_Type;
  34038. /* ----------------------------------------------------------------------------
  34039. -- ROMC Register Masks
  34040. ---------------------------------------------------------------------------- */
  34041. /*!
  34042. * @addtogroup ROMC_Register_Masks ROMC Register Masks
  34043. * @{
  34044. */
  34045. /*! @name ROMPATCHD - ROMC Data Registers */
  34046. #define ROMC_ROMPATCHD_DATAX_MASK (0xFFFFFFFFU)
  34047. #define ROMC_ROMPATCHD_DATAX_SHIFT (0U)
  34048. #define ROMC_ROMPATCHD_DATAX(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHD_DATAX_SHIFT)) & ROMC_ROMPATCHD_DATAX_MASK)
  34049. /* The count of ROMC_ROMPATCHD */
  34050. #define ROMC_ROMPATCHD_COUNT (8U)
  34051. /*! @name ROMPATCHCNTL - ROMC Control Register */
  34052. #define ROMC_ROMPATCHCNTL_DATAFIX_MASK (0xFFU)
  34053. #define ROMC_ROMPATCHCNTL_DATAFIX_SHIFT (0U)
  34054. #define ROMC_ROMPATCHCNTL_DATAFIX(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHCNTL_DATAFIX_SHIFT)) & ROMC_ROMPATCHCNTL_DATAFIX_MASK)
  34055. #define ROMC_ROMPATCHCNTL_DIS_MASK (0x20000000U)
  34056. #define ROMC_ROMPATCHCNTL_DIS_SHIFT (29U)
  34057. #define ROMC_ROMPATCHCNTL_DIS(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHCNTL_DIS_SHIFT)) & ROMC_ROMPATCHCNTL_DIS_MASK)
  34058. /*! @name ROMPATCHENL - ROMC Enable Register Low */
  34059. #define ROMC_ROMPATCHENL_ENABLE_MASK (0xFFFFU)
  34060. #define ROMC_ROMPATCHENL_ENABLE_SHIFT (0U)
  34061. #define ROMC_ROMPATCHENL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHENL_ENABLE_SHIFT)) & ROMC_ROMPATCHENL_ENABLE_MASK)
  34062. /*! @name ROMPATCHA - ROMC Address Registers */
  34063. #define ROMC_ROMPATCHA_THUMBX_MASK (0x1U)
  34064. #define ROMC_ROMPATCHA_THUMBX_SHIFT (0U)
  34065. #define ROMC_ROMPATCHA_THUMBX(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHA_THUMBX_SHIFT)) & ROMC_ROMPATCHA_THUMBX_MASK)
  34066. #define ROMC_ROMPATCHA_ADDRX_MASK (0x7FFFFEU)
  34067. #define ROMC_ROMPATCHA_ADDRX_SHIFT (1U)
  34068. #define ROMC_ROMPATCHA_ADDRX(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHA_ADDRX_SHIFT)) & ROMC_ROMPATCHA_ADDRX_MASK)
  34069. /* The count of ROMC_ROMPATCHA */
  34070. #define ROMC_ROMPATCHA_COUNT (16U)
  34071. /*! @name ROMPATCHSR - ROMC Status Register */
  34072. #define ROMC_ROMPATCHSR_SOURCE_MASK (0x3FU)
  34073. #define ROMC_ROMPATCHSR_SOURCE_SHIFT (0U)
  34074. #define ROMC_ROMPATCHSR_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHSR_SOURCE_SHIFT)) & ROMC_ROMPATCHSR_SOURCE_MASK)
  34075. #define ROMC_ROMPATCHSR_SW_MASK (0x20000U)
  34076. #define ROMC_ROMPATCHSR_SW_SHIFT (17U)
  34077. #define ROMC_ROMPATCHSR_SW(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHSR_SW_SHIFT)) & ROMC_ROMPATCHSR_SW_MASK)
  34078. /*!
  34079. * @}
  34080. */ /* end of group ROMC_Register_Masks */
  34081. /* ROMC - Peripheral instance base addresses */
  34082. /** Peripheral ROMC base address */
  34083. #define ROMC_BASE (0x21AC000u)
  34084. /** Peripheral ROMC base pointer */
  34085. #define ROMC ((ROMC_Type *)ROMC_BASE)
  34086. /** Array initializer of ROMC peripheral base addresses */
  34087. #define ROMC_BASE_ADDRS { ROMC_BASE }
  34088. /** Array initializer of ROMC peripheral base pointers */
  34089. #define ROMC_BASE_PTRS { ROMC }
  34090. /*!
  34091. * @}
  34092. */ /* end of group ROMC_Peripheral_Access_Layer */
  34093. /* ----------------------------------------------------------------------------
  34094. -- SDMAARM Peripheral Access Layer
  34095. ---------------------------------------------------------------------------- */
  34096. /*!
  34097. * @addtogroup SDMAARM_Peripheral_Access_Layer SDMAARM Peripheral Access Layer
  34098. * @{
  34099. */
  34100. /** SDMAARM - Register Layout Typedef */
  34101. typedef struct {
  34102. __IO uint32_t MC0PTR; /**< ARM platform Channel 0 Pointer, offset: 0x0 */
  34103. __IO uint32_t INTR; /**< Channel Interrupts, offset: 0x4 */
  34104. __IO uint32_t STOP_STAT; /**< Channel Stop/Channel Status, offset: 0x8 */
  34105. __IO uint32_t HSTART; /**< Channel Start, offset: 0xC */
  34106. __IO uint32_t EVTOVR; /**< Channel Event Override, offset: 0x10 */
  34107. __IO uint32_t DSPOVR; /**< Channel BP Override, offset: 0x14 */
  34108. __IO uint32_t HOSTOVR; /**< Channel ARM platform Override, offset: 0x18 */
  34109. __IO uint32_t EVTPEND; /**< Channel Event Pending, offset: 0x1C */
  34110. uint8_t RESERVED_0[4];
  34111. __I uint32_t RESET; /**< Reset Register, offset: 0x24 */
  34112. __I uint32_t EVTERR; /**< DMA Request Error Register, offset: 0x28 */
  34113. __IO uint32_t INTRMASK; /**< Channel ARM platform Interrupt Mask, offset: 0x2C */
  34114. __I uint32_t PSW; /**< Schedule Status, offset: 0x30 */
  34115. __I uint32_t EVTERRDBG; /**< DMA Request Error Register, offset: 0x34 */
  34116. __IO uint32_t CONFIG; /**< Configuration Register, offset: 0x38 */
  34117. __IO uint32_t SDMA_LOCK; /**< SDMA LOCK, offset: 0x3C */
  34118. __IO uint32_t ONCE_ENB; /**< OnCE Enable, offset: 0x40 */
  34119. __IO uint32_t ONCE_DATA; /**< OnCE Data Register, offset: 0x44 */
  34120. __IO uint32_t ONCE_INSTR; /**< OnCE Instruction Register, offset: 0x48 */
  34121. __I uint32_t ONCE_STAT; /**< OnCE Status Register, offset: 0x4C */
  34122. __IO uint32_t ONCE_CMD; /**< OnCE Command Register, offset: 0x50 */
  34123. uint8_t RESERVED_1[4];
  34124. __IO uint32_t ILLINSTADDR; /**< Illegal Instruction Trap Address, offset: 0x58 */
  34125. __IO uint32_t CHN0ADDR; /**< Channel 0 Boot Address, offset: 0x5C */
  34126. __I uint32_t EVT_MIRROR; /**< DMA Requests, offset: 0x60 */
  34127. __I uint32_t EVT_MIRROR2; /**< DMA Requests 2, offset: 0x64 */
  34128. uint8_t RESERVED_2[8];
  34129. __IO uint32_t XTRIG_CONF1; /**< Cross-Trigger Events Configuration Register 1, offset: 0x70 */
  34130. __IO uint32_t XTRIG_CONF2; /**< Cross-Trigger Events Configuration Register 2, offset: 0x74 */
  34131. uint8_t RESERVED_3[136];
  34132. __IO uint32_t SDMA_CHNPRI[32]; /**< Channel Priority Registers, array offset: 0x100, array step: 0x4 */
  34133. uint8_t RESERVED_4[128];
  34134. __IO uint32_t CHNENBL[48]; /**< Channel Enable RAM, array offset: 0x200, array step: 0x4 */
  34135. } SDMAARM_Type;
  34136. /* ----------------------------------------------------------------------------
  34137. -- SDMAARM Register Masks
  34138. ---------------------------------------------------------------------------- */
  34139. /*!
  34140. * @addtogroup SDMAARM_Register_Masks SDMAARM Register Masks
  34141. * @{
  34142. */
  34143. /*! @name MC0PTR - ARM platform Channel 0 Pointer */
  34144. #define SDMAARM_MC0PTR_MC0PTR_MASK (0xFFFFFFFFU)
  34145. #define SDMAARM_MC0PTR_MC0PTR_SHIFT (0U)
  34146. #define SDMAARM_MC0PTR_MC0PTR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_MC0PTR_MC0PTR_SHIFT)) & SDMAARM_MC0PTR_MC0PTR_MASK)
  34147. /*! @name INTR - Channel Interrupts */
  34148. #define SDMAARM_INTR_HI_MASK (0xFFFFFFFFU)
  34149. #define SDMAARM_INTR_HI_SHIFT (0U)
  34150. #define SDMAARM_INTR_HI(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_INTR_HI_SHIFT)) & SDMAARM_INTR_HI_MASK)
  34151. /*! @name STOP_STAT - Channel Stop/Channel Status */
  34152. #define SDMAARM_STOP_STAT_HE_MASK (0xFFFFFFFFU)
  34153. #define SDMAARM_STOP_STAT_HE_SHIFT (0U)
  34154. #define SDMAARM_STOP_STAT_HE(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_STOP_STAT_HE_SHIFT)) & SDMAARM_STOP_STAT_HE_MASK)
  34155. /*! @name HSTART - Channel Start */
  34156. #define SDMAARM_HSTART_HSTART_HE_MASK (0xFFFFFFFFU)
  34157. #define SDMAARM_HSTART_HSTART_HE_SHIFT (0U)
  34158. #define SDMAARM_HSTART_HSTART_HE(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_HSTART_HSTART_HE_SHIFT)) & SDMAARM_HSTART_HSTART_HE_MASK)
  34159. /*! @name EVTOVR - Channel Event Override */
  34160. #define SDMAARM_EVTOVR_EO_MASK (0xFFFFFFFFU)
  34161. #define SDMAARM_EVTOVR_EO_SHIFT (0U)
  34162. #define SDMAARM_EVTOVR_EO(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_EVTOVR_EO_SHIFT)) & SDMAARM_EVTOVR_EO_MASK)
  34163. /*! @name DSPOVR - Channel BP Override */
  34164. #define SDMAARM_DSPOVR_DO_MASK (0xFFFFFFFFU)
  34165. #define SDMAARM_DSPOVR_DO_SHIFT (0U)
  34166. #define SDMAARM_DSPOVR_DO(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_DSPOVR_DO_SHIFT)) & SDMAARM_DSPOVR_DO_MASK)
  34167. /*! @name HOSTOVR - Channel ARM platform Override */
  34168. #define SDMAARM_HOSTOVR_HO_MASK (0xFFFFFFFFU)
  34169. #define SDMAARM_HOSTOVR_HO_SHIFT (0U)
  34170. #define SDMAARM_HOSTOVR_HO(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_HOSTOVR_HO_SHIFT)) & SDMAARM_HOSTOVR_HO_MASK)
  34171. /*! @name EVTPEND - Channel Event Pending */
  34172. #define SDMAARM_EVTPEND_EP_MASK (0xFFFFFFFFU)
  34173. #define SDMAARM_EVTPEND_EP_SHIFT (0U)
  34174. #define SDMAARM_EVTPEND_EP(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_EVTPEND_EP_SHIFT)) & SDMAARM_EVTPEND_EP_MASK)
  34175. /*! @name RESET - Reset Register */
  34176. #define SDMAARM_RESET_RESET_MASK (0x1U)
  34177. #define SDMAARM_RESET_RESET_SHIFT (0U)
  34178. #define SDMAARM_RESET_RESET(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_RESET_RESET_SHIFT)) & SDMAARM_RESET_RESET_MASK)
  34179. #define SDMAARM_RESET_RESCHED_MASK (0x2U)
  34180. #define SDMAARM_RESET_RESCHED_SHIFT (1U)
  34181. #define SDMAARM_RESET_RESCHED(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_RESET_RESCHED_SHIFT)) & SDMAARM_RESET_RESCHED_MASK)
  34182. /*! @name EVTERR - DMA Request Error Register */
  34183. #define SDMAARM_EVTERR_CHNERR_MASK (0xFFFFFFFFU)
  34184. #define SDMAARM_EVTERR_CHNERR_SHIFT (0U)
  34185. #define SDMAARM_EVTERR_CHNERR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_EVTERR_CHNERR_SHIFT)) & SDMAARM_EVTERR_CHNERR_MASK)
  34186. /*! @name INTRMASK - Channel ARM platform Interrupt Mask */
  34187. #define SDMAARM_INTRMASK_HIMASK_MASK (0xFFFFFFFFU)
  34188. #define SDMAARM_INTRMASK_HIMASK_SHIFT (0U)
  34189. #define SDMAARM_INTRMASK_HIMASK(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_INTRMASK_HIMASK_SHIFT)) & SDMAARM_INTRMASK_HIMASK_MASK)
  34190. /*! @name PSW - Schedule Status */
  34191. #define SDMAARM_PSW_CCR_MASK (0xFU)
  34192. #define SDMAARM_PSW_CCR_SHIFT (0U)
  34193. #define SDMAARM_PSW_CCR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_PSW_CCR_SHIFT)) & SDMAARM_PSW_CCR_MASK)
  34194. #define SDMAARM_PSW_CCP_MASK (0xF0U)
  34195. #define SDMAARM_PSW_CCP_SHIFT (4U)
  34196. #define SDMAARM_PSW_CCP(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_PSW_CCP_SHIFT)) & SDMAARM_PSW_CCP_MASK)
  34197. #define SDMAARM_PSW_NCR_MASK (0x1F00U)
  34198. #define SDMAARM_PSW_NCR_SHIFT (8U)
  34199. #define SDMAARM_PSW_NCR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_PSW_NCR_SHIFT)) & SDMAARM_PSW_NCR_MASK)
  34200. #define SDMAARM_PSW_NCP_MASK (0xE000U)
  34201. #define SDMAARM_PSW_NCP_SHIFT (13U)
  34202. #define SDMAARM_PSW_NCP(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_PSW_NCP_SHIFT)) & SDMAARM_PSW_NCP_MASK)
  34203. /*! @name EVTERRDBG - DMA Request Error Register */
  34204. #define SDMAARM_EVTERRDBG_CHNERR_MASK (0xFFFFFFFFU)
  34205. #define SDMAARM_EVTERRDBG_CHNERR_SHIFT (0U)
  34206. #define SDMAARM_EVTERRDBG_CHNERR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_EVTERRDBG_CHNERR_SHIFT)) & SDMAARM_EVTERRDBG_CHNERR_MASK)
  34207. /*! @name CONFIG - Configuration Register */
  34208. #define SDMAARM_CONFIG_CSM_MASK (0x3U)
  34209. #define SDMAARM_CONFIG_CSM_SHIFT (0U)
  34210. #define SDMAARM_CONFIG_CSM(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_CONFIG_CSM_SHIFT)) & SDMAARM_CONFIG_CSM_MASK)
  34211. #define SDMAARM_CONFIG_ACR_MASK (0x10U)
  34212. #define SDMAARM_CONFIG_ACR_SHIFT (4U)
  34213. #define SDMAARM_CONFIG_ACR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_CONFIG_ACR_SHIFT)) & SDMAARM_CONFIG_ACR_MASK)
  34214. #define SDMAARM_CONFIG_RTDOBS_MASK (0x800U)
  34215. #define SDMAARM_CONFIG_RTDOBS_SHIFT (11U)
  34216. #define SDMAARM_CONFIG_RTDOBS(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_CONFIG_RTDOBS_SHIFT)) & SDMAARM_CONFIG_RTDOBS_MASK)
  34217. #define SDMAARM_CONFIG_DSPDMA_MASK (0x1000U)
  34218. #define SDMAARM_CONFIG_DSPDMA_SHIFT (12U)
  34219. #define SDMAARM_CONFIG_DSPDMA(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_CONFIG_DSPDMA_SHIFT)) & SDMAARM_CONFIG_DSPDMA_MASK)
  34220. /*! @name SDMA_LOCK - SDMA LOCK */
  34221. #define SDMAARM_SDMA_LOCK_LOCK_MASK (0x1U)
  34222. #define SDMAARM_SDMA_LOCK_LOCK_SHIFT (0U)
  34223. #define SDMAARM_SDMA_LOCK_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_SDMA_LOCK_LOCK_SHIFT)) & SDMAARM_SDMA_LOCK_LOCK_MASK)
  34224. #define SDMAARM_SDMA_LOCK_SRESET_LOCK_CLR_MASK (0x2U)
  34225. #define SDMAARM_SDMA_LOCK_SRESET_LOCK_CLR_SHIFT (1U)
  34226. #define SDMAARM_SDMA_LOCK_SRESET_LOCK_CLR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_SDMA_LOCK_SRESET_LOCK_CLR_SHIFT)) & SDMAARM_SDMA_LOCK_SRESET_LOCK_CLR_MASK)
  34227. /*! @name ONCE_ENB - OnCE Enable */
  34228. #define SDMAARM_ONCE_ENB_ENB_MASK (0x1U)
  34229. #define SDMAARM_ONCE_ENB_ENB_SHIFT (0U)
  34230. #define SDMAARM_ONCE_ENB_ENB(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_ENB_ENB_SHIFT)) & SDMAARM_ONCE_ENB_ENB_MASK)
  34231. /*! @name ONCE_DATA - OnCE Data Register */
  34232. #define SDMAARM_ONCE_DATA_DATA_MASK (0xFFFFFFFFU)
  34233. #define SDMAARM_ONCE_DATA_DATA_SHIFT (0U)
  34234. #define SDMAARM_ONCE_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_DATA_DATA_SHIFT)) & SDMAARM_ONCE_DATA_DATA_MASK)
  34235. /*! @name ONCE_INSTR - OnCE Instruction Register */
  34236. #define SDMAARM_ONCE_INSTR_INSTR_MASK (0xFFFFU)
  34237. #define SDMAARM_ONCE_INSTR_INSTR_SHIFT (0U)
  34238. #define SDMAARM_ONCE_INSTR_INSTR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_INSTR_INSTR_SHIFT)) & SDMAARM_ONCE_INSTR_INSTR_MASK)
  34239. /*! @name ONCE_STAT - OnCE Status Register */
  34240. #define SDMAARM_ONCE_STAT_ECDR_MASK (0x7U)
  34241. #define SDMAARM_ONCE_STAT_ECDR_SHIFT (0U)
  34242. #define SDMAARM_ONCE_STAT_ECDR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_STAT_ECDR_SHIFT)) & SDMAARM_ONCE_STAT_ECDR_MASK)
  34243. #define SDMAARM_ONCE_STAT_MST_MASK (0x80U)
  34244. #define SDMAARM_ONCE_STAT_MST_SHIFT (7U)
  34245. #define SDMAARM_ONCE_STAT_MST(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_STAT_MST_SHIFT)) & SDMAARM_ONCE_STAT_MST_MASK)
  34246. #define SDMAARM_ONCE_STAT_SWB_MASK (0x100U)
  34247. #define SDMAARM_ONCE_STAT_SWB_SHIFT (8U)
  34248. #define SDMAARM_ONCE_STAT_SWB(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_STAT_SWB_SHIFT)) & SDMAARM_ONCE_STAT_SWB_MASK)
  34249. #define SDMAARM_ONCE_STAT_ODR_MASK (0x200U)
  34250. #define SDMAARM_ONCE_STAT_ODR_SHIFT (9U)
  34251. #define SDMAARM_ONCE_STAT_ODR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_STAT_ODR_SHIFT)) & SDMAARM_ONCE_STAT_ODR_MASK)
  34252. #define SDMAARM_ONCE_STAT_EDR_MASK (0x400U)
  34253. #define SDMAARM_ONCE_STAT_EDR_SHIFT (10U)
  34254. #define SDMAARM_ONCE_STAT_EDR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_STAT_EDR_SHIFT)) & SDMAARM_ONCE_STAT_EDR_MASK)
  34255. #define SDMAARM_ONCE_STAT_RCV_MASK (0x800U)
  34256. #define SDMAARM_ONCE_STAT_RCV_SHIFT (11U)
  34257. #define SDMAARM_ONCE_STAT_RCV(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_STAT_RCV_SHIFT)) & SDMAARM_ONCE_STAT_RCV_MASK)
  34258. #define SDMAARM_ONCE_STAT_PST_MASK (0xF000U)
  34259. #define SDMAARM_ONCE_STAT_PST_SHIFT (12U)
  34260. #define SDMAARM_ONCE_STAT_PST(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_STAT_PST_SHIFT)) & SDMAARM_ONCE_STAT_PST_MASK)
  34261. /*! @name ONCE_CMD - OnCE Command Register */
  34262. #define SDMAARM_ONCE_CMD_CMD_MASK (0xFU)
  34263. #define SDMAARM_ONCE_CMD_CMD_SHIFT (0U)
  34264. #define SDMAARM_ONCE_CMD_CMD(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ONCE_CMD_CMD_SHIFT)) & SDMAARM_ONCE_CMD_CMD_MASK)
  34265. /*! @name ILLINSTADDR - Illegal Instruction Trap Address */
  34266. #define SDMAARM_ILLINSTADDR_ILLINSTADDR_MASK (0x3FFFU)
  34267. #define SDMAARM_ILLINSTADDR_ILLINSTADDR_SHIFT (0U)
  34268. #define SDMAARM_ILLINSTADDR_ILLINSTADDR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_ILLINSTADDR_ILLINSTADDR_SHIFT)) & SDMAARM_ILLINSTADDR_ILLINSTADDR_MASK)
  34269. /*! @name CHN0ADDR - Channel 0 Boot Address */
  34270. #define SDMAARM_CHN0ADDR_CHN0ADDR_MASK (0x3FFFU)
  34271. #define SDMAARM_CHN0ADDR_CHN0ADDR_SHIFT (0U)
  34272. #define SDMAARM_CHN0ADDR_CHN0ADDR(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_CHN0ADDR_CHN0ADDR_SHIFT)) & SDMAARM_CHN0ADDR_CHN0ADDR_MASK)
  34273. #define SDMAARM_CHN0ADDR_SMSZ_MASK (0x4000U)
  34274. #define SDMAARM_CHN0ADDR_SMSZ_SHIFT (14U)
  34275. #define SDMAARM_CHN0ADDR_SMSZ(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_CHN0ADDR_SMSZ_SHIFT)) & SDMAARM_CHN0ADDR_SMSZ_MASK)
  34276. /*! @name EVT_MIRROR - DMA Requests */
  34277. #define SDMAARM_EVT_MIRROR_EVENTS_MASK (0xFFFFFFFFU)
  34278. #define SDMAARM_EVT_MIRROR_EVENTS_SHIFT (0U)
  34279. #define SDMAARM_EVT_MIRROR_EVENTS(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_EVT_MIRROR_EVENTS_SHIFT)) & SDMAARM_EVT_MIRROR_EVENTS_MASK)
  34280. /*! @name EVT_MIRROR2 - DMA Requests 2 */
  34281. #define SDMAARM_EVT_MIRROR2_EVENTS_MASK (0xFFFFU)
  34282. #define SDMAARM_EVT_MIRROR2_EVENTS_SHIFT (0U)
  34283. #define SDMAARM_EVT_MIRROR2_EVENTS(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_EVT_MIRROR2_EVENTS_SHIFT)) & SDMAARM_EVT_MIRROR2_EVENTS_MASK)
  34284. /*! @name XTRIG_CONF1 - Cross-Trigger Events Configuration Register 1 */
  34285. #define SDMAARM_XTRIG_CONF1_NUM0_MASK (0x3FU)
  34286. #define SDMAARM_XTRIG_CONF1_NUM0_SHIFT (0U)
  34287. #define SDMAARM_XTRIG_CONF1_NUM0(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF1_NUM0_SHIFT)) & SDMAARM_XTRIG_CONF1_NUM0_MASK)
  34288. #define SDMAARM_XTRIG_CONF1_CNF0_MASK (0x40U)
  34289. #define SDMAARM_XTRIG_CONF1_CNF0_SHIFT (6U)
  34290. #define SDMAARM_XTRIG_CONF1_CNF0(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF1_CNF0_SHIFT)) & SDMAARM_XTRIG_CONF1_CNF0_MASK)
  34291. #define SDMAARM_XTRIG_CONF1_NUM1_MASK (0x3F00U)
  34292. #define SDMAARM_XTRIG_CONF1_NUM1_SHIFT (8U)
  34293. #define SDMAARM_XTRIG_CONF1_NUM1(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF1_NUM1_SHIFT)) & SDMAARM_XTRIG_CONF1_NUM1_MASK)
  34294. #define SDMAARM_XTRIG_CONF1_CNF1_MASK (0x4000U)
  34295. #define SDMAARM_XTRIG_CONF1_CNF1_SHIFT (14U)
  34296. #define SDMAARM_XTRIG_CONF1_CNF1(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF1_CNF1_SHIFT)) & SDMAARM_XTRIG_CONF1_CNF1_MASK)
  34297. #define SDMAARM_XTRIG_CONF1_NUM2_MASK (0x3F0000U)
  34298. #define SDMAARM_XTRIG_CONF1_NUM2_SHIFT (16U)
  34299. #define SDMAARM_XTRIG_CONF1_NUM2(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF1_NUM2_SHIFT)) & SDMAARM_XTRIG_CONF1_NUM2_MASK)
  34300. #define SDMAARM_XTRIG_CONF1_CNF2_MASK (0x400000U)
  34301. #define SDMAARM_XTRIG_CONF1_CNF2_SHIFT (22U)
  34302. #define SDMAARM_XTRIG_CONF1_CNF2(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF1_CNF2_SHIFT)) & SDMAARM_XTRIG_CONF1_CNF2_MASK)
  34303. #define SDMAARM_XTRIG_CONF1_NUM3_MASK (0x3F000000U)
  34304. #define SDMAARM_XTRIG_CONF1_NUM3_SHIFT (24U)
  34305. #define SDMAARM_XTRIG_CONF1_NUM3(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF1_NUM3_SHIFT)) & SDMAARM_XTRIG_CONF1_NUM3_MASK)
  34306. #define SDMAARM_XTRIG_CONF1_CNF3_MASK (0x40000000U)
  34307. #define SDMAARM_XTRIG_CONF1_CNF3_SHIFT (30U)
  34308. #define SDMAARM_XTRIG_CONF1_CNF3(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF1_CNF3_SHIFT)) & SDMAARM_XTRIG_CONF1_CNF3_MASK)
  34309. /*! @name XTRIG_CONF2 - Cross-Trigger Events Configuration Register 2 */
  34310. #define SDMAARM_XTRIG_CONF2_NUM4_MASK (0x3FU)
  34311. #define SDMAARM_XTRIG_CONF2_NUM4_SHIFT (0U)
  34312. #define SDMAARM_XTRIG_CONF2_NUM4(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF2_NUM4_SHIFT)) & SDMAARM_XTRIG_CONF2_NUM4_MASK)
  34313. #define SDMAARM_XTRIG_CONF2_CNF4_MASK (0x40U)
  34314. #define SDMAARM_XTRIG_CONF2_CNF4_SHIFT (6U)
  34315. #define SDMAARM_XTRIG_CONF2_CNF4(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF2_CNF4_SHIFT)) & SDMAARM_XTRIG_CONF2_CNF4_MASK)
  34316. #define SDMAARM_XTRIG_CONF2_NUM5_MASK (0x3F00U)
  34317. #define SDMAARM_XTRIG_CONF2_NUM5_SHIFT (8U)
  34318. #define SDMAARM_XTRIG_CONF2_NUM5(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF2_NUM5_SHIFT)) & SDMAARM_XTRIG_CONF2_NUM5_MASK)
  34319. #define SDMAARM_XTRIG_CONF2_CNF5_MASK (0x4000U)
  34320. #define SDMAARM_XTRIG_CONF2_CNF5_SHIFT (14U)
  34321. #define SDMAARM_XTRIG_CONF2_CNF5(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF2_CNF5_SHIFT)) & SDMAARM_XTRIG_CONF2_CNF5_MASK)
  34322. #define SDMAARM_XTRIG_CONF2_NUM6_MASK (0x3F0000U)
  34323. #define SDMAARM_XTRIG_CONF2_NUM6_SHIFT (16U)
  34324. #define SDMAARM_XTRIG_CONF2_NUM6(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF2_NUM6_SHIFT)) & SDMAARM_XTRIG_CONF2_NUM6_MASK)
  34325. #define SDMAARM_XTRIG_CONF2_CNF6_MASK (0x400000U)
  34326. #define SDMAARM_XTRIG_CONF2_CNF6_SHIFT (22U)
  34327. #define SDMAARM_XTRIG_CONF2_CNF6(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF2_CNF6_SHIFT)) & SDMAARM_XTRIG_CONF2_CNF6_MASK)
  34328. #define SDMAARM_XTRIG_CONF2_NUM7_MASK (0x3F000000U)
  34329. #define SDMAARM_XTRIG_CONF2_NUM7_SHIFT (24U)
  34330. #define SDMAARM_XTRIG_CONF2_NUM7(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF2_NUM7_SHIFT)) & SDMAARM_XTRIG_CONF2_NUM7_MASK)
  34331. #define SDMAARM_XTRIG_CONF2_CNF7_MASK (0x40000000U)
  34332. #define SDMAARM_XTRIG_CONF2_CNF7_SHIFT (30U)
  34333. #define SDMAARM_XTRIG_CONF2_CNF7(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_XTRIG_CONF2_CNF7_SHIFT)) & SDMAARM_XTRIG_CONF2_CNF7_MASK)
  34334. /*! @name SDMA_CHNPRI - Channel Priority Registers */
  34335. #define SDMAARM_SDMA_CHNPRI_CHNPRIn_MASK (0x7U)
  34336. #define SDMAARM_SDMA_CHNPRI_CHNPRIn_SHIFT (0U)
  34337. #define SDMAARM_SDMA_CHNPRI_CHNPRIn(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_SDMA_CHNPRI_CHNPRIn_SHIFT)) & SDMAARM_SDMA_CHNPRI_CHNPRIn_MASK)
  34338. /* The count of SDMAARM_SDMA_CHNPRI */
  34339. #define SDMAARM_SDMA_CHNPRI_COUNT (32U)
  34340. /*! @name CHNENBL - Channel Enable RAM */
  34341. #define SDMAARM_CHNENBL_ENBLn_MASK (0xFFFFFFFFU)
  34342. #define SDMAARM_CHNENBL_ENBLn_SHIFT (0U)
  34343. #define SDMAARM_CHNENBL_ENBLn(x) (((uint32_t)(((uint32_t)(x)) << SDMAARM_CHNENBL_ENBLn_SHIFT)) & SDMAARM_CHNENBL_ENBLn_MASK)
  34344. /* The count of SDMAARM_CHNENBL */
  34345. #define SDMAARM_CHNENBL_COUNT (48U)
  34346. /*!
  34347. * @}
  34348. */ /* end of group SDMAARM_Register_Masks */
  34349. /* SDMAARM - Peripheral instance base addresses */
  34350. /** Peripheral SDMAARM base address */
  34351. #define SDMAARM_BASE (0x20EC000u)
  34352. /** Peripheral SDMAARM base pointer */
  34353. #define SDMAARM ((SDMAARM_Type *)SDMAARM_BASE)
  34354. /** Array initializer of SDMAARM peripheral base addresses */
  34355. #define SDMAARM_BASE_ADDRS { SDMAARM_BASE }
  34356. /** Array initializer of SDMAARM peripheral base pointers */
  34357. #define SDMAARM_BASE_PTRS { SDMAARM }
  34358. /** Interrupt vectors for the SDMAARM peripheral type */
  34359. #define SDMAARM_IRQS { SDMA_IRQn }
  34360. /*!
  34361. * @}
  34362. */ /* end of group SDMAARM_Peripheral_Access_Layer */
  34363. /* ----------------------------------------------------------------------------
  34364. -- SNVS Peripheral Access Layer
  34365. ---------------------------------------------------------------------------- */
  34366. /*!
  34367. * @addtogroup SNVS_Peripheral_Access_Layer SNVS Peripheral Access Layer
  34368. * @{
  34369. */
  34370. /** SNVS - Register Layout Typedef */
  34371. typedef struct {
  34372. __IO uint32_t HPLR; /**< SNVS_HP Lock register, offset: 0x0 */
  34373. __IO uint32_t HPCOMR; /**< SNVS_HP Command register, offset: 0x4 */
  34374. __IO uint32_t HPCR; /**< SNVS_HP Control register, offset: 0x8 */
  34375. uint8_t RESERVED_0[8];
  34376. __IO uint32_t HPSR; /**< SNVS_HP Status register, offset: 0x14 */
  34377. uint8_t RESERVED_1[12];
  34378. __IO uint32_t HPRTCMR; /**< SNVS_HP Real-Time Counter MSB Register, offset: 0x24 */
  34379. __IO uint32_t HPRTCLR; /**< SNVS_HP Real-Time Counter LSB Register, offset: 0x28 */
  34380. __IO uint32_t HPTAMR; /**< SNVS_HP Time Alarm MSB Register, offset: 0x2C */
  34381. __IO uint32_t HPTALR; /**< SNVS_HP Time Alarm LSB Register, offset: 0x30 */
  34382. __IO uint32_t LPLR; /**< SNVS_LP Lock Register, offset: 0x34 */
  34383. __IO uint32_t LPCR; /**< SNVS_LP Control Register, offset: 0x38 */
  34384. uint8_t RESERVED_2[16];
  34385. __IO uint32_t LPSR; /**< SNVS_LP Status Register, offset: 0x4C */
  34386. uint8_t RESERVED_3[12];
  34387. __IO uint32_t LPSMCMR; /**< SNVS_LP Secure Monotonic Counter MSB Register, offset: 0x5C */
  34388. __IO uint32_t LPSMCLR; /**< SNVS_LP Secure Monotonic Counter LSB Register, offset: 0x60 */
  34389. uint8_t RESERVED_4[4];
  34390. __IO uint32_t LPGPR; /**< SNVS_LP General-Purpose Register, offset: 0x68 */
  34391. uint8_t RESERVED_5[2956];
  34392. __I uint32_t HPVIDR1; /**< SNVS_HP Version ID Register 1, offset: 0xBF8 */
  34393. __I uint32_t HPVIDR2; /**< SNVS_HP Version ID Register 2, offset: 0xBFC */
  34394. } SNVS_Type;
  34395. /* ----------------------------------------------------------------------------
  34396. -- SNVS Register Masks
  34397. ---------------------------------------------------------------------------- */
  34398. /*!
  34399. * @addtogroup SNVS_Register_Masks SNVS Register Masks
  34400. * @{
  34401. */
  34402. /*! @name HPLR - SNVS_HP Lock register */
  34403. #define SNVS_HPLR_MC_SL_MASK (0x10U)
  34404. #define SNVS_HPLR_MC_SL_SHIFT (4U)
  34405. #define SNVS_HPLR_MC_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_MC_SL_SHIFT)) & SNVS_HPLR_MC_SL_MASK)
  34406. #define SNVS_HPLR_GPR_SL_MASK (0x20U)
  34407. #define SNVS_HPLR_GPR_SL_SHIFT (5U)
  34408. #define SNVS_HPLR_GPR_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_GPR_SL_SHIFT)) & SNVS_HPLR_GPR_SL_MASK)
  34409. /*! @name HPCOMR - SNVS_HP Command register */
  34410. #define SNVS_HPCOMR_LP_SWR_MASK (0x10U)
  34411. #define SNVS_HPCOMR_LP_SWR_SHIFT (4U)
  34412. #define SNVS_HPCOMR_LP_SWR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_LP_SWR_SHIFT)) & SNVS_HPCOMR_LP_SWR_MASK)
  34413. #define SNVS_HPCOMR_LP_SWR_DIS_MASK (0x20U)
  34414. #define SNVS_HPCOMR_LP_SWR_DIS_SHIFT (5U)
  34415. #define SNVS_HPCOMR_LP_SWR_DIS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_LP_SWR_DIS_SHIFT)) & SNVS_HPCOMR_LP_SWR_DIS_MASK)
  34416. #define SNVS_HPCOMR_NPSWA_EN_MASK (0x80000000U)
  34417. #define SNVS_HPCOMR_NPSWA_EN_SHIFT (31U)
  34418. #define SNVS_HPCOMR_NPSWA_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_NPSWA_EN_SHIFT)) & SNVS_HPCOMR_NPSWA_EN_MASK)
  34419. /*! @name HPCR - SNVS_HP Control register */
  34420. #define SNVS_HPCR_RTC_EN_MASK (0x1U)
  34421. #define SNVS_HPCR_RTC_EN_SHIFT (0U)
  34422. #define SNVS_HPCR_RTC_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_RTC_EN_SHIFT)) & SNVS_HPCR_RTC_EN_MASK)
  34423. #define SNVS_HPCR_HPTA_EN_MASK (0x2U)
  34424. #define SNVS_HPCR_HPTA_EN_SHIFT (1U)
  34425. #define SNVS_HPCR_HPTA_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_HPTA_EN_SHIFT)) & SNVS_HPCR_HPTA_EN_MASK)
  34426. #define SNVS_HPCR_PI_EN_MASK (0x8U)
  34427. #define SNVS_HPCR_PI_EN_SHIFT (3U)
  34428. #define SNVS_HPCR_PI_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_PI_EN_SHIFT)) & SNVS_HPCR_PI_EN_MASK)
  34429. #define SNVS_HPCR_PI_FREQ_MASK (0xF0U)
  34430. #define SNVS_HPCR_PI_FREQ_SHIFT (4U)
  34431. #define SNVS_HPCR_PI_FREQ(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_PI_FREQ_SHIFT)) & SNVS_HPCR_PI_FREQ_MASK)
  34432. #define SNVS_HPCR_HPCALB_EN_MASK (0x100U)
  34433. #define SNVS_HPCR_HPCALB_EN_SHIFT (8U)
  34434. #define SNVS_HPCR_HPCALB_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_HPCALB_EN_SHIFT)) & SNVS_HPCR_HPCALB_EN_MASK)
  34435. #define SNVS_HPCR_HPCALB_VAL_MASK (0x7C00U)
  34436. #define SNVS_HPCR_HPCALB_VAL_SHIFT (10U)
  34437. #define SNVS_HPCR_HPCALB_VAL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_HPCALB_VAL_SHIFT)) & SNVS_HPCR_HPCALB_VAL_MASK)
  34438. #define SNVS_HPCR_BTN_CONFIG_MASK (0x7000000U)
  34439. #define SNVS_HPCR_BTN_CONFIG_SHIFT (24U)
  34440. #define SNVS_HPCR_BTN_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_BTN_CONFIG_SHIFT)) & SNVS_HPCR_BTN_CONFIG_MASK)
  34441. #define SNVS_HPCR_BTN_MASK_MASK (0x8000000U)
  34442. #define SNVS_HPCR_BTN_MASK_SHIFT (27U)
  34443. #define SNVS_HPCR_BTN_MASK(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_BTN_MASK_SHIFT)) & SNVS_HPCR_BTN_MASK_MASK)
  34444. /*! @name HPSR - SNVS_HP Status register */
  34445. #define SNVS_HPSR_BTN_MASK (0x40U)
  34446. #define SNVS_HPSR_BTN_SHIFT (6U)
  34447. #define SNVS_HPSR_BTN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_BTN_SHIFT)) & SNVS_HPSR_BTN_MASK)
  34448. #define SNVS_HPSR_BI_MASK (0x80U)
  34449. #define SNVS_HPSR_BI_SHIFT (7U)
  34450. #define SNVS_HPSR_BI(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_BI_SHIFT)) & SNVS_HPSR_BI_MASK)
  34451. /*! @name HPRTCMR - SNVS_HP Real-Time Counter MSB Register */
  34452. #define SNVS_HPRTCMR_RTC_MASK (0xFFFFFFFFU)
  34453. #define SNVS_HPRTCMR_RTC_SHIFT (0U)
  34454. #define SNVS_HPRTCMR_RTC(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPRTCMR_RTC_SHIFT)) & SNVS_HPRTCMR_RTC_MASK)
  34455. /*! @name HPRTCLR - SNVS_HP Real-Time Counter LSB Register */
  34456. #define SNVS_HPRTCLR_RTC_MASK (0xFFFFFFFFU)
  34457. #define SNVS_HPRTCLR_RTC_SHIFT (0U)
  34458. #define SNVS_HPRTCLR_RTC(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPRTCLR_RTC_SHIFT)) & SNVS_HPRTCLR_RTC_MASK)
  34459. /*! @name HPTAMR - SNVS_HP Time Alarm MSB Register */
  34460. #define SNVS_HPTAMR_HPTA_MASK (0x7FFFU)
  34461. #define SNVS_HPTAMR_HPTA_SHIFT (0U)
  34462. #define SNVS_HPTAMR_HPTA(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPTAMR_HPTA_SHIFT)) & SNVS_HPTAMR_HPTA_MASK)
  34463. /*! @name HPTALR - SNVS_HP Time Alarm LSB Register */
  34464. #define SNVS_HPTALR_HPTA_MASK (0xFFFFFFFFU)
  34465. #define SNVS_HPTALR_HPTA_SHIFT (0U)
  34466. #define SNVS_HPTALR_HPTA(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPTALR_HPTA_SHIFT)) & SNVS_HPTALR_HPTA_MASK)
  34467. /*! @name LPLR - SNVS_LP Lock Register */
  34468. #define SNVS_LPLR_MC_HL_MASK (0x10U)
  34469. #define SNVS_LPLR_MC_HL_SHIFT (4U)
  34470. #define SNVS_LPLR_MC_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_MC_HL_SHIFT)) & SNVS_LPLR_MC_HL_MASK)
  34471. #define SNVS_LPLR_GPR_HL_MASK (0x20U)
  34472. #define SNVS_LPLR_GPR_HL_SHIFT (5U)
  34473. #define SNVS_LPLR_GPR_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_GPR_HL_SHIFT)) & SNVS_LPLR_GPR_HL_MASK)
  34474. /*! @name LPCR - SNVS_LP Control Register */
  34475. #define SNVS_LPCR_MC_ENV_MASK (0x4U)
  34476. #define SNVS_LPCR_MC_ENV_SHIFT (2U)
  34477. #define SNVS_LPCR_MC_ENV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_MC_ENV_SHIFT)) & SNVS_LPCR_MC_ENV_MASK)
  34478. #define SNVS_LPCR_DP_EN_MASK (0x20U)
  34479. #define SNVS_LPCR_DP_EN_SHIFT (5U)
  34480. #define SNVS_LPCR_DP_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_DP_EN_SHIFT)) & SNVS_LPCR_DP_EN_MASK)
  34481. #define SNVS_LPCR_TOP_MASK (0x40U)
  34482. #define SNVS_LPCR_TOP_SHIFT (6U)
  34483. #define SNVS_LPCR_TOP(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_TOP_SHIFT)) & SNVS_LPCR_TOP_MASK)
  34484. #define SNVS_LPCR_PWR_GLITCH_EN_MASK (0x80U)
  34485. #define SNVS_LPCR_PWR_GLITCH_EN_SHIFT (7U)
  34486. #define SNVS_LPCR_PWR_GLITCH_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_PWR_GLITCH_EN_SHIFT)) & SNVS_LPCR_PWR_GLITCH_EN_MASK)
  34487. #define SNVS_LPCR_BTN_PRESS_TIME_MASK (0x30000U)
  34488. #define SNVS_LPCR_BTN_PRESS_TIME_SHIFT (16U)
  34489. #define SNVS_LPCR_BTN_PRESS_TIME(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_BTN_PRESS_TIME_SHIFT)) & SNVS_LPCR_BTN_PRESS_TIME_MASK)
  34490. #define SNVS_LPCR_DEBOUNCE_MASK (0xC0000U)
  34491. #define SNVS_LPCR_DEBOUNCE_SHIFT (18U)
  34492. #define SNVS_LPCR_DEBOUNCE(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_DEBOUNCE_SHIFT)) & SNVS_LPCR_DEBOUNCE_MASK)
  34493. #define SNVS_LPCR_ON_TIME_MASK (0x300000U)
  34494. #define SNVS_LPCR_ON_TIME_SHIFT (20U)
  34495. #define SNVS_LPCR_ON_TIME(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_ON_TIME_SHIFT)) & SNVS_LPCR_ON_TIME_MASK)
  34496. #define SNVS_LPCR_PK_EN_MASK (0x400000U)
  34497. #define SNVS_LPCR_PK_EN_SHIFT (22U)
  34498. #define SNVS_LPCR_PK_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_PK_EN_SHIFT)) & SNVS_LPCR_PK_EN_MASK)
  34499. #define SNVS_LPCR_PK_OVERRIDE_MASK (0x800000U)
  34500. #define SNVS_LPCR_PK_OVERRIDE_SHIFT (23U)
  34501. #define SNVS_LPCR_PK_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_PK_OVERRIDE_SHIFT)) & SNVS_LPCR_PK_OVERRIDE_MASK)
  34502. /*! @name LPSR - SNVS_LP Status Register */
  34503. #define SNVS_LPSR_MCR_MASK (0x4U)
  34504. #define SNVS_LPSR_MCR_SHIFT (2U)
  34505. #define SNVS_LPSR_MCR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_MCR_SHIFT)) & SNVS_LPSR_MCR_MASK)
  34506. #define SNVS_LPSR_EO_MASK (0x20000U)
  34507. #define SNVS_LPSR_EO_SHIFT (17U)
  34508. #define SNVS_LPSR_EO(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_EO_SHIFT)) & SNVS_LPSR_EO_MASK)
  34509. #define SNVS_LPSR_SPO_MASK (0x40000U)
  34510. #define SNVS_LPSR_SPO_SHIFT (18U)
  34511. #define SNVS_LPSR_SPO(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_SPO_SHIFT)) & SNVS_LPSR_SPO_MASK)
  34512. /*! @name LPSMCMR - SNVS_LP Secure Monotonic Counter MSB Register */
  34513. #define SNVS_LPSMCMR_MON_COUNTER_MASK (0xFFFFU)
  34514. #define SNVS_LPSMCMR_MON_COUNTER_SHIFT (0U)
  34515. #define SNVS_LPSMCMR_MON_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSMCMR_MON_COUNTER_SHIFT)) & SNVS_LPSMCMR_MON_COUNTER_MASK)
  34516. #define SNVS_LPSMCMR_MC_ERA_BITS_MASK (0xFFFF0000U)
  34517. #define SNVS_LPSMCMR_MC_ERA_BITS_SHIFT (16U)
  34518. #define SNVS_LPSMCMR_MC_ERA_BITS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSMCMR_MC_ERA_BITS_SHIFT)) & SNVS_LPSMCMR_MC_ERA_BITS_MASK)
  34519. /*! @name LPSMCLR - SNVS_LP Secure Monotonic Counter LSB Register */
  34520. #define SNVS_LPSMCLR_MON_COUNTER_MASK (0xFFFFFFFFU)
  34521. #define SNVS_LPSMCLR_MON_COUNTER_SHIFT (0U)
  34522. #define SNVS_LPSMCLR_MON_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSMCLR_MON_COUNTER_SHIFT)) & SNVS_LPSMCLR_MON_COUNTER_MASK)
  34523. /*! @name LPGPR - SNVS_LP General-Purpose Register */
  34524. #define SNVS_LPGPR_GPR_MASK (0xFFFFFFFFU)
  34525. #define SNVS_LPGPR_GPR_SHIFT (0U)
  34526. #define SNVS_LPGPR_GPR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPGPR_GPR_SHIFT)) & SNVS_LPGPR_GPR_MASK)
  34527. /*! @name HPVIDR1 - SNVS_HP Version ID Register 1 */
  34528. #define SNVS_HPVIDR1_MINOR_REV_MASK (0xFFU)
  34529. #define SNVS_HPVIDR1_MINOR_REV_SHIFT (0U)
  34530. #define SNVS_HPVIDR1_MINOR_REV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR1_MINOR_REV_SHIFT)) & SNVS_HPVIDR1_MINOR_REV_MASK)
  34531. #define SNVS_HPVIDR1_MAJOR_REV_MASK (0xFF00U)
  34532. #define SNVS_HPVIDR1_MAJOR_REV_SHIFT (8U)
  34533. #define SNVS_HPVIDR1_MAJOR_REV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR1_MAJOR_REV_SHIFT)) & SNVS_HPVIDR1_MAJOR_REV_MASK)
  34534. #define SNVS_HPVIDR1_IP_ID_MASK (0xFFFF0000U)
  34535. #define SNVS_HPVIDR1_IP_ID_SHIFT (16U)
  34536. #define SNVS_HPVIDR1_IP_ID(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR1_IP_ID_SHIFT)) & SNVS_HPVIDR1_IP_ID_MASK)
  34537. /*! @name HPVIDR2 - SNVS_HP Version ID Register 2 */
  34538. #define SNVS_HPVIDR2_CONFIG_OPT_MASK (0xFFU)
  34539. #define SNVS_HPVIDR2_CONFIG_OPT_SHIFT (0U)
  34540. #define SNVS_HPVIDR2_CONFIG_OPT(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR2_CONFIG_OPT_SHIFT)) & SNVS_HPVIDR2_CONFIG_OPT_MASK)
  34541. #define SNVS_HPVIDR2_ECO_REV_MASK (0xFF00U)
  34542. #define SNVS_HPVIDR2_ECO_REV_SHIFT (8U)
  34543. #define SNVS_HPVIDR2_ECO_REV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR2_ECO_REV_SHIFT)) & SNVS_HPVIDR2_ECO_REV_MASK)
  34544. #define SNVS_HPVIDR2_INTG_OPT_MASK (0xFF0000U)
  34545. #define SNVS_HPVIDR2_INTG_OPT_SHIFT (16U)
  34546. #define SNVS_HPVIDR2_INTG_OPT(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR2_INTG_OPT_SHIFT)) & SNVS_HPVIDR2_INTG_OPT_MASK)
  34547. #define SNVS_HPVIDR2_IP_ERA_MASK (0xFF000000U)
  34548. #define SNVS_HPVIDR2_IP_ERA_SHIFT (24U)
  34549. #define SNVS_HPVIDR2_IP_ERA(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR2_IP_ERA_SHIFT)) & SNVS_HPVIDR2_IP_ERA_MASK)
  34550. /*!
  34551. * @}
  34552. */ /* end of group SNVS_Register_Masks */
  34553. /* SNVS - Peripheral instance base addresses */
  34554. /** Peripheral SNVS base address */
  34555. #define SNVS_BASE (0x20CC000u)
  34556. /** Peripheral SNVS base pointer */
  34557. #define SNVS ((SNVS_Type *)SNVS_BASE)
  34558. /** Array initializer of SNVS peripheral base addresses */
  34559. #define SNVS_BASE_ADDRS { SNVS_BASE }
  34560. /** Array initializer of SNVS peripheral base pointers */
  34561. #define SNVS_BASE_PTRS { SNVS }
  34562. /** Interrupt vectors for the SNVS peripheral type */
  34563. #define SNVS_IRQS { SNVS_IRQn }
  34564. #define SNVS_CONSOLIDATED_IRQS { SNVS_Consolidated_IRQn }
  34565. #define SNVS_SECURITY_IRQS { SNVS_Security_IRQn }
  34566. /*!
  34567. * @}
  34568. */ /* end of group SNVS_Peripheral_Access_Layer */
  34569. /* ----------------------------------------------------------------------------
  34570. -- SPBA Peripheral Access Layer
  34571. ---------------------------------------------------------------------------- */
  34572. /*!
  34573. * @addtogroup SPBA_Peripheral_Access_Layer SPBA Peripheral Access Layer
  34574. * @{
  34575. */
  34576. /** SPBA - Register Layout Typedef */
  34577. typedef struct {
  34578. __IO uint32_t PRR[32]; /**< Peripheral Rights Register, array offset: 0x0, array step: 0x4 */
  34579. } SPBA_Type;
  34580. /* ----------------------------------------------------------------------------
  34581. -- SPBA Register Masks
  34582. ---------------------------------------------------------------------------- */
  34583. /*!
  34584. * @addtogroup SPBA_Register_Masks SPBA Register Masks
  34585. * @{
  34586. */
  34587. /*! @name PRR - Peripheral Rights Register */
  34588. #define SPBA_PRR_RARA_MASK (0x1U)
  34589. #define SPBA_PRR_RARA_SHIFT (0U)
  34590. #define SPBA_PRR_RARA(x) (((uint32_t)(((uint32_t)(x)) << SPBA_PRR_RARA_SHIFT)) & SPBA_PRR_RARA_MASK)
  34591. #define SPBA_PRR_RARB_MASK (0x2U)
  34592. #define SPBA_PRR_RARB_SHIFT (1U)
  34593. #define SPBA_PRR_RARB(x) (((uint32_t)(((uint32_t)(x)) << SPBA_PRR_RARB_SHIFT)) & SPBA_PRR_RARB_MASK)
  34594. #define SPBA_PRR_RARC_MASK (0x4U)
  34595. #define SPBA_PRR_RARC_SHIFT (2U)
  34596. #define SPBA_PRR_RARC(x) (((uint32_t)(((uint32_t)(x)) << SPBA_PRR_RARC_SHIFT)) & SPBA_PRR_RARC_MASK)
  34597. #define SPBA_PRR_ROI_MASK (0x30000U)
  34598. #define SPBA_PRR_ROI_SHIFT (16U)
  34599. #define SPBA_PRR_ROI(x) (((uint32_t)(((uint32_t)(x)) << SPBA_PRR_ROI_SHIFT)) & SPBA_PRR_ROI_MASK)
  34600. #define SPBA_PRR_RMO_MASK (0xC0000000U)
  34601. #define SPBA_PRR_RMO_SHIFT (30U)
  34602. #define SPBA_PRR_RMO(x) (((uint32_t)(((uint32_t)(x)) << SPBA_PRR_RMO_SHIFT)) & SPBA_PRR_RMO_MASK)
  34603. /* The count of SPBA_PRR */
  34604. #define SPBA_PRR_COUNT (32U)
  34605. /*!
  34606. * @}
  34607. */ /* end of group SPBA_Register_Masks */
  34608. /* SPBA - Peripheral instance base addresses */
  34609. /** Peripheral SPBA base address */
  34610. #define SPBA_BASE (0x203C000u)
  34611. /** Peripheral SPBA base pointer */
  34612. #define SPBA ((SPBA_Type *)SPBA_BASE)
  34613. /** Array initializer of SPBA peripheral base addresses */
  34614. #define SPBA_BASE_ADDRS { SPBA_BASE }
  34615. /** Array initializer of SPBA peripheral base pointers */
  34616. #define SPBA_BASE_PTRS { SPBA }
  34617. /*!
  34618. * @}
  34619. */ /* end of group SPBA_Peripheral_Access_Layer */
  34620. /* ----------------------------------------------------------------------------
  34621. -- SPDIF Peripheral Access Layer
  34622. ---------------------------------------------------------------------------- */
  34623. /*!
  34624. * @addtogroup SPDIF_Peripheral_Access_Layer SPDIF Peripheral Access Layer
  34625. * @{
  34626. */
  34627. /** SPDIF - Register Layout Typedef */
  34628. typedef struct {
  34629. __IO uint32_t SCR; /**< SPDIF Configuration Register, offset: 0x0 */
  34630. __IO uint32_t SRCD; /**< CDText Control Register, offset: 0x4 */
  34631. __IO uint32_t SRPC; /**< PhaseConfig Register, offset: 0x8 */
  34632. __IO uint32_t SIE; /**< InterruptEn Register, offset: 0xC */
  34633. union { /* offset: 0x10 */
  34634. __IO uint32_t SIC; /**< InterruptClear Register, offset: 0x10 */
  34635. __I uint32_t SIS; /**< InterruptStat Register, offset: 0x10 */
  34636. };
  34637. __I uint32_t SRL; /**< SPDIFRxLeft Register, offset: 0x14 */
  34638. __I uint32_t SRR; /**< SPDIFRxRight Register, offset: 0x18 */
  34639. __I uint32_t SRCSH; /**< SPDIFRxCChannel_h Register, offset: 0x1C */
  34640. __I uint32_t SRCSL; /**< SPDIFRxCChannel_l Register, offset: 0x20 */
  34641. __I uint32_t SRU; /**< UchannelRx Register, offset: 0x24 */
  34642. __I uint32_t SRQ; /**< QchannelRx Register, offset: 0x28 */
  34643. __IO uint32_t STL; /**< SPDIFTxLeft Register, offset: 0x2C */
  34644. __IO uint32_t STR; /**< SPDIFTxRight Register, offset: 0x30 */
  34645. __IO uint32_t STCSCH; /**< SPDIFTxCChannelCons_h Register, offset: 0x34 */
  34646. __IO uint32_t STCSCL; /**< SPDIFTxCChannelCons_l Register, offset: 0x38 */
  34647. uint8_t RESERVED_0[8];
  34648. __I uint32_t SRFM; /**< FreqMeas Register, offset: 0x44 */
  34649. uint8_t RESERVED_1[8];
  34650. __IO uint32_t STC; /**< SPDIFTxClk Register, offset: 0x50 */
  34651. } SPDIF_Type;
  34652. /* ----------------------------------------------------------------------------
  34653. -- SPDIF Register Masks
  34654. ---------------------------------------------------------------------------- */
  34655. /*!
  34656. * @addtogroup SPDIF_Register_Masks SPDIF Register Masks
  34657. * @{
  34658. */
  34659. /*! @name SCR - SPDIF Configuration Register */
  34660. #define SPDIF_SCR_USRC_SEL_MASK (0x3U)
  34661. #define SPDIF_SCR_USRC_SEL_SHIFT (0U)
  34662. #define SPDIF_SCR_USRC_SEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_USRC_SEL_SHIFT)) & SPDIF_SCR_USRC_SEL_MASK)
  34663. #define SPDIF_SCR_TXSEL_MASK (0x1CU)
  34664. #define SPDIF_SCR_TXSEL_SHIFT (2U)
  34665. #define SPDIF_SCR_TXSEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_TXSEL_SHIFT)) & SPDIF_SCR_TXSEL_MASK)
  34666. #define SPDIF_SCR_VALCTRL_MASK (0x20U)
  34667. #define SPDIF_SCR_VALCTRL_SHIFT (5U)
  34668. #define SPDIF_SCR_VALCTRL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_VALCTRL_SHIFT)) & SPDIF_SCR_VALCTRL_MASK)
  34669. #define SPDIF_SCR_DMA_TX_EN_MASK (0x100U)
  34670. #define SPDIF_SCR_DMA_TX_EN_SHIFT (8U)
  34671. #define SPDIF_SCR_DMA_TX_EN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_DMA_TX_EN_SHIFT)) & SPDIF_SCR_DMA_TX_EN_MASK)
  34672. #define SPDIF_SCR_DMA_RX_EN_MASK (0x200U)
  34673. #define SPDIF_SCR_DMA_RX_EN_SHIFT (9U)
  34674. #define SPDIF_SCR_DMA_RX_EN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_DMA_RX_EN_SHIFT)) & SPDIF_SCR_DMA_RX_EN_MASK)
  34675. #define SPDIF_SCR_TXFIFO_CTRL_MASK (0xC00U)
  34676. #define SPDIF_SCR_TXFIFO_CTRL_SHIFT (10U)
  34677. #define SPDIF_SCR_TXFIFO_CTRL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_TXFIFO_CTRL_SHIFT)) & SPDIF_SCR_TXFIFO_CTRL_MASK)
  34678. #define SPDIF_SCR_SOFT_RESET_MASK (0x1000U)
  34679. #define SPDIF_SCR_SOFT_RESET_SHIFT (12U)
  34680. #define SPDIF_SCR_SOFT_RESET(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_SOFT_RESET_SHIFT)) & SPDIF_SCR_SOFT_RESET_MASK)
  34681. #define SPDIF_SCR_LOW_POWER_MASK (0x2000U)
  34682. #define SPDIF_SCR_LOW_POWER_SHIFT (13U)
  34683. #define SPDIF_SCR_LOW_POWER(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_LOW_POWER_SHIFT)) & SPDIF_SCR_LOW_POWER_MASK)
  34684. #define SPDIF_SCR_TXFIFOEMPTY_SEL_MASK (0x18000U)
  34685. #define SPDIF_SCR_TXFIFOEMPTY_SEL_SHIFT (15U)
  34686. #define SPDIF_SCR_TXFIFOEMPTY_SEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_TXFIFOEMPTY_SEL_SHIFT)) & SPDIF_SCR_TXFIFOEMPTY_SEL_MASK)
  34687. #define SPDIF_SCR_TXAUTOSYNC_MASK (0x20000U)
  34688. #define SPDIF_SCR_TXAUTOSYNC_SHIFT (17U)
  34689. #define SPDIF_SCR_TXAUTOSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_TXAUTOSYNC_SHIFT)) & SPDIF_SCR_TXAUTOSYNC_MASK)
  34690. #define SPDIF_SCR_RXAUTOSYNC_MASK (0x40000U)
  34691. #define SPDIF_SCR_RXAUTOSYNC_SHIFT (18U)
  34692. #define SPDIF_SCR_RXAUTOSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXAUTOSYNC_SHIFT)) & SPDIF_SCR_RXAUTOSYNC_MASK)
  34693. #define SPDIF_SCR_RXFIFOFULL_SEL_MASK (0x180000U)
  34694. #define SPDIF_SCR_RXFIFOFULL_SEL_SHIFT (19U)
  34695. #define SPDIF_SCR_RXFIFOFULL_SEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXFIFOFULL_SEL_SHIFT)) & SPDIF_SCR_RXFIFOFULL_SEL_MASK)
  34696. #define SPDIF_SCR_RXFIFO_RST_MASK (0x200000U)
  34697. #define SPDIF_SCR_RXFIFO_RST_SHIFT (21U)
  34698. #define SPDIF_SCR_RXFIFO_RST(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXFIFO_RST_SHIFT)) & SPDIF_SCR_RXFIFO_RST_MASK)
  34699. #define SPDIF_SCR_RXFIFO_OFF_ON_MASK (0x400000U)
  34700. #define SPDIF_SCR_RXFIFO_OFF_ON_SHIFT (22U)
  34701. #define SPDIF_SCR_RXFIFO_OFF_ON(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXFIFO_OFF_ON_SHIFT)) & SPDIF_SCR_RXFIFO_OFF_ON_MASK)
  34702. #define SPDIF_SCR_RXFIFO_CTRL_MASK (0x800000U)
  34703. #define SPDIF_SCR_RXFIFO_CTRL_SHIFT (23U)
  34704. #define SPDIF_SCR_RXFIFO_CTRL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXFIFO_CTRL_SHIFT)) & SPDIF_SCR_RXFIFO_CTRL_MASK)
  34705. /*! @name SRCD - CDText Control Register */
  34706. #define SPDIF_SRCD_USYNCMODE_MASK (0x2U)
  34707. #define SPDIF_SRCD_USYNCMODE_SHIFT (1U)
  34708. #define SPDIF_SRCD_USYNCMODE(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRCD_USYNCMODE_SHIFT)) & SPDIF_SRCD_USYNCMODE_MASK)
  34709. /*! @name SRPC - PhaseConfig Register */
  34710. #define SPDIF_SRPC_GAINSEL_MASK (0x38U)
  34711. #define SPDIF_SRPC_GAINSEL_SHIFT (3U)
  34712. #define SPDIF_SRPC_GAINSEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRPC_GAINSEL_SHIFT)) & SPDIF_SRPC_GAINSEL_MASK)
  34713. #define SPDIF_SRPC_LOCK_MASK (0x40U)
  34714. #define SPDIF_SRPC_LOCK_SHIFT (6U)
  34715. #define SPDIF_SRPC_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRPC_LOCK_SHIFT)) & SPDIF_SRPC_LOCK_MASK)
  34716. #define SPDIF_SRPC_CLKSRC_SEL_MASK (0x780U)
  34717. #define SPDIF_SRPC_CLKSRC_SEL_SHIFT (7U)
  34718. #define SPDIF_SRPC_CLKSRC_SEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRPC_CLKSRC_SEL_SHIFT)) & SPDIF_SRPC_CLKSRC_SEL_MASK)
  34719. /*! @name SIE - InterruptEn Register */
  34720. #define SPDIF_SIE_RXFIFOFUL_MASK (0x1U)
  34721. #define SPDIF_SIE_RXFIFOFUL_SHIFT (0U)
  34722. #define SPDIF_SIE_RXFIFOFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_RXFIFOFUL_SHIFT)) & SPDIF_SIE_RXFIFOFUL_MASK)
  34723. #define SPDIF_SIE_TXEM_MASK (0x2U)
  34724. #define SPDIF_SIE_TXEM_SHIFT (1U)
  34725. #define SPDIF_SIE_TXEM(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_TXEM_SHIFT)) & SPDIF_SIE_TXEM_MASK)
  34726. #define SPDIF_SIE_LOCKLOSS_MASK (0x4U)
  34727. #define SPDIF_SIE_LOCKLOSS_SHIFT (2U)
  34728. #define SPDIF_SIE_LOCKLOSS(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_LOCKLOSS_SHIFT)) & SPDIF_SIE_LOCKLOSS_MASK)
  34729. #define SPDIF_SIE_RXFIFORESYN_MASK (0x8U)
  34730. #define SPDIF_SIE_RXFIFORESYN_SHIFT (3U)
  34731. #define SPDIF_SIE_RXFIFORESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_RXFIFORESYN_SHIFT)) & SPDIF_SIE_RXFIFORESYN_MASK)
  34732. #define SPDIF_SIE_RXFIFOUNOV_MASK (0x10U)
  34733. #define SPDIF_SIE_RXFIFOUNOV_SHIFT (4U)
  34734. #define SPDIF_SIE_RXFIFOUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_RXFIFOUNOV_SHIFT)) & SPDIF_SIE_RXFIFOUNOV_MASK)
  34735. #define SPDIF_SIE_UQERR_MASK (0x20U)
  34736. #define SPDIF_SIE_UQERR_SHIFT (5U)
  34737. #define SPDIF_SIE_UQERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_UQERR_SHIFT)) & SPDIF_SIE_UQERR_MASK)
  34738. #define SPDIF_SIE_UQSYNC_MASK (0x40U)
  34739. #define SPDIF_SIE_UQSYNC_SHIFT (6U)
  34740. #define SPDIF_SIE_UQSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_UQSYNC_SHIFT)) & SPDIF_SIE_UQSYNC_MASK)
  34741. #define SPDIF_SIE_QRXOV_MASK (0x80U)
  34742. #define SPDIF_SIE_QRXOV_SHIFT (7U)
  34743. #define SPDIF_SIE_QRXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_QRXOV_SHIFT)) & SPDIF_SIE_QRXOV_MASK)
  34744. #define SPDIF_SIE_QRXFUL_MASK (0x100U)
  34745. #define SPDIF_SIE_QRXFUL_SHIFT (8U)
  34746. #define SPDIF_SIE_QRXFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_QRXFUL_SHIFT)) & SPDIF_SIE_QRXFUL_MASK)
  34747. #define SPDIF_SIE_URXOV_MASK (0x200U)
  34748. #define SPDIF_SIE_URXOV_SHIFT (9U)
  34749. #define SPDIF_SIE_URXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_URXOV_SHIFT)) & SPDIF_SIE_URXOV_MASK)
  34750. #define SPDIF_SIE_URXFUL_MASK (0x400U)
  34751. #define SPDIF_SIE_URXFUL_SHIFT (10U)
  34752. #define SPDIF_SIE_URXFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_URXFUL_SHIFT)) & SPDIF_SIE_URXFUL_MASK)
  34753. #define SPDIF_SIE_BITERR_MASK (0x4000U)
  34754. #define SPDIF_SIE_BITERR_SHIFT (14U)
  34755. #define SPDIF_SIE_BITERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_BITERR_SHIFT)) & SPDIF_SIE_BITERR_MASK)
  34756. #define SPDIF_SIE_SYMERR_MASK (0x8000U)
  34757. #define SPDIF_SIE_SYMERR_SHIFT (15U)
  34758. #define SPDIF_SIE_SYMERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_SYMERR_SHIFT)) & SPDIF_SIE_SYMERR_MASK)
  34759. #define SPDIF_SIE_VALNOGOOD_MASK (0x10000U)
  34760. #define SPDIF_SIE_VALNOGOOD_SHIFT (16U)
  34761. #define SPDIF_SIE_VALNOGOOD(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_VALNOGOOD_SHIFT)) & SPDIF_SIE_VALNOGOOD_MASK)
  34762. #define SPDIF_SIE_CNEW_MASK (0x20000U)
  34763. #define SPDIF_SIE_CNEW_SHIFT (17U)
  34764. #define SPDIF_SIE_CNEW(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_CNEW_SHIFT)) & SPDIF_SIE_CNEW_MASK)
  34765. #define SPDIF_SIE_TXRESYN_MASK (0x40000U)
  34766. #define SPDIF_SIE_TXRESYN_SHIFT (18U)
  34767. #define SPDIF_SIE_TXRESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_TXRESYN_SHIFT)) & SPDIF_SIE_TXRESYN_MASK)
  34768. #define SPDIF_SIE_TXUNOV_MASK (0x80000U)
  34769. #define SPDIF_SIE_TXUNOV_SHIFT (19U)
  34770. #define SPDIF_SIE_TXUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_TXUNOV_SHIFT)) & SPDIF_SIE_TXUNOV_MASK)
  34771. #define SPDIF_SIE_LOCK_MASK (0x100000U)
  34772. #define SPDIF_SIE_LOCK_SHIFT (20U)
  34773. #define SPDIF_SIE_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_LOCK_SHIFT)) & SPDIF_SIE_LOCK_MASK)
  34774. /*! @name SIC - InterruptClear Register */
  34775. #define SPDIF_SIC_LOCKLOSS_MASK (0x4U)
  34776. #define SPDIF_SIC_LOCKLOSS_SHIFT (2U)
  34777. #define SPDIF_SIC_LOCKLOSS(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_LOCKLOSS_SHIFT)) & SPDIF_SIC_LOCKLOSS_MASK)
  34778. #define SPDIF_SIC_RXFIFORESYN_MASK (0x8U)
  34779. #define SPDIF_SIC_RXFIFORESYN_SHIFT (3U)
  34780. #define SPDIF_SIC_RXFIFORESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_RXFIFORESYN_SHIFT)) & SPDIF_SIC_RXFIFORESYN_MASK)
  34781. #define SPDIF_SIC_RXFIFOUNOV_MASK (0x10U)
  34782. #define SPDIF_SIC_RXFIFOUNOV_SHIFT (4U)
  34783. #define SPDIF_SIC_RXFIFOUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_RXFIFOUNOV_SHIFT)) & SPDIF_SIC_RXFIFOUNOV_MASK)
  34784. #define SPDIF_SIC_UQERR_MASK (0x20U)
  34785. #define SPDIF_SIC_UQERR_SHIFT (5U)
  34786. #define SPDIF_SIC_UQERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_UQERR_SHIFT)) & SPDIF_SIC_UQERR_MASK)
  34787. #define SPDIF_SIC_UQSYNC_MASK (0x40U)
  34788. #define SPDIF_SIC_UQSYNC_SHIFT (6U)
  34789. #define SPDIF_SIC_UQSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_UQSYNC_SHIFT)) & SPDIF_SIC_UQSYNC_MASK)
  34790. #define SPDIF_SIC_QRXOV_MASK (0x80U)
  34791. #define SPDIF_SIC_QRXOV_SHIFT (7U)
  34792. #define SPDIF_SIC_QRXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_QRXOV_SHIFT)) & SPDIF_SIC_QRXOV_MASK)
  34793. #define SPDIF_SIC_URXOV_MASK (0x200U)
  34794. #define SPDIF_SIC_URXOV_SHIFT (9U)
  34795. #define SPDIF_SIC_URXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_URXOV_SHIFT)) & SPDIF_SIC_URXOV_MASK)
  34796. #define SPDIF_SIC_BITERR_MASK (0x4000U)
  34797. #define SPDIF_SIC_BITERR_SHIFT (14U)
  34798. #define SPDIF_SIC_BITERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_BITERR_SHIFT)) & SPDIF_SIC_BITERR_MASK)
  34799. #define SPDIF_SIC_SYMERR_MASK (0x8000U)
  34800. #define SPDIF_SIC_SYMERR_SHIFT (15U)
  34801. #define SPDIF_SIC_SYMERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_SYMERR_SHIFT)) & SPDIF_SIC_SYMERR_MASK)
  34802. #define SPDIF_SIC_VALNOGOOD_MASK (0x10000U)
  34803. #define SPDIF_SIC_VALNOGOOD_SHIFT (16U)
  34804. #define SPDIF_SIC_VALNOGOOD(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_VALNOGOOD_SHIFT)) & SPDIF_SIC_VALNOGOOD_MASK)
  34805. #define SPDIF_SIC_CNEW_MASK (0x20000U)
  34806. #define SPDIF_SIC_CNEW_SHIFT (17U)
  34807. #define SPDIF_SIC_CNEW(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_CNEW_SHIFT)) & SPDIF_SIC_CNEW_MASK)
  34808. #define SPDIF_SIC_TXRESYN_MASK (0x40000U)
  34809. #define SPDIF_SIC_TXRESYN_SHIFT (18U)
  34810. #define SPDIF_SIC_TXRESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_TXRESYN_SHIFT)) & SPDIF_SIC_TXRESYN_MASK)
  34811. #define SPDIF_SIC_TXUNOV_MASK (0x80000U)
  34812. #define SPDIF_SIC_TXUNOV_SHIFT (19U)
  34813. #define SPDIF_SIC_TXUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_TXUNOV_SHIFT)) & SPDIF_SIC_TXUNOV_MASK)
  34814. #define SPDIF_SIC_LOCK_MASK (0x100000U)
  34815. #define SPDIF_SIC_LOCK_SHIFT (20U)
  34816. #define SPDIF_SIC_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_LOCK_SHIFT)) & SPDIF_SIC_LOCK_MASK)
  34817. /*! @name SIS - InterruptStat Register */
  34818. #define SPDIF_SIS_RXFIFOFUL_MASK (0x1U)
  34819. #define SPDIF_SIS_RXFIFOFUL_SHIFT (0U)
  34820. #define SPDIF_SIS_RXFIFOFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_RXFIFOFUL_SHIFT)) & SPDIF_SIS_RXFIFOFUL_MASK)
  34821. #define SPDIF_SIS_TXEM_MASK (0x2U)
  34822. #define SPDIF_SIS_TXEM_SHIFT (1U)
  34823. #define SPDIF_SIS_TXEM(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_TXEM_SHIFT)) & SPDIF_SIS_TXEM_MASK)
  34824. #define SPDIF_SIS_LOCKLOSS_MASK (0x4U)
  34825. #define SPDIF_SIS_LOCKLOSS_SHIFT (2U)
  34826. #define SPDIF_SIS_LOCKLOSS(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_LOCKLOSS_SHIFT)) & SPDIF_SIS_LOCKLOSS_MASK)
  34827. #define SPDIF_SIS_RXFIFORESYN_MASK (0x8U)
  34828. #define SPDIF_SIS_RXFIFORESYN_SHIFT (3U)
  34829. #define SPDIF_SIS_RXFIFORESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_RXFIFORESYN_SHIFT)) & SPDIF_SIS_RXFIFORESYN_MASK)
  34830. #define SPDIF_SIS_RXFIFOUNOV_MASK (0x10U)
  34831. #define SPDIF_SIS_RXFIFOUNOV_SHIFT (4U)
  34832. #define SPDIF_SIS_RXFIFOUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_RXFIFOUNOV_SHIFT)) & SPDIF_SIS_RXFIFOUNOV_MASK)
  34833. #define SPDIF_SIS_UQERR_MASK (0x20U)
  34834. #define SPDIF_SIS_UQERR_SHIFT (5U)
  34835. #define SPDIF_SIS_UQERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_UQERR_SHIFT)) & SPDIF_SIS_UQERR_MASK)
  34836. #define SPDIF_SIS_UQSYNC_MASK (0x40U)
  34837. #define SPDIF_SIS_UQSYNC_SHIFT (6U)
  34838. #define SPDIF_SIS_UQSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_UQSYNC_SHIFT)) & SPDIF_SIS_UQSYNC_MASK)
  34839. #define SPDIF_SIS_QRXOV_MASK (0x80U)
  34840. #define SPDIF_SIS_QRXOV_SHIFT (7U)
  34841. #define SPDIF_SIS_QRXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_QRXOV_SHIFT)) & SPDIF_SIS_QRXOV_MASK)
  34842. #define SPDIF_SIS_QRXFUL_MASK (0x100U)
  34843. #define SPDIF_SIS_QRXFUL_SHIFT (8U)
  34844. #define SPDIF_SIS_QRXFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_QRXFUL_SHIFT)) & SPDIF_SIS_QRXFUL_MASK)
  34845. #define SPDIF_SIS_URXOV_MASK (0x200U)
  34846. #define SPDIF_SIS_URXOV_SHIFT (9U)
  34847. #define SPDIF_SIS_URXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_URXOV_SHIFT)) & SPDIF_SIS_URXOV_MASK)
  34848. #define SPDIF_SIS_URXFUL_MASK (0x400U)
  34849. #define SPDIF_SIS_URXFUL_SHIFT (10U)
  34850. #define SPDIF_SIS_URXFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_URXFUL_SHIFT)) & SPDIF_SIS_URXFUL_MASK)
  34851. #define SPDIF_SIS_BITERR_MASK (0x4000U)
  34852. #define SPDIF_SIS_BITERR_SHIFT (14U)
  34853. #define SPDIF_SIS_BITERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_BITERR_SHIFT)) & SPDIF_SIS_BITERR_MASK)
  34854. #define SPDIF_SIS_SYMERR_MASK (0x8000U)
  34855. #define SPDIF_SIS_SYMERR_SHIFT (15U)
  34856. #define SPDIF_SIS_SYMERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_SYMERR_SHIFT)) & SPDIF_SIS_SYMERR_MASK)
  34857. #define SPDIF_SIS_VALNOGOOD_MASK (0x10000U)
  34858. #define SPDIF_SIS_VALNOGOOD_SHIFT (16U)
  34859. #define SPDIF_SIS_VALNOGOOD(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_VALNOGOOD_SHIFT)) & SPDIF_SIS_VALNOGOOD_MASK)
  34860. #define SPDIF_SIS_CNEW_MASK (0x20000U)
  34861. #define SPDIF_SIS_CNEW_SHIFT (17U)
  34862. #define SPDIF_SIS_CNEW(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_CNEW_SHIFT)) & SPDIF_SIS_CNEW_MASK)
  34863. #define SPDIF_SIS_TXRESYN_MASK (0x40000U)
  34864. #define SPDIF_SIS_TXRESYN_SHIFT (18U)
  34865. #define SPDIF_SIS_TXRESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_TXRESYN_SHIFT)) & SPDIF_SIS_TXRESYN_MASK)
  34866. #define SPDIF_SIS_TXUNOV_MASK (0x80000U)
  34867. #define SPDIF_SIS_TXUNOV_SHIFT (19U)
  34868. #define SPDIF_SIS_TXUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_TXUNOV_SHIFT)) & SPDIF_SIS_TXUNOV_MASK)
  34869. #define SPDIF_SIS_LOCK_MASK (0x100000U)
  34870. #define SPDIF_SIS_LOCK_SHIFT (20U)
  34871. #define SPDIF_SIS_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_LOCK_SHIFT)) & SPDIF_SIS_LOCK_MASK)
  34872. /*! @name SRL - SPDIFRxLeft Register */
  34873. #define SPDIF_SRL_RXDATALEFT_MASK (0xFFFFFFU)
  34874. #define SPDIF_SRL_RXDATALEFT_SHIFT (0U)
  34875. #define SPDIF_SRL_RXDATALEFT(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRL_RXDATALEFT_SHIFT)) & SPDIF_SRL_RXDATALEFT_MASK)
  34876. /*! @name SRR - SPDIFRxRight Register */
  34877. #define SPDIF_SRR_RXDATARIGHT_MASK (0xFFFFFFU)
  34878. #define SPDIF_SRR_RXDATARIGHT_SHIFT (0U)
  34879. #define SPDIF_SRR_RXDATARIGHT(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRR_RXDATARIGHT_SHIFT)) & SPDIF_SRR_RXDATARIGHT_MASK)
  34880. /*! @name SRCSH - SPDIFRxCChannel_h Register */
  34881. #define SPDIF_SRCSH_RXCCHANNEL_H_MASK (0xFFFFFFU)
  34882. #define SPDIF_SRCSH_RXCCHANNEL_H_SHIFT (0U)
  34883. #define SPDIF_SRCSH_RXCCHANNEL_H(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRCSH_RXCCHANNEL_H_SHIFT)) & SPDIF_SRCSH_RXCCHANNEL_H_MASK)
  34884. /*! @name SRCSL - SPDIFRxCChannel_l Register */
  34885. #define SPDIF_SRCSL_RXCCHANNEL_L_MASK (0xFFFFFFU)
  34886. #define SPDIF_SRCSL_RXCCHANNEL_L_SHIFT (0U)
  34887. #define SPDIF_SRCSL_RXCCHANNEL_L(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRCSL_RXCCHANNEL_L_SHIFT)) & SPDIF_SRCSL_RXCCHANNEL_L_MASK)
  34888. /*! @name SRU - UchannelRx Register */
  34889. #define SPDIF_SRU_RXUCHANNEL_MASK (0xFFFFFFU)
  34890. #define SPDIF_SRU_RXUCHANNEL_SHIFT (0U)
  34891. #define SPDIF_SRU_RXUCHANNEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRU_RXUCHANNEL_SHIFT)) & SPDIF_SRU_RXUCHANNEL_MASK)
  34892. /*! @name SRQ - QchannelRx Register */
  34893. #define SPDIF_SRQ_RXQCHANNEL_MASK (0xFFFFFFU)
  34894. #define SPDIF_SRQ_RXQCHANNEL_SHIFT (0U)
  34895. #define SPDIF_SRQ_RXQCHANNEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRQ_RXQCHANNEL_SHIFT)) & SPDIF_SRQ_RXQCHANNEL_MASK)
  34896. /*! @name STL - SPDIFTxLeft Register */
  34897. #define SPDIF_STL_TXDATALEFT_MASK (0xFFFFFFU)
  34898. #define SPDIF_STL_TXDATALEFT_SHIFT (0U)
  34899. #define SPDIF_STL_TXDATALEFT(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STL_TXDATALEFT_SHIFT)) & SPDIF_STL_TXDATALEFT_MASK)
  34900. /*! @name STR - SPDIFTxRight Register */
  34901. #define SPDIF_STR_TXDATARIGHT_MASK (0xFFFFFFU)
  34902. #define SPDIF_STR_TXDATARIGHT_SHIFT (0U)
  34903. #define SPDIF_STR_TXDATARIGHT(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STR_TXDATARIGHT_SHIFT)) & SPDIF_STR_TXDATARIGHT_MASK)
  34904. /*! @name STCSCH - SPDIFTxCChannelCons_h Register */
  34905. #define SPDIF_STCSCH_TXCCHANNELCONS_H_MASK (0xFFFFFFU)
  34906. #define SPDIF_STCSCH_TXCCHANNELCONS_H_SHIFT (0U)
  34907. #define SPDIF_STCSCH_TXCCHANNELCONS_H(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STCSCH_TXCCHANNELCONS_H_SHIFT)) & SPDIF_STCSCH_TXCCHANNELCONS_H_MASK)
  34908. /*! @name STCSCL - SPDIFTxCChannelCons_l Register */
  34909. #define SPDIF_STCSCL_TXCCHANNELCONS_L_MASK (0xFFFFFFU)
  34910. #define SPDIF_STCSCL_TXCCHANNELCONS_L_SHIFT (0U)
  34911. #define SPDIF_STCSCL_TXCCHANNELCONS_L(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STCSCL_TXCCHANNELCONS_L_SHIFT)) & SPDIF_STCSCL_TXCCHANNELCONS_L_MASK)
  34912. /*! @name SRFM - FreqMeas Register */
  34913. #define SPDIF_SRFM_FREQMEAS_MASK (0xFFFFFFU)
  34914. #define SPDIF_SRFM_FREQMEAS_SHIFT (0U)
  34915. #define SPDIF_SRFM_FREQMEAS(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRFM_FREQMEAS_SHIFT)) & SPDIF_SRFM_FREQMEAS_MASK)
  34916. /*! @name STC - SPDIFTxClk Register */
  34917. #define SPDIF_STC_TXCLK_DF_MASK (0x7FU)
  34918. #define SPDIF_STC_TXCLK_DF_SHIFT (0U)
  34919. #define SPDIF_STC_TXCLK_DF(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STC_TXCLK_DF_SHIFT)) & SPDIF_STC_TXCLK_DF_MASK)
  34920. #define SPDIF_STC_TX_ALL_CLK_EN_MASK (0x80U)
  34921. #define SPDIF_STC_TX_ALL_CLK_EN_SHIFT (7U)
  34922. #define SPDIF_STC_TX_ALL_CLK_EN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STC_TX_ALL_CLK_EN_SHIFT)) & SPDIF_STC_TX_ALL_CLK_EN_MASK)
  34923. #define SPDIF_STC_TXCLK_SOURCE_MASK (0x700U)
  34924. #define SPDIF_STC_TXCLK_SOURCE_SHIFT (8U)
  34925. #define SPDIF_STC_TXCLK_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STC_TXCLK_SOURCE_SHIFT)) & SPDIF_STC_TXCLK_SOURCE_MASK)
  34926. #define SPDIF_STC_SYSCLK_DF_MASK (0xFF800U)
  34927. #define SPDIF_STC_SYSCLK_DF_SHIFT (11U)
  34928. #define SPDIF_STC_SYSCLK_DF(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STC_SYSCLK_DF_SHIFT)) & SPDIF_STC_SYSCLK_DF_MASK)
  34929. /*!
  34930. * @}
  34931. */ /* end of group SPDIF_Register_Masks */
  34932. /* SPDIF - Peripheral instance base addresses */
  34933. /** Peripheral SPDIF base address */
  34934. #define SPDIF_BASE (0x2004000u)
  34935. /** Peripheral SPDIF base pointer */
  34936. #define SPDIF ((SPDIF_Type *)SPDIF_BASE)
  34937. /** Array initializer of SPDIF peripheral base addresses */
  34938. #define SPDIF_BASE_ADDRS { SPDIF_BASE }
  34939. /** Array initializer of SPDIF peripheral base pointers */
  34940. #define SPDIF_BASE_PTRS { SPDIF }
  34941. /** Interrupt vectors for the SPDIF peripheral type */
  34942. #define SPDIF_IRQS { SPDIF_IRQn }
  34943. /*!
  34944. * @}
  34945. */ /* end of group SPDIF_Peripheral_Access_Layer */
  34946. /* ----------------------------------------------------------------------------
  34947. -- SRC Peripheral Access Layer
  34948. ---------------------------------------------------------------------------- */
  34949. /*!
  34950. * @addtogroup SRC_Peripheral_Access_Layer SRC Peripheral Access Layer
  34951. * @{
  34952. */
  34953. /** SRC - Register Layout Typedef */
  34954. typedef struct {
  34955. __IO uint32_t SCR; /**< SRC Control Register, offset: 0x0 */
  34956. __I uint32_t SBMR1; /**< SRC Boot Mode Register 1, offset: 0x4 */
  34957. __IO uint32_t SRSR; /**< SRC Reset Status Register, offset: 0x8 */
  34958. uint8_t RESERVED_0[8];
  34959. __I uint32_t SISR; /**< SRC Interrupt Status Register, offset: 0x14 */
  34960. uint8_t RESERVED_1[4];
  34961. __I uint32_t SBMR2; /**< SRC Boot Mode Register 2, offset: 0x1C */
  34962. __IO uint32_t GPR[10]; /**< SRC General Purpose Register 1..SRC General Purpose Register 10, array offset: 0x20, array step: 0x4 */
  34963. } SRC_Type;
  34964. /* ----------------------------------------------------------------------------
  34965. -- SRC Register Masks
  34966. ---------------------------------------------------------------------------- */
  34967. /*!
  34968. * @addtogroup SRC_Register_Masks SRC Register Masks
  34969. * @{
  34970. */
  34971. /*! @name SCR - SRC Control Register */
  34972. #define SRC_SCR_WARM_RESET_ENABLE_MASK (0x1U)
  34973. #define SRC_SCR_WARM_RESET_ENABLE_SHIFT (0U)
  34974. #define SRC_SCR_WARM_RESET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_WARM_RESET_ENABLE_SHIFT)) & SRC_SCR_WARM_RESET_ENABLE_MASK)
  34975. #define SRC_SCR_WARM_RST_BYPASS_COUNT_MASK (0x60U)
  34976. #define SRC_SCR_WARM_RST_BYPASS_COUNT_SHIFT (5U)
  34977. #define SRC_SCR_WARM_RST_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_WARM_RST_BYPASS_COUNT_SHIFT)) & SRC_SCR_WARM_RST_BYPASS_COUNT_MASK)
  34978. #define SRC_SCR_MASK_WDOG_RST_MASK (0x780U)
  34979. #define SRC_SCR_MASK_WDOG_RST_SHIFT (7U)
  34980. #define SRC_SCR_MASK_WDOG_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_MASK_WDOG_RST_SHIFT)) & SRC_SCR_MASK_WDOG_RST_MASK)
  34981. #define SRC_SCR_EIM_RST_MASK (0x800U)
  34982. #define SRC_SCR_EIM_RST_SHIFT (11U)
  34983. #define SRC_SCR_EIM_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_EIM_RST_SHIFT)) & SRC_SCR_EIM_RST_MASK)
  34984. #define SRC_SCR_CORE0_RST_MASK (0x2000U)
  34985. #define SRC_SCR_CORE0_RST_SHIFT (13U)
  34986. #define SRC_SCR_CORE0_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_CORE0_RST_SHIFT)) & SRC_SCR_CORE0_RST_MASK)
  34987. #define SRC_SCR_CORE0_DBG_RST_MASK (0x20000U)
  34988. #define SRC_SCR_CORE0_DBG_RST_SHIFT (17U)
  34989. #define SRC_SCR_CORE0_DBG_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_CORE0_DBG_RST_SHIFT)) & SRC_SCR_CORE0_DBG_RST_MASK)
  34990. #define SRC_SCR_CORES_DBG_RST_MASK (0x200000U)
  34991. #define SRC_SCR_CORES_DBG_RST_SHIFT (21U)
  34992. #define SRC_SCR_CORES_DBG_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_CORES_DBG_RST_SHIFT)) & SRC_SCR_CORES_DBG_RST_MASK)
  34993. #define SRC_SCR_WDOG3_RST_OPTN_MASK (0x1000000U)
  34994. #define SRC_SCR_WDOG3_RST_OPTN_SHIFT (24U)
  34995. #define SRC_SCR_WDOG3_RST_OPTN(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_WDOG3_RST_OPTN_SHIFT)) & SRC_SCR_WDOG3_RST_OPTN_MASK)
  34996. #define SRC_SCR_DBG_RST_MSK_PG_MASK (0x2000000U)
  34997. #define SRC_SCR_DBG_RST_MSK_PG_SHIFT (25U)
  34998. #define SRC_SCR_DBG_RST_MSK_PG(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_DBG_RST_MSK_PG_SHIFT)) & SRC_SCR_DBG_RST_MSK_PG_MASK)
  34999. #define SRC_SCR_MIX_RST_STRCH_MASK (0xC000000U)
  35000. #define SRC_SCR_MIX_RST_STRCH_SHIFT (26U)
  35001. #define SRC_SCR_MIX_RST_STRCH(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_MIX_RST_STRCH_SHIFT)) & SRC_SCR_MIX_RST_STRCH_MASK)
  35002. #define SRC_SCR_MASK_WDOG3_RST_MASK (0xF0000000U)
  35003. #define SRC_SCR_MASK_WDOG3_RST_SHIFT (28U)
  35004. #define SRC_SCR_MASK_WDOG3_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_MASK_WDOG3_RST_SHIFT)) & SRC_SCR_MASK_WDOG3_RST_MASK)
  35005. /*! @name SBMR1 - SRC Boot Mode Register 1 */
  35006. #define SRC_SBMR1_BOOT_CFG1_MASK (0xFFU)
  35007. #define SRC_SBMR1_BOOT_CFG1_SHIFT (0U)
  35008. #define SRC_SBMR1_BOOT_CFG1(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR1_BOOT_CFG1_SHIFT)) & SRC_SBMR1_BOOT_CFG1_MASK)
  35009. #define SRC_SBMR1_BOOT_CFG2_MASK (0xFF00U)
  35010. #define SRC_SBMR1_BOOT_CFG2_SHIFT (8U)
  35011. #define SRC_SBMR1_BOOT_CFG2(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR1_BOOT_CFG2_SHIFT)) & SRC_SBMR1_BOOT_CFG2_MASK)
  35012. #define SRC_SBMR1_BOOT_CFG3_MASK (0xFF0000U)
  35013. #define SRC_SBMR1_BOOT_CFG3_SHIFT (16U)
  35014. #define SRC_SBMR1_BOOT_CFG3(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR1_BOOT_CFG3_SHIFT)) & SRC_SBMR1_BOOT_CFG3_MASK)
  35015. #define SRC_SBMR1_BOOT_CFG4_MASK (0xFF000000U)
  35016. #define SRC_SBMR1_BOOT_CFG4_SHIFT (24U)
  35017. #define SRC_SBMR1_BOOT_CFG4(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR1_BOOT_CFG4_SHIFT)) & SRC_SBMR1_BOOT_CFG4_MASK)
  35018. /*! @name SRSR - SRC Reset Status Register */
  35019. #define SRC_SRSR_IPP_RESET_B_MASK (0x1U)
  35020. #define SRC_SRSR_IPP_RESET_B_SHIFT (0U)
  35021. #define SRC_SRSR_IPP_RESET_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_IPP_RESET_B_SHIFT)) & SRC_SRSR_IPP_RESET_B_MASK)
  35022. #define SRC_SRSR_CSU_RESET_B_MASK (0x4U)
  35023. #define SRC_SRSR_CSU_RESET_B_SHIFT (2U)
  35024. #define SRC_SRSR_CSU_RESET_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_CSU_RESET_B_SHIFT)) & SRC_SRSR_CSU_RESET_B_MASK)
  35025. #define SRC_SRSR_IPP_USER_RESET_B_MASK (0x8U)
  35026. #define SRC_SRSR_IPP_USER_RESET_B_SHIFT (3U)
  35027. #define SRC_SRSR_IPP_USER_RESET_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_IPP_USER_RESET_B_SHIFT)) & SRC_SRSR_IPP_USER_RESET_B_MASK)
  35028. #define SRC_SRSR_WDOG_RST_B_MASK (0x10U)
  35029. #define SRC_SRSR_WDOG_RST_B_SHIFT (4U)
  35030. #define SRC_SRSR_WDOG_RST_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_WDOG_RST_B_SHIFT)) & SRC_SRSR_WDOG_RST_B_MASK)
  35031. #define SRC_SRSR_JTAG_RST_B_MASK (0x20U)
  35032. #define SRC_SRSR_JTAG_RST_B_SHIFT (5U)
  35033. #define SRC_SRSR_JTAG_RST_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_JTAG_RST_B_SHIFT)) & SRC_SRSR_JTAG_RST_B_MASK)
  35034. #define SRC_SRSR_JTAG_SW_RST_MASK (0x40U)
  35035. #define SRC_SRSR_JTAG_SW_RST_SHIFT (6U)
  35036. #define SRC_SRSR_JTAG_SW_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_JTAG_SW_RST_SHIFT)) & SRC_SRSR_JTAG_SW_RST_MASK)
  35037. #define SRC_SRSR_WDOG3_RST_B_MASK (0x80U)
  35038. #define SRC_SRSR_WDOG3_RST_B_SHIFT (7U)
  35039. #define SRC_SRSR_WDOG3_RST_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_WDOG3_RST_B_SHIFT)) & SRC_SRSR_WDOG3_RST_B_MASK)
  35040. #define SRC_SRSR_TEMPSENSE_RST_B_MASK (0x100U)
  35041. #define SRC_SRSR_TEMPSENSE_RST_B_SHIFT (8U)
  35042. #define SRC_SRSR_TEMPSENSE_RST_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_TEMPSENSE_RST_B_SHIFT)) & SRC_SRSR_TEMPSENSE_RST_B_MASK)
  35043. #define SRC_SRSR_WARM_BOOT_MASK (0x10000U)
  35044. #define SRC_SRSR_WARM_BOOT_SHIFT (16U)
  35045. #define SRC_SRSR_WARM_BOOT(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_WARM_BOOT_SHIFT)) & SRC_SRSR_WARM_BOOT_MASK)
  35046. /*! @name SISR - SRC Interrupt Status Register */
  35047. #define SRC_SISR_CORE0_WDOG_RST_REQ_MASK (0x20U)
  35048. #define SRC_SISR_CORE0_WDOG_RST_REQ_SHIFT (5U)
  35049. #define SRC_SISR_CORE0_WDOG_RST_REQ(x) (((uint32_t)(((uint32_t)(x)) << SRC_SISR_CORE0_WDOG_RST_REQ_SHIFT)) & SRC_SISR_CORE0_WDOG_RST_REQ_MASK)
  35050. /*! @name SBMR2 - SRC Boot Mode Register 2 */
  35051. #define SRC_SBMR2_SEC_CONFIG_MASK (0x3U)
  35052. #define SRC_SBMR2_SEC_CONFIG_SHIFT (0U)
  35053. #define SRC_SBMR2_SEC_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR2_SEC_CONFIG_SHIFT)) & SRC_SBMR2_SEC_CONFIG_MASK)
  35054. #define SRC_SBMR2_DIR_BT_DIS_MASK (0x8U)
  35055. #define SRC_SBMR2_DIR_BT_DIS_SHIFT (3U)
  35056. #define SRC_SBMR2_DIR_BT_DIS(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR2_DIR_BT_DIS_SHIFT)) & SRC_SBMR2_DIR_BT_DIS_MASK)
  35057. #define SRC_SBMR2_BT_FUSE_SEL_MASK (0x10U)
  35058. #define SRC_SBMR2_BT_FUSE_SEL_SHIFT (4U)
  35059. #define SRC_SBMR2_BT_FUSE_SEL(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR2_BT_FUSE_SEL_SHIFT)) & SRC_SBMR2_BT_FUSE_SEL_MASK)
  35060. #define SRC_SBMR2_BMOD_MASK (0x3000000U)
  35061. #define SRC_SBMR2_BMOD_SHIFT (24U)
  35062. #define SRC_SBMR2_BMOD(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR2_BMOD_SHIFT)) & SRC_SBMR2_BMOD_MASK)
  35063. /*! @name GPR - SRC General Purpose Register 1..SRC General Purpose Register 10 */
  35064. #define SRC_GPR_PERSISTENT_ENTRY0_MASK (0xFFFFFFFFU)
  35065. #define SRC_GPR_PERSISTENT_ENTRY0_SHIFT (0U)
  35066. #define SRC_GPR_PERSISTENT_ENTRY0(x) (((uint32_t)(((uint32_t)(x)) << SRC_GPR_PERSISTENT_ENTRY0_SHIFT)) & SRC_GPR_PERSISTENT_ENTRY0_MASK)
  35067. #define SRC_GPR_PERSISTENT_ARG0_MASK (0xFFFFFFFFU)
  35068. #define SRC_GPR_PERSISTENT_ARG0_SHIFT (0U)
  35069. #define SRC_GPR_PERSISTENT_ARG0(x) (((uint32_t)(((uint32_t)(x)) << SRC_GPR_PERSISTENT_ARG0_SHIFT)) & SRC_GPR_PERSISTENT_ARG0_MASK)
  35070. /* The count of SRC_GPR */
  35071. #define SRC_GPR_COUNT (10U)
  35072. /*!
  35073. * @}
  35074. */ /* end of group SRC_Register_Masks */
  35075. /* SRC - Peripheral instance base addresses */
  35076. /** Peripheral SRC base address */
  35077. #define SRC_BASE (0x20D8000u)
  35078. /** Peripheral SRC base pointer */
  35079. #define SRC ((SRC_Type *)SRC_BASE)
  35080. /** Array initializer of SRC peripheral base addresses */
  35081. #define SRC_BASE_ADDRS { SRC_BASE }
  35082. /** Array initializer of SRC peripheral base pointers */
  35083. #define SRC_BASE_PTRS { SRC }
  35084. /** Interrupt vectors for the SRC peripheral type */
  35085. #define SRC_IRQS { SRC_IRQn }
  35086. #define SRC_COMBINED_IRQS { SRC_Combined_IRQn }
  35087. /* Backward compatibility */
  35088. #define SRC_SCR_WRE_MASK SRC_SCR_WARM_RESET_ENABLE_MASK
  35089. #define SRC_SCR_WRE_SHIFT SRC_SCR_WARM_RESET_ENABLE_SHIFT
  35090. #define SRC_SCR_WRE(x) SRC_SCR_WARM_RESET_ENABLE(x)
  35091. #define SRC_SCR_WRBC_MASK SRC_SCR_WARM_RST_BYPASS_COUNT_MASK
  35092. #define SRC_SCR_WRBC_SHIFT SRC_SCR_WARM_RST_BYPASS_COUNT_SHIFT
  35093. #define SRC_SCR_WRBC(x) SRC_SCR_WARM_RST_BYPASS_COUNT(x)
  35094. #define SRC_SCR_MWDR_MASK SRC_SCR_MASK_WDOG_RST_MASK
  35095. #define SRC_SCR_MWDR_SHIFT SRC_SCR_MASK_WDOG_RST_SHIFT
  35096. #define SRC_SCR_MWDR(x) SRC_SCR_MASK_WDOG_RST(x)
  35097. #define SRC_SRSR_WDOG_MASK SRC_SRSR_WDOG_RST_B_MASK
  35098. #define SRC_SRSR_WDOG_SHIFT SRC_SRSR_WDOG_RST_B_SHIFT
  35099. #define SRC_SRSR_WDOG(x) SRC_SRSR_WDOG_RST_B(x)
  35100. #define SRC_SRSR_JTAG_MASK SRC_SRSR_JTAG_RST_B_MASK
  35101. #define SRC_SRSR_JTAG_SHIFT SRC_SRSR_JTAG_RST_B_SHIFT
  35102. #define SRC_SRSR_JTAG(x) SRC_SRSR_JTAG_RST_B(x)
  35103. #define SRC_SRSR_SJC_MASK SRC_SRSR_JTAG_SW_RST_MASK
  35104. #define SRC_SRSR_SJC_SHIFT SRC_SRSR_JTAG_SW_RST_SHIFT
  35105. #define SRC_SRSR_SJC(x) SRC_SRSR_JTAG_SW_RST(x)
  35106. #define SRC_SRSR_TSR_MASK SRC_SRSR_TEMPSENSE_RST_B_MASK
  35107. #define SRC_SRSR_TSR_SHIFT SRC_SRSR_TEMPSENSE_RST_B_SHIFT
  35108. #define SRC_SRSR_TSR(x) SRC_SRSR_TEMPSENSE_RST_B(x)
  35109. #define SRC_SRSR_WBI_MASK SRC_SRSR_WARM_BOOT_MASK
  35110. #define SRC_SRSR_WBI_SHIFT SRC_SRSR_WARM_BOOT_SHIFT
  35111. #define SRC_SRSR_WBI(x) SRC_SRSR_WARM_BOOT(x)
  35112. /* Extra definition */
  35113. #define SRC_SRSR_W1C_BITS_MASK (SRC_SRSR_WDOG3_RST_B_MASK \
  35114. | SRC_SRSR_JTAG_SW_RST_MASK \
  35115. | SRC_SRSR_JTAG_RST_B_MASK \
  35116. | SRC_SRSR_WDOG_RST_B_MASK \
  35117. | SRC_SRSR_IPP_USER_RESET_B_MASK \
  35118. | SRC_SRSR_CSU_RESET_B_MASK \
  35119. | SRC_SRSR_IPP_RESET_B_MASK)
  35120. /*!
  35121. * @}
  35122. */ /* end of group SRC_Peripheral_Access_Layer */
  35123. /* ----------------------------------------------------------------------------
  35124. -- TEMPMON Peripheral Access Layer
  35125. ---------------------------------------------------------------------------- */
  35126. /*!
  35127. * @addtogroup TEMPMON_Peripheral_Access_Layer TEMPMON Peripheral Access Layer
  35128. * @{
  35129. */
  35130. /** TEMPMON - Register Layout Typedef */
  35131. typedef struct {
  35132. __IO uint32_t TEMPSENSE0; /**< Tempsensor Control Register 0, offset: 0x0 */
  35133. __IO uint32_t TEMPSENSE0_SET; /**< Tempsensor Control Register 0, offset: 0x4 */
  35134. __IO uint32_t TEMPSENSE0_CLR; /**< Tempsensor Control Register 0, offset: 0x8 */
  35135. __IO uint32_t TEMPSENSE0_TOG; /**< Tempsensor Control Register 0, offset: 0xC */
  35136. __IO uint32_t TEMPSENSE1; /**< Tempsensor Control Register 1, offset: 0x10 */
  35137. __IO uint32_t TEMPSENSE1_SET; /**< Tempsensor Control Register 1, offset: 0x14 */
  35138. __IO uint32_t TEMPSENSE1_CLR; /**< Tempsensor Control Register 1, offset: 0x18 */
  35139. __IO uint32_t TEMPSENSE1_TOG; /**< Tempsensor Control Register 1, offset: 0x1C */
  35140. uint8_t RESERVED_0[240];
  35141. __IO uint32_t TEMPSENSE2; /**< Tempsensor Control Register 2, offset: 0x110 */
  35142. __IO uint32_t TEMPSENSE2_SET; /**< Tempsensor Control Register 2, offset: 0x114 */
  35143. __IO uint32_t TEMPSENSE2_CLR; /**< Tempsensor Control Register 2, offset: 0x118 */
  35144. __IO uint32_t TEMPSENSE2_TOG; /**< Tempsensor Control Register 2, offset: 0x11C */
  35145. } TEMPMON_Type;
  35146. /* ----------------------------------------------------------------------------
  35147. -- TEMPMON Register Masks
  35148. ---------------------------------------------------------------------------- */
  35149. /*!
  35150. * @addtogroup TEMPMON_Register_Masks TEMPMON Register Masks
  35151. * @{
  35152. */
  35153. /*! @name TEMPSENSE0 - Tempsensor Control Register 0 */
  35154. #define TEMPMON_TEMPSENSE0_POWER_DOWN_MASK (0x1U)
  35155. #define TEMPMON_TEMPSENSE0_POWER_DOWN_SHIFT (0U)
  35156. #define TEMPMON_TEMPSENSE0_POWER_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_POWER_DOWN_MASK)
  35157. #define TEMPMON_TEMPSENSE0_MEASURE_TEMP_MASK (0x2U)
  35158. #define TEMPMON_TEMPSENSE0_MEASURE_TEMP_SHIFT (1U)
  35159. #define TEMPMON_TEMPSENSE0_MEASURE_TEMP(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_MEASURE_TEMP_SHIFT)) & TEMPMON_TEMPSENSE0_MEASURE_TEMP_MASK)
  35160. #define TEMPMON_TEMPSENSE0_FINISHED_MASK (0x4U)
  35161. #define TEMPMON_TEMPSENSE0_FINISHED_SHIFT (2U)
  35162. #define TEMPMON_TEMPSENSE0_FINISHED(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_FINISHED_MASK)
  35163. #define TEMPMON_TEMPSENSE0_TEMP_CNT_MASK (0xFFF00U)
  35164. #define TEMPMON_TEMPSENSE0_TEMP_CNT_SHIFT (8U)
  35165. #define TEMPMON_TEMPSENSE0_TEMP_CNT(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TEMP_CNT_SHIFT)) & TEMPMON_TEMPSENSE0_TEMP_CNT_MASK)
  35166. #define TEMPMON_TEMPSENSE0_ALARM_VALUE_MASK (0xFFF00000U)
  35167. #define TEMPMON_TEMPSENSE0_ALARM_VALUE_SHIFT (20U)
  35168. #define TEMPMON_TEMPSENSE0_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE0_ALARM_VALUE_MASK)
  35169. /*! @name TEMPSENSE0_SET - Tempsensor Control Register 0 */
  35170. #define TEMPMON_TEMPSENSE0_SET_POWER_DOWN_MASK (0x1U)
  35171. #define TEMPMON_TEMPSENSE0_SET_POWER_DOWN_SHIFT (0U)
  35172. #define TEMPMON_TEMPSENSE0_SET_POWER_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_SET_POWER_DOWN_MASK)
  35173. #define TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP_MASK (0x2U)
  35174. #define TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP_SHIFT (1U)
  35175. #define TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP_SHIFT)) & TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP_MASK)
  35176. #define TEMPMON_TEMPSENSE0_SET_FINISHED_MASK (0x4U)
  35177. #define TEMPMON_TEMPSENSE0_SET_FINISHED_SHIFT (2U)
  35178. #define TEMPMON_TEMPSENSE0_SET_FINISHED(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_SET_FINISHED_MASK)
  35179. #define TEMPMON_TEMPSENSE0_SET_TEMP_CNT_MASK (0xFFF00U)
  35180. #define TEMPMON_TEMPSENSE0_SET_TEMP_CNT_SHIFT (8U)
  35181. #define TEMPMON_TEMPSENSE0_SET_TEMP_CNT(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_TEMP_CNT_SHIFT)) & TEMPMON_TEMPSENSE0_SET_TEMP_CNT_MASK)
  35182. #define TEMPMON_TEMPSENSE0_SET_ALARM_VALUE_MASK (0xFFF00000U)
  35183. #define TEMPMON_TEMPSENSE0_SET_ALARM_VALUE_SHIFT (20U)
  35184. #define TEMPMON_TEMPSENSE0_SET_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE0_SET_ALARM_VALUE_MASK)
  35185. /*! @name TEMPSENSE0_CLR - Tempsensor Control Register 0 */
  35186. #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U)
  35187. #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT (0U)
  35188. #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
  35189. #define TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP_MASK (0x2U)
  35190. #define TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP_SHIFT (1U)
  35191. #define TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP_MASK)
  35192. #define TEMPMON_TEMPSENSE0_CLR_FINISHED_MASK (0x4U)
  35193. #define TEMPMON_TEMPSENSE0_CLR_FINISHED_SHIFT (2U)
  35194. #define TEMPMON_TEMPSENSE0_CLR_FINISHED(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_FINISHED_MASK)
  35195. #define TEMPMON_TEMPSENSE0_CLR_TEMP_CNT_MASK (0xFFF00U)
  35196. #define TEMPMON_TEMPSENSE0_CLR_TEMP_CNT_SHIFT (8U)
  35197. #define TEMPMON_TEMPSENSE0_CLR_TEMP_CNT(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_TEMP_CNT_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_TEMP_CNT_MASK)
  35198. #define TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE_MASK (0xFFF00000U)
  35199. #define TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE_SHIFT (20U)
  35200. #define TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE_MASK)
  35201. /*! @name TEMPSENSE0_TOG - Tempsensor Control Register 0 */
  35202. #define TEMPMON_TEMPSENSE0_TOG_POWER_DOWN_MASK (0x1U)
  35203. #define TEMPMON_TEMPSENSE0_TOG_POWER_DOWN_SHIFT (0U)
  35204. #define TEMPMON_TEMPSENSE0_TOG_POWER_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_POWER_DOWN_MASK)
  35205. #define TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP_MASK (0x2U)
  35206. #define TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP_SHIFT (1U)
  35207. #define TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP_MASK)
  35208. #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U)
  35209. #define TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT (2U)
  35210. #define TEMPMON_TEMPSENSE0_TOG_FINISHED(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
  35211. #define TEMPMON_TEMPSENSE0_TOG_TEMP_CNT_MASK (0xFFF00U)
  35212. #define TEMPMON_TEMPSENSE0_TOG_TEMP_CNT_SHIFT (8U)
  35213. #define TEMPMON_TEMPSENSE0_TOG_TEMP_CNT(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_TEMP_CNT_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_TEMP_CNT_MASK)
  35214. #define TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE_MASK (0xFFF00000U)
  35215. #define TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE_SHIFT (20U)
  35216. #define TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE_MASK)
  35217. /*! @name TEMPSENSE1 - Tempsensor Control Register 1 */
  35218. #define TEMPMON_TEMPSENSE1_MEASURE_FREQ_MASK (0xFFFFU)
  35219. #define TEMPMON_TEMPSENSE1_MEASURE_FREQ_SHIFT (0U)
  35220. #define TEMPMON_TEMPSENSE1_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE1_MEASURE_FREQ_SHIFT)) & TEMPMON_TEMPSENSE1_MEASURE_FREQ_MASK)
  35221. /*! @name TEMPSENSE1_SET - Tempsensor Control Register 1 */
  35222. #define TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ_MASK (0xFFFFU)
  35223. #define TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ_SHIFT (0U)
  35224. #define TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ_SHIFT)) & TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ_MASK)
  35225. /*! @name TEMPSENSE1_CLR - Tempsensor Control Register 1 */
  35226. #define TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ_MASK (0xFFFFU)
  35227. #define TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ_SHIFT (0U)
  35228. #define TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ_SHIFT)) & TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ_MASK)
  35229. /*! @name TEMPSENSE1_TOG - Tempsensor Control Register 1 */
  35230. #define TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ_MASK (0xFFFFU)
  35231. #define TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ_SHIFT (0U)
  35232. #define TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ_SHIFT)) & TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ_MASK)
  35233. /*! @name TEMPSENSE2 - Tempsensor Control Register 2 */
  35234. #define TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE_MASK (0xFFFU)
  35235. #define TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE_SHIFT (0U)
  35236. #define TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE_MASK)
  35237. #define TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE_MASK (0xFFF0000U)
  35238. #define TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE_SHIFT (16U)
  35239. #define TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE_MASK)
  35240. /*! @name TEMPSENSE2_SET - Tempsensor Control Register 2 */
  35241. #define TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE_MASK (0xFFFU)
  35242. #define TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE_SHIFT (0U)
  35243. #define TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE_MASK)
  35244. #define TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE_MASK (0xFFF0000U)
  35245. #define TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE_SHIFT (16U)
  35246. #define TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE_MASK)
  35247. /*! @name TEMPSENSE2_CLR - Tempsensor Control Register 2 */
  35248. #define TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE_MASK (0xFFFU)
  35249. #define TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE_SHIFT (0U)
  35250. #define TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE_MASK)
  35251. #define TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE_MASK (0xFFF0000U)
  35252. #define TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE_SHIFT (16U)
  35253. #define TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE_MASK)
  35254. /*! @name TEMPSENSE2_TOG - Tempsensor Control Register 2 */
  35255. #define TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE_MASK (0xFFFU)
  35256. #define TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE_SHIFT (0U)
  35257. #define TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE_MASK)
  35258. #define TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE_MASK (0xFFF0000U)
  35259. #define TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE_SHIFT (16U)
  35260. #define TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE_MASK)
  35261. /*!
  35262. * @}
  35263. */ /* end of group TEMPMON_Register_Masks */
  35264. /* TEMPMON - Peripheral instance base addresses */
  35265. /** Peripheral TEMPMON base address */
  35266. #define TEMPMON_BASE (0x20C8180u)
  35267. /** Peripheral TEMPMON base pointer */
  35268. #define TEMPMON ((TEMPMON_Type *)TEMPMON_BASE)
  35269. /** Array initializer of TEMPMON peripheral base addresses */
  35270. #define TEMPMON_BASE_ADDRS { TEMPMON_BASE }
  35271. /** Array initializer of TEMPMON peripheral base pointers */
  35272. #define TEMPMON_BASE_PTRS { TEMPMON }
  35273. /** Interrupt vectors for the TEMPMON peripheral type */
  35274. #define TEMPMON_IRQS { TEMPMON_IRQn }
  35275. /*!
  35276. * @}
  35277. */ /* end of group TEMPMON_Peripheral_Access_Layer */
  35278. /* ----------------------------------------------------------------------------
  35279. -- TSC Peripheral Access Layer
  35280. ---------------------------------------------------------------------------- */
  35281. /*!
  35282. * @addtogroup TSC_Peripheral_Access_Layer TSC Peripheral Access Layer
  35283. * @{
  35284. */
  35285. /** TSC - Register Layout Typedef */
  35286. typedef struct {
  35287. __IO uint32_t BASIC_SETTING; /**< PS Input Buffer Address, offset: 0x0 */
  35288. uint8_t RESERVED_0[12];
  35289. __IO uint32_t PS_INPUT_BUFFER_ADDR; /**< PS Input Buffer Address, offset: 0x10 */
  35290. uint8_t RESERVED_1[12];
  35291. __IO uint32_t FLOW_CONTROL; /**< Flow Control, offset: 0x20 */
  35292. uint8_t RESERVED_2[12];
  35293. __I uint32_t MEASEURE_VALUE; /**< Measure Value, offset: 0x30 */
  35294. uint8_t RESERVED_3[12];
  35295. __IO uint32_t INT_EN; /**< Interrupt Enable, offset: 0x40 */
  35296. uint8_t RESERVED_4[12];
  35297. __IO uint32_t INT_SIG_EN; /**< Interrupt Signal Enable, offset: 0x50 */
  35298. uint8_t RESERVED_5[12];
  35299. __IO uint32_t INT_STATUS; /**< Intterrupt Status, offset: 0x60 */
  35300. uint8_t RESERVED_6[12];
  35301. __IO uint32_t DEBUG_MODE; /**< , offset: 0x70 */
  35302. uint8_t RESERVED_7[12];
  35303. __IO uint32_t DEBUG_MODE2; /**< , offset: 0x80 */
  35304. } TSC_Type;
  35305. /* ----------------------------------------------------------------------------
  35306. -- TSC Register Masks
  35307. ---------------------------------------------------------------------------- */
  35308. /*!
  35309. * @addtogroup TSC_Register_Masks TSC Register Masks
  35310. * @{
  35311. */
  35312. /*! @name BASIC_SETTING - PS Input Buffer Address */
  35313. #define TSC_BASIC_SETTING_AUTO_MEASURE_MASK (0x1U)
  35314. #define TSC_BASIC_SETTING_AUTO_MEASURE_SHIFT (0U)
  35315. #define TSC_BASIC_SETTING_AUTO_MEASURE(x) (((uint32_t)(((uint32_t)(x)) << TSC_BASIC_SETTING_AUTO_MEASURE_SHIFT)) & TSC_BASIC_SETTING_AUTO_MEASURE_MASK)
  35316. #define TSC_BASIC_SETTING__4_5_WIRE_MASK (0x10U)
  35317. #define TSC_BASIC_SETTING__4_5_WIRE_SHIFT (4U)
  35318. #define TSC_BASIC_SETTING__4_5_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_BASIC_SETTING__4_5_WIRE_SHIFT)) & TSC_BASIC_SETTING__4_5_WIRE_MASK)
  35319. #define TSC_BASIC_SETTING_MEASURE_DELAY_TIME_MASK (0xFFFFFF00U)
  35320. #define TSC_BASIC_SETTING_MEASURE_DELAY_TIME_SHIFT (8U)
  35321. #define TSC_BASIC_SETTING_MEASURE_DELAY_TIME(x) (((uint32_t)(((uint32_t)(x)) << TSC_BASIC_SETTING_MEASURE_DELAY_TIME_SHIFT)) & TSC_BASIC_SETTING_MEASURE_DELAY_TIME_MASK)
  35322. /*! @name PS_INPUT_BUFFER_ADDR - PS Input Buffer Address */
  35323. #define TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME_MASK (0xFFFFFFFFU)
  35324. #define TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME_SHIFT (0U)
  35325. #define TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME(x) (((uint32_t)(((uint32_t)(x)) << TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME_SHIFT)) & TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME_MASK)
  35326. /*! @name FLOW_CONTROL - Flow Control */
  35327. #define TSC_FLOW_CONTROL_SW_RST_MASK (0x1U)
  35328. #define TSC_FLOW_CONTROL_SW_RST_SHIFT (0U)
  35329. #define TSC_FLOW_CONTROL_SW_RST(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_SW_RST_SHIFT)) & TSC_FLOW_CONTROL_SW_RST_MASK)
  35330. #define TSC_FLOW_CONTROL_START_MEASURE_MASK (0x10U)
  35331. #define TSC_FLOW_CONTROL_START_MEASURE_SHIFT (4U)
  35332. #define TSC_FLOW_CONTROL_START_MEASURE(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_START_MEASURE_SHIFT)) & TSC_FLOW_CONTROL_START_MEASURE_MASK)
  35333. #define TSC_FLOW_CONTROL_DROP_MEASURE_MASK (0x100U)
  35334. #define TSC_FLOW_CONTROL_DROP_MEASURE_SHIFT (8U)
  35335. #define TSC_FLOW_CONTROL_DROP_MEASURE(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_DROP_MEASURE_SHIFT)) & TSC_FLOW_CONTROL_DROP_MEASURE_MASK)
  35336. #define TSC_FLOW_CONTROL_START_SENSE_MASK (0x1000U)
  35337. #define TSC_FLOW_CONTROL_START_SENSE_SHIFT (12U)
  35338. #define TSC_FLOW_CONTROL_START_SENSE(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_START_SENSE_SHIFT)) & TSC_FLOW_CONTROL_START_SENSE_MASK)
  35339. #define TSC_FLOW_CONTROL_DISABLE_MASK (0x10000U)
  35340. #define TSC_FLOW_CONTROL_DISABLE_SHIFT (16U)
  35341. #define TSC_FLOW_CONTROL_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_DISABLE_SHIFT)) & TSC_FLOW_CONTROL_DISABLE_MASK)
  35342. /*! @name MEASEURE_VALUE - Measure Value */
  35343. #define TSC_MEASEURE_VALUE_Y_VALUE_MASK (0xFFFU)
  35344. #define TSC_MEASEURE_VALUE_Y_VALUE_SHIFT (0U)
  35345. #define TSC_MEASEURE_VALUE_Y_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TSC_MEASEURE_VALUE_Y_VALUE_SHIFT)) & TSC_MEASEURE_VALUE_Y_VALUE_MASK)
  35346. #define TSC_MEASEURE_VALUE_X_VALUE_MASK (0xFFF0000U)
  35347. #define TSC_MEASEURE_VALUE_X_VALUE_SHIFT (16U)
  35348. #define TSC_MEASEURE_VALUE_X_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TSC_MEASEURE_VALUE_X_VALUE_SHIFT)) & TSC_MEASEURE_VALUE_X_VALUE_MASK)
  35349. /*! @name INT_EN - Interrupt Enable */
  35350. #define TSC_INT_EN_MEASURE_INT_EN_MASK (0x1U)
  35351. #define TSC_INT_EN_MEASURE_INT_EN_SHIFT (0U)
  35352. #define TSC_INT_EN_MEASURE_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_EN_MEASURE_INT_EN_SHIFT)) & TSC_INT_EN_MEASURE_INT_EN_MASK)
  35353. #define TSC_INT_EN_DETECT_INT_EN_MASK (0x10U)
  35354. #define TSC_INT_EN_DETECT_INT_EN_SHIFT (4U)
  35355. #define TSC_INT_EN_DETECT_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_EN_DETECT_INT_EN_SHIFT)) & TSC_INT_EN_DETECT_INT_EN_MASK)
  35356. #define TSC_INT_EN_IDLE_SW_INT_EN_MASK (0x1000U)
  35357. #define TSC_INT_EN_IDLE_SW_INT_EN_SHIFT (12U)
  35358. #define TSC_INT_EN_IDLE_SW_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_EN_IDLE_SW_INT_EN_SHIFT)) & TSC_INT_EN_IDLE_SW_INT_EN_MASK)
  35359. /*! @name INT_SIG_EN - Interrupt Signal Enable */
  35360. #define TSC_INT_SIG_EN_MEASURE_SIG_EN_MASK (0x1U)
  35361. #define TSC_INT_SIG_EN_MEASURE_SIG_EN_SHIFT (0U)
  35362. #define TSC_INT_SIG_EN_MEASURE_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_SIG_EN_MEASURE_SIG_EN_SHIFT)) & TSC_INT_SIG_EN_MEASURE_SIG_EN_MASK)
  35363. #define TSC_INT_SIG_EN_DETECT_SIG_EN_MASK (0x10U)
  35364. #define TSC_INT_SIG_EN_DETECT_SIG_EN_SHIFT (4U)
  35365. #define TSC_INT_SIG_EN_DETECT_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_SIG_EN_DETECT_SIG_EN_SHIFT)) & TSC_INT_SIG_EN_DETECT_SIG_EN_MASK)
  35366. #define TSC_INT_SIG_EN_VALID_SIG_EN_MASK (0x100U)
  35367. #define TSC_INT_SIG_EN_VALID_SIG_EN_SHIFT (8U)
  35368. #define TSC_INT_SIG_EN_VALID_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_SIG_EN_VALID_SIG_EN_SHIFT)) & TSC_INT_SIG_EN_VALID_SIG_EN_MASK)
  35369. #define TSC_INT_SIG_EN_IDLE_SW_SIG_EN_MASK (0x1000U)
  35370. #define TSC_INT_SIG_EN_IDLE_SW_SIG_EN_SHIFT (12U)
  35371. #define TSC_INT_SIG_EN_IDLE_SW_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_SIG_EN_IDLE_SW_SIG_EN_SHIFT)) & TSC_INT_SIG_EN_IDLE_SW_SIG_EN_MASK)
  35372. /*! @name INT_STATUS - Intterrupt Status */
  35373. #define TSC_INT_STATUS_MEASURE_MASK (0x1U)
  35374. #define TSC_INT_STATUS_MEASURE_SHIFT (0U)
  35375. #define TSC_INT_STATUS_MEASURE(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_STATUS_MEASURE_SHIFT)) & TSC_INT_STATUS_MEASURE_MASK)
  35376. #define TSC_INT_STATUS_DETECT_MASK (0x10U)
  35377. #define TSC_INT_STATUS_DETECT_SHIFT (4U)
  35378. #define TSC_INT_STATUS_DETECT(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_STATUS_DETECT_SHIFT)) & TSC_INT_STATUS_DETECT_MASK)
  35379. #define TSC_INT_STATUS_VALID_MASK (0x100U)
  35380. #define TSC_INT_STATUS_VALID_SHIFT (8U)
  35381. #define TSC_INT_STATUS_VALID(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_STATUS_VALID_SHIFT)) & TSC_INT_STATUS_VALID_MASK)
  35382. #define TSC_INT_STATUS_IDLE_SW_MASK (0x1000U)
  35383. #define TSC_INT_STATUS_IDLE_SW_SHIFT (12U)
  35384. #define TSC_INT_STATUS_IDLE_SW(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_STATUS_IDLE_SW_SHIFT)) & TSC_INT_STATUS_IDLE_SW_MASK)
  35385. /*! @name DEBUG_MODE - */
  35386. #define TSC_DEBUG_MODE_ADC_CONV_VALUE_MASK (0xFFFU)
  35387. #define TSC_DEBUG_MODE_ADC_CONV_VALUE_SHIFT (0U)
  35388. #define TSC_DEBUG_MODE_ADC_CONV_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_ADC_CONV_VALUE_SHIFT)) & TSC_DEBUG_MODE_ADC_CONV_VALUE_MASK)
  35389. #define TSC_DEBUG_MODE_ADC_COCO_MASK (0x1000U)
  35390. #define TSC_DEBUG_MODE_ADC_COCO_SHIFT (12U)
  35391. #define TSC_DEBUG_MODE_ADC_COCO(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_ADC_COCO_SHIFT)) & TSC_DEBUG_MODE_ADC_COCO_MASK)
  35392. #define TSC_DEBUG_MODE_EXT_HWTS_MASK (0x1F0000U)
  35393. #define TSC_DEBUG_MODE_EXT_HWTS_SHIFT (16U)
  35394. #define TSC_DEBUG_MODE_EXT_HWTS(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_EXT_HWTS_SHIFT)) & TSC_DEBUG_MODE_EXT_HWTS_MASK)
  35395. #define TSC_DEBUG_MODE_TRIGGER_MASK (0x1000000U)
  35396. #define TSC_DEBUG_MODE_TRIGGER_SHIFT (24U)
  35397. #define TSC_DEBUG_MODE_TRIGGER(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_TRIGGER_SHIFT)) & TSC_DEBUG_MODE_TRIGGER_MASK)
  35398. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_MASK (0x2000000U)
  35399. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_SHIFT (25U)
  35400. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_ADC_COCO_CLEAR_SHIFT)) & TSC_DEBUG_MODE_ADC_COCO_CLEAR_MASK)
  35401. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE_MASK (0x4000000U)
  35402. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE_SHIFT (26U)
  35403. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE_SHIFT)) & TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE_MASK)
  35404. #define TSC_DEBUG_MODE_DEBUG_EN_MASK (0x10000000U)
  35405. #define TSC_DEBUG_MODE_DEBUG_EN_SHIFT (28U)
  35406. #define TSC_DEBUG_MODE_DEBUG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_DEBUG_EN_SHIFT)) & TSC_DEBUG_MODE_DEBUG_EN_MASK)
  35407. /*! @name DEBUG_MODE2 - */
  35408. #define TSC_DEBUG_MODE2_XPUL_PULL_DOWN_MASK (0x1U)
  35409. #define TSC_DEBUG_MODE2_XPUL_PULL_DOWN_SHIFT (0U)
  35410. #define TSC_DEBUG_MODE2_XPUL_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XPUL_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_XPUL_PULL_DOWN_MASK)
  35411. #define TSC_DEBUG_MODE2_XPUL_PULL_UP_MASK (0x2U)
  35412. #define TSC_DEBUG_MODE2_XPUL_PULL_UP_SHIFT (1U)
  35413. #define TSC_DEBUG_MODE2_XPUL_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XPUL_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_XPUL_PULL_UP_MASK)
  35414. #define TSC_DEBUG_MODE2_XPUL_200K_PULL_UP_MASK (0x4U)
  35415. #define TSC_DEBUG_MODE2_XPUL_200K_PULL_UP_SHIFT (2U)
  35416. #define TSC_DEBUG_MODE2_XPUL_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XPUL_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_XPUL_200K_PULL_UP_MASK)
  35417. #define TSC_DEBUG_MODE2_XNUR_PULL_DOWN_MASK (0x8U)
  35418. #define TSC_DEBUG_MODE2_XNUR_PULL_DOWN_SHIFT (3U)
  35419. #define TSC_DEBUG_MODE2_XNUR_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XNUR_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_XNUR_PULL_DOWN_MASK)
  35420. #define TSC_DEBUG_MODE2_XNUR_PULL_UP_MASK (0x10U)
  35421. #define TSC_DEBUG_MODE2_XNUR_PULL_UP_SHIFT (4U)
  35422. #define TSC_DEBUG_MODE2_XNUR_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XNUR_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_XNUR_PULL_UP_MASK)
  35423. #define TSC_DEBUG_MODE2_XNUR_200K_PULL_UP_MASK (0x20U)
  35424. #define TSC_DEBUG_MODE2_XNUR_200K_PULL_UP_SHIFT (5U)
  35425. #define TSC_DEBUG_MODE2_XNUR_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XNUR_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_XNUR_200K_PULL_UP_MASK)
  35426. #define TSC_DEBUG_MODE2_YPLL_PULL_DOWN_MASK (0x40U)
  35427. #define TSC_DEBUG_MODE2_YPLL_PULL_DOWN_SHIFT (6U)
  35428. #define TSC_DEBUG_MODE2_YPLL_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YPLL_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_YPLL_PULL_DOWN_MASK)
  35429. #define TSC_DEBUG_MODE2_YPLL_PULL_UP_MASK (0x80U)
  35430. #define TSC_DEBUG_MODE2_YPLL_PULL_UP_SHIFT (7U)
  35431. #define TSC_DEBUG_MODE2_YPLL_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YPLL_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_YPLL_PULL_UP_MASK)
  35432. #define TSC_DEBUG_MODE2_YPLL_200K_PULL_UP_MASK (0x100U)
  35433. #define TSC_DEBUG_MODE2_YPLL_200K_PULL_UP_SHIFT (8U)
  35434. #define TSC_DEBUG_MODE2_YPLL_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YPLL_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_YPLL_200K_PULL_UP_MASK)
  35435. #define TSC_DEBUG_MODE2_YNLR_PULL_DOWN_MASK (0x200U)
  35436. #define TSC_DEBUG_MODE2_YNLR_PULL_DOWN_SHIFT (9U)
  35437. #define TSC_DEBUG_MODE2_YNLR_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YNLR_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_YNLR_PULL_DOWN_MASK)
  35438. #define TSC_DEBUG_MODE2_YNLR_PULL_UP_MASK (0x400U)
  35439. #define TSC_DEBUG_MODE2_YNLR_PULL_UP_SHIFT (10U)
  35440. #define TSC_DEBUG_MODE2_YNLR_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YNLR_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_YNLR_PULL_UP_MASK)
  35441. #define TSC_DEBUG_MODE2_YNLR_200K_PULL_UP_MASK (0x800U)
  35442. #define TSC_DEBUG_MODE2_YNLR_200K_PULL_UP_SHIFT (11U)
  35443. #define TSC_DEBUG_MODE2_YNLR_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YNLR_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_YNLR_200K_PULL_UP_MASK)
  35444. #define TSC_DEBUG_MODE2_WIPER_PULL_DOWN_MASK (0x1000U)
  35445. #define TSC_DEBUG_MODE2_WIPER_PULL_DOWN_SHIFT (12U)
  35446. #define TSC_DEBUG_MODE2_WIPER_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_WIPER_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_WIPER_PULL_DOWN_MASK)
  35447. #define TSC_DEBUG_MODE2_WIPER_PULL_UP_MASK (0x2000U)
  35448. #define TSC_DEBUG_MODE2_WIPER_PULL_UP_SHIFT (13U)
  35449. #define TSC_DEBUG_MODE2_WIPER_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_WIPER_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_WIPER_PULL_UP_MASK)
  35450. #define TSC_DEBUG_MODE2_WIPER_200K_PULL_UP_MASK (0x4000U)
  35451. #define TSC_DEBUG_MODE2_WIPER_200K_PULL_UP_SHIFT (14U)
  35452. #define TSC_DEBUG_MODE2_WIPER_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_WIPER_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_WIPER_200K_PULL_UP_MASK)
  35453. #define TSC_DEBUG_MODE2_DETECT_FOUR_WIRE_MASK (0x10000U)
  35454. #define TSC_DEBUG_MODE2_DETECT_FOUR_WIRE_SHIFT (16U)
  35455. #define TSC_DEBUG_MODE2_DETECT_FOUR_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DETECT_FOUR_WIRE_SHIFT)) & TSC_DEBUG_MODE2_DETECT_FOUR_WIRE_MASK)
  35456. #define TSC_DEBUG_MODE2_DETECT_FIVE_WIRE_MASK (0x20000U)
  35457. #define TSC_DEBUG_MODE2_DETECT_FIVE_WIRE_SHIFT (17U)
  35458. #define TSC_DEBUG_MODE2_DETECT_FIVE_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DETECT_FIVE_WIRE_SHIFT)) & TSC_DEBUG_MODE2_DETECT_FIVE_WIRE_MASK)
  35459. #define TSC_DEBUG_MODE2_STATE_MACHINE_MASK (0x700000U)
  35460. #define TSC_DEBUG_MODE2_STATE_MACHINE_SHIFT (20U)
  35461. #define TSC_DEBUG_MODE2_STATE_MACHINE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_STATE_MACHINE_SHIFT)) & TSC_DEBUG_MODE2_STATE_MACHINE_MASK)
  35462. #define TSC_DEBUG_MODE2_INTERMEDIATE_MASK (0x800000U)
  35463. #define TSC_DEBUG_MODE2_INTERMEDIATE_SHIFT (23U)
  35464. #define TSC_DEBUG_MODE2_INTERMEDIATE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_INTERMEDIATE_SHIFT)) & TSC_DEBUG_MODE2_INTERMEDIATE_MASK)
  35465. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE_MASK (0x1000000U)
  35466. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE_SHIFT (24U)
  35467. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE_SHIFT)) & TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE_MASK)
  35468. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE_MASK (0x10000000U)
  35469. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE_SHIFT (28U)
  35470. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE_SHIFT)) & TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE_MASK)
  35471. #define TSC_DEBUG_MODE2_DE_GLITCH_MASK (0x60000000U)
  35472. #define TSC_DEBUG_MODE2_DE_GLITCH_SHIFT (29U)
  35473. #define TSC_DEBUG_MODE2_DE_GLITCH(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DE_GLITCH_SHIFT)) & TSC_DEBUG_MODE2_DE_GLITCH_MASK)
  35474. /*!
  35475. * @}
  35476. */ /* end of group TSC_Register_Masks */
  35477. /* TSC - Peripheral instance base addresses */
  35478. /** Peripheral TSC base address */
  35479. #define TSC_BASE (0x2040000u)
  35480. /** Peripheral TSC base pointer */
  35481. #define TSC ((TSC_Type *)TSC_BASE)
  35482. /** Array initializer of TSC peripheral base addresses */
  35483. #define TSC_BASE_ADDRS { TSC_BASE }
  35484. /** Array initializer of TSC peripheral base pointers */
  35485. #define TSC_BASE_PTRS { TSC }
  35486. /** Interrupt vectors for the TSC peripheral type */
  35487. #define TSC_IRQS { TSC_IRQn }
  35488. /*!
  35489. * @}
  35490. */ /* end of group TSC_Peripheral_Access_Layer */
  35491. /* ----------------------------------------------------------------------------
  35492. -- UART Peripheral Access Layer
  35493. ---------------------------------------------------------------------------- */
  35494. /*!
  35495. * @addtogroup UART_Peripheral_Access_Layer UART Peripheral Access Layer
  35496. * @{
  35497. */
  35498. /** UART - Register Layout Typedef */
  35499. typedef struct {
  35500. __I uint32_t URXD; /**< UART Receiver Register, offset: 0x0 */
  35501. uint8_t RESERVED_0[60];
  35502. __IO uint32_t UTXD; /**< UART Transmitter Register, offset: 0x40 */
  35503. uint8_t RESERVED_1[60];
  35504. __IO uint32_t UCR1; /**< UART Control Register 1, offset: 0x80 */
  35505. __IO uint32_t UCR2; /**< UART Control Register 2, offset: 0x84 */
  35506. __IO uint32_t UCR3; /**< UART Control Register 3, offset: 0x88 */
  35507. __IO uint32_t UCR4; /**< UART Control Register 4, offset: 0x8C */
  35508. __IO uint32_t UFCR; /**< UART FIFO Control Register, offset: 0x90 */
  35509. __IO uint32_t USR1; /**< UART Status Register 1, offset: 0x94 */
  35510. __IO uint32_t USR2; /**< UART Status Register 2, offset: 0x98 */
  35511. __IO uint32_t UESC; /**< UART Escape Character Register, offset: 0x9C */
  35512. __IO uint32_t UTIM; /**< UART Escape Timer Register, offset: 0xA0 */
  35513. __IO uint32_t UBIR; /**< UART BRM Incremental Register, offset: 0xA4 */
  35514. __IO uint32_t UBMR; /**< UART BRM Modulator Register, offset: 0xA8 */
  35515. __I uint32_t UBRC; /**< UART Baud Rate Count Register, offset: 0xAC */
  35516. __IO uint32_t ONEMS; /**< UART One Millisecond Register, offset: 0xB0 */
  35517. __IO uint32_t UTS; /**< UART Test Register, offset: 0xB4 */
  35518. __IO uint32_t UMCR; /**< UART RS-485 Mode Control Register, offset: 0xB8 */
  35519. } UART_Type;
  35520. /* ----------------------------------------------------------------------------
  35521. -- UART Register Masks
  35522. ---------------------------------------------------------------------------- */
  35523. /*!
  35524. * @addtogroup UART_Register_Masks UART Register Masks
  35525. * @{
  35526. */
  35527. /*! @name URXD - UART Receiver Register */
  35528. #define UART_URXD_RX_DATA_MASK (0xFFU)
  35529. #define UART_URXD_RX_DATA_SHIFT (0U)
  35530. #define UART_URXD_RX_DATA(x) (((uint32_t)(((uint32_t)(x)) << UART_URXD_RX_DATA_SHIFT)) & UART_URXD_RX_DATA_MASK)
  35531. #define UART_URXD_PRERR_MASK (0x400U)
  35532. #define UART_URXD_PRERR_SHIFT (10U)
  35533. #define UART_URXD_PRERR(x) (((uint32_t)(((uint32_t)(x)) << UART_URXD_PRERR_SHIFT)) & UART_URXD_PRERR_MASK)
  35534. #define UART_URXD_BRK_MASK (0x800U)
  35535. #define UART_URXD_BRK_SHIFT (11U)
  35536. #define UART_URXD_BRK(x) (((uint32_t)(((uint32_t)(x)) << UART_URXD_BRK_SHIFT)) & UART_URXD_BRK_MASK)
  35537. #define UART_URXD_FRMERR_MASK (0x1000U)
  35538. #define UART_URXD_FRMERR_SHIFT (12U)
  35539. #define UART_URXD_FRMERR(x) (((uint32_t)(((uint32_t)(x)) << UART_URXD_FRMERR_SHIFT)) & UART_URXD_FRMERR_MASK)
  35540. #define UART_URXD_OVRRUN_MASK (0x2000U)
  35541. #define UART_URXD_OVRRUN_SHIFT (13U)
  35542. #define UART_URXD_OVRRUN(x) (((uint32_t)(((uint32_t)(x)) << UART_URXD_OVRRUN_SHIFT)) & UART_URXD_OVRRUN_MASK)
  35543. #define UART_URXD_ERR_MASK (0x4000U)
  35544. #define UART_URXD_ERR_SHIFT (14U)
  35545. #define UART_URXD_ERR(x) (((uint32_t)(((uint32_t)(x)) << UART_URXD_ERR_SHIFT)) & UART_URXD_ERR_MASK)
  35546. #define UART_URXD_CHARRDY_MASK (0x8000U)
  35547. #define UART_URXD_CHARRDY_SHIFT (15U)
  35548. #define UART_URXD_CHARRDY(x) (((uint32_t)(((uint32_t)(x)) << UART_URXD_CHARRDY_SHIFT)) & UART_URXD_CHARRDY_MASK)
  35549. /*! @name UTXD - UART Transmitter Register */
  35550. #define UART_UTXD_TX_DATA_MASK (0xFFU)
  35551. #define UART_UTXD_TX_DATA_SHIFT (0U)
  35552. #define UART_UTXD_TX_DATA(x) (((uint32_t)(((uint32_t)(x)) << UART_UTXD_TX_DATA_SHIFT)) & UART_UTXD_TX_DATA_MASK)
  35553. /*! @name UCR1 - UART Control Register 1 */
  35554. #define UART_UCR1_UARTEN_MASK (0x1U)
  35555. #define UART_UCR1_UARTEN_SHIFT (0U)
  35556. #define UART_UCR1_UARTEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_UARTEN_SHIFT)) & UART_UCR1_UARTEN_MASK)
  35557. #define UART_UCR1_DOZE_MASK (0x2U)
  35558. #define UART_UCR1_DOZE_SHIFT (1U)
  35559. #define UART_UCR1_DOZE(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_DOZE_SHIFT)) & UART_UCR1_DOZE_MASK)
  35560. #define UART_UCR1_ATDMAEN_MASK (0x4U)
  35561. #define UART_UCR1_ATDMAEN_SHIFT (2U)
  35562. #define UART_UCR1_ATDMAEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_ATDMAEN_SHIFT)) & UART_UCR1_ATDMAEN_MASK)
  35563. #define UART_UCR1_TXDMAEN_MASK (0x8U)
  35564. #define UART_UCR1_TXDMAEN_SHIFT (3U)
  35565. #define UART_UCR1_TXDMAEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_TXDMAEN_SHIFT)) & UART_UCR1_TXDMAEN_MASK)
  35566. #define UART_UCR1_SNDBRK_MASK (0x10U)
  35567. #define UART_UCR1_SNDBRK_SHIFT (4U)
  35568. #define UART_UCR1_SNDBRK(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_SNDBRK_SHIFT)) & UART_UCR1_SNDBRK_MASK)
  35569. #define UART_UCR1_RTSDEN_MASK (0x20U)
  35570. #define UART_UCR1_RTSDEN_SHIFT (5U)
  35571. #define UART_UCR1_RTSDEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_RTSDEN_SHIFT)) & UART_UCR1_RTSDEN_MASK)
  35572. #define UART_UCR1_TXMPTYEN_MASK (0x40U)
  35573. #define UART_UCR1_TXMPTYEN_SHIFT (6U)
  35574. #define UART_UCR1_TXMPTYEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_TXMPTYEN_SHIFT)) & UART_UCR1_TXMPTYEN_MASK)
  35575. #define UART_UCR1_IREN_MASK (0x80U)
  35576. #define UART_UCR1_IREN_SHIFT (7U)
  35577. #define UART_UCR1_IREN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_IREN_SHIFT)) & UART_UCR1_IREN_MASK)
  35578. #define UART_UCR1_RXDMAEN_MASK (0x100U)
  35579. #define UART_UCR1_RXDMAEN_SHIFT (8U)
  35580. #define UART_UCR1_RXDMAEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_RXDMAEN_SHIFT)) & UART_UCR1_RXDMAEN_MASK)
  35581. #define UART_UCR1_RRDYEN_MASK (0x200U)
  35582. #define UART_UCR1_RRDYEN_SHIFT (9U)
  35583. #define UART_UCR1_RRDYEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_RRDYEN_SHIFT)) & UART_UCR1_RRDYEN_MASK)
  35584. #define UART_UCR1_ICD_MASK (0xC00U)
  35585. #define UART_UCR1_ICD_SHIFT (10U)
  35586. #define UART_UCR1_ICD(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_ICD_SHIFT)) & UART_UCR1_ICD_MASK)
  35587. #define UART_UCR1_IDEN_MASK (0x1000U)
  35588. #define UART_UCR1_IDEN_SHIFT (12U)
  35589. #define UART_UCR1_IDEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_IDEN_SHIFT)) & UART_UCR1_IDEN_MASK)
  35590. #define UART_UCR1_TRDYEN_MASK (0x2000U)
  35591. #define UART_UCR1_TRDYEN_SHIFT (13U)
  35592. #define UART_UCR1_TRDYEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_TRDYEN_SHIFT)) & UART_UCR1_TRDYEN_MASK)
  35593. #define UART_UCR1_ADBR_MASK (0x4000U)
  35594. #define UART_UCR1_ADBR_SHIFT (14U)
  35595. #define UART_UCR1_ADBR(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_ADBR_SHIFT)) & UART_UCR1_ADBR_MASK)
  35596. #define UART_UCR1_ADEN_MASK (0x8000U)
  35597. #define UART_UCR1_ADEN_SHIFT (15U)
  35598. #define UART_UCR1_ADEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR1_ADEN_SHIFT)) & UART_UCR1_ADEN_MASK)
  35599. /*! @name UCR2 - UART Control Register 2 */
  35600. #define UART_UCR2_SRST_MASK (0x1U)
  35601. #define UART_UCR2_SRST_SHIFT (0U)
  35602. #define UART_UCR2_SRST(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_SRST_SHIFT)) & UART_UCR2_SRST_MASK)
  35603. #define UART_UCR2_RXEN_MASK (0x2U)
  35604. #define UART_UCR2_RXEN_SHIFT (1U)
  35605. #define UART_UCR2_RXEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_RXEN_SHIFT)) & UART_UCR2_RXEN_MASK)
  35606. #define UART_UCR2_TXEN_MASK (0x4U)
  35607. #define UART_UCR2_TXEN_SHIFT (2U)
  35608. #define UART_UCR2_TXEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_TXEN_SHIFT)) & UART_UCR2_TXEN_MASK)
  35609. #define UART_UCR2_ATEN_MASK (0x8U)
  35610. #define UART_UCR2_ATEN_SHIFT (3U)
  35611. #define UART_UCR2_ATEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_ATEN_SHIFT)) & UART_UCR2_ATEN_MASK)
  35612. #define UART_UCR2_RTSEN_MASK (0x10U)
  35613. #define UART_UCR2_RTSEN_SHIFT (4U)
  35614. #define UART_UCR2_RTSEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_RTSEN_SHIFT)) & UART_UCR2_RTSEN_MASK)
  35615. #define UART_UCR2_WS_MASK (0x20U)
  35616. #define UART_UCR2_WS_SHIFT (5U)
  35617. #define UART_UCR2_WS(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_WS_SHIFT)) & UART_UCR2_WS_MASK)
  35618. #define UART_UCR2_STPB_MASK (0x40U)
  35619. #define UART_UCR2_STPB_SHIFT (6U)
  35620. #define UART_UCR2_STPB(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_STPB_SHIFT)) & UART_UCR2_STPB_MASK)
  35621. #define UART_UCR2_PROE_MASK (0x80U)
  35622. #define UART_UCR2_PROE_SHIFT (7U)
  35623. #define UART_UCR2_PROE(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_PROE_SHIFT)) & UART_UCR2_PROE_MASK)
  35624. #define UART_UCR2_PREN_MASK (0x100U)
  35625. #define UART_UCR2_PREN_SHIFT (8U)
  35626. #define UART_UCR2_PREN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_PREN_SHIFT)) & UART_UCR2_PREN_MASK)
  35627. #define UART_UCR2_RTEC_MASK (0x600U)
  35628. #define UART_UCR2_RTEC_SHIFT (9U)
  35629. #define UART_UCR2_RTEC(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_RTEC_SHIFT)) & UART_UCR2_RTEC_MASK)
  35630. #define UART_UCR2_ESCEN_MASK (0x800U)
  35631. #define UART_UCR2_ESCEN_SHIFT (11U)
  35632. #define UART_UCR2_ESCEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_ESCEN_SHIFT)) & UART_UCR2_ESCEN_MASK)
  35633. #define UART_UCR2_CTS_MASK (0x1000U)
  35634. #define UART_UCR2_CTS_SHIFT (12U)
  35635. #define UART_UCR2_CTS(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_CTS_SHIFT)) & UART_UCR2_CTS_MASK)
  35636. #define UART_UCR2_CTSC_MASK (0x2000U)
  35637. #define UART_UCR2_CTSC_SHIFT (13U)
  35638. #define UART_UCR2_CTSC(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_CTSC_SHIFT)) & UART_UCR2_CTSC_MASK)
  35639. #define UART_UCR2_IRTS_MASK (0x4000U)
  35640. #define UART_UCR2_IRTS_SHIFT (14U)
  35641. #define UART_UCR2_IRTS(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_IRTS_SHIFT)) & UART_UCR2_IRTS_MASK)
  35642. #define UART_UCR2_ESCI_MASK (0x8000U)
  35643. #define UART_UCR2_ESCI_SHIFT (15U)
  35644. #define UART_UCR2_ESCI(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR2_ESCI_SHIFT)) & UART_UCR2_ESCI_MASK)
  35645. /*! @name UCR3 - UART Control Register 3 */
  35646. #define UART_UCR3_ACIEN_MASK (0x1U)
  35647. #define UART_UCR3_ACIEN_SHIFT (0U)
  35648. #define UART_UCR3_ACIEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_ACIEN_SHIFT)) & UART_UCR3_ACIEN_MASK)
  35649. #define UART_UCR3_INVT_MASK (0x2U)
  35650. #define UART_UCR3_INVT_SHIFT (1U)
  35651. #define UART_UCR3_INVT(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_INVT_SHIFT)) & UART_UCR3_INVT_MASK)
  35652. #define UART_UCR3_RXDMUXSEL_MASK (0x4U)
  35653. #define UART_UCR3_RXDMUXSEL_SHIFT (2U)
  35654. #define UART_UCR3_RXDMUXSEL(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_RXDMUXSEL_SHIFT)) & UART_UCR3_RXDMUXSEL_MASK)
  35655. #define UART_UCR3_DTRDEN_MASK (0x8U)
  35656. #define UART_UCR3_DTRDEN_SHIFT (3U)
  35657. #define UART_UCR3_DTRDEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_DTRDEN_SHIFT)) & UART_UCR3_DTRDEN_MASK)
  35658. #define UART_UCR3_AWAKEN_MASK (0x10U)
  35659. #define UART_UCR3_AWAKEN_SHIFT (4U)
  35660. #define UART_UCR3_AWAKEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_AWAKEN_SHIFT)) & UART_UCR3_AWAKEN_MASK)
  35661. #define UART_UCR3_AIRINTEN_MASK (0x20U)
  35662. #define UART_UCR3_AIRINTEN_SHIFT (5U)
  35663. #define UART_UCR3_AIRINTEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_AIRINTEN_SHIFT)) & UART_UCR3_AIRINTEN_MASK)
  35664. #define UART_UCR3_RXDSEN_MASK (0x40U)
  35665. #define UART_UCR3_RXDSEN_SHIFT (6U)
  35666. #define UART_UCR3_RXDSEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_RXDSEN_SHIFT)) & UART_UCR3_RXDSEN_MASK)
  35667. #define UART_UCR3_ADNIMP_MASK (0x80U)
  35668. #define UART_UCR3_ADNIMP_SHIFT (7U)
  35669. #define UART_UCR3_ADNIMP(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_ADNIMP_SHIFT)) & UART_UCR3_ADNIMP_MASK)
  35670. #define UART_UCR3_RI_MASK (0x100U)
  35671. #define UART_UCR3_RI_SHIFT (8U)
  35672. #define UART_UCR3_RI(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_RI_SHIFT)) & UART_UCR3_RI_MASK)
  35673. #define UART_UCR3_DCD_MASK (0x200U)
  35674. #define UART_UCR3_DCD_SHIFT (9U)
  35675. #define UART_UCR3_DCD(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_DCD_SHIFT)) & UART_UCR3_DCD_MASK)
  35676. #define UART_UCR3_DSR_MASK (0x400U)
  35677. #define UART_UCR3_DSR_SHIFT (10U)
  35678. #define UART_UCR3_DSR(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_DSR_SHIFT)) & UART_UCR3_DSR_MASK)
  35679. #define UART_UCR3_FRAERREN_MASK (0x800U)
  35680. #define UART_UCR3_FRAERREN_SHIFT (11U)
  35681. #define UART_UCR3_FRAERREN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_FRAERREN_SHIFT)) & UART_UCR3_FRAERREN_MASK)
  35682. #define UART_UCR3_PARERREN_MASK (0x1000U)
  35683. #define UART_UCR3_PARERREN_SHIFT (12U)
  35684. #define UART_UCR3_PARERREN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_PARERREN_SHIFT)) & UART_UCR3_PARERREN_MASK)
  35685. #define UART_UCR3_DTREN_MASK (0x2000U)
  35686. #define UART_UCR3_DTREN_SHIFT (13U)
  35687. #define UART_UCR3_DTREN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_DTREN_SHIFT)) & UART_UCR3_DTREN_MASK)
  35688. #define UART_UCR3_DPEC_MASK (0xC000U)
  35689. #define UART_UCR3_DPEC_SHIFT (14U)
  35690. #define UART_UCR3_DPEC(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR3_DPEC_SHIFT)) & UART_UCR3_DPEC_MASK)
  35691. /*! @name UCR4 - UART Control Register 4 */
  35692. #define UART_UCR4_DREN_MASK (0x1U)
  35693. #define UART_UCR4_DREN_SHIFT (0U)
  35694. #define UART_UCR4_DREN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_DREN_SHIFT)) & UART_UCR4_DREN_MASK)
  35695. #define UART_UCR4_OREN_MASK (0x2U)
  35696. #define UART_UCR4_OREN_SHIFT (1U)
  35697. #define UART_UCR4_OREN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_OREN_SHIFT)) & UART_UCR4_OREN_MASK)
  35698. #define UART_UCR4_BKEN_MASK (0x4U)
  35699. #define UART_UCR4_BKEN_SHIFT (2U)
  35700. #define UART_UCR4_BKEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_BKEN_SHIFT)) & UART_UCR4_BKEN_MASK)
  35701. #define UART_UCR4_TCEN_MASK (0x8U)
  35702. #define UART_UCR4_TCEN_SHIFT (3U)
  35703. #define UART_UCR4_TCEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_TCEN_SHIFT)) & UART_UCR4_TCEN_MASK)
  35704. #define UART_UCR4_LPBYP_MASK (0x10U)
  35705. #define UART_UCR4_LPBYP_SHIFT (4U)
  35706. #define UART_UCR4_LPBYP(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_LPBYP_SHIFT)) & UART_UCR4_LPBYP_MASK)
  35707. #define UART_UCR4_IRSC_MASK (0x20U)
  35708. #define UART_UCR4_IRSC_SHIFT (5U)
  35709. #define UART_UCR4_IRSC(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_IRSC_SHIFT)) & UART_UCR4_IRSC_MASK)
  35710. #define UART_UCR4_IDDMAEN_MASK (0x40U)
  35711. #define UART_UCR4_IDDMAEN_SHIFT (6U)
  35712. #define UART_UCR4_IDDMAEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_IDDMAEN_SHIFT)) & UART_UCR4_IDDMAEN_MASK)
  35713. #define UART_UCR4_WKEN_MASK (0x80U)
  35714. #define UART_UCR4_WKEN_SHIFT (7U)
  35715. #define UART_UCR4_WKEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_WKEN_SHIFT)) & UART_UCR4_WKEN_MASK)
  35716. #define UART_UCR4_ENIRI_MASK (0x100U)
  35717. #define UART_UCR4_ENIRI_SHIFT (8U)
  35718. #define UART_UCR4_ENIRI(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_ENIRI_SHIFT)) & UART_UCR4_ENIRI_MASK)
  35719. #define UART_UCR4_INVR_MASK (0x200U)
  35720. #define UART_UCR4_INVR_SHIFT (9U)
  35721. #define UART_UCR4_INVR(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_INVR_SHIFT)) & UART_UCR4_INVR_MASK)
  35722. #define UART_UCR4_CTSTL_MASK (0xFC00U)
  35723. #define UART_UCR4_CTSTL_SHIFT (10U)
  35724. #define UART_UCR4_CTSTL(x) (((uint32_t)(((uint32_t)(x)) << UART_UCR4_CTSTL_SHIFT)) & UART_UCR4_CTSTL_MASK)
  35725. /*! @name UFCR - UART FIFO Control Register */
  35726. #define UART_UFCR_RXTL_MASK (0x3FU)
  35727. #define UART_UFCR_RXTL_SHIFT (0U)
  35728. #define UART_UFCR_RXTL(x) (((uint32_t)(((uint32_t)(x)) << UART_UFCR_RXTL_SHIFT)) & UART_UFCR_RXTL_MASK)
  35729. #define UART_UFCR_DCEDTE_MASK (0x40U)
  35730. #define UART_UFCR_DCEDTE_SHIFT (6U)
  35731. #define UART_UFCR_DCEDTE(x) (((uint32_t)(((uint32_t)(x)) << UART_UFCR_DCEDTE_SHIFT)) & UART_UFCR_DCEDTE_MASK)
  35732. #define UART_UFCR_RFDIV_MASK (0x380U)
  35733. #define UART_UFCR_RFDIV_SHIFT (7U)
  35734. #define UART_UFCR_RFDIV(x) (((uint32_t)(((uint32_t)(x)) << UART_UFCR_RFDIV_SHIFT)) & UART_UFCR_RFDIV_MASK)
  35735. #define UART_UFCR_TXTL_MASK (0xFC00U)
  35736. #define UART_UFCR_TXTL_SHIFT (10U)
  35737. #define UART_UFCR_TXTL(x) (((uint32_t)(((uint32_t)(x)) << UART_UFCR_TXTL_SHIFT)) & UART_UFCR_TXTL_MASK)
  35738. /*! @name USR1 - UART Status Register 1 */
  35739. #define UART_USR1_SAD_MASK (0x8U)
  35740. #define UART_USR1_SAD_SHIFT (3U)
  35741. #define UART_USR1_SAD(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_SAD_SHIFT)) & UART_USR1_SAD_MASK)
  35742. #define UART_USR1_AWAKE_MASK (0x10U)
  35743. #define UART_USR1_AWAKE_SHIFT (4U)
  35744. #define UART_USR1_AWAKE(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_AWAKE_SHIFT)) & UART_USR1_AWAKE_MASK)
  35745. #define UART_USR1_AIRINT_MASK (0x20U)
  35746. #define UART_USR1_AIRINT_SHIFT (5U)
  35747. #define UART_USR1_AIRINT(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_AIRINT_SHIFT)) & UART_USR1_AIRINT_MASK)
  35748. #define UART_USR1_RXDS_MASK (0x40U)
  35749. #define UART_USR1_RXDS_SHIFT (6U)
  35750. #define UART_USR1_RXDS(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_RXDS_SHIFT)) & UART_USR1_RXDS_MASK)
  35751. #define UART_USR1_DTRD_MASK (0x80U)
  35752. #define UART_USR1_DTRD_SHIFT (7U)
  35753. #define UART_USR1_DTRD(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_DTRD_SHIFT)) & UART_USR1_DTRD_MASK)
  35754. #define UART_USR1_AGTIM_MASK (0x100U)
  35755. #define UART_USR1_AGTIM_SHIFT (8U)
  35756. #define UART_USR1_AGTIM(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_AGTIM_SHIFT)) & UART_USR1_AGTIM_MASK)
  35757. #define UART_USR1_RRDY_MASK (0x200U)
  35758. #define UART_USR1_RRDY_SHIFT (9U)
  35759. #define UART_USR1_RRDY(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_RRDY_SHIFT)) & UART_USR1_RRDY_MASK)
  35760. #define UART_USR1_FRAMERR_MASK (0x400U)
  35761. #define UART_USR1_FRAMERR_SHIFT (10U)
  35762. #define UART_USR1_FRAMERR(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_FRAMERR_SHIFT)) & UART_USR1_FRAMERR_MASK)
  35763. #define UART_USR1_ESCF_MASK (0x800U)
  35764. #define UART_USR1_ESCF_SHIFT (11U)
  35765. #define UART_USR1_ESCF(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_ESCF_SHIFT)) & UART_USR1_ESCF_MASK)
  35766. #define UART_USR1_RTSD_MASK (0x1000U)
  35767. #define UART_USR1_RTSD_SHIFT (12U)
  35768. #define UART_USR1_RTSD(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_RTSD_SHIFT)) & UART_USR1_RTSD_MASK)
  35769. #define UART_USR1_TRDY_MASK (0x2000U)
  35770. #define UART_USR1_TRDY_SHIFT (13U)
  35771. #define UART_USR1_TRDY(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_TRDY_SHIFT)) & UART_USR1_TRDY_MASK)
  35772. #define UART_USR1_RTSS_MASK (0x4000U)
  35773. #define UART_USR1_RTSS_SHIFT (14U)
  35774. #define UART_USR1_RTSS(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_RTSS_SHIFT)) & UART_USR1_RTSS_MASK)
  35775. #define UART_USR1_PARITYERR_MASK (0x8000U)
  35776. #define UART_USR1_PARITYERR_SHIFT (15U)
  35777. #define UART_USR1_PARITYERR(x) (((uint32_t)(((uint32_t)(x)) << UART_USR1_PARITYERR_SHIFT)) & UART_USR1_PARITYERR_MASK)
  35778. /*! @name USR2 - UART Status Register 2 */
  35779. #define UART_USR2_RDR_MASK (0x1U)
  35780. #define UART_USR2_RDR_SHIFT (0U)
  35781. #define UART_USR2_RDR(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_RDR_SHIFT)) & UART_USR2_RDR_MASK)
  35782. #define UART_USR2_ORE_MASK (0x2U)
  35783. #define UART_USR2_ORE_SHIFT (1U)
  35784. #define UART_USR2_ORE(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_ORE_SHIFT)) & UART_USR2_ORE_MASK)
  35785. #define UART_USR2_BRCD_MASK (0x4U)
  35786. #define UART_USR2_BRCD_SHIFT (2U)
  35787. #define UART_USR2_BRCD(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_BRCD_SHIFT)) & UART_USR2_BRCD_MASK)
  35788. #define UART_USR2_TXDC_MASK (0x8U)
  35789. #define UART_USR2_TXDC_SHIFT (3U)
  35790. #define UART_USR2_TXDC(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_TXDC_SHIFT)) & UART_USR2_TXDC_MASK)
  35791. #define UART_USR2_RTSF_MASK (0x10U)
  35792. #define UART_USR2_RTSF_SHIFT (4U)
  35793. #define UART_USR2_RTSF(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_RTSF_SHIFT)) & UART_USR2_RTSF_MASK)
  35794. #define UART_USR2_DCDIN_MASK (0x20U)
  35795. #define UART_USR2_DCDIN_SHIFT (5U)
  35796. #define UART_USR2_DCDIN(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_DCDIN_SHIFT)) & UART_USR2_DCDIN_MASK)
  35797. #define UART_USR2_DCDDELT_MASK (0x40U)
  35798. #define UART_USR2_DCDDELT_SHIFT (6U)
  35799. #define UART_USR2_DCDDELT(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_DCDDELT_SHIFT)) & UART_USR2_DCDDELT_MASK)
  35800. #define UART_USR2_WAKE_MASK (0x80U)
  35801. #define UART_USR2_WAKE_SHIFT (7U)
  35802. #define UART_USR2_WAKE(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_WAKE_SHIFT)) & UART_USR2_WAKE_MASK)
  35803. #define UART_USR2_IRINT_MASK (0x100U)
  35804. #define UART_USR2_IRINT_SHIFT (8U)
  35805. #define UART_USR2_IRINT(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_IRINT_SHIFT)) & UART_USR2_IRINT_MASK)
  35806. #define UART_USR2_RIIN_MASK (0x200U)
  35807. #define UART_USR2_RIIN_SHIFT (9U)
  35808. #define UART_USR2_RIIN(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_RIIN_SHIFT)) & UART_USR2_RIIN_MASK)
  35809. #define UART_USR2_RIDELT_MASK (0x400U)
  35810. #define UART_USR2_RIDELT_SHIFT (10U)
  35811. #define UART_USR2_RIDELT(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_RIDELT_SHIFT)) & UART_USR2_RIDELT_MASK)
  35812. #define UART_USR2_ACST_MASK (0x800U)
  35813. #define UART_USR2_ACST_SHIFT (11U)
  35814. #define UART_USR2_ACST(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_ACST_SHIFT)) & UART_USR2_ACST_MASK)
  35815. #define UART_USR2_IDLE_MASK (0x1000U)
  35816. #define UART_USR2_IDLE_SHIFT (12U)
  35817. #define UART_USR2_IDLE(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_IDLE_SHIFT)) & UART_USR2_IDLE_MASK)
  35818. #define UART_USR2_DTRF_MASK (0x2000U)
  35819. #define UART_USR2_DTRF_SHIFT (13U)
  35820. #define UART_USR2_DTRF(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_DTRF_SHIFT)) & UART_USR2_DTRF_MASK)
  35821. #define UART_USR2_TXFE_MASK (0x4000U)
  35822. #define UART_USR2_TXFE_SHIFT (14U)
  35823. #define UART_USR2_TXFE(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_TXFE_SHIFT)) & UART_USR2_TXFE_MASK)
  35824. #define UART_USR2_ADET_MASK (0x8000U)
  35825. #define UART_USR2_ADET_SHIFT (15U)
  35826. #define UART_USR2_ADET(x) (((uint32_t)(((uint32_t)(x)) << UART_USR2_ADET_SHIFT)) & UART_USR2_ADET_MASK)
  35827. /*! @name UESC - UART Escape Character Register */
  35828. #define UART_UESC_ESC_CHAR_MASK (0xFFU)
  35829. #define UART_UESC_ESC_CHAR_SHIFT (0U)
  35830. #define UART_UESC_ESC_CHAR(x) (((uint32_t)(((uint32_t)(x)) << UART_UESC_ESC_CHAR_SHIFT)) & UART_UESC_ESC_CHAR_MASK)
  35831. /*! @name UTIM - UART Escape Timer Register */
  35832. #define UART_UTIM_TIM_MASK (0xFFFU)
  35833. #define UART_UTIM_TIM_SHIFT (0U)
  35834. #define UART_UTIM_TIM(x) (((uint32_t)(((uint32_t)(x)) << UART_UTIM_TIM_SHIFT)) & UART_UTIM_TIM_MASK)
  35835. /*! @name UBIR - UART BRM Incremental Register */
  35836. #define UART_UBIR_INC_MASK (0xFFFFU)
  35837. #define UART_UBIR_INC_SHIFT (0U)
  35838. #define UART_UBIR_INC(x) (((uint32_t)(((uint32_t)(x)) << UART_UBIR_INC_SHIFT)) & UART_UBIR_INC_MASK)
  35839. /*! @name UBMR - UART BRM Modulator Register */
  35840. #define UART_UBMR_MOD_MASK (0xFFFFU)
  35841. #define UART_UBMR_MOD_SHIFT (0U)
  35842. #define UART_UBMR_MOD(x) (((uint32_t)(((uint32_t)(x)) << UART_UBMR_MOD_SHIFT)) & UART_UBMR_MOD_MASK)
  35843. /*! @name UBRC - UART Baud Rate Count Register */
  35844. #define UART_UBRC_BCNT_MASK (0xFFFFU)
  35845. #define UART_UBRC_BCNT_SHIFT (0U)
  35846. #define UART_UBRC_BCNT(x) (((uint32_t)(((uint32_t)(x)) << UART_UBRC_BCNT_SHIFT)) & UART_UBRC_BCNT_MASK)
  35847. /*! @name ONEMS - UART One Millisecond Register */
  35848. #define UART_ONEMS_ONEMS_MASK (0xFFFFFFU)
  35849. #define UART_ONEMS_ONEMS_SHIFT (0U)
  35850. #define UART_ONEMS_ONEMS(x) (((uint32_t)(((uint32_t)(x)) << UART_ONEMS_ONEMS_SHIFT)) & UART_ONEMS_ONEMS_MASK)
  35851. /*! @name UTS - UART Test Register */
  35852. #define UART_UTS_SOFTRST_MASK (0x1U)
  35853. #define UART_UTS_SOFTRST_SHIFT (0U)
  35854. #define UART_UTS_SOFTRST(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_SOFTRST_SHIFT)) & UART_UTS_SOFTRST_MASK)
  35855. #define UART_UTS_RXFULL_MASK (0x8U)
  35856. #define UART_UTS_RXFULL_SHIFT (3U)
  35857. #define UART_UTS_RXFULL(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_RXFULL_SHIFT)) & UART_UTS_RXFULL_MASK)
  35858. #define UART_UTS_TXFULL_MASK (0x10U)
  35859. #define UART_UTS_TXFULL_SHIFT (4U)
  35860. #define UART_UTS_TXFULL(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_TXFULL_SHIFT)) & UART_UTS_TXFULL_MASK)
  35861. #define UART_UTS_RXEMPTY_MASK (0x20U)
  35862. #define UART_UTS_RXEMPTY_SHIFT (5U)
  35863. #define UART_UTS_RXEMPTY(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_RXEMPTY_SHIFT)) & UART_UTS_RXEMPTY_MASK)
  35864. #define UART_UTS_TXEMPTY_MASK (0x40U)
  35865. #define UART_UTS_TXEMPTY_SHIFT (6U)
  35866. #define UART_UTS_TXEMPTY(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_TXEMPTY_SHIFT)) & UART_UTS_TXEMPTY_MASK)
  35867. #define UART_UTS_RXDBG_MASK (0x200U)
  35868. #define UART_UTS_RXDBG_SHIFT (9U)
  35869. #define UART_UTS_RXDBG(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_RXDBG_SHIFT)) & UART_UTS_RXDBG_MASK)
  35870. #define UART_UTS_LOOPIR_MASK (0x400U)
  35871. #define UART_UTS_LOOPIR_SHIFT (10U)
  35872. #define UART_UTS_LOOPIR(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_LOOPIR_SHIFT)) & UART_UTS_LOOPIR_MASK)
  35873. #define UART_UTS_DBGEN_MASK (0x800U)
  35874. #define UART_UTS_DBGEN_SHIFT (11U)
  35875. #define UART_UTS_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_DBGEN_SHIFT)) & UART_UTS_DBGEN_MASK)
  35876. #define UART_UTS_LOOP_MASK (0x1000U)
  35877. #define UART_UTS_LOOP_SHIFT (12U)
  35878. #define UART_UTS_LOOP(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_LOOP_SHIFT)) & UART_UTS_LOOP_MASK)
  35879. #define UART_UTS_FRCPERR_MASK (0x2000U)
  35880. #define UART_UTS_FRCPERR_SHIFT (13U)
  35881. #define UART_UTS_FRCPERR(x) (((uint32_t)(((uint32_t)(x)) << UART_UTS_FRCPERR_SHIFT)) & UART_UTS_FRCPERR_MASK)
  35882. /*! @name UMCR - UART RS-485 Mode Control Register */
  35883. #define UART_UMCR_MDEN_MASK (0x1U)
  35884. #define UART_UMCR_MDEN_SHIFT (0U)
  35885. #define UART_UMCR_MDEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UMCR_MDEN_SHIFT)) & UART_UMCR_MDEN_MASK)
  35886. #define UART_UMCR_SLAM_MASK (0x2U)
  35887. #define UART_UMCR_SLAM_SHIFT (1U)
  35888. #define UART_UMCR_SLAM(x) (((uint32_t)(((uint32_t)(x)) << UART_UMCR_SLAM_SHIFT)) & UART_UMCR_SLAM_MASK)
  35889. #define UART_UMCR_TXB8_MASK (0x4U)
  35890. #define UART_UMCR_TXB8_SHIFT (2U)
  35891. #define UART_UMCR_TXB8(x) (((uint32_t)(((uint32_t)(x)) << UART_UMCR_TXB8_SHIFT)) & UART_UMCR_TXB8_MASK)
  35892. #define UART_UMCR_SADEN_MASK (0x8U)
  35893. #define UART_UMCR_SADEN_SHIFT (3U)
  35894. #define UART_UMCR_SADEN(x) (((uint32_t)(((uint32_t)(x)) << UART_UMCR_SADEN_SHIFT)) & UART_UMCR_SADEN_MASK)
  35895. #define UART_UMCR_SLADDR_MASK (0xFF00U)
  35896. #define UART_UMCR_SLADDR_SHIFT (8U)
  35897. #define UART_UMCR_SLADDR(x) (((uint32_t)(((uint32_t)(x)) << UART_UMCR_SLADDR_SHIFT)) & UART_UMCR_SLADDR_MASK)
  35898. /*!
  35899. * @}
  35900. */ /* end of group UART_Register_Masks */
  35901. /* UART - Peripheral instance base addresses */
  35902. /** Peripheral UART1 base address */
  35903. #define UART1_BASE (0x2020000u)
  35904. /** Peripheral UART1 base pointer */
  35905. #define UART1 ((UART_Type *)UART1_BASE)
  35906. /** Peripheral UART2 base address */
  35907. #define UART2_BASE (0x21E8000u)
  35908. /** Peripheral UART2 base pointer */
  35909. #define UART2 ((UART_Type *)UART2_BASE)
  35910. /** Peripheral UART3 base address */
  35911. #define UART3_BASE (0x21EC000u)
  35912. /** Peripheral UART3 base pointer */
  35913. #define UART3 ((UART_Type *)UART3_BASE)
  35914. /** Peripheral UART4 base address */
  35915. #define UART4_BASE (0x21F0000u)
  35916. /** Peripheral UART4 base pointer */
  35917. #define UART4 ((UART_Type *)UART4_BASE)
  35918. /** Peripheral UART5 base address */
  35919. #define UART5_BASE (0x21F4000u)
  35920. /** Peripheral UART5 base pointer */
  35921. #define UART5 ((UART_Type *)UART5_BASE)
  35922. /** Peripheral UART6 base address */
  35923. #define UART6_BASE (0x21FC000u)
  35924. /** Peripheral UART6 base pointer */
  35925. #define UART6 ((UART_Type *)UART6_BASE)
  35926. /** Peripheral UART7 base address */
  35927. #define UART7_BASE (0x2018000u)
  35928. /** Peripheral UART7 base pointer */
  35929. #define UART7 ((UART_Type *)UART7_BASE)
  35930. /** Peripheral UART8 base address */
  35931. #define UART8_BASE (0x2288000u)
  35932. /** Peripheral UART8 base pointer */
  35933. #define UART8 ((UART_Type *)UART8_BASE)
  35934. /** Array initializer of UART peripheral base addresses */
  35935. #define UART_BASE_ADDRS { 0u, UART1_BASE, UART2_BASE, UART3_BASE, UART4_BASE, UART5_BASE, UART6_BASE, UART7_BASE, UART8_BASE }
  35936. /** Array initializer of UART peripheral base pointers */
  35937. #define UART_BASE_PTRS { (UART_Type *)0u, UART1, UART2, UART3, UART4, UART5, UART6, UART7, UART8 }
  35938. /** Interrupt vectors for the UART peripheral type */
  35939. #define UART_IRQS { NotAvail_IRQn, UART1_IRQn, UART2_IRQn, UART3_IRQn, UART4_IRQn, UART5_IRQn, UART6_IRQn, UART7_IRQn, UART8_IRQn }
  35940. /*!
  35941. * @}
  35942. */ /* end of group UART_Peripheral_Access_Layer */
  35943. /* ----------------------------------------------------------------------------
  35944. -- USB Peripheral Access Layer
  35945. ---------------------------------------------------------------------------- */
  35946. /*!
  35947. * @addtogroup USB_Peripheral_Access_Layer USB Peripheral Access Layer
  35948. * @{
  35949. */
  35950. /** USB - Register Layout Typedef */
  35951. typedef struct {
  35952. __I uint32_t ID; /**< Identification register, offset: 0x0 */
  35953. __I uint32_t HWGENERAL; /**< Hardware General, offset: 0x4 */
  35954. __I uint32_t HWHOST; /**< Host Hardware Parameters, offset: 0x8 */
  35955. __I uint32_t HWDEVICE; /**< Device Hardware Parameters, offset: 0xC */
  35956. __I uint32_t HWTXBUF; /**< TX Buffer Hardware Parameters, offset: 0x10 */
  35957. __I uint32_t HWRXBUF; /**< RX Buffer Hardware Parameters, offset: 0x14 */
  35958. uint8_t RESERVED_0[104];
  35959. __IO uint32_t GPTIMER0LD; /**< General Purpose Timer #0 Load, offset: 0x80 */
  35960. __IO uint32_t GPTIMER0CTRL; /**< General Purpose Timer #0 Controller, offset: 0x84 */
  35961. __IO uint32_t GPTIMER1LD; /**< General Purpose Timer #1 Load, offset: 0x88 */
  35962. __IO uint32_t GPTIMER1CTRL; /**< General Purpose Timer #1 Controller, offset: 0x8C */
  35963. __IO uint32_t SBUSCFG; /**< System Bus Config, offset: 0x90 */
  35964. uint8_t RESERVED_1[108];
  35965. __I uint8_t CAPLENGTH; /**< Capability Registers Length, offset: 0x100 */
  35966. uint8_t RESERVED_2[1];
  35967. __I uint16_t HCIVERSION; /**< Host Controller Interface Version, offset: 0x102 */
  35968. __I uint32_t HCSPARAMS; /**< Host Controller Structural Parameters, offset: 0x104 */
  35969. __I uint32_t HCCPARAMS; /**< Host Controller Capability Parameters, offset: 0x108 */
  35970. uint8_t RESERVED_3[20];
  35971. __I uint16_t DCIVERSION; /**< Device Controller Interface Version, offset: 0x120 */
  35972. uint8_t RESERVED_4[2];
  35973. __I uint32_t DCCPARAMS; /**< Device Controller Capability Parameters, offset: 0x124 */
  35974. uint8_t RESERVED_5[24];
  35975. __IO uint32_t USBCMD; /**< USB Command Register, offset: 0x140 */
  35976. __IO uint32_t USBSTS; /**< USB Status Register, offset: 0x144 */
  35977. __IO uint32_t USBINTR; /**< Interrupt Enable Register, offset: 0x148 */
  35978. __IO uint32_t FRINDEX; /**< USB Frame Index, offset: 0x14C */
  35979. uint8_t RESERVED_6[4];
  35980. union { /* offset: 0x154 */
  35981. __IO uint32_t DEVICEADDR; /**< Device Address, offset: 0x154 */
  35982. __IO uint32_t PERIODICLISTBASE; /**< Frame List Base Address, offset: 0x154 */
  35983. };
  35984. union { /* offset: 0x158 */
  35985. __IO uint32_t ASYNCLISTADDR; /**< Next Asynch. Address, offset: 0x158 */
  35986. __IO uint32_t ENDPTLISTADDR; /**< Endpoint List Address, offset: 0x158 */
  35987. };
  35988. uint8_t RESERVED_7[4];
  35989. __IO uint32_t BURSTSIZE; /**< Programmable Burst Size, offset: 0x160 */
  35990. __IO uint32_t TXFILLTUNING; /**< TX FIFO Fill Tuning, offset: 0x164 */
  35991. uint8_t RESERVED_8[16];
  35992. __IO uint32_t ENDPTNAK; /**< Endpoint NAK, offset: 0x178 */
  35993. __IO uint32_t ENDPTNAKEN; /**< Endpoint NAK Enable, offset: 0x17C */
  35994. __I uint32_t CONFIGFLAG; /**< Configure Flag Register, offset: 0x180 */
  35995. __IO uint32_t PORTSC1; /**< Port Status & Control, offset: 0x184 */
  35996. uint8_t RESERVED_9[28];
  35997. __IO uint32_t OTGSC; /**< On-The-Go Status & control, offset: 0x1A4 */
  35998. __IO uint32_t USBMODE; /**< USB Device Mode, offset: 0x1A8 */
  35999. __IO uint32_t ENDPTSETUPSTAT; /**< Endpoint Setup Status, offset: 0x1AC */
  36000. __IO uint32_t ENDPTPRIME; /**< Endpoint Prime, offset: 0x1B0 */
  36001. __IO uint32_t ENDPTFLUSH; /**< Endpoint Flush, offset: 0x1B4 */
  36002. __I uint32_t ENDPTSTAT; /**< Endpoint Status, offset: 0x1B8 */
  36003. __IO uint32_t ENDPTCOMPLETE; /**< Endpoint Complete, offset: 0x1BC */
  36004. __IO uint32_t ENDPTCTRL0; /**< Endpoint Control0, offset: 0x1C0 */
  36005. __IO uint32_t ENDPTCTRL[7]; /**< Endpoint Control 1..Endpoint Control 7, array offset: 0x1C4, array step: 0x4 */
  36006. } USB_Type;
  36007. /* ----------------------------------------------------------------------------
  36008. -- USB Register Masks
  36009. ---------------------------------------------------------------------------- */
  36010. /*!
  36011. * @addtogroup USB_Register_Masks USB Register Masks
  36012. * @{
  36013. */
  36014. /*! @name ID - Identification register */
  36015. #define USB_ID_ID_MASK (0x3FU)
  36016. #define USB_ID_ID_SHIFT (0U)
  36017. #define USB_ID_ID(x) (((uint32_t)(((uint32_t)(x)) << USB_ID_ID_SHIFT)) & USB_ID_ID_MASK)
  36018. #define USB_ID_NID_MASK (0x3F00U)
  36019. #define USB_ID_NID_SHIFT (8U)
  36020. #define USB_ID_NID(x) (((uint32_t)(((uint32_t)(x)) << USB_ID_NID_SHIFT)) & USB_ID_NID_MASK)
  36021. #define USB_ID_REVISION_MASK (0xFF0000U)
  36022. #define USB_ID_REVISION_SHIFT (16U)
  36023. #define USB_ID_REVISION(x) (((uint32_t)(((uint32_t)(x)) << USB_ID_REVISION_SHIFT)) & USB_ID_REVISION_MASK)
  36024. /*! @name HWGENERAL - Hardware General */
  36025. #define USB_HWGENERAL_PHYW_MASK (0x30U)
  36026. #define USB_HWGENERAL_PHYW_SHIFT (4U)
  36027. #define USB_HWGENERAL_PHYW(x) (((uint32_t)(((uint32_t)(x)) << USB_HWGENERAL_PHYW_SHIFT)) & USB_HWGENERAL_PHYW_MASK)
  36028. #define USB_HWGENERAL_PHYM_MASK (0x1C0U)
  36029. #define USB_HWGENERAL_PHYM_SHIFT (6U)
  36030. #define USB_HWGENERAL_PHYM(x) (((uint32_t)(((uint32_t)(x)) << USB_HWGENERAL_PHYM_SHIFT)) & USB_HWGENERAL_PHYM_MASK)
  36031. #define USB_HWGENERAL_SM_MASK (0x600U)
  36032. #define USB_HWGENERAL_SM_SHIFT (9U)
  36033. #define USB_HWGENERAL_SM(x) (((uint32_t)(((uint32_t)(x)) << USB_HWGENERAL_SM_SHIFT)) & USB_HWGENERAL_SM_MASK)
  36034. /*! @name HWHOST - Host Hardware Parameters */
  36035. #define USB_HWHOST_HC_MASK (0x1U)
  36036. #define USB_HWHOST_HC_SHIFT (0U)
  36037. #define USB_HWHOST_HC(x) (((uint32_t)(((uint32_t)(x)) << USB_HWHOST_HC_SHIFT)) & USB_HWHOST_HC_MASK)
  36038. #define USB_HWHOST_NPORT_MASK (0xEU)
  36039. #define USB_HWHOST_NPORT_SHIFT (1U)
  36040. #define USB_HWHOST_NPORT(x) (((uint32_t)(((uint32_t)(x)) << USB_HWHOST_NPORT_SHIFT)) & USB_HWHOST_NPORT_MASK)
  36041. /*! @name HWDEVICE - Device Hardware Parameters */
  36042. #define USB_HWDEVICE_DC_MASK (0x1U)
  36043. #define USB_HWDEVICE_DC_SHIFT (0U)
  36044. #define USB_HWDEVICE_DC(x) (((uint32_t)(((uint32_t)(x)) << USB_HWDEVICE_DC_SHIFT)) & USB_HWDEVICE_DC_MASK)
  36045. #define USB_HWDEVICE_DEVEP_MASK (0x3EU)
  36046. #define USB_HWDEVICE_DEVEP_SHIFT (1U)
  36047. #define USB_HWDEVICE_DEVEP(x) (((uint32_t)(((uint32_t)(x)) << USB_HWDEVICE_DEVEP_SHIFT)) & USB_HWDEVICE_DEVEP_MASK)
  36048. /*! @name HWTXBUF - TX Buffer Hardware Parameters */
  36049. #define USB_HWTXBUF_TXBURST_MASK (0xFFU)
  36050. #define USB_HWTXBUF_TXBURST_SHIFT (0U)
  36051. #define USB_HWTXBUF_TXBURST(x) (((uint32_t)(((uint32_t)(x)) << USB_HWTXBUF_TXBURST_SHIFT)) & USB_HWTXBUF_TXBURST_MASK)
  36052. #define USB_HWTXBUF_TXCHANADD_MASK (0xFF0000U)
  36053. #define USB_HWTXBUF_TXCHANADD_SHIFT (16U)
  36054. #define USB_HWTXBUF_TXCHANADD(x) (((uint32_t)(((uint32_t)(x)) << USB_HWTXBUF_TXCHANADD_SHIFT)) & USB_HWTXBUF_TXCHANADD_MASK)
  36055. /*! @name HWRXBUF - RX Buffer Hardware Parameters */
  36056. #define USB_HWRXBUF_RXBURST_MASK (0xFFU)
  36057. #define USB_HWRXBUF_RXBURST_SHIFT (0U)
  36058. #define USB_HWRXBUF_RXBURST(x) (((uint32_t)(((uint32_t)(x)) << USB_HWRXBUF_RXBURST_SHIFT)) & USB_HWRXBUF_RXBURST_MASK)
  36059. #define USB_HWRXBUF_RXADD_MASK (0xFF00U)
  36060. #define USB_HWRXBUF_RXADD_SHIFT (8U)
  36061. #define USB_HWRXBUF_RXADD(x) (((uint32_t)(((uint32_t)(x)) << USB_HWRXBUF_RXADD_SHIFT)) & USB_HWRXBUF_RXADD_MASK)
  36062. /*! @name GPTIMER0LD - General Purpose Timer #0 Load */
  36063. #define USB_GPTIMER0LD_GPTLD_MASK (0xFFFFFFU)
  36064. #define USB_GPTIMER0LD_GPTLD_SHIFT (0U)
  36065. #define USB_GPTIMER0LD_GPTLD(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0LD_GPTLD_SHIFT)) & USB_GPTIMER0LD_GPTLD_MASK)
  36066. /*! @name GPTIMER0CTRL - General Purpose Timer #0 Controller */
  36067. #define USB_GPTIMER0CTRL_GPTCNT_MASK (0xFFFFFFU)
  36068. #define USB_GPTIMER0CTRL_GPTCNT_SHIFT (0U)
  36069. #define USB_GPTIMER0CTRL_GPTCNT(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0CTRL_GPTCNT_SHIFT)) & USB_GPTIMER0CTRL_GPTCNT_MASK)
  36070. #define USB_GPTIMER0CTRL_GPTMODE_MASK (0x1000000U)
  36071. #define USB_GPTIMER0CTRL_GPTMODE_SHIFT (24U)
  36072. #define USB_GPTIMER0CTRL_GPTMODE(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0CTRL_GPTMODE_SHIFT)) & USB_GPTIMER0CTRL_GPTMODE_MASK)
  36073. #define USB_GPTIMER0CTRL_GPTRST_MASK (0x40000000U)
  36074. #define USB_GPTIMER0CTRL_GPTRST_SHIFT (30U)
  36075. #define USB_GPTIMER0CTRL_GPTRST(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0CTRL_GPTRST_SHIFT)) & USB_GPTIMER0CTRL_GPTRST_MASK)
  36076. #define USB_GPTIMER0CTRL_GPTRUN_MASK (0x80000000U)
  36077. #define USB_GPTIMER0CTRL_GPTRUN_SHIFT (31U)
  36078. #define USB_GPTIMER0CTRL_GPTRUN(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0CTRL_GPTRUN_SHIFT)) & USB_GPTIMER0CTRL_GPTRUN_MASK)
  36079. /*! @name GPTIMER1LD - General Purpose Timer #1 Load */
  36080. #define USB_GPTIMER1LD_GPTLD_MASK (0xFFFFFFU)
  36081. #define USB_GPTIMER1LD_GPTLD_SHIFT (0U)
  36082. #define USB_GPTIMER1LD_GPTLD(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1LD_GPTLD_SHIFT)) & USB_GPTIMER1LD_GPTLD_MASK)
  36083. /*! @name GPTIMER1CTRL - General Purpose Timer #1 Controller */
  36084. #define USB_GPTIMER1CTRL_GPTCNT_MASK (0xFFFFFFU)
  36085. #define USB_GPTIMER1CTRL_GPTCNT_SHIFT (0U)
  36086. #define USB_GPTIMER1CTRL_GPTCNT(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1CTRL_GPTCNT_SHIFT)) & USB_GPTIMER1CTRL_GPTCNT_MASK)
  36087. #define USB_GPTIMER1CTRL_GPTMODE_MASK (0x1000000U)
  36088. #define USB_GPTIMER1CTRL_GPTMODE_SHIFT (24U)
  36089. #define USB_GPTIMER1CTRL_GPTMODE(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1CTRL_GPTMODE_SHIFT)) & USB_GPTIMER1CTRL_GPTMODE_MASK)
  36090. #define USB_GPTIMER1CTRL_GPTRST_MASK (0x40000000U)
  36091. #define USB_GPTIMER1CTRL_GPTRST_SHIFT (30U)
  36092. #define USB_GPTIMER1CTRL_GPTRST(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1CTRL_GPTRST_SHIFT)) & USB_GPTIMER1CTRL_GPTRST_MASK)
  36093. #define USB_GPTIMER1CTRL_GPTRUN_MASK (0x80000000U)
  36094. #define USB_GPTIMER1CTRL_GPTRUN_SHIFT (31U)
  36095. #define USB_GPTIMER1CTRL_GPTRUN(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1CTRL_GPTRUN_SHIFT)) & USB_GPTIMER1CTRL_GPTRUN_MASK)
  36096. /*! @name SBUSCFG - System Bus Config */
  36097. #define USB_SBUSCFG_AHBBRST_MASK (0x7U)
  36098. #define USB_SBUSCFG_AHBBRST_SHIFT (0U)
  36099. #define USB_SBUSCFG_AHBBRST(x) (((uint32_t)(((uint32_t)(x)) << USB_SBUSCFG_AHBBRST_SHIFT)) & USB_SBUSCFG_AHBBRST_MASK)
  36100. /*! @name CAPLENGTH - Capability Registers Length */
  36101. #define USB_CAPLENGTH_CAPLENGTH_MASK (0xFFU)
  36102. #define USB_CAPLENGTH_CAPLENGTH_SHIFT (0U)
  36103. #define USB_CAPLENGTH_CAPLENGTH(x) (((uint8_t)(((uint8_t)(x)) << USB_CAPLENGTH_CAPLENGTH_SHIFT)) & USB_CAPLENGTH_CAPLENGTH_MASK)
  36104. /*! @name HCIVERSION - Host Controller Interface Version */
  36105. #define USB_HCIVERSION_HCIVERSION_MASK (0xFFFFU)
  36106. #define USB_HCIVERSION_HCIVERSION_SHIFT (0U)
  36107. #define USB_HCIVERSION_HCIVERSION(x) (((uint16_t)(((uint16_t)(x)) << USB_HCIVERSION_HCIVERSION_SHIFT)) & USB_HCIVERSION_HCIVERSION_MASK)
  36108. /*! @name HCSPARAMS - Host Controller Structural Parameters */
  36109. #define USB_HCSPARAMS_N_PORTS_MASK (0xFU)
  36110. #define USB_HCSPARAMS_N_PORTS_SHIFT (0U)
  36111. #define USB_HCSPARAMS_N_PORTS(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_PORTS_SHIFT)) & USB_HCSPARAMS_N_PORTS_MASK)
  36112. #define USB_HCSPARAMS_PPC_MASK (0x10U)
  36113. #define USB_HCSPARAMS_PPC_SHIFT (4U)
  36114. #define USB_HCSPARAMS_PPC(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_PPC_SHIFT)) & USB_HCSPARAMS_PPC_MASK)
  36115. #define USB_HCSPARAMS_N_PCC_MASK (0xF00U)
  36116. #define USB_HCSPARAMS_N_PCC_SHIFT (8U)
  36117. #define USB_HCSPARAMS_N_PCC(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_PCC_SHIFT)) & USB_HCSPARAMS_N_PCC_MASK)
  36118. #define USB_HCSPARAMS_N_CC_MASK (0xF000U)
  36119. #define USB_HCSPARAMS_N_CC_SHIFT (12U)
  36120. #define USB_HCSPARAMS_N_CC(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_CC_SHIFT)) & USB_HCSPARAMS_N_CC_MASK)
  36121. #define USB_HCSPARAMS_PI_MASK (0x10000U)
  36122. #define USB_HCSPARAMS_PI_SHIFT (16U)
  36123. #define USB_HCSPARAMS_PI(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_PI_SHIFT)) & USB_HCSPARAMS_PI_MASK)
  36124. #define USB_HCSPARAMS_N_PTT_MASK (0xF00000U)
  36125. #define USB_HCSPARAMS_N_PTT_SHIFT (20U)
  36126. #define USB_HCSPARAMS_N_PTT(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_PTT_SHIFT)) & USB_HCSPARAMS_N_PTT_MASK)
  36127. #define USB_HCSPARAMS_N_TT_MASK (0xF000000U)
  36128. #define USB_HCSPARAMS_N_TT_SHIFT (24U)
  36129. #define USB_HCSPARAMS_N_TT(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_TT_SHIFT)) & USB_HCSPARAMS_N_TT_MASK)
  36130. /*! @name HCCPARAMS - Host Controller Capability Parameters */
  36131. #define USB_HCCPARAMS_ADC_MASK (0x1U)
  36132. #define USB_HCCPARAMS_ADC_SHIFT (0U)
  36133. #define USB_HCCPARAMS_ADC(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_ADC_SHIFT)) & USB_HCCPARAMS_ADC_MASK)
  36134. #define USB_HCCPARAMS_PFL_MASK (0x2U)
  36135. #define USB_HCCPARAMS_PFL_SHIFT (1U)
  36136. #define USB_HCCPARAMS_PFL(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_PFL_SHIFT)) & USB_HCCPARAMS_PFL_MASK)
  36137. #define USB_HCCPARAMS_ASP_MASK (0x4U)
  36138. #define USB_HCCPARAMS_ASP_SHIFT (2U)
  36139. #define USB_HCCPARAMS_ASP(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_ASP_SHIFT)) & USB_HCCPARAMS_ASP_MASK)
  36140. #define USB_HCCPARAMS_IST_MASK (0xF0U)
  36141. #define USB_HCCPARAMS_IST_SHIFT (4U)
  36142. #define USB_HCCPARAMS_IST(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_IST_SHIFT)) & USB_HCCPARAMS_IST_MASK)
  36143. #define USB_HCCPARAMS_EECP_MASK (0xFF00U)
  36144. #define USB_HCCPARAMS_EECP_SHIFT (8U)
  36145. #define USB_HCCPARAMS_EECP(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_EECP_SHIFT)) & USB_HCCPARAMS_EECP_MASK)
  36146. /*! @name DCIVERSION - Device Controller Interface Version */
  36147. #define USB_DCIVERSION_DCIVERSION_MASK (0xFFFFU)
  36148. #define USB_DCIVERSION_DCIVERSION_SHIFT (0U)
  36149. #define USB_DCIVERSION_DCIVERSION(x) (((uint16_t)(((uint16_t)(x)) << USB_DCIVERSION_DCIVERSION_SHIFT)) & USB_DCIVERSION_DCIVERSION_MASK)
  36150. /*! @name DCCPARAMS - Device Controller Capability Parameters */
  36151. #define USB_DCCPARAMS_DEN_MASK (0x1FU)
  36152. #define USB_DCCPARAMS_DEN_SHIFT (0U)
  36153. #define USB_DCCPARAMS_DEN(x) (((uint32_t)(((uint32_t)(x)) << USB_DCCPARAMS_DEN_SHIFT)) & USB_DCCPARAMS_DEN_MASK)
  36154. #define USB_DCCPARAMS_DC_MASK (0x80U)
  36155. #define USB_DCCPARAMS_DC_SHIFT (7U)
  36156. #define USB_DCCPARAMS_DC(x) (((uint32_t)(((uint32_t)(x)) << USB_DCCPARAMS_DC_SHIFT)) & USB_DCCPARAMS_DC_MASK)
  36157. #define USB_DCCPARAMS_HC_MASK (0x100U)
  36158. #define USB_DCCPARAMS_HC_SHIFT (8U)
  36159. #define USB_DCCPARAMS_HC(x) (((uint32_t)(((uint32_t)(x)) << USB_DCCPARAMS_HC_SHIFT)) & USB_DCCPARAMS_HC_MASK)
  36160. /*! @name USBCMD - USB Command Register */
  36161. #define USB_USBCMD_RS_MASK (0x1U)
  36162. #define USB_USBCMD_RS_SHIFT (0U)
  36163. #define USB_USBCMD_RS(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_RS_SHIFT)) & USB_USBCMD_RS_MASK)
  36164. #define USB_USBCMD_RST_MASK (0x2U)
  36165. #define USB_USBCMD_RST_SHIFT (1U)
  36166. #define USB_USBCMD_RST(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_RST_SHIFT)) & USB_USBCMD_RST_MASK)
  36167. #define USB_USBCMD_FS_1_MASK (0xCU)
  36168. #define USB_USBCMD_FS_1_SHIFT (2U)
  36169. #define USB_USBCMD_FS_1(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_FS_1_SHIFT)) & USB_USBCMD_FS_1_MASK)
  36170. #define USB_USBCMD_PSE_MASK (0x10U)
  36171. #define USB_USBCMD_PSE_SHIFT (4U)
  36172. #define USB_USBCMD_PSE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_PSE_SHIFT)) & USB_USBCMD_PSE_MASK)
  36173. #define USB_USBCMD_ASE_MASK (0x20U)
  36174. #define USB_USBCMD_ASE_SHIFT (5U)
  36175. #define USB_USBCMD_ASE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ASE_SHIFT)) & USB_USBCMD_ASE_MASK)
  36176. #define USB_USBCMD_IAA_MASK (0x40U)
  36177. #define USB_USBCMD_IAA_SHIFT (6U)
  36178. #define USB_USBCMD_IAA(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_IAA_SHIFT)) & USB_USBCMD_IAA_MASK)
  36179. #define USB_USBCMD_ASP_MASK (0x300U)
  36180. #define USB_USBCMD_ASP_SHIFT (8U)
  36181. #define USB_USBCMD_ASP(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ASP_SHIFT)) & USB_USBCMD_ASP_MASK)
  36182. #define USB_USBCMD_ASPE_MASK (0x800U)
  36183. #define USB_USBCMD_ASPE_SHIFT (11U)
  36184. #define USB_USBCMD_ASPE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ASPE_SHIFT)) & USB_USBCMD_ASPE_MASK)
  36185. #define USB_USBCMD_ATDTW_MASK (0x1000U)
  36186. #define USB_USBCMD_ATDTW_SHIFT (12U)
  36187. #define USB_USBCMD_ATDTW(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ATDTW_SHIFT)) & USB_USBCMD_ATDTW_MASK)
  36188. #define USB_USBCMD_SUTW_MASK (0x2000U)
  36189. #define USB_USBCMD_SUTW_SHIFT (13U)
  36190. #define USB_USBCMD_SUTW(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_SUTW_SHIFT)) & USB_USBCMD_SUTW_MASK)
  36191. #define USB_USBCMD_FS_2_MASK (0x8000U)
  36192. #define USB_USBCMD_FS_2_SHIFT (15U)
  36193. #define USB_USBCMD_FS_2(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_FS_2_SHIFT)) & USB_USBCMD_FS_2_MASK)
  36194. #define USB_USBCMD_ITC_MASK (0xFF0000U)
  36195. #define USB_USBCMD_ITC_SHIFT (16U)
  36196. #define USB_USBCMD_ITC(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ITC_SHIFT)) & USB_USBCMD_ITC_MASK)
  36197. /*! @name USBSTS - USB Status Register */
  36198. #define USB_USBSTS_UI_MASK (0x1U)
  36199. #define USB_USBSTS_UI_SHIFT (0U)
  36200. #define USB_USBSTS_UI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_UI_SHIFT)) & USB_USBSTS_UI_MASK)
  36201. #define USB_USBSTS_UEI_MASK (0x2U)
  36202. #define USB_USBSTS_UEI_SHIFT (1U)
  36203. #define USB_USBSTS_UEI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_UEI_SHIFT)) & USB_USBSTS_UEI_MASK)
  36204. #define USB_USBSTS_PCI_MASK (0x4U)
  36205. #define USB_USBSTS_PCI_SHIFT (2U)
  36206. #define USB_USBSTS_PCI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_PCI_SHIFT)) & USB_USBSTS_PCI_MASK)
  36207. #define USB_USBSTS_FRI_MASK (0x8U)
  36208. #define USB_USBSTS_FRI_SHIFT (3U)
  36209. #define USB_USBSTS_FRI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_FRI_SHIFT)) & USB_USBSTS_FRI_MASK)
  36210. #define USB_USBSTS_SEI_MASK (0x10U)
  36211. #define USB_USBSTS_SEI_SHIFT (4U)
  36212. #define USB_USBSTS_SEI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_SEI_SHIFT)) & USB_USBSTS_SEI_MASK)
  36213. #define USB_USBSTS_AAI_MASK (0x20U)
  36214. #define USB_USBSTS_AAI_SHIFT (5U)
  36215. #define USB_USBSTS_AAI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_AAI_SHIFT)) & USB_USBSTS_AAI_MASK)
  36216. #define USB_USBSTS_URI_MASK (0x40U)
  36217. #define USB_USBSTS_URI_SHIFT (6U)
  36218. #define USB_USBSTS_URI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_URI_SHIFT)) & USB_USBSTS_URI_MASK)
  36219. #define USB_USBSTS_SRI_MASK (0x80U)
  36220. #define USB_USBSTS_SRI_SHIFT (7U)
  36221. #define USB_USBSTS_SRI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_SRI_SHIFT)) & USB_USBSTS_SRI_MASK)
  36222. #define USB_USBSTS_SLI_MASK (0x100U)
  36223. #define USB_USBSTS_SLI_SHIFT (8U)
  36224. #define USB_USBSTS_SLI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_SLI_SHIFT)) & USB_USBSTS_SLI_MASK)
  36225. #define USB_USBSTS_ULPII_MASK (0x400U)
  36226. #define USB_USBSTS_ULPII_SHIFT (10U)
  36227. #define USB_USBSTS_ULPII(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_ULPII_SHIFT)) & USB_USBSTS_ULPII_MASK)
  36228. #define USB_USBSTS_HCH_MASK (0x1000U)
  36229. #define USB_USBSTS_HCH_SHIFT (12U)
  36230. #define USB_USBSTS_HCH(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_HCH_SHIFT)) & USB_USBSTS_HCH_MASK)
  36231. #define USB_USBSTS_RCL_MASK (0x2000U)
  36232. #define USB_USBSTS_RCL_SHIFT (13U)
  36233. #define USB_USBSTS_RCL(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_RCL_SHIFT)) & USB_USBSTS_RCL_MASK)
  36234. #define USB_USBSTS_PS_MASK (0x4000U)
  36235. #define USB_USBSTS_PS_SHIFT (14U)
  36236. #define USB_USBSTS_PS(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_PS_SHIFT)) & USB_USBSTS_PS_MASK)
  36237. #define USB_USBSTS_AS_MASK (0x8000U)
  36238. #define USB_USBSTS_AS_SHIFT (15U)
  36239. #define USB_USBSTS_AS(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_AS_SHIFT)) & USB_USBSTS_AS_MASK)
  36240. #define USB_USBSTS_NAKI_MASK (0x10000U)
  36241. #define USB_USBSTS_NAKI_SHIFT (16U)
  36242. #define USB_USBSTS_NAKI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_NAKI_SHIFT)) & USB_USBSTS_NAKI_MASK)
  36243. #define USB_USBSTS_TI0_MASK (0x1000000U)
  36244. #define USB_USBSTS_TI0_SHIFT (24U)
  36245. #define USB_USBSTS_TI0(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_TI0_SHIFT)) & USB_USBSTS_TI0_MASK)
  36246. #define USB_USBSTS_TI1_MASK (0x2000000U)
  36247. #define USB_USBSTS_TI1_SHIFT (25U)
  36248. #define USB_USBSTS_TI1(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_TI1_SHIFT)) & USB_USBSTS_TI1_MASK)
  36249. /*! @name USBINTR - Interrupt Enable Register */
  36250. #define USB_USBINTR_UE_MASK (0x1U)
  36251. #define USB_USBINTR_UE_SHIFT (0U)
  36252. #define USB_USBINTR_UE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_UE_SHIFT)) & USB_USBINTR_UE_MASK)
  36253. #define USB_USBINTR_UEE_MASK (0x2U)
  36254. #define USB_USBINTR_UEE_SHIFT (1U)
  36255. #define USB_USBINTR_UEE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_UEE_SHIFT)) & USB_USBINTR_UEE_MASK)
  36256. #define USB_USBINTR_PCE_MASK (0x4U)
  36257. #define USB_USBINTR_PCE_SHIFT (2U)
  36258. #define USB_USBINTR_PCE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_PCE_SHIFT)) & USB_USBINTR_PCE_MASK)
  36259. #define USB_USBINTR_FRE_MASK (0x8U)
  36260. #define USB_USBINTR_FRE_SHIFT (3U)
  36261. #define USB_USBINTR_FRE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_FRE_SHIFT)) & USB_USBINTR_FRE_MASK)
  36262. #define USB_USBINTR_SEE_MASK (0x10U)
  36263. #define USB_USBINTR_SEE_SHIFT (4U)
  36264. #define USB_USBINTR_SEE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_SEE_SHIFT)) & USB_USBINTR_SEE_MASK)
  36265. #define USB_USBINTR_AAE_MASK (0x20U)
  36266. #define USB_USBINTR_AAE_SHIFT (5U)
  36267. #define USB_USBINTR_AAE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_AAE_SHIFT)) & USB_USBINTR_AAE_MASK)
  36268. #define USB_USBINTR_URE_MASK (0x40U)
  36269. #define USB_USBINTR_URE_SHIFT (6U)
  36270. #define USB_USBINTR_URE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_URE_SHIFT)) & USB_USBINTR_URE_MASK)
  36271. #define USB_USBINTR_SRE_MASK (0x80U)
  36272. #define USB_USBINTR_SRE_SHIFT (7U)
  36273. #define USB_USBINTR_SRE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_SRE_SHIFT)) & USB_USBINTR_SRE_MASK)
  36274. #define USB_USBINTR_SLE_MASK (0x100U)
  36275. #define USB_USBINTR_SLE_SHIFT (8U)
  36276. #define USB_USBINTR_SLE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_SLE_SHIFT)) & USB_USBINTR_SLE_MASK)
  36277. #define USB_USBINTR_ULPIE_MASK (0x400U)
  36278. #define USB_USBINTR_ULPIE_SHIFT (10U)
  36279. #define USB_USBINTR_ULPIE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_ULPIE_SHIFT)) & USB_USBINTR_ULPIE_MASK)
  36280. #define USB_USBINTR_NAKE_MASK (0x10000U)
  36281. #define USB_USBINTR_NAKE_SHIFT (16U)
  36282. #define USB_USBINTR_NAKE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_NAKE_SHIFT)) & USB_USBINTR_NAKE_MASK)
  36283. #define USB_USBINTR_UAIE_MASK (0x40000U)
  36284. #define USB_USBINTR_UAIE_SHIFT (18U)
  36285. #define USB_USBINTR_UAIE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_UAIE_SHIFT)) & USB_USBINTR_UAIE_MASK)
  36286. #define USB_USBINTR_UPIE_MASK (0x80000U)
  36287. #define USB_USBINTR_UPIE_SHIFT (19U)
  36288. #define USB_USBINTR_UPIE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_UPIE_SHIFT)) & USB_USBINTR_UPIE_MASK)
  36289. #define USB_USBINTR_TIE0_MASK (0x1000000U)
  36290. #define USB_USBINTR_TIE0_SHIFT (24U)
  36291. #define USB_USBINTR_TIE0(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_TIE0_SHIFT)) & USB_USBINTR_TIE0_MASK)
  36292. #define USB_USBINTR_TIE1_MASK (0x2000000U)
  36293. #define USB_USBINTR_TIE1_SHIFT (25U)
  36294. #define USB_USBINTR_TIE1(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_TIE1_SHIFT)) & USB_USBINTR_TIE1_MASK)
  36295. /*! @name FRINDEX - USB Frame Index */
  36296. #define USB_FRINDEX_FRINDEX_MASK (0x3FFFU)
  36297. #define USB_FRINDEX_FRINDEX_SHIFT (0U)
  36298. #define USB_FRINDEX_FRINDEX(x) (((uint32_t)(((uint32_t)(x)) << USB_FRINDEX_FRINDEX_SHIFT)) & USB_FRINDEX_FRINDEX_MASK)
  36299. /*! @name DEVICEADDR - Device Address */
  36300. #define USB_DEVICEADDR_USBADRA_MASK (0x1000000U)
  36301. #define USB_DEVICEADDR_USBADRA_SHIFT (24U)
  36302. #define USB_DEVICEADDR_USBADRA(x) (((uint32_t)(((uint32_t)(x)) << USB_DEVICEADDR_USBADRA_SHIFT)) & USB_DEVICEADDR_USBADRA_MASK)
  36303. #define USB_DEVICEADDR_USBADR_MASK (0xFE000000U)
  36304. #define USB_DEVICEADDR_USBADR_SHIFT (25U)
  36305. #define USB_DEVICEADDR_USBADR(x) (((uint32_t)(((uint32_t)(x)) << USB_DEVICEADDR_USBADR_SHIFT)) & USB_DEVICEADDR_USBADR_MASK)
  36306. /*! @name PERIODICLISTBASE - Frame List Base Address */
  36307. #define USB_PERIODICLISTBASE_BASEADR_MASK (0xFFFFF000U)
  36308. #define USB_PERIODICLISTBASE_BASEADR_SHIFT (12U)
  36309. #define USB_PERIODICLISTBASE_BASEADR(x) (((uint32_t)(((uint32_t)(x)) << USB_PERIODICLISTBASE_BASEADR_SHIFT)) & USB_PERIODICLISTBASE_BASEADR_MASK)
  36310. /*! @name ASYNCLISTADDR - Next Asynch. Address */
  36311. #define USB_ASYNCLISTADDR_ASYBASE_MASK (0xFFFFFFE0U)
  36312. #define USB_ASYNCLISTADDR_ASYBASE_SHIFT (5U)
  36313. #define USB_ASYNCLISTADDR_ASYBASE(x) (((uint32_t)(((uint32_t)(x)) << USB_ASYNCLISTADDR_ASYBASE_SHIFT)) & USB_ASYNCLISTADDR_ASYBASE_MASK)
  36314. /*! @name ENDPTLISTADDR - Endpoint List Address */
  36315. #define USB_ENDPTLISTADDR_EPBASE_MASK (0xFFFFF800U)
  36316. #define USB_ENDPTLISTADDR_EPBASE_SHIFT (11U)
  36317. #define USB_ENDPTLISTADDR_EPBASE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTLISTADDR_EPBASE_SHIFT)) & USB_ENDPTLISTADDR_EPBASE_MASK)
  36318. /*! @name BURSTSIZE - Programmable Burst Size */
  36319. #define USB_BURSTSIZE_RXPBURST_MASK (0xFFU)
  36320. #define USB_BURSTSIZE_RXPBURST_SHIFT (0U)
  36321. #define USB_BURSTSIZE_RXPBURST(x) (((uint32_t)(((uint32_t)(x)) << USB_BURSTSIZE_RXPBURST_SHIFT)) & USB_BURSTSIZE_RXPBURST_MASK)
  36322. #define USB_BURSTSIZE_TXPBURST_MASK (0x1FF00U)
  36323. #define USB_BURSTSIZE_TXPBURST_SHIFT (8U)
  36324. #define USB_BURSTSIZE_TXPBURST(x) (((uint32_t)(((uint32_t)(x)) << USB_BURSTSIZE_TXPBURST_SHIFT)) & USB_BURSTSIZE_TXPBURST_MASK)
  36325. /*! @name TXFILLTUNING - TX FIFO Fill Tuning */
  36326. #define USB_TXFILLTUNING_TXSCHOH_MASK (0xFFU)
  36327. #define USB_TXFILLTUNING_TXSCHOH_SHIFT (0U)
  36328. #define USB_TXFILLTUNING_TXSCHOH(x) (((uint32_t)(((uint32_t)(x)) << USB_TXFILLTUNING_TXSCHOH_SHIFT)) & USB_TXFILLTUNING_TXSCHOH_MASK)
  36329. #define USB_TXFILLTUNING_TXSCHHEALTH_MASK (0x1F00U)
  36330. #define USB_TXFILLTUNING_TXSCHHEALTH_SHIFT (8U)
  36331. #define USB_TXFILLTUNING_TXSCHHEALTH(x) (((uint32_t)(((uint32_t)(x)) << USB_TXFILLTUNING_TXSCHHEALTH_SHIFT)) & USB_TXFILLTUNING_TXSCHHEALTH_MASK)
  36332. #define USB_TXFILLTUNING_TXFIFOTHRES_MASK (0x3F0000U)
  36333. #define USB_TXFILLTUNING_TXFIFOTHRES_SHIFT (16U)
  36334. #define USB_TXFILLTUNING_TXFIFOTHRES(x) (((uint32_t)(((uint32_t)(x)) << USB_TXFILLTUNING_TXFIFOTHRES_SHIFT)) & USB_TXFILLTUNING_TXFIFOTHRES_MASK)
  36335. /*! @name ENDPTNAK - Endpoint NAK */
  36336. #define USB_ENDPTNAK_EPRN_MASK (0xFFU)
  36337. #define USB_ENDPTNAK_EPRN_SHIFT (0U)
  36338. #define USB_ENDPTNAK_EPRN(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTNAK_EPRN_SHIFT)) & USB_ENDPTNAK_EPRN_MASK)
  36339. #define USB_ENDPTNAK_EPTN_MASK (0xFF0000U)
  36340. #define USB_ENDPTNAK_EPTN_SHIFT (16U)
  36341. #define USB_ENDPTNAK_EPTN(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTNAK_EPTN_SHIFT)) & USB_ENDPTNAK_EPTN_MASK)
  36342. /*! @name ENDPTNAKEN - Endpoint NAK Enable */
  36343. #define USB_ENDPTNAKEN_EPRNE_MASK (0xFFU)
  36344. #define USB_ENDPTNAKEN_EPRNE_SHIFT (0U)
  36345. #define USB_ENDPTNAKEN_EPRNE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTNAKEN_EPRNE_SHIFT)) & USB_ENDPTNAKEN_EPRNE_MASK)
  36346. #define USB_ENDPTNAKEN_EPTNE_MASK (0xFF0000U)
  36347. #define USB_ENDPTNAKEN_EPTNE_SHIFT (16U)
  36348. #define USB_ENDPTNAKEN_EPTNE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTNAKEN_EPTNE_SHIFT)) & USB_ENDPTNAKEN_EPTNE_MASK)
  36349. /*! @name CONFIGFLAG - Configure Flag Register */
  36350. #define USB_CONFIGFLAG_CF_MASK (0x1U)
  36351. #define USB_CONFIGFLAG_CF_SHIFT (0U)
  36352. #define USB_CONFIGFLAG_CF(x) (((uint32_t)(((uint32_t)(x)) << USB_CONFIGFLAG_CF_SHIFT)) & USB_CONFIGFLAG_CF_MASK)
  36353. /*! @name PORTSC1 - Port Status & Control */
  36354. #define USB_PORTSC1_CCS_MASK (0x1U)
  36355. #define USB_PORTSC1_CCS_SHIFT (0U)
  36356. #define USB_PORTSC1_CCS(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_CCS_SHIFT)) & USB_PORTSC1_CCS_MASK)
  36357. #define USB_PORTSC1_CSC_MASK (0x2U)
  36358. #define USB_PORTSC1_CSC_SHIFT (1U)
  36359. #define USB_PORTSC1_CSC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_CSC_SHIFT)) & USB_PORTSC1_CSC_MASK)
  36360. #define USB_PORTSC1_PE_MASK (0x4U)
  36361. #define USB_PORTSC1_PE_SHIFT (2U)
  36362. #define USB_PORTSC1_PE(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PE_SHIFT)) & USB_PORTSC1_PE_MASK)
  36363. #define USB_PORTSC1_PEC_MASK (0x8U)
  36364. #define USB_PORTSC1_PEC_SHIFT (3U)
  36365. #define USB_PORTSC1_PEC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PEC_SHIFT)) & USB_PORTSC1_PEC_MASK)
  36366. #define USB_PORTSC1_OCA_MASK (0x10U)
  36367. #define USB_PORTSC1_OCA_SHIFT (4U)
  36368. #define USB_PORTSC1_OCA(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_OCA_SHIFT)) & USB_PORTSC1_OCA_MASK)
  36369. #define USB_PORTSC1_OCC_MASK (0x20U)
  36370. #define USB_PORTSC1_OCC_SHIFT (5U)
  36371. #define USB_PORTSC1_OCC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_OCC_SHIFT)) & USB_PORTSC1_OCC_MASK)
  36372. #define USB_PORTSC1_FPR_MASK (0x40U)
  36373. #define USB_PORTSC1_FPR_SHIFT (6U)
  36374. #define USB_PORTSC1_FPR(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_FPR_SHIFT)) & USB_PORTSC1_FPR_MASK)
  36375. #define USB_PORTSC1_SUSP_MASK (0x80U)
  36376. #define USB_PORTSC1_SUSP_SHIFT (7U)
  36377. #define USB_PORTSC1_SUSP(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_SUSP_SHIFT)) & USB_PORTSC1_SUSP_MASK)
  36378. #define USB_PORTSC1_PR_MASK (0x100U)
  36379. #define USB_PORTSC1_PR_SHIFT (8U)
  36380. #define USB_PORTSC1_PR(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PR_SHIFT)) & USB_PORTSC1_PR_MASK)
  36381. #define USB_PORTSC1_HSP_MASK (0x200U)
  36382. #define USB_PORTSC1_HSP_SHIFT (9U)
  36383. #define USB_PORTSC1_HSP(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_HSP_SHIFT)) & USB_PORTSC1_HSP_MASK)
  36384. #define USB_PORTSC1_LS_MASK (0xC00U)
  36385. #define USB_PORTSC1_LS_SHIFT (10U)
  36386. #define USB_PORTSC1_LS(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_LS_SHIFT)) & USB_PORTSC1_LS_MASK)
  36387. #define USB_PORTSC1_PP_MASK (0x1000U)
  36388. #define USB_PORTSC1_PP_SHIFT (12U)
  36389. #define USB_PORTSC1_PP(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PP_SHIFT)) & USB_PORTSC1_PP_MASK)
  36390. #define USB_PORTSC1_PO_MASK (0x2000U)
  36391. #define USB_PORTSC1_PO_SHIFT (13U)
  36392. #define USB_PORTSC1_PO(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PO_SHIFT)) & USB_PORTSC1_PO_MASK)
  36393. #define USB_PORTSC1_PIC_MASK (0xC000U)
  36394. #define USB_PORTSC1_PIC_SHIFT (14U)
  36395. #define USB_PORTSC1_PIC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PIC_SHIFT)) & USB_PORTSC1_PIC_MASK)
  36396. #define USB_PORTSC1_PTC_MASK (0xF0000U)
  36397. #define USB_PORTSC1_PTC_SHIFT (16U)
  36398. #define USB_PORTSC1_PTC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PTC_SHIFT)) & USB_PORTSC1_PTC_MASK)
  36399. #define USB_PORTSC1_WKCN_MASK (0x100000U)
  36400. #define USB_PORTSC1_WKCN_SHIFT (20U)
  36401. #define USB_PORTSC1_WKCN(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_WKCN_SHIFT)) & USB_PORTSC1_WKCN_MASK)
  36402. #define USB_PORTSC1_WKDC_MASK (0x200000U)
  36403. #define USB_PORTSC1_WKDC_SHIFT (21U)
  36404. #define USB_PORTSC1_WKDC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_WKDC_SHIFT)) & USB_PORTSC1_WKDC_MASK)
  36405. #define USB_PORTSC1_WKOC_MASK (0x400000U)
  36406. #define USB_PORTSC1_WKOC_SHIFT (22U)
  36407. #define USB_PORTSC1_WKOC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_WKOC_SHIFT)) & USB_PORTSC1_WKOC_MASK)
  36408. #define USB_PORTSC1_PHCD_MASK (0x800000U)
  36409. #define USB_PORTSC1_PHCD_SHIFT (23U)
  36410. #define USB_PORTSC1_PHCD(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PHCD_SHIFT)) & USB_PORTSC1_PHCD_MASK)
  36411. #define USB_PORTSC1_PFSC_MASK (0x1000000U)
  36412. #define USB_PORTSC1_PFSC_SHIFT (24U)
  36413. #define USB_PORTSC1_PFSC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PFSC_SHIFT)) & USB_PORTSC1_PFSC_MASK)
  36414. #define USB_PORTSC1_PTS_2_MASK (0x2000000U)
  36415. #define USB_PORTSC1_PTS_2_SHIFT (25U)
  36416. #define USB_PORTSC1_PTS_2(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PTS_2_SHIFT)) & USB_PORTSC1_PTS_2_MASK)
  36417. #define USB_PORTSC1_PSPD_MASK (0xC000000U)
  36418. #define USB_PORTSC1_PSPD_SHIFT (26U)
  36419. #define USB_PORTSC1_PSPD(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PSPD_SHIFT)) & USB_PORTSC1_PSPD_MASK)
  36420. #define USB_PORTSC1_PTW_MASK (0x10000000U)
  36421. #define USB_PORTSC1_PTW_SHIFT (28U)
  36422. #define USB_PORTSC1_PTW(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PTW_SHIFT)) & USB_PORTSC1_PTW_MASK)
  36423. #define USB_PORTSC1_STS_MASK (0x20000000U)
  36424. #define USB_PORTSC1_STS_SHIFT (29U)
  36425. #define USB_PORTSC1_STS(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_STS_SHIFT)) & USB_PORTSC1_STS_MASK)
  36426. #define USB_PORTSC1_PTS_1_MASK (0xC0000000U)
  36427. #define USB_PORTSC1_PTS_1_SHIFT (30U)
  36428. #define USB_PORTSC1_PTS_1(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PTS_1_SHIFT)) & USB_PORTSC1_PTS_1_MASK)
  36429. /*! @name OTGSC - On-The-Go Status & control */
  36430. #define USB_OTGSC_VD_MASK (0x1U)
  36431. #define USB_OTGSC_VD_SHIFT (0U)
  36432. #define USB_OTGSC_VD(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_VD_SHIFT)) & USB_OTGSC_VD_MASK)
  36433. #define USB_OTGSC_VC_MASK (0x2U)
  36434. #define USB_OTGSC_VC_SHIFT (1U)
  36435. #define USB_OTGSC_VC(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_VC_SHIFT)) & USB_OTGSC_VC_MASK)
  36436. #define USB_OTGSC_OT_MASK (0x8U)
  36437. #define USB_OTGSC_OT_SHIFT (3U)
  36438. #define USB_OTGSC_OT(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_OT_SHIFT)) & USB_OTGSC_OT_MASK)
  36439. #define USB_OTGSC_DP_MASK (0x10U)
  36440. #define USB_OTGSC_DP_SHIFT (4U)
  36441. #define USB_OTGSC_DP(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_DP_SHIFT)) & USB_OTGSC_DP_MASK)
  36442. #define USB_OTGSC_IDPU_MASK (0x20U)
  36443. #define USB_OTGSC_IDPU_SHIFT (5U)
  36444. #define USB_OTGSC_IDPU(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_IDPU_SHIFT)) & USB_OTGSC_IDPU_MASK)
  36445. #define USB_OTGSC_ID_MASK (0x100U)
  36446. #define USB_OTGSC_ID_SHIFT (8U)
  36447. #define USB_OTGSC_ID(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_ID_SHIFT)) & USB_OTGSC_ID_MASK)
  36448. #define USB_OTGSC_AVV_MASK (0x200U)
  36449. #define USB_OTGSC_AVV_SHIFT (9U)
  36450. #define USB_OTGSC_AVV(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_AVV_SHIFT)) & USB_OTGSC_AVV_MASK)
  36451. #define USB_OTGSC_ASV_MASK (0x400U)
  36452. #define USB_OTGSC_ASV_SHIFT (10U)
  36453. #define USB_OTGSC_ASV(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_ASV_SHIFT)) & USB_OTGSC_ASV_MASK)
  36454. #define USB_OTGSC_BSV_MASK (0x800U)
  36455. #define USB_OTGSC_BSV_SHIFT (11U)
  36456. #define USB_OTGSC_BSV(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSV_SHIFT)) & USB_OTGSC_BSV_MASK)
  36457. #define USB_OTGSC_BSE_MASK (0x1000U)
  36458. #define USB_OTGSC_BSE_SHIFT (12U)
  36459. #define USB_OTGSC_BSE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSE_SHIFT)) & USB_OTGSC_BSE_MASK)
  36460. #define USB_OTGSC_TOG_1MS_MASK (0x2000U)
  36461. #define USB_OTGSC_TOG_1MS_SHIFT (13U)
  36462. #define USB_OTGSC_TOG_1MS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_TOG_1MS_SHIFT)) & USB_OTGSC_TOG_1MS_MASK)
  36463. #define USB_OTGSC_DPS_MASK (0x4000U)
  36464. #define USB_OTGSC_DPS_SHIFT (14U)
  36465. #define USB_OTGSC_DPS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_DPS_SHIFT)) & USB_OTGSC_DPS_MASK)
  36466. #define USB_OTGSC_IDIS_MASK (0x10000U)
  36467. #define USB_OTGSC_IDIS_SHIFT (16U)
  36468. #define USB_OTGSC_IDIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_IDIS_SHIFT)) & USB_OTGSC_IDIS_MASK)
  36469. #define USB_OTGSC_AVVIS_MASK (0x20000U)
  36470. #define USB_OTGSC_AVVIS_SHIFT (17U)
  36471. #define USB_OTGSC_AVVIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_AVVIS_SHIFT)) & USB_OTGSC_AVVIS_MASK)
  36472. #define USB_OTGSC_ASVIS_MASK (0x40000U)
  36473. #define USB_OTGSC_ASVIS_SHIFT (18U)
  36474. #define USB_OTGSC_ASVIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_ASVIS_SHIFT)) & USB_OTGSC_ASVIS_MASK)
  36475. #define USB_OTGSC_BSVIS_MASK (0x80000U)
  36476. #define USB_OTGSC_BSVIS_SHIFT (19U)
  36477. #define USB_OTGSC_BSVIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSVIS_SHIFT)) & USB_OTGSC_BSVIS_MASK)
  36478. #define USB_OTGSC_BSEIS_MASK (0x100000U)
  36479. #define USB_OTGSC_BSEIS_SHIFT (20U)
  36480. #define USB_OTGSC_BSEIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSEIS_SHIFT)) & USB_OTGSC_BSEIS_MASK)
  36481. #define USB_OTGSC_STATUS_1MS_MASK (0x200000U)
  36482. #define USB_OTGSC_STATUS_1MS_SHIFT (21U)
  36483. #define USB_OTGSC_STATUS_1MS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_STATUS_1MS_SHIFT)) & USB_OTGSC_STATUS_1MS_MASK)
  36484. #define USB_OTGSC_DPIS_MASK (0x400000U)
  36485. #define USB_OTGSC_DPIS_SHIFT (22U)
  36486. #define USB_OTGSC_DPIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_DPIS_SHIFT)) & USB_OTGSC_DPIS_MASK)
  36487. #define USB_OTGSC_IDIE_MASK (0x1000000U)
  36488. #define USB_OTGSC_IDIE_SHIFT (24U)
  36489. #define USB_OTGSC_IDIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_IDIE_SHIFT)) & USB_OTGSC_IDIE_MASK)
  36490. #define USB_OTGSC_AVVIE_MASK (0x2000000U)
  36491. #define USB_OTGSC_AVVIE_SHIFT (25U)
  36492. #define USB_OTGSC_AVVIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_AVVIE_SHIFT)) & USB_OTGSC_AVVIE_MASK)
  36493. #define USB_OTGSC_ASVIE_MASK (0x4000000U)
  36494. #define USB_OTGSC_ASVIE_SHIFT (26U)
  36495. #define USB_OTGSC_ASVIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_ASVIE_SHIFT)) & USB_OTGSC_ASVIE_MASK)
  36496. #define USB_OTGSC_BSVIE_MASK (0x8000000U)
  36497. #define USB_OTGSC_BSVIE_SHIFT (27U)
  36498. #define USB_OTGSC_BSVIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSVIE_SHIFT)) & USB_OTGSC_BSVIE_MASK)
  36499. #define USB_OTGSC_BSEIE_MASK (0x10000000U)
  36500. #define USB_OTGSC_BSEIE_SHIFT (28U)
  36501. #define USB_OTGSC_BSEIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSEIE_SHIFT)) & USB_OTGSC_BSEIE_MASK)
  36502. #define USB_OTGSC_EN_1MS_MASK (0x20000000U)
  36503. #define USB_OTGSC_EN_1MS_SHIFT (29U)
  36504. #define USB_OTGSC_EN_1MS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_EN_1MS_SHIFT)) & USB_OTGSC_EN_1MS_MASK)
  36505. #define USB_OTGSC_DPIE_MASK (0x40000000U)
  36506. #define USB_OTGSC_DPIE_SHIFT (30U)
  36507. #define USB_OTGSC_DPIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_DPIE_SHIFT)) & USB_OTGSC_DPIE_MASK)
  36508. /*! @name USBMODE - USB Device Mode */
  36509. #define USB_USBMODE_CM_MASK (0x3U)
  36510. #define USB_USBMODE_CM_SHIFT (0U)
  36511. #define USB_USBMODE_CM(x) (((uint32_t)(((uint32_t)(x)) << USB_USBMODE_CM_SHIFT)) & USB_USBMODE_CM_MASK)
  36512. #define USB_USBMODE_ES_MASK (0x4U)
  36513. #define USB_USBMODE_ES_SHIFT (2U)
  36514. #define USB_USBMODE_ES(x) (((uint32_t)(((uint32_t)(x)) << USB_USBMODE_ES_SHIFT)) & USB_USBMODE_ES_MASK)
  36515. #define USB_USBMODE_SLOM_MASK (0x8U)
  36516. #define USB_USBMODE_SLOM_SHIFT (3U)
  36517. #define USB_USBMODE_SLOM(x) (((uint32_t)(((uint32_t)(x)) << USB_USBMODE_SLOM_SHIFT)) & USB_USBMODE_SLOM_MASK)
  36518. #define USB_USBMODE_SDIS_MASK (0x10U)
  36519. #define USB_USBMODE_SDIS_SHIFT (4U)
  36520. #define USB_USBMODE_SDIS(x) (((uint32_t)(((uint32_t)(x)) << USB_USBMODE_SDIS_SHIFT)) & USB_USBMODE_SDIS_MASK)
  36521. /*! @name ENDPTSETUPSTAT - Endpoint Setup Status */
  36522. #define USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_MASK (0xFFFFU)
  36523. #define USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_SHIFT (0U)
  36524. #define USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_SHIFT)) & USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_MASK)
  36525. /*! @name ENDPTPRIME - Endpoint Prime */
  36526. #define USB_ENDPTPRIME_PERB_MASK (0xFFU)
  36527. #define USB_ENDPTPRIME_PERB_SHIFT (0U)
  36528. #define USB_ENDPTPRIME_PERB(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTPRIME_PERB_SHIFT)) & USB_ENDPTPRIME_PERB_MASK)
  36529. #define USB_ENDPTPRIME_PETB_MASK (0xFF0000U)
  36530. #define USB_ENDPTPRIME_PETB_SHIFT (16U)
  36531. #define USB_ENDPTPRIME_PETB(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTPRIME_PETB_SHIFT)) & USB_ENDPTPRIME_PETB_MASK)
  36532. /*! @name ENDPTFLUSH - Endpoint Flush */
  36533. #define USB_ENDPTFLUSH_FERB_MASK (0xFFU)
  36534. #define USB_ENDPTFLUSH_FERB_SHIFT (0U)
  36535. #define USB_ENDPTFLUSH_FERB(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTFLUSH_FERB_SHIFT)) & USB_ENDPTFLUSH_FERB_MASK)
  36536. #define USB_ENDPTFLUSH_FETB_MASK (0xFF0000U)
  36537. #define USB_ENDPTFLUSH_FETB_SHIFT (16U)
  36538. #define USB_ENDPTFLUSH_FETB(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTFLUSH_FETB_SHIFT)) & USB_ENDPTFLUSH_FETB_MASK)
  36539. /*! @name ENDPTSTAT - Endpoint Status */
  36540. #define USB_ENDPTSTAT_ERBR_MASK (0xFFU)
  36541. #define USB_ENDPTSTAT_ERBR_SHIFT (0U)
  36542. #define USB_ENDPTSTAT_ERBR(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTSTAT_ERBR_SHIFT)) & USB_ENDPTSTAT_ERBR_MASK)
  36543. #define USB_ENDPTSTAT_ETBR_MASK (0xFF0000U)
  36544. #define USB_ENDPTSTAT_ETBR_SHIFT (16U)
  36545. #define USB_ENDPTSTAT_ETBR(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTSTAT_ETBR_SHIFT)) & USB_ENDPTSTAT_ETBR_MASK)
  36546. /*! @name ENDPTCOMPLETE - Endpoint Complete */
  36547. #define USB_ENDPTCOMPLETE_ERCE_MASK (0xFFU)
  36548. #define USB_ENDPTCOMPLETE_ERCE_SHIFT (0U)
  36549. #define USB_ENDPTCOMPLETE_ERCE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCOMPLETE_ERCE_SHIFT)) & USB_ENDPTCOMPLETE_ERCE_MASK)
  36550. #define USB_ENDPTCOMPLETE_ETCE_MASK (0xFF0000U)
  36551. #define USB_ENDPTCOMPLETE_ETCE_SHIFT (16U)
  36552. #define USB_ENDPTCOMPLETE_ETCE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCOMPLETE_ETCE_SHIFT)) & USB_ENDPTCOMPLETE_ETCE_MASK)
  36553. /*! @name ENDPTCTRL0 - Endpoint Control0 */
  36554. #define USB_ENDPTCTRL0_RXS_MASK (0x1U)
  36555. #define USB_ENDPTCTRL0_RXS_SHIFT (0U)
  36556. #define USB_ENDPTCTRL0_RXS(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_RXS_SHIFT)) & USB_ENDPTCTRL0_RXS_MASK)
  36557. #define USB_ENDPTCTRL0_RXT_MASK (0xCU)
  36558. #define USB_ENDPTCTRL0_RXT_SHIFT (2U)
  36559. #define USB_ENDPTCTRL0_RXT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_RXT_SHIFT)) & USB_ENDPTCTRL0_RXT_MASK)
  36560. #define USB_ENDPTCTRL0_RXE_MASK (0x80U)
  36561. #define USB_ENDPTCTRL0_RXE_SHIFT (7U)
  36562. #define USB_ENDPTCTRL0_RXE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_RXE_SHIFT)) & USB_ENDPTCTRL0_RXE_MASK)
  36563. #define USB_ENDPTCTRL0_TXS_MASK (0x10000U)
  36564. #define USB_ENDPTCTRL0_TXS_SHIFT (16U)
  36565. #define USB_ENDPTCTRL0_TXS(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_TXS_SHIFT)) & USB_ENDPTCTRL0_TXS_MASK)
  36566. #define USB_ENDPTCTRL0_TXT_MASK (0xC0000U)
  36567. #define USB_ENDPTCTRL0_TXT_SHIFT (18U)
  36568. #define USB_ENDPTCTRL0_TXT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_TXT_SHIFT)) & USB_ENDPTCTRL0_TXT_MASK)
  36569. #define USB_ENDPTCTRL0_TXE_MASK (0x800000U)
  36570. #define USB_ENDPTCTRL0_TXE_SHIFT (23U)
  36571. #define USB_ENDPTCTRL0_TXE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_TXE_SHIFT)) & USB_ENDPTCTRL0_TXE_MASK)
  36572. /*! @name ENDPTCTRL - Endpoint Control 1..Endpoint Control 7 */
  36573. #define USB_ENDPTCTRL_RXS_MASK (0x1U)
  36574. #define USB_ENDPTCTRL_RXS_SHIFT (0U)
  36575. #define USB_ENDPTCTRL_RXS(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXS_SHIFT)) & USB_ENDPTCTRL_RXS_MASK)
  36576. #define USB_ENDPTCTRL_RXD_MASK (0x2U)
  36577. #define USB_ENDPTCTRL_RXD_SHIFT (1U)
  36578. #define USB_ENDPTCTRL_RXD(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXD_SHIFT)) & USB_ENDPTCTRL_RXD_MASK)
  36579. #define USB_ENDPTCTRL_RXT_MASK (0xCU)
  36580. #define USB_ENDPTCTRL_RXT_SHIFT (2U)
  36581. #define USB_ENDPTCTRL_RXT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXT_SHIFT)) & USB_ENDPTCTRL_RXT_MASK)
  36582. #define USB_ENDPTCTRL_RXI_MASK (0x20U)
  36583. #define USB_ENDPTCTRL_RXI_SHIFT (5U)
  36584. #define USB_ENDPTCTRL_RXI(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXI_SHIFT)) & USB_ENDPTCTRL_RXI_MASK)
  36585. #define USB_ENDPTCTRL_RXR_MASK (0x40U)
  36586. #define USB_ENDPTCTRL_RXR_SHIFT (6U)
  36587. #define USB_ENDPTCTRL_RXR(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXR_SHIFT)) & USB_ENDPTCTRL_RXR_MASK)
  36588. #define USB_ENDPTCTRL_RXE_MASK (0x80U)
  36589. #define USB_ENDPTCTRL_RXE_SHIFT (7U)
  36590. #define USB_ENDPTCTRL_RXE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXE_SHIFT)) & USB_ENDPTCTRL_RXE_MASK)
  36591. #define USB_ENDPTCTRL_TXS_MASK (0x10000U)
  36592. #define USB_ENDPTCTRL_TXS_SHIFT (16U)
  36593. #define USB_ENDPTCTRL_TXS(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXS_SHIFT)) & USB_ENDPTCTRL_TXS_MASK)
  36594. #define USB_ENDPTCTRL_TXD_MASK (0x20000U)
  36595. #define USB_ENDPTCTRL_TXD_SHIFT (17U)
  36596. #define USB_ENDPTCTRL_TXD(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXD_SHIFT)) & USB_ENDPTCTRL_TXD_MASK)
  36597. #define USB_ENDPTCTRL_TXT_MASK (0xC0000U)
  36598. #define USB_ENDPTCTRL_TXT_SHIFT (18U)
  36599. #define USB_ENDPTCTRL_TXT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXT_SHIFT)) & USB_ENDPTCTRL_TXT_MASK)
  36600. #define USB_ENDPTCTRL_TXI_MASK (0x200000U)
  36601. #define USB_ENDPTCTRL_TXI_SHIFT (21U)
  36602. #define USB_ENDPTCTRL_TXI(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXI_SHIFT)) & USB_ENDPTCTRL_TXI_MASK)
  36603. #define USB_ENDPTCTRL_TXR_MASK (0x400000U)
  36604. #define USB_ENDPTCTRL_TXR_SHIFT (22U)
  36605. #define USB_ENDPTCTRL_TXR(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXR_SHIFT)) & USB_ENDPTCTRL_TXR_MASK)
  36606. #define USB_ENDPTCTRL_TXE_MASK (0x800000U)
  36607. #define USB_ENDPTCTRL_TXE_SHIFT (23U)
  36608. #define USB_ENDPTCTRL_TXE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXE_SHIFT)) & USB_ENDPTCTRL_TXE_MASK)
  36609. /* The count of USB_ENDPTCTRL */
  36610. #define USB_ENDPTCTRL_COUNT (7U)
  36611. /*!
  36612. * @}
  36613. */ /* end of group USB_Register_Masks */
  36614. /* USB - Peripheral instance base addresses */
  36615. /** Peripheral USB1 base address */
  36616. #define USB1_BASE (g_usb1_base) //(0x2184000u)
  36617. /** Peripheral USB1 base pointer */
  36618. #define USB1 ((USB_Type *)USB1_BASE)
  36619. /** Peripheral USB2 base address */
  36620. #define USB2_BASE (g_usb2_base) //(0x2184200u)
  36621. /** Peripheral USB2 base pointer */
  36622. #define USB2 ((USB_Type *)USB2_BASE)
  36623. /** Array initializer of USB peripheral base addresses */
  36624. #define USB_BASE_ADDRS { 0u, USB1_BASE, USB2_BASE }
  36625. /** Array initializer of USB peripheral base pointers */
  36626. #define USB_BASE_PTRS { (USB_Type *)0u, USB1, USB2 }
  36627. /** Interrupt vectors for the USB peripheral type */
  36628. #define USB_IRQS { NotAvail_IRQn, USB_OTG1_IRQn, USB_OTG2_IRQn }
  36629. /* Backward compatibility */
  36630. #define GPTIMER0CTL GPTIMER0CTRL
  36631. #define GPTIMER1CTL GPTIMER1CTRL
  36632. #define USB_SBUSCFG SBUSCFG
  36633. #define EPLISTADDR ENDPTLISTADDR
  36634. #define EPSETUPSR ENDPTSETUPSTAT
  36635. #define EPPRIME ENDPTPRIME
  36636. #define EPFLUSH ENDPTFLUSH
  36637. #define EPSR ENDPTSTAT
  36638. #define EPCOMPLETE ENDPTCOMPLETE
  36639. #define EPCR ENDPTCTRL
  36640. #define EPCR0 ENDPTCTRL0
  36641. #define USBHS_ID_ID_MASK USB_ID_ID_MASK
  36642. #define USBHS_ID_ID_SHIFT USB_ID_ID_SHIFT
  36643. #define USBHS_ID_ID(x) USB_ID_ID(x)
  36644. #define USBHS_ID_NID_MASK USB_ID_NID_MASK
  36645. #define USBHS_ID_NID_SHIFT USB_ID_NID_SHIFT
  36646. #define USBHS_ID_NID(x) USB_ID_NID(x)
  36647. #define USBHS_ID_REVISION_MASK USB_ID_REVISION_MASK
  36648. #define USBHS_ID_REVISION_SHIFT USB_ID_REVISION_SHIFT
  36649. #define USBHS_ID_REVISION(x) USB_ID_REVISION(x)
  36650. #define USBHS_HWGENERAL_PHYW_MASK USB_HWGENERAL_PHYW_MASK
  36651. #define USBHS_HWGENERAL_PHYW_SHIFT USB_HWGENERAL_PHYW_SHIFT
  36652. #define USBHS_HWGENERAL_PHYW(x) USB_HWGENERAL_PHYW(x)
  36653. #define USBHS_HWGENERAL_PHYM_MASK USB_HWGENERAL_PHYM_MASK
  36654. #define USBHS_HWGENERAL_PHYM_SHIFT USB_HWGENERAL_PHYM_SHIFT
  36655. #define USBHS_HWGENERAL_PHYM(x) USB_HWGENERAL_PHYM(x)
  36656. #define USBHS_HWGENERAL_SM_MASK USB_HWGENERAL_SM_MASK
  36657. #define USBHS_HWGENERAL_SM_SHIFT USB_HWGENERAL_SM_SHIFT
  36658. #define USBHS_HWGENERAL_SM(x) USB_HWGENERAL_SM(x)
  36659. #define USBHS_HWHOST_HC_MASK USB_HWHOST_HC_MASK
  36660. #define USBHS_HWHOST_HC_SHIFT USB_HWHOST_HC_SHIFT
  36661. #define USBHS_HWHOST_HC(x) USB_HWHOST_HC(x)
  36662. #define USBHS_HWHOST_NPORT_MASK USB_HWHOST_NPORT_MASK
  36663. #define USBHS_HWHOST_NPORT_SHIFT USB_HWHOST_NPORT_SHIFT
  36664. #define USBHS_HWHOST_NPORT(x) USB_HWHOST_NPORT(x)
  36665. #define USBHS_HWDEVICE_DC_MASK USB_HWDEVICE_DC_MASK
  36666. #define USBHS_HWDEVICE_DC_SHIFT USB_HWDEVICE_DC_SHIFT
  36667. #define USBHS_HWDEVICE_DC(x) USB_HWDEVICE_DC(x)
  36668. #define USBHS_HWDEVICE_DEVEP_MASK USB_HWDEVICE_DEVEP_MASK
  36669. #define USBHS_HWDEVICE_DEVEP_SHIFT USB_HWDEVICE_DEVEP_SHIFT
  36670. #define USBHS_HWDEVICE_DEVEP(x) USB_HWDEVICE_DEVEP(x)
  36671. #define USBHS_HWTXBUF_TXBURST_MASK USB_HWTXBUF_TXBURST_MASK
  36672. #define USBHS_HWTXBUF_TXBURST_SHIFT USB_HWTXBUF_TXBURST_SHIFT
  36673. #define USBHS_HWTXBUF_TXBURST(x) USB_HWTXBUF_TXBURST(x)
  36674. #define USBHS_HWTXBUF_TXCHANADD_MASK USB_HWTXBUF_TXCHANADD_MASK
  36675. #define USBHS_HWTXBUF_TXCHANADD_SHIFT USB_HWTXBUF_TXCHANADD_SHIFT
  36676. #define USBHS_HWTXBUF_TXCHANADD(x) USB_HWTXBUF_TXCHANADD(x)
  36677. #define USBHS_HWRXBUF_RXBURST_MASK USB_HWRXBUF_RXBURST_MASK
  36678. #define USBHS_HWRXBUF_RXBURST_SHIFT USB_HWRXBUF_RXBURST_SHIFT
  36679. #define USBHS_HWRXBUF_RXBURST(x) USB_HWRXBUF_RXBURST(x)
  36680. #define USBHS_HWRXBUF_RXADD_MASK USB_HWRXBUF_RXADD_MASK
  36681. #define USBHS_HWRXBUF_RXADD_SHIFT USB_HWRXBUF_RXADD_SHIFT
  36682. #define USBHS_HWRXBUF_RXADD(x) USB_HWRXBUF_RXADD(x)
  36683. #define USBHS_GPTIMER0LD_GPTLD_MASK USB_GPTIMER0LD_GPTLD_MASK
  36684. #define USBHS_GPTIMER0LD_GPTLD_SHIFT USB_GPTIMER0LD_GPTLD_SHIFT
  36685. #define USBHS_GPTIMER0LD_GPTLD(x) USB_GPTIMER0LD_GPTLD(x)
  36686. #define USBHS_GPTIMER0CTL_GPTCNT_MASK USB_GPTIMER0CTRL_GPTCNT_MASK
  36687. #define USBHS_GPTIMER0CTL_GPTCNT_SHIFT USB_GPTIMER0CTRL_GPTCNT_SHIFT
  36688. #define USBHS_GPTIMER0CTL_GPTCNT(x) USB_GPTIMER0CTRL_GPTCNT(x)
  36689. #define USBHS_GPTIMER0CTL_MODE_MASK USB_GPTIMER0CTRL_GPTMODE_MASK
  36690. #define USBHS_GPTIMER0CTL_MODE_SHIFT USB_GPTIMER0CTRL_GPTMODE_SHIFT
  36691. #define USBHS_GPTIMER0CTL_MODE(x) USB_GPTIMER0CTRL_GPTMODE(x)
  36692. #define USBHS_GPTIMER0CTL_RST_MASK USB_GPTIMER0CTRL_GPTRST_MASK
  36693. #define USBHS_GPTIMER0CTL_RST_SHIFT USB_GPTIMER0CTRL_GPTRST_SHIFT
  36694. #define USBHS_GPTIMER0CTL_RST(x) USB_GPTIMER0CTRL_GPTRST(x)
  36695. #define USBHS_GPTIMER0CTL_RUN_MASK USB_GPTIMER0CTRL_GPTRUN_MASK
  36696. #define USBHS_GPTIMER0CTL_RUN_SHIFT USB_GPTIMER0CTRL_GPTRUN_SHIFT
  36697. #define USBHS_GPTIMER0CTL_RUN(x) USB_GPTIMER0CTRL_GPTRUN(x)
  36698. #define USBHS_GPTIMER1LD_GPTLD_MASK USB_GPTIMER1LD_GPTLD_MASK
  36699. #define USBHS_GPTIMER1LD_GPTLD_SHIFT USB_GPTIMER1LD_GPTLD_SHIFT
  36700. #define USBHS_GPTIMER1LD_GPTLD(x) USB_GPTIMER1LD_GPTLD(x)
  36701. #define USBHS_GPTIMER1CTL_GPTCNT_MASK USB_GPTIMER1CTRL_GPTCNT_MASK
  36702. #define USBHS_GPTIMER1CTL_GPTCNT_SHIFT USB_GPTIMER1CTRL_GPTCNT_SHIFT
  36703. #define USBHS_GPTIMER1CTL_GPTCNT(x) USB_GPTIMER1CTRL_GPTCNT(x)
  36704. #define USBHS_GPTIMER1CTL_MODE_MASK USB_GPTIMER1CTRL_GPTMODE_MASK
  36705. #define USBHS_GPTIMER1CTL_MODE_SHIFT USB_GPTIMER1CTRL_GPTMODE_SHIFT
  36706. #define USBHS_GPTIMER1CTL_MODE(x) USB_GPTIMER1CTRL_GPTMODE(x)
  36707. #define USBHS_GPTIMER1CTL_RST_MASK USB_GPTIMER1CTRL_GPTRST_MASK
  36708. #define USBHS_GPTIMER1CTL_RST_SHIFT USB_GPTIMER1CTRL_GPTRST_SHIFT
  36709. #define USBHS_GPTIMER1CTL_RST(x) USB_GPTIMER1CTRL_GPTRST(x)
  36710. #define USBHS_GPTIMER1CTL_RUN_MASK USB_GPTIMER1CTRL_GPTRUN_MASK
  36711. #define USBHS_GPTIMER1CTL_RUN_SHIFT USB_GPTIMER1CTRL_GPTRUN_SHIFT
  36712. #define USBHS_GPTIMER1CTL_RUN(x) USB_GPTIMER1CTRL_GPTRUN(x)
  36713. #define USBHS_USB_SBUSCFG_BURSTMODE_MASK USB_SBUSCFG_AHBBRST_MASK
  36714. #define USBHS_USB_SBUSCFG_BURSTMODE_SHIFT USB_SBUSCFG_AHBBRST_SHIFT
  36715. #define USBHS_USB_SBUSCFG_BURSTMODE(x) USB_SBUSCFG_AHBBRST(x)
  36716. #define USBHS_HCIVERSION_CAPLENGTH(x) USB_HCIVERSION_CAPLENGTH(x)
  36717. #define USBHS_HCIVERSION_HCIVERSION_MASK USB_HCIVERSION_HCIVERSION_MASK
  36718. #define USBHS_HCIVERSION_HCIVERSION_SHIFT USB_HCIVERSION_HCIVERSION_SHIFT
  36719. #define USBHS_HCIVERSION_HCIVERSION(x) USB_HCIVERSION_HCIVERSION(x)
  36720. #define USBHS_HCSPARAMS_N_PORTS_MASK USB_HCSPARAMS_N_PORTS_MASK
  36721. #define USBHS_HCSPARAMS_N_PORTS_SHIFT USB_HCSPARAMS_N_PORTS_SHIFT
  36722. #define USBHS_HCSPARAMS_N_PORTS(x) USB_HCSPARAMS_N_PORTS(x)
  36723. #define USBHS_HCSPARAMS_PPC_MASK USB_HCSPARAMS_PPC_MASK
  36724. #define USBHS_HCSPARAMS_PPC_SHIFT USB_HCSPARAMS_PPC_SHIFT
  36725. #define USBHS_HCSPARAMS_PPC(x) USB_HCSPARAMS_PPC(x)
  36726. #define USBHS_HCSPARAMS_N_PCC_MASK USB_HCSPARAMS_N_PCC_MASK
  36727. #define USBHS_HCSPARAMS_N_PCC_SHIFT USB_HCSPARAMS_N_PCC_SHIFT
  36728. #define USBHS_HCSPARAMS_N_PCC(x) USB_HCSPARAMS_N_PCC(x)
  36729. #define USBHS_HCSPARAMS_N_CC_MASK USB_HCSPARAMS_N_CC_MASK
  36730. #define USBHS_HCSPARAMS_N_CC_SHIFT USB_HCSPARAMS_N_CC_SHIFT
  36731. #define USBHS_HCSPARAMS_N_CC(x) USB_HCSPARAMS_N_CC(x)
  36732. #define USBHS_HCSPARAMS_PI_MASK USB_HCSPARAMS_PI_MASK
  36733. #define USBHS_HCSPARAMS_PI_SHIFT USB_HCSPARAMS_PI_SHIFT
  36734. #define USBHS_HCSPARAMS_PI(x) USB_HCSPARAMS_PI(x)
  36735. #define USBHS_HCSPARAMS_N_PTT_MASK USB_HCSPARAMS_N_PTT_MASK
  36736. #define USBHS_HCSPARAMS_N_PTT_SHIFT USB_HCSPARAMS_N_PTT_SHIFT
  36737. #define USBHS_HCSPARAMS_N_PTT(x) USB_HCSPARAMS_N_PTT(x)
  36738. #define USBHS_HCSPARAMS_N_TT_MASK USB_HCSPARAMS_N_TT_MASK
  36739. #define USBHS_HCSPARAMS_N_TT_SHIFT USB_HCSPARAMS_N_TT_SHIFT
  36740. #define USBHS_HCSPARAMS_N_TT(x) USB_HCSPARAMS_N_TT(x)
  36741. #define USBHS_HCCPARAMS_ADC_MASK USB_HCCPARAMS_ADC_MASK
  36742. #define USBHS_HCCPARAMS_ADC_SHIFT USB_HCCPARAMS_ADC_SHIFT
  36743. #define USBHS_HCCPARAMS_ADC(x) USB_HCCPARAMS_ADC(x)
  36744. #define USBHS_HCCPARAMS_PFL_MASK USB_HCCPARAMS_PFL_MASK
  36745. #define USBHS_HCCPARAMS_PFL_SHIFT USB_HCCPARAMS_PFL_SHIFT
  36746. #define USBHS_HCCPARAMS_PFL(x) USB_HCCPARAMS_PFL(x)
  36747. #define USBHS_HCCPARAMS_ASP_MASK USB_HCCPARAMS_ASP_MASK
  36748. #define USBHS_HCCPARAMS_ASP_SHIFT USB_HCCPARAMS_ASP_SHIFT
  36749. #define USBHS_HCCPARAMS_ASP(x) USB_HCCPARAMS_ASP(x)
  36750. #define USBHS_HCCPARAMS_IST_MASK USB_HCCPARAMS_IST_MASK
  36751. #define USBHS_HCCPARAMS_IST_SHIFT USB_HCCPARAMS_IST_SHIFT
  36752. #define USBHS_HCCPARAMS_IST(x) USB_HCCPARAMS_IST(x)
  36753. #define USBHS_HCCPARAMS_EECP_MASK USB_HCCPARAMS_EECP_MASK
  36754. #define USBHS_HCCPARAMS_EECP_SHIFT USB_HCCPARAMS_EECP_SHIFT
  36755. #define USBHS_HCCPARAMS_EECP(x) USB_HCCPARAMS_EECP(x)
  36756. #define USBHS_DCIVERSION_DCIVERSION_MASK USB_DCIVERSION_DCIVERSION_MASK
  36757. #define USBHS_DCIVERSION_DCIVERSION_SHIFT USB_DCIVERSION_DCIVERSION_SHIFT
  36758. #define USBHS_DCIVERSION_DCIVERSION(x) USB_DCIVERSION_DCIVERSION(x)
  36759. #define USBHS_DCCPARAMS_DEN_MASK USB_DCCPARAMS_DEN_MASK
  36760. #define USBHS_DCCPARAMS_DEN_SHIFT USB_DCCPARAMS_DEN_SHIFT
  36761. #define USBHS_DCCPARAMS_DEN(x) USB_DCCPARAMS_DEN(x)
  36762. #define USBHS_DCCPARAMS_DC_MASK USB_DCCPARAMS_DC_MASK
  36763. #define USBHS_DCCPARAMS_DC_SHIFT USB_DCCPARAMS_DC_SHIFT
  36764. #define USBHS_DCCPARAMS_DC(x) USB_DCCPARAMS_DC(x)
  36765. #define USBHS_DCCPARAMS_HC_MASK USB_DCCPARAMS_HC_MASK
  36766. #define USBHS_DCCPARAMS_HC_SHIFT USB_DCCPARAMS_HC_SHIFT
  36767. #define USBHS_DCCPARAMS_HC(x) USB_DCCPARAMS_HC(x)
  36768. #define USBHS_USBCMD_RS_MASK USB_USBCMD_RS_MASK
  36769. #define USBHS_USBCMD_RS_SHIFT USB_USBCMD_RS_SHIFT
  36770. #define USBHS_USBCMD_RS(x) USB_USBCMD_RS(x)
  36771. #define USBHS_USBCMD_RST_MASK USB_USBCMD_RST_MASK
  36772. #define USBHS_USBCMD_RST_SHIFT USB_USBCMD_RST_SHIFT
  36773. #define USBHS_USBCMD_RST(x) USB_USBCMD_RST(x)
  36774. #define USBHS_USBCMD_FS_MASK USB_USBCMD_FS_1_MASK
  36775. #define USBHS_USBCMD_FS_SHIFT USB_USBCMD_FS_1_SHIFT
  36776. #define USBHS_USBCMD_FS(x) USB_USBCMD_FS_1(x)
  36777. #define USBHS_USBCMD_PSE_MASK USB_USBCMD_PSE_MASK
  36778. #define USBHS_USBCMD_PSE_SHIFT USB_USBCMD_PSE_SHIFT
  36779. #define USBHS_USBCMD_PSE(x) USB_USBCMD_PSE(x)
  36780. #define USBHS_USBCMD_ASE_MASK USB_USBCMD_ASE_MASK
  36781. #define USBHS_USBCMD_ASE_SHIFT USB_USBCMD_ASE_SHIFT
  36782. #define USBHS_USBCMD_ASE(x) USB_USBCMD_ASE(x)
  36783. #define USBHS_USBCMD_IAA_MASK USB_USBCMD_IAA_MASK
  36784. #define USBHS_USBCMD_IAA_SHIFT USB_USBCMD_IAA_SHIFT
  36785. #define USBHS_USBCMD_IAA(x) USB_USBCMD_IAA(x)
  36786. #define USBHS_USBCMD_ASP_MASK USB_USBCMD_ASP_MASK
  36787. #define USBHS_USBCMD_ASP_SHIFT USB_USBCMD_ASP_SHIFT
  36788. #define USBHS_USBCMD_ASP(x) USB_USBCMD_ASP(x)
  36789. #define USBHS_USBCMD_ASPE_MASK USB_USBCMD_ASPE_MASK
  36790. #define USBHS_USBCMD_ASPE_SHIFT USB_USBCMD_ASPE_SHIFT
  36791. #define USBHS_USBCMD_ASPE(x) USB_USBCMD_ASPE(x)
  36792. #define USBHS_USBCMD_ATDTW_MASK USB_USBCMD_ATDTW_MASK
  36793. #define USBHS_USBCMD_ATDTW_SHIFT USB_USBCMD_ATDTW_SHIFT
  36794. #define USBHS_USBCMD_ATDTW(x) USB_USBCMD_ATDTW(x)
  36795. #define USBHS_USBCMD_SUTW_MASK USB_USBCMD_SUTW_MASK
  36796. #define USBHS_USBCMD_SUTW_SHIFT USB_USBCMD_SUTW_SHIFT
  36797. #define USBHS_USBCMD_SUTW(x) USB_USBCMD_SUTW(x)
  36798. #define USBHS_USBCMD_FS2_MASK USB_USBCMD_FS_2_MASK
  36799. #define USBHS_USBCMD_FS2_SHIFT USB_USBCMD_FS_2_SHIFT
  36800. #define USBHS_USBCMD_FS2(x) USB_USBCMD_FS_2(x)
  36801. #define USBHS_USBCMD_ITC_MASK USB_USBCMD_ITC_MASK
  36802. #define USBHS_USBCMD_ITC_SHIFT USB_USBCMD_ITC_SHIFT
  36803. #define USBHS_USBCMD_ITC(x) USB_USBCMD_ITC(x)
  36804. #define USBHS_USBSTS_UI_MASK USB_USBSTS_UI_MASK
  36805. #define USBHS_USBSTS_UI_SHIFT USB_USBSTS_UI_SHIFT
  36806. #define USBHS_USBSTS_UI(x) USB_USBSTS_UI(x)
  36807. #define USBHS_USBSTS_UEI_MASK USB_USBSTS_UEI_MASK
  36808. #define USBHS_USBSTS_UEI_SHIFT USB_USBSTS_UEI_SHIFT
  36809. #define USBHS_USBSTS_UEI(x) USB_USBSTS_UEI(x)
  36810. #define USBHS_USBSTS_PCI_MASK USB_USBSTS_PCI_MASK
  36811. #define USBHS_USBSTS_PCI_SHIFT USB_USBSTS_PCI_SHIFT
  36812. #define USBHS_USBSTS_PCI(x) USB_USBSTS_PCI(x)
  36813. #define USBHS_USBSTS_FRI_MASK USB_USBSTS_FRI_MASK
  36814. #define USBHS_USBSTS_FRI_SHIFT USB_USBSTS_FRI_SHIFT
  36815. #define USBHS_USBSTS_FRI(x) USB_USBSTS_FRI(x)
  36816. #define USBHS_USBSTS_SEI_MASK USB_USBSTS_SEI_MASK
  36817. #define USBHS_USBSTS_SEI_SHIFT USB_USBSTS_SEI_SHIFT
  36818. #define USBHS_USBSTS_SEI(x) USB_USBSTS_SEI(x)
  36819. #define USBHS_USBSTS_AAI_MASK USB_USBSTS_AAI_MASK
  36820. #define USBHS_USBSTS_AAI_SHIFT USB_USBSTS_AAI_SHIFT
  36821. #define USBHS_USBSTS_AAI(x) USB_USBSTS_AAI(x)
  36822. #define USBHS_USBSTS_URI_MASK USB_USBSTS_URI_MASK
  36823. #define USBHS_USBSTS_URI_SHIFT USB_USBSTS_URI_SHIFT
  36824. #define USBHS_USBSTS_URI(x) USB_USBSTS_URI(x)
  36825. #define USBHS_USBSTS_SRI_MASK USB_USBSTS_SRI_MASK
  36826. #define USBHS_USBSTS_SRI_SHIFT USB_USBSTS_SRI_SHIFT
  36827. #define USBHS_USBSTS_SRI(x) USB_USBSTS_SRI(x)
  36828. #define USBHS_USBSTS_SLI_MASK USB_USBSTS_SLI_MASK
  36829. #define USBHS_USBSTS_SLI_SHIFT USB_USBSTS_SLI_SHIFT
  36830. #define USBHS_USBSTS_SLI(x) USB_USBSTS_SLI(x)
  36831. #define USBHS_USBSTS_ULPII_MASK USB_USBSTS_ULPII_MASK
  36832. #define USBHS_USBSTS_ULPII_SHIFT USB_USBSTS_ULPII_SHIFT
  36833. #define USBHS_USBSTS_ULPII(x) USB_USBSTS_ULPII(x)
  36834. #define USBHS_USBSTS_HCH_MASK USB_USBSTS_HCH_MASK
  36835. #define USBHS_USBSTS_HCH_SHIFT USB_USBSTS_HCH_SHIFT
  36836. #define USBHS_USBSTS_HCH(x) USB_USBSTS_HCH(x)
  36837. #define USBHS_USBSTS_RCL_MASK USB_USBSTS_RCL_MASK
  36838. #define USBHS_USBSTS_RCL_SHIFT USB_USBSTS_RCL_SHIFT
  36839. #define USBHS_USBSTS_RCL(x) USB_USBSTS_RCL(x)
  36840. #define USBHS_USBSTS_PS_MASK USB_USBSTS_PS_MASK
  36841. #define USBHS_USBSTS_PS_SHIFT USB_USBSTS_PS_SHIFT
  36842. #define USBHS_USBSTS_PS(x) USB_USBSTS_PS(x)
  36843. #define USBHS_USBSTS_AS_MASK USB_USBSTS_AS_MASK
  36844. #define USBHS_USBSTS_AS_SHIFT USB_USBSTS_AS_SHIFT
  36845. #define USBHS_USBSTS_AS(x) USB_USBSTS_AS(x)
  36846. #define USBHS_USBSTS_NAKI_MASK USB_USBSTS_NAKI_MASK
  36847. #define USBHS_USBSTS_NAKI_SHIFT USB_USBSTS_NAKI_SHIFT
  36848. #define USBHS_USBSTS_NAKI(x) USB_USBSTS_NAKI(x)
  36849. #define USBHS_USBSTS_TI0_MASK USB_USBSTS_TI0_MASK
  36850. #define USBHS_USBSTS_TI0_SHIFT USB_USBSTS_TI0_SHIFT
  36851. #define USBHS_USBSTS_TI0(x) USB_USBSTS_TI0(x)
  36852. #define USBHS_USBSTS_TI1_MASK USB_USBSTS_TI1_MASK
  36853. #define USBHS_USBSTS_TI1_SHIFT USB_USBSTS_TI1_SHIFT
  36854. #define USBHS_USBSTS_TI1(x) USB_USBSTS_TI1(x)
  36855. #define USBHS_USBINTR_UE_MASK USB_USBINTR_UE_MASK
  36856. #define USBHS_USBINTR_UE_SHIFT USB_USBINTR_UE_SHIFT
  36857. #define USBHS_USBINTR_UE(x) USB_USBINTR_UE(x)
  36858. #define USBHS_USBINTR_UEE_MASK USB_USBINTR_UEE_MASK
  36859. #define USBHS_USBINTR_UEE_SHIFT USB_USBINTR_UEE_SHIFT
  36860. #define USBHS_USBINTR_UEE(x) USB_USBINTR_UEE(x)
  36861. #define USBHS_USBINTR_PCE_MASK USB_USBINTR_PCE_MASK
  36862. #define USBHS_USBINTR_PCE_SHIFT USB_USBINTR_PCE_SHIFT
  36863. #define USBHS_USBINTR_PCE(x) USB_USBINTR_PCE(x)
  36864. #define USBHS_USBINTR_FRE_MASK USB_USBINTR_FRE_MASK
  36865. #define USBHS_USBINTR_FRE_SHIFT USB_USBINTR_FRE_SHIFT
  36866. #define USBHS_USBINTR_FRE(x) USB_USBINTR_FRE(x)
  36867. #define USBHS_USBINTR_SEE_MASK USB_USBINTR_SEE_MASK
  36868. #define USBHS_USBINTR_SEE_SHIFT USB_USBINTR_SEE_SHIFT
  36869. #define USBHS_USBINTR_SEE(x) USB_USBINTR_SEE(x)
  36870. #define USBHS_USBINTR_AAE_MASK USB_USBINTR_AAE_MASK
  36871. #define USBHS_USBINTR_AAE_SHIFT USB_USBINTR_AAE_SHIFT
  36872. #define USBHS_USBINTR_AAE(x) USB_USBINTR_AAE(x)
  36873. #define USBHS_USBINTR_URE_MASK USB_USBINTR_URE_MASK
  36874. #define USBHS_USBINTR_URE_SHIFT USB_USBINTR_URE_SHIFT
  36875. #define USBHS_USBINTR_URE(x) USB_USBINTR_URE(x)
  36876. #define USBHS_USBINTR_SRE_MASK USB_USBINTR_SRE_MASK
  36877. #define USBHS_USBINTR_SRE_SHIFT USB_USBINTR_SRE_SHIFT
  36878. #define USBHS_USBINTR_SRE(x) USB_USBINTR_SRE(x)
  36879. #define USBHS_USBINTR_SLE_MASK USB_USBINTR_SLE_MASK
  36880. #define USBHS_USBINTR_SLE_SHIFT USB_USBINTR_SLE_SHIFT
  36881. #define USBHS_USBINTR_SLE(x) USB_USBINTR_SLE(x)
  36882. #define USBHS_USBINTR_ULPIE_MASK USB_USBINTR_ULPIE_MASK
  36883. #define USBHS_USBINTR_ULPIE_SHIFT USB_USBINTR_ULPIE_SHIFT
  36884. #define USBHS_USBINTR_ULPIE(x) USB_USBINTR_ULPIE(x)
  36885. #define USBHS_USBINTR_NAKE_MASK USB_USBINTR_NAKE_MASK
  36886. #define USBHS_USBINTR_NAKE_SHIFT USB_USBINTR_NAKE_SHIFT
  36887. #define USBHS_USBINTR_NAKE(x) USB_USBINTR_NAKE(x)
  36888. #define USBHS_USBINTR_UAIE_MASK USB_USBINTR_UAIE_MASK
  36889. #define USBHS_USBINTR_UAIE_SHIFT USB_USBINTR_UAIE_SHIFT
  36890. #define USBHS_USBINTR_UAIE(x) USB_USBINTR_UAIE(x)
  36891. #define USBHS_USBINTR_UPIE_MASK USB_USBINTR_UPIE_MASK
  36892. #define USBHS_USBINTR_UPIE_SHIFT USB_USBINTR_UPIE_SHIFT
  36893. #define USBHS_USBINTR_UPIE(x) USB_USBINTR_UPIE(x)
  36894. #define USBHS_USBINTR_TIE0_MASK USB_USBINTR_TIE0_MASK
  36895. #define USBHS_USBINTR_TIE0_SHIFT USB_USBINTR_TIE0_SHIFT
  36896. #define USBHS_USBINTR_TIE0(x) USB_USBINTR_TIE0(x)
  36897. #define USBHS_USBINTR_TIE1_MASK USB_USBINTR_TIE1_MASK
  36898. #define USBHS_USBINTR_TIE1_SHIFT USB_USBINTR_TIE1_SHIFT
  36899. #define USBHS_USBINTR_TIE1(x) USB_USBINTR_TIE1(x)
  36900. #define USBHS_FRINDEX_FRINDEX_MASK USB_FRINDEX_FRINDEX_MASK
  36901. #define USBHS_FRINDEX_FRINDEX_SHIFT USB_FRINDEX_FRINDEX_SHIFT
  36902. #define USBHS_FRINDEX_FRINDEX(x) USB_FRINDEX_FRINDEX(x)
  36903. #define USBHS_DEVICEADDR_USBADRA_MASK USB_DEVICEADDR_USBADRA_MASK
  36904. #define USBHS_DEVICEADDR_USBADRA_SHIFT USB_DEVICEADDR_USBADRA_SHIFT
  36905. #define USBHS_DEVICEADDR_USBADRA(x) USB_DEVICEADDR_USBADRA(x)
  36906. #define USBHS_DEVICEADDR_USBADR_MASK USB_DEVICEADDR_USBADR_MASK
  36907. #define USBHS_DEVICEADDR_USBADR_SHIFT USB_DEVICEADDR_USBADR_SHIFT
  36908. #define USBHS_DEVICEADDR_USBADR(x) USB_DEVICEADDR_USBADR(x)
  36909. #define USBHS_PERIODICLISTBASE_PERBASE_MASK USB_PERIODICLISTBASE_BASEADR_MASK
  36910. #define USBHS_PERIODICLISTBASE_PERBASE_SHIFT USB_PERIODICLISTBASE_BASEADR_SHIFT
  36911. #define USBHS_PERIODICLISTBASE_PERBASE(x) USB_PERIODICLISTBASE_BASEADR(x)
  36912. #define USBHS_ASYNCLISTADDR_ASYBASE_MASK USB_ASYNCLISTADDR_ASYBASE_MASK
  36913. #define USBHS_ASYNCLISTADDR_ASYBASE_SHIFT USB_ASYNCLISTADDR_ASYBASE_SHIFT
  36914. #define USBHS_ASYNCLISTADDR_ASYBASE(x) USB_ASYNCLISTADDR_ASYBASE(x)
  36915. #define USBHS_EPLISTADDR_EPBASE_MASK USB_ENDPTLISTADDR_EPBASE_MASK
  36916. #define USBHS_EPLISTADDR_EPBASE_SHIFT USB_ENDPTLISTADDR_EPBASE_SHIFT
  36917. #define USBHS_EPLISTADDR_EPBASE(x) USB_ENDPTLISTADDR_EPBASE(x)
  36918. #define USBHS_BURSTSIZE_RXPBURST_MASK USB_BURSTSIZE_RXPBURST_MASK
  36919. #define USBHS_BURSTSIZE_RXPBURST_SHIFT USB_BURSTSIZE_RXPBURST_SHIFT
  36920. #define USBHS_BURSTSIZE_RXPBURST(x) USB_BURSTSIZE_RXPBURST(x)
  36921. #define USBHS_BURSTSIZE_TXPBURST_MASK USB_BURSTSIZE_TXPBURST_MASK
  36922. #define USBHS_BURSTSIZE_TXPBURST_SHIFT USB_BURSTSIZE_TXPBURST_SHIFT
  36923. #define USBHS_BURSTSIZE_TXPBURST(x) USB_BURSTSIZE_TXPBURST(x)
  36924. #define USBHS_TXFILLTUNING_TXSCHOH_MASK USB_TXFILLTUNING_TXSCHOH_MASK
  36925. #define USBHS_TXFILLTUNING_TXSCHOH_SHIFT USB_TXFILLTUNING_TXSCHOH_SHIFT
  36926. #define USBHS_TXFILLTUNING_TXSCHOH(x) USB_TXFILLTUNING_TXSCHOH(x)
  36927. #define USBHS_TXFILLTUNING_TXSCHHEALTH_MASK USB_TXFILLTUNING_TXSCHHEALTH_MASK
  36928. #define USBHS_TXFILLTUNING_TXSCHHEALTH_SHIFT USB_TXFILLTUNING_TXSCHHEALTH_SHIFT
  36929. #define USBHS_TXFILLTUNING_TXSCHHEALTH(x) USB_TXFILLTUNING_TXSCHHEALTH(x)
  36930. #define USBHS_TXFILLTUNING_TXFIFOTHRES_MASK USB_TXFILLTUNING_TXFIFOTHRES_MASK
  36931. #define USBHS_TXFILLTUNING_TXFIFOTHRES_SHIFT USB_TXFILLTUNING_TXFIFOTHRES_SHIFT
  36932. #define USBHS_TXFILLTUNING_TXFIFOTHRES(x) USB_TXFILLTUNING_TXFIFOTHRES(x)
  36933. #define USBHS_ENDPTNAK_EPRN_MASK USB_ENDPTNAK_EPRN_MASK
  36934. #define USBHS_ENDPTNAK_EPRN_SHIFT USB_ENDPTNAK_EPRN_SHIFT
  36935. #define USBHS_ENDPTNAK_EPRN(x) USB_ENDPTNAK_EPRN(x)
  36936. #define USBHS_ENDPTNAK_EPTN_MASK USB_ENDPTNAK_EPTN_MASK
  36937. #define USBHS_ENDPTNAK_EPTN_SHIFT USB_ENDPTNAK_EPTN_SHIFT
  36938. #define USBHS_ENDPTNAK_EPTN(x) USB_ENDPTNAK_EPTN(x)
  36939. #define USBHS_ENDPTNAKEN_EPRNE_MASK USB_ENDPTNAKEN_EPRNE_MASK
  36940. #define USBHS_ENDPTNAKEN_EPRNE_SHIFT USB_ENDPTNAKEN_EPRNE_SHIFT
  36941. #define USBHS_ENDPTNAKEN_EPRNE(x) USB_ENDPTNAKEN_EPRNE(x)
  36942. #define USBHS_ENDPTNAKEN_EPTNE_MASK USB_ENDPTNAKEN_EPTNE_MASK
  36943. #define USBHS_ENDPTNAKEN_EPTNE_SHIFT USB_ENDPTNAKEN_EPTNE_SHIFT
  36944. #define USBHS_ENDPTNAKEN_EPTNE(x) USB_ENDPTNAKEN_EPTNE(x)
  36945. #define USBHS_CONFIGFLAG_CF_MASK USB_CONFIGFLAG_CF_MASK
  36946. #define USBHS_CONFIGFLAG_CF_SHIFT USB_CONFIGFLAG_CF_SHIFT
  36947. #define USBHS_CONFIGFLAG_CF(x) USB_CONFIGFLAG_CF(x)
  36948. #define USBHS_PORTSC1_CCS_MASK USB_PORTSC1_CCS_MASK
  36949. #define USBHS_PORTSC1_CCS_SHIFT USB_PORTSC1_CCS_SHIFT
  36950. #define USBHS_PORTSC1_CCS(x) USB_PORTSC1_CCS(x)
  36951. #define USBHS_PORTSC1_CSC_MASK USB_PORTSC1_CSC_MASK
  36952. #define USBHS_PORTSC1_CSC_SHIFT USB_PORTSC1_CSC_SHIFT
  36953. #define USBHS_PORTSC1_CSC(x) USB_PORTSC1_CSC(x)
  36954. #define USBHS_PORTSC1_PE_MASK USB_PORTSC1_PE_MASK
  36955. #define USBHS_PORTSC1_PE_SHIFT USB_PORTSC1_PE_SHIFT
  36956. #define USBHS_PORTSC1_PE(x) USB_PORTSC1_PE(x)
  36957. #define USBHS_PORTSC1_PEC_MASK USB_PORTSC1_PEC_MASK
  36958. #define USBHS_PORTSC1_PEC_SHIFT USB_PORTSC1_PEC_SHIFT
  36959. #define USBHS_PORTSC1_PEC(x) USB_PORTSC1_PEC(x)
  36960. #define USBHS_PORTSC1_OCA_MASK USB_PORTSC1_OCA_MASK
  36961. #define USBHS_PORTSC1_OCA_SHIFT USB_PORTSC1_OCA_SHIFT
  36962. #define USBHS_PORTSC1_OCA(x) USB_PORTSC1_OCA(x)
  36963. #define USBHS_PORTSC1_OCC_MASK USB_PORTSC1_OCC_MASK
  36964. #define USBHS_PORTSC1_OCC_SHIFT USB_PORTSC1_OCC_SHIFT
  36965. #define USBHS_PORTSC1_OCC(x) USB_PORTSC1_OCC(x)
  36966. #define USBHS_PORTSC1_FPR_MASK USB_PORTSC1_FPR_MASK
  36967. #define USBHS_PORTSC1_FPR_SHIFT USB_PORTSC1_FPR_SHIFT
  36968. #define USBHS_PORTSC1_FPR(x) USB_PORTSC1_FPR(x)
  36969. #define USBHS_PORTSC1_SUSP_MASK USB_PORTSC1_SUSP_MASK
  36970. #define USBHS_PORTSC1_SUSP_SHIFT USB_PORTSC1_SUSP_SHIFT
  36971. #define USBHS_PORTSC1_SUSP(x) USB_PORTSC1_SUSP(x)
  36972. #define USBHS_PORTSC1_PR_MASK USB_PORTSC1_PR_MASK
  36973. #define USBHS_PORTSC1_PR_SHIFT USB_PORTSC1_PR_SHIFT
  36974. #define USBHS_PORTSC1_PR(x) USB_PORTSC1_PR(x)
  36975. #define USBHS_PORTSC1_HSP_MASK USB_PORTSC1_HSP_MASK
  36976. #define USBHS_PORTSC1_HSP_SHIFT USB_PORTSC1_HSP_SHIFT
  36977. #define USBHS_PORTSC1_HSP(x) USB_PORTSC1_HSP(x)
  36978. #define USBHS_PORTSC1_LS_MASK USB_PORTSC1_LS_MASK
  36979. #define USBHS_PORTSC1_LS_SHIFT USB_PORTSC1_LS_SHIFT
  36980. #define USBHS_PORTSC1_LS(x) USB_PORTSC1_LS(x)
  36981. #define USBHS_PORTSC1_PP_MASK USB_PORTSC1_PP_MASK
  36982. #define USBHS_PORTSC1_PP_SHIFT USB_PORTSC1_PP_SHIFT
  36983. #define USBHS_PORTSC1_PP(x) USB_PORTSC1_PP(x)
  36984. #define USBHS_PORTSC1_PO_MASK USB_PORTSC1_PO_MASK
  36985. #define USBHS_PORTSC1_PO_SHIFT USB_PORTSC1_PO_SHIFT
  36986. #define USBHS_PORTSC1_PO(x) USB_PORTSC1_PO(x)
  36987. #define USBHS_PORTSC1_PIC_MASK USB_PORTSC1_PIC_MASK
  36988. #define USBHS_PORTSC1_PIC_SHIFT USB_PORTSC1_PIC_SHIFT
  36989. #define USBHS_PORTSC1_PIC(x) USB_PORTSC1_PIC(x)
  36990. #define USBHS_PORTSC1_PTC_MASK USB_PORTSC1_PTC_MASK
  36991. #define USBHS_PORTSC1_PTC_SHIFT USB_PORTSC1_PTC_SHIFT
  36992. #define USBHS_PORTSC1_PTC(x) USB_PORTSC1_PTC(x)
  36993. #define USBHS_PORTSC1_WKCN_MASK USB_PORTSC1_WKCN_MASK
  36994. #define USBHS_PORTSC1_WKCN_SHIFT USB_PORTSC1_WKCN_SHIFT
  36995. #define USBHS_PORTSC1_WKCN(x) USB_PORTSC1_WKCN(x)
  36996. #define USBHS_PORTSC1_WKDS_MASK USB_PORTSC1_WKDC_MASK
  36997. #define USBHS_PORTSC1_WKDS_SHIFT USB_PORTSC1_WKDC_SHIFT
  36998. #define USBHS_PORTSC1_WKDS(x) USB_PORTSC1_WKDC(x)
  36999. #define USBHS_PORTSC1_WKOC_MASK USB_PORTSC1_WKOC_MASK
  37000. #define USBHS_PORTSC1_WKOC_SHIFT USB_PORTSC1_WKOC_SHIFT
  37001. #define USBHS_PORTSC1_WKOC(x) USB_PORTSC1_WKOC(x)
  37002. #define USBHS_PORTSC1_PHCD_MASK USB_PORTSC1_PHCD_MASK
  37003. #define USBHS_PORTSC1_PHCD_SHIFT USB_PORTSC1_PHCD_SHIFT
  37004. #define USBHS_PORTSC1_PHCD(x) USB_PORTSC1_PHCD(x)
  37005. #define USBHS_PORTSC1_PFSC_MASK USB_PORTSC1_PFSC_MASK
  37006. #define USBHS_PORTSC1_PFSC_SHIFT USB_PORTSC1_PFSC_SHIFT
  37007. #define USBHS_PORTSC1_PFSC(x) USB_PORTSC1_PFSC(x)
  37008. #define USBHS_PORTSC1_PTS2_MASK USB_PORTSC1_PTS_2_MASK
  37009. #define USBHS_PORTSC1_PTS2_SHIFT USB_PORTSC1_PTS_2_SHIFT
  37010. #define USBHS_PORTSC1_PTS2(x) USB_PORTSC1_PTS_2(x)
  37011. #define USBHS_PORTSC1_PSPD_MASK USB_PORTSC1_PSPD_MASK
  37012. #define USBHS_PORTSC1_PSPD_SHIFT USB_PORTSC1_PSPD_SHIFT
  37013. #define USBHS_PORTSC1_PSPD(x) USB_PORTSC1_PSPD(x)
  37014. #define USBHS_PORTSC1_PTW_MASK USB_PORTSC1_PTW_MASK
  37015. #define USBHS_PORTSC1_PTW_SHIFT USB_PORTSC1_PTW_SHIFT
  37016. #define USBHS_PORTSC1_PTW(x) USB_PORTSC1_PTW(x)
  37017. #define USBHS_PORTSC1_STS_MASK USB_PORTSC1_STS_MASK
  37018. #define USBHS_PORTSC1_STS_SHIFT USB_PORTSC1_STS_SHIFT
  37019. #define USBHS_PORTSC1_STS(x) USB_PORTSC1_STS(x)
  37020. #define USBHS_PORTSC1_PTS_MASK USB_PORTSC1_PTS_1_MASK
  37021. #define USBHS_PORTSC1_PTS_SHIFT USB_PORTSC1_PTS_1_SHIFT
  37022. #define USBHS_PORTSC1_PTS(x) USB_PORTSC1_PTS_1(x)
  37023. #define USBHS_OTGSC_VD_MASK USB_OTGSC_VD_MASK
  37024. #define USBHS_OTGSC_VD_SHIFT USB_OTGSC_VD_SHIFT
  37025. #define USBHS_OTGSC_VD(x) USB_OTGSC_VD(x)
  37026. #define USBHS_OTGSC_VC_MASK USB_OTGSC_VC_MASK
  37027. #define USBHS_OTGSC_VC_SHIFT USB_OTGSC_VC_SHIFT
  37028. #define USBHS_OTGSC_VC(x) USB_OTGSC_VC(x)
  37029. #define USBHS_OTGSC_OT_MASK USB_OTGSC_OT_MASK
  37030. #define USBHS_OTGSC_OT_SHIFT USB_OTGSC_OT_SHIFT
  37031. #define USBHS_OTGSC_OT(x) USB_OTGSC_OT(x)
  37032. #define USBHS_OTGSC_DP_MASK USB_OTGSC_DP_MASK
  37033. #define USBHS_OTGSC_DP_SHIFT USB_OTGSC_DP_SHIFT
  37034. #define USBHS_OTGSC_DP(x) USB_OTGSC_DP(x)
  37035. #define USBHS_OTGSC_IDPU_MASK USB_OTGSC_IDPU_MASK
  37036. #define USBHS_OTGSC_IDPU_SHIFT USB_OTGSC_IDPU_SHIFT
  37037. #define USBHS_OTGSC_IDPU(x) USB_OTGSC_IDPU(x)
  37038. #define USBHS_OTGSC_ID_MASK USB_OTGSC_ID_MASK
  37039. #define USBHS_OTGSC_ID_SHIFT USB_OTGSC_ID_SHIFT
  37040. #define USBHS_OTGSC_ID(x) USB_OTGSC_ID(x)
  37041. #define USBHS_OTGSC_AVV_MASK USB_OTGSC_AVV_MASK
  37042. #define USBHS_OTGSC_AVV_SHIFT USB_OTGSC_AVV_SHIFT
  37043. #define USBHS_OTGSC_AVV(x) USB_OTGSC_AVV(x)
  37044. #define USBHS_OTGSC_ASV_MASK USB_OTGSC_ASV_MASK
  37045. #define USBHS_OTGSC_ASV_SHIFT USB_OTGSC_ASV_SHIFT
  37046. #define USBHS_OTGSC_ASV(x) USB_OTGSC_ASV(x)
  37047. #define USBHS_OTGSC_BSV_MASK USB_OTGSC_BSV_MASK
  37048. #define USBHS_OTGSC_BSV_SHIFT USB_OTGSC_BSV_SHIFT
  37049. #define USBHS_OTGSC_BSV(x) USB_OTGSC_BSV(x)
  37050. #define USBHS_OTGSC_BSE_MASK USB_OTGSC_BSE_MASK
  37051. #define USBHS_OTGSC_BSE_SHIFT USB_OTGSC_BSE_SHIFT
  37052. #define USBHS_OTGSC_BSE(x) USB_OTGSC_BSE(x)
  37053. #define USBHS_OTGSC_MST_MASK USB_OTGSC_TOG_1MS_MASK
  37054. #define USBHS_OTGSC_MST_SHIFT USB_OTGSC_TOG_1MS_SHIFT
  37055. #define USBHS_OTGSC_MST(x) USB_OTGSC_TOG_1MS(x)
  37056. #define USBHS_OTGSC_DPS_MASK USB_OTGSC_DPS_MASK
  37057. #define USBHS_OTGSC_DPS_SHIFT USB_OTGSC_DPS_SHIFT
  37058. #define USBHS_OTGSC_DPS(x) USB_OTGSC_DPS(x)
  37059. #define USBHS_OTGSC_IDIS_MASK USB_OTGSC_IDIS_MASK
  37060. #define USBHS_OTGSC_IDIS_SHIFT USB_OTGSC_IDIS_SHIFT
  37061. #define USBHS_OTGSC_IDIS(x) USB_OTGSC_IDIS(x)
  37062. #define USBHS_OTGSC_AVVIS_MASK USB_OTGSC_AVVIS_MASK
  37063. #define USBHS_OTGSC_AVVIS_SHIFT USB_OTGSC_AVVIS_SHIFT
  37064. #define USBHS_OTGSC_AVVIS(x) USB_OTGSC_AVVIS(x)
  37065. #define USBHS_OTGSC_ASVIS_MASK USB_OTGSC_ASVIS_MASK
  37066. #define USBHS_OTGSC_ASVIS_SHIFT USB_OTGSC_ASVIS_SHIFT
  37067. #define USBHS_OTGSC_ASVIS(x) USB_OTGSC_ASVIS(x)
  37068. #define USBHS_OTGSC_BSVIS_MASK USB_OTGSC_BSVIS_MASK
  37069. #define USBHS_OTGSC_BSVIS_SHIFT USB_OTGSC_BSVIS_SHIFT
  37070. #define USBHS_OTGSC_BSVIS(x) USB_OTGSC_BSVIS(x)
  37071. #define USBHS_OTGSC_BSEIS_MASK USB_OTGSC_BSEIS_MASK
  37072. #define USBHS_OTGSC_BSEIS_SHIFT USB_OTGSC_BSEIS_SHIFT
  37073. #define USBHS_OTGSC_BSEIS(x) USB_OTGSC_BSEIS(x)
  37074. #define USBHS_OTGSC_MSS_MASK USB_OTGSC_STATUS_1MS_MASK
  37075. #define USBHS_OTGSC_MSS_SHIFT USB_OTGSC_STATUS_1MS_SHIFT
  37076. #define USBHS_OTGSC_MSS(x) USB_OTGSC_STATUS_1MS(x)
  37077. #define USBHS_OTGSC_DPIS_MASK USB_OTGSC_DPIS_MASK
  37078. #define USBHS_OTGSC_DPIS_SHIFT USB_OTGSC_DPIS_SHIFT
  37079. #define USBHS_OTGSC_DPIS(x) USB_OTGSC_DPIS(x)
  37080. #define USBHS_OTGSC_IDIE_MASK USB_OTGSC_IDIE_MASK
  37081. #define USBHS_OTGSC_IDIE_SHIFT USB_OTGSC_IDIE_SHIFT
  37082. #define USBHS_OTGSC_IDIE(x) USB_OTGSC_IDIE(x)
  37083. #define USBHS_OTGSC_AVVIE_MASK USB_OTGSC_AVVIE_MASK
  37084. #define USBHS_OTGSC_AVVIE_SHIFT USB_OTGSC_AVVIE_SHIFT
  37085. #define USBHS_OTGSC_AVVIE(x) USB_OTGSC_AVVIE(x)
  37086. #define USBHS_OTGSC_ASVIE_MASK USB_OTGSC_ASVIE_MASK
  37087. #define USBHS_OTGSC_ASVIE_SHIFT USB_OTGSC_ASVIE_SHIFT
  37088. #define USBHS_OTGSC_ASVIE(x) USB_OTGSC_ASVIE(x)
  37089. #define USBHS_OTGSC_BSVIE_MASK USB_OTGSC_BSVIE_MASK
  37090. #define USBHS_OTGSC_BSVIE_SHIFT USB_OTGSC_BSVIE_SHIFT
  37091. #define USBHS_OTGSC_BSVIE(x) USB_OTGSC_BSVIE(x)
  37092. #define USBHS_OTGSC_BSEIE_MASK USB_OTGSC_BSEIE_MASK
  37093. #define USBHS_OTGSC_BSEIE_SHIFT USB_OTGSC_BSEIE_SHIFT
  37094. #define USBHS_OTGSC_BSEIE(x) USB_OTGSC_BSEIE(x)
  37095. #define USBHS_OTGSC_MSE_MASK USB_OTGSC_EN_1MS_MASK
  37096. #define USBHS_OTGSC_MSE_SHIFT USB_OTGSC_EN_1MS_SHIFT
  37097. #define USBHS_OTGSC_MSE(x) USB_OTGSC_EN_1MS(x)
  37098. #define USBHS_OTGSC_DPIE_MASK USB_OTGSC_DPIE_MASK
  37099. #define USBHS_OTGSC_DPIE_SHIFT USB_OTGSC_DPIE_SHIFT
  37100. #define USBHS_OTGSC_DPIE(x) USB_OTGSC_DPIE(x)
  37101. #define USBHS_USBMODE_CM_MASK USB_USBMODE_CM_MASK
  37102. #define USBHS_USBMODE_CM_SHIFT USB_USBMODE_CM_SHIFT
  37103. #define USBHS_USBMODE_CM(x) USB_USBMODE_CM(x)
  37104. #define USBHS_USBMODE_ES_MASK USB_USBMODE_ES_MASK
  37105. #define USBHS_USBMODE_ES_SHIFT USB_USBMODE_ES_SHIFT
  37106. #define USBHS_USBMODE_ES(x) USB_USBMODE_ES(x)
  37107. #define USBHS_USBMODE_SLOM_MASK USB_USBMODE_SLOM_MASK
  37108. #define USBHS_USBMODE_SLOM_SHIFT USB_USBMODE_SLOM_SHIFT
  37109. #define USBHS_USBMODE_SLOM(x) USB_USBMODE_SLOM(x)
  37110. #define USBHS_USBMODE_SDIS_MASK USB_USBMODE_SDIS_MASK
  37111. #define USBHS_USBMODE_SDIS_SHIFT USB_USBMODE_SDIS_SHIFT
  37112. #define USBHS_USBMODE_SDIS(x) USB_USBMODE_SDIS(x)
  37113. #define USBHS_EPSETUPSR_EPSETUPSTAT_MASK USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_MASK
  37114. #define USBHS_EPSETUPSR_EPSETUPSTAT_SHIFT USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_SHIFT
  37115. #define USBHS_EPSETUPSR_EPSETUPSTAT(x) USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT(x)
  37116. #define USBHS_EPPRIME_PERB_MASK USB_ENDPTPRIME_PERB_MASK
  37117. #define USBHS_EPPRIME_PERB_SHIFT USB_ENDPTPRIME_PERB_SHIFT
  37118. #define USBHS_EPPRIME_PERB(x) USB_ENDPTPRIME_PERB(x)
  37119. #define USBHS_EPPRIME_PETB_MASK USB_ENDPTPRIME_PETB_MASK
  37120. #define USBHS_EPPRIME_PETB_SHIFT USB_ENDPTPRIME_PETB_SHIFT
  37121. #define USBHS_EPPRIME_PETB(x) USB_ENDPTPRIME_PETB(x)
  37122. #define USBHS_EPFLUSH_FERB_MASK USB_ENDPTFLUSH_FERB_MASK
  37123. #define USBHS_EPFLUSH_FERB_SHIFT USB_ENDPTFLUSH_FERB_SHIFT
  37124. #define USBHS_EPFLUSH_FERB(x) USB_ENDPTFLUSH_FERB(x)
  37125. #define USBHS_EPFLUSH_FETB_MASK USB_ENDPTFLUSH_FETB_MASK
  37126. #define USBHS_EPFLUSH_FETB_SHIFT USB_ENDPTFLUSH_FETB_SHIFT
  37127. #define USBHS_EPFLUSH_FETB(x) USB_ENDPTFLUSH_FETB(x)
  37128. #define USBHS_EPSR_ERBR_MASK USB_ENDPTSTAT_ERBR_MASK
  37129. #define USBHS_EPSR_ERBR_SHIFT USB_ENDPTSTAT_ERBR_SHIFT
  37130. #define USBHS_EPSR_ERBR(x) USB_ENDPTSTAT_ERBR(x)
  37131. #define USBHS_EPSR_ETBR_MASK USB_ENDPTSTAT_ETBR_MASK
  37132. #define USBHS_EPSR_ETBR_SHIFT USB_ENDPTSTAT_ETBR_SHIFT
  37133. #define USBHS_EPSR_ETBR(x) USB_ENDPTSTAT_ETBR(x)
  37134. #define USBHS_EPCOMPLETE_ERCE_MASK USB_ENDPTCOMPLETE_ERCE_MASK
  37135. #define USBHS_EPCOMPLETE_ERCE_SHIFT USB_ENDPTCOMPLETE_ERCE_SHIFT
  37136. #define USBHS_EPCOMPLETE_ERCE(x) USB_ENDPTCOMPLETE_ERCE(x)
  37137. #define USBHS_EPCOMPLETE_ETCE_MASK USB_ENDPTCOMPLETE_ETCE_MASK
  37138. #define USBHS_EPCOMPLETE_ETCE_SHIFT USB_ENDPTCOMPLETE_ETCE_SHIFT
  37139. #define USBHS_EPCOMPLETE_ETCE(x) USB_ENDPTCOMPLETE_ETCE(x)
  37140. #define USBHS_EPCR0_RXS_MASK USB_ENDPTCTRL0_RXS_MASK
  37141. #define USBHS_EPCR0_RXS_SHIFT USB_ENDPTCTRL0_RXS_SHIFT
  37142. #define USBHS_EPCR0_RXS(x) USB_ENDPTCTRL0_RXS(x)
  37143. #define USBHS_EPCR0_RXT_MASK USB_ENDPTCTRL0_RXT_MASK
  37144. #define USBHS_EPCR0_RXT_SHIFT USB_ENDPTCTRL0_RXT_SHIFT
  37145. #define USBHS_EPCR0_RXT(x) USB_ENDPTCTRL0_RXT(x)
  37146. #define USBHS_EPCR0_RXE_MASK USB_ENDPTCTRL0_RXE_MASK
  37147. #define USBHS_EPCR0_RXE_SHIFT USB_ENDPTCTRL0_RXE_SHIFT
  37148. #define USBHS_EPCR0_RXE(x) USB_ENDPTCTRL0_RXE(x)
  37149. #define USBHS_EPCR0_TXS_MASK USB_ENDPTCTRL0_TXS_MASK
  37150. #define USBHS_EPCR0_TXS_SHIFT USB_ENDPTCTRL0_TXS_SHIFT
  37151. #define USBHS_EPCR0_TXS(x) USB_ENDPTCTRL0_TXS(x)
  37152. #define USBHS_EPCR0_TXT_MASK USB_ENDPTCTRL0_TXT_MASK
  37153. #define USBHS_EPCR0_TXT_SHIFT USB_ENDPTCTRL0_TXT_SHIFT
  37154. #define USBHS_EPCR0_TXT(x) USB_ENDPTCTRL0_TXT(x)
  37155. #define USBHS_EPCR0_TXE_MASK USB_ENDPTCTRL0_TXE_MASK
  37156. #define USBHS_EPCR0_TXE_SHIFT USB_ENDPTCTRL0_TXE_SHIFT
  37157. #define USBHS_EPCR0_TXE(x) USB_ENDPTCTRL0_TXE(x)
  37158. #define USBHS_EPCR_RXS_MASK USB_ENDPTCTRL_RXS_MASK
  37159. #define USBHS_EPCR_RXS_SHIFT USB_ENDPTCTRL_RXS_SHIFT
  37160. #define USBHS_EPCR_RXS(x) USB_ENDPTCTRL_RXS(x)
  37161. #define USBHS_EPCR_RXD_MASK USB_ENDPTCTRL_RXD_MASK
  37162. #define USBHS_EPCR_RXD_SHIFT USB_ENDPTCTRL_RXD_SHIFT
  37163. #define USBHS_EPCR_RXD(x) USB_ENDPTCTRL_RXD(x)
  37164. #define USBHS_EPCR_RXT_MASK USB_ENDPTCTRL_RXT_MASK
  37165. #define USBHS_EPCR_RXT_SHIFT USB_ENDPTCTRL_RXT_SHIFT
  37166. #define USBHS_EPCR_RXT(x) USB_ENDPTCTRL_RXT(x)
  37167. #define USBHS_EPCR_RXI_MASK USB_ENDPTCTRL_RXI_MASK
  37168. #define USBHS_EPCR_RXI_SHIFT USB_ENDPTCTRL_RXI_SHIFT
  37169. #define USBHS_EPCR_RXI(x) USB_ENDPTCTRL_RXI(x)
  37170. #define USBHS_EPCR_RXR_MASK USB_ENDPTCTRL_RXR_MASK
  37171. #define USBHS_EPCR_RXR_SHIFT USB_ENDPTCTRL_RXR_SHIFT
  37172. #define USBHS_EPCR_RXR(x) USB_ENDPTCTRL_RXR(x)
  37173. #define USBHS_EPCR_RXE_MASK USB_ENDPTCTRL_RXE_MASK
  37174. #define USBHS_EPCR_RXE_SHIFT USB_ENDPTCTRL_RXE_SHIFT
  37175. #define USBHS_EPCR_RXE(x) USB_ENDPTCTRL_RXE(x)
  37176. #define USBHS_EPCR_TXS_MASK USB_ENDPTCTRL_TXS_MASK
  37177. #define USBHS_EPCR_TXS_SHIFT USB_ENDPTCTRL_TXS_SHIFT
  37178. #define USBHS_EPCR_TXS(x) USB_ENDPTCTRL_TXS(x)
  37179. #define USBHS_EPCR_TXD_MASK USB_ENDPTCTRL_TXD_MASK
  37180. #define USBHS_EPCR_TXD_SHIFT USB_ENDPTCTRL_TXD_SHIFT
  37181. #define USBHS_EPCR_TXD(x) USB_ENDPTCTRL_TXD(x)
  37182. #define USBHS_EPCR_TXT_MASK USB_ENDPTCTRL_TXT_MASK
  37183. #define USBHS_EPCR_TXT_SHIFT USB_ENDPTCTRL_TXT_SHIFT
  37184. #define USBHS_EPCR_TXT(x) USB_ENDPTCTRL_TXT(x)
  37185. #define USBHS_EPCR_TXI_MASK USB_ENDPTCTRL_TXI_MASK
  37186. #define USBHS_EPCR_TXI_SHIFT USB_ENDPTCTRL_TXI_SHIFT
  37187. #define USBHS_EPCR_TXI(x) USB_ENDPTCTRL_TXI(x)
  37188. #define USBHS_EPCR_TXR_MASK USB_ENDPTCTRL_TXR_MASK
  37189. #define USBHS_EPCR_TXR_SHIFT USB_ENDPTCTRL_TXR_SHIFT
  37190. #define USBHS_EPCR_TXR(x) USB_ENDPTCTRL_TXR(x)
  37191. #define USBHS_EPCR_TXE_MASK USB_ENDPTCTRL_TXE_MASK
  37192. #define USBHS_EPCR_TXE_SHIFT USB_ENDPTCTRL_TXE_SHIFT
  37193. #define USBHS_EPCR_TXE(x) USB_ENDPTCTRL_TXE(x)
  37194. #define USBHS_EPCR_COUNT USB_ENDPTCTRL_COUNT
  37195. #define USBHS_Type USB_Type
  37196. #define USBHS_BASE_ADDRS { USB1_BASE, USB2_BASE }
  37197. #define USBHS_IRQS { USB_OTG1_IRQn, USB_OTG2_IRQn }
  37198. /*!
  37199. * @}
  37200. */ /* end of group USB_Peripheral_Access_Layer */
  37201. /* ----------------------------------------------------------------------------
  37202. -- USBNC Peripheral Access Layer
  37203. ---------------------------------------------------------------------------- */
  37204. /*!
  37205. * @addtogroup USBNC_Peripheral_Access_Layer USBNC Peripheral Access Layer
  37206. * @{
  37207. */
  37208. /** USBNC - Register Layout Typedef */
  37209. typedef struct {
  37210. __IO uint32_t USB_OTGn_CTRL; /**< USB OTGn Control Register, offset: 0x0 */
  37211. uint8_t RESERVED_0[20];
  37212. __IO uint32_t USB_OTGn_PHY_CTRL_0; /**< OTGn UTMI PHY Control 0 Register, offset: 0x18 */
  37213. } USBNC_Type;
  37214. /* ----------------------------------------------------------------------------
  37215. -- USBNC Register Masks
  37216. ---------------------------------------------------------------------------- */
  37217. /*!
  37218. * @addtogroup USBNC_Register_Masks USBNC Register Masks
  37219. * @{
  37220. */
  37221. /*! @name USB_OTGn_CTRL - USB OTGn Control Register */
  37222. #define USBNC_USB_OTGn_CTRL_OVER_CUR_DIS_MASK (0x80U)
  37223. #define USBNC_USB_OTGn_CTRL_OVER_CUR_DIS_SHIFT (7U)
  37224. #define USBNC_USB_OTGn_CTRL_OVER_CUR_DIS(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_OVER_CUR_DIS_SHIFT)) & USBNC_USB_OTGn_CTRL_OVER_CUR_DIS_MASK)
  37225. #define USBNC_USB_OTGn_CTRL_OVER_CUR_POL_MASK (0x100U)
  37226. #define USBNC_USB_OTGn_CTRL_OVER_CUR_POL_SHIFT (8U)
  37227. #define USBNC_USB_OTGn_CTRL_OVER_CUR_POL(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_OVER_CUR_POL_SHIFT)) & USBNC_USB_OTGn_CTRL_OVER_CUR_POL_MASK)
  37228. #define USBNC_USB_OTGn_CTRL_PWR_POL_MASK (0x200U)
  37229. #define USBNC_USB_OTGn_CTRL_PWR_POL_SHIFT (9U)
  37230. #define USBNC_USB_OTGn_CTRL_PWR_POL(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_PWR_POL_SHIFT)) & USBNC_USB_OTGn_CTRL_PWR_POL_MASK)
  37231. #define USBNC_USB_OTGn_CTRL_WIE_MASK (0x400U)
  37232. #define USBNC_USB_OTGn_CTRL_WIE_SHIFT (10U)
  37233. #define USBNC_USB_OTGn_CTRL_WIE(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WIE_SHIFT)) & USBNC_USB_OTGn_CTRL_WIE_MASK)
  37234. #define USBNC_USB_OTGn_CTRL_WKUP_SW_EN_MASK (0x4000U)
  37235. #define USBNC_USB_OTGn_CTRL_WKUP_SW_EN_SHIFT (14U)
  37236. #define USBNC_USB_OTGn_CTRL_WKUP_SW_EN(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_SW_EN_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_SW_EN_MASK)
  37237. #define USBNC_USB_OTGn_CTRL_WKUP_SW_MASK (0x8000U)
  37238. #define USBNC_USB_OTGn_CTRL_WKUP_SW_SHIFT (15U)
  37239. #define USBNC_USB_OTGn_CTRL_WKUP_SW(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_SW_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_SW_MASK)
  37240. #define USBNC_USB_OTGn_CTRL_WKUP_ID_EN_MASK (0x10000U)
  37241. #define USBNC_USB_OTGn_CTRL_WKUP_ID_EN_SHIFT (16U)
  37242. #define USBNC_USB_OTGn_CTRL_WKUP_ID_EN(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_ID_EN_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_ID_EN_MASK)
  37243. #define USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN_MASK (0x20000U)
  37244. #define USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN_SHIFT (17U)
  37245. #define USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN_MASK)
  37246. #define USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN_MASK (0x20000000U)
  37247. #define USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN_SHIFT (29U)
  37248. #define USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN_MASK)
  37249. #define USBNC_USB_OTGn_CTRL_WIR_MASK (0x80000000U)
  37250. #define USBNC_USB_OTGn_CTRL_WIR_SHIFT (31U)
  37251. #define USBNC_USB_OTGn_CTRL_WIR(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WIR_SHIFT)) & USBNC_USB_OTGn_CTRL_WIR_MASK)
  37252. /*! @name USB_OTGn_PHY_CTRL_0 - OTGn UTMI PHY Control 0 Register */
  37253. #define USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD_MASK (0x80000000U)
  37254. #define USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD_SHIFT (31U)
  37255. #define USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD_SHIFT)) & USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD_MASK)
  37256. /*!
  37257. * @}
  37258. */ /* end of group USBNC_Register_Masks */
  37259. /* USBNC - Peripheral instance base addresses */
  37260. /** Peripheral USBNC1 base address */
  37261. #define USBNC1_BASE (0x2184800u)
  37262. /** Peripheral USBNC1 base pointer */
  37263. #define USBNC1 ((USBNC_Type *)USBNC1_BASE)
  37264. /** Peripheral USBNC2 base address */
  37265. #define USBNC2_BASE (0x2184804u)
  37266. /** Peripheral USBNC2 base pointer */
  37267. #define USBNC2 ((USBNC_Type *)USBNC2_BASE)
  37268. /** Array initializer of USBNC peripheral base addresses */
  37269. #define USBNC_BASE_ADDRS { 0u, USBNC1_BASE, USBNC2_BASE }
  37270. /** Array initializer of USBNC peripheral base pointers */
  37271. #define USBNC_BASE_PTRS { (USBNC_Type *)0u, USBNC1, USBNC2 }
  37272. /*!
  37273. * @}
  37274. */ /* end of group USBNC_Peripheral_Access_Layer */
  37275. /* ----------------------------------------------------------------------------
  37276. -- USBPHY Peripheral Access Layer
  37277. ---------------------------------------------------------------------------- */
  37278. /*!
  37279. * @addtogroup USBPHY_Peripheral_Access_Layer USBPHY Peripheral Access Layer
  37280. * @{
  37281. */
  37282. /** USBPHY - Register Layout Typedef */
  37283. typedef struct {
  37284. __IO uint32_t PWD; /**< USB PHY Power-Down Register, offset: 0x0 */
  37285. __IO uint32_t PWD_SET; /**< USB PHY Power-Down Register, offset: 0x4 */
  37286. __IO uint32_t PWD_CLR; /**< USB PHY Power-Down Register, offset: 0x8 */
  37287. __IO uint32_t PWD_TOG; /**< USB PHY Power-Down Register, offset: 0xC */
  37288. __IO uint32_t TX; /**< USB PHY Transmitter Control Register, offset: 0x10 */
  37289. __IO uint32_t TX_SET; /**< USB PHY Transmitter Control Register, offset: 0x14 */
  37290. __IO uint32_t TX_CLR; /**< USB PHY Transmitter Control Register, offset: 0x18 */
  37291. __IO uint32_t TX_TOG; /**< USB PHY Transmitter Control Register, offset: 0x1C */
  37292. __IO uint32_t RX; /**< USB PHY Receiver Control Register, offset: 0x20 */
  37293. __IO uint32_t RX_SET; /**< USB PHY Receiver Control Register, offset: 0x24 */
  37294. __IO uint32_t RX_CLR; /**< USB PHY Receiver Control Register, offset: 0x28 */
  37295. __IO uint32_t RX_TOG; /**< USB PHY Receiver Control Register, offset: 0x2C */
  37296. __IO uint32_t CTRL; /**< USB PHY General Control Register, offset: 0x30 */
  37297. __IO uint32_t CTRL_SET; /**< USB PHY General Control Register, offset: 0x34 */
  37298. __IO uint32_t CTRL_CLR; /**< USB PHY General Control Register, offset: 0x38 */
  37299. __IO uint32_t CTRL_TOG; /**< USB PHY General Control Register, offset: 0x3C */
  37300. __IO uint32_t STATUS; /**< USB PHY Status Register, offset: 0x40 */
  37301. uint8_t RESERVED_0[12];
  37302. __IO uint32_t DEBUGr; /**< USB PHY Debug Register, offset: 0x50 */
  37303. __IO uint32_t DEBUG_SET; /**< USB PHY Debug Register, offset: 0x54 */
  37304. __IO uint32_t DEBUG_CLR; /**< USB PHY Debug Register, offset: 0x58 */
  37305. __IO uint32_t DEBUG_TOG; /**< USB PHY Debug Register, offset: 0x5C */
  37306. __I uint32_t DEBUG0_STATUS; /**< UTMI Debug Status Register 0, offset: 0x60 */
  37307. uint8_t RESERVED_1[12];
  37308. __IO uint32_t DEBUG1; /**< UTMI Debug Status Register 1, offset: 0x70 */
  37309. __IO uint32_t DEBUG1_SET; /**< UTMI Debug Status Register 1, offset: 0x74 */
  37310. __IO uint32_t DEBUG1_CLR; /**< UTMI Debug Status Register 1, offset: 0x78 */
  37311. __IO uint32_t DEBUG1_TOG; /**< UTMI Debug Status Register 1, offset: 0x7C */
  37312. __I uint32_t VERSION; /**< UTMI RTL Version, offset: 0x80 */
  37313. } USBPHY_Type;
  37314. /* ----------------------------------------------------------------------------
  37315. -- USBPHY Register Masks
  37316. ---------------------------------------------------------------------------- */
  37317. /*!
  37318. * @addtogroup USBPHY_Register_Masks USBPHY Register Masks
  37319. * @{
  37320. */
  37321. /*! @name PWD - USB PHY Power-Down Register */
  37322. #define USBPHY_PWD_RSVD0_MASK (0x3FFU)
  37323. #define USBPHY_PWD_RSVD0_SHIFT (0U)
  37324. #define USBPHY_PWD_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RSVD0_SHIFT)) & USBPHY_PWD_RSVD0_MASK)
  37325. #define USBPHY_PWD_TXPWDFS_MASK (0x400U)
  37326. #define USBPHY_PWD_TXPWDFS_SHIFT (10U)
  37327. #define USBPHY_PWD_TXPWDFS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TXPWDFS_SHIFT)) & USBPHY_PWD_TXPWDFS_MASK)
  37328. #define USBPHY_PWD_TXPWDIBIAS_MASK (0x800U)
  37329. #define USBPHY_PWD_TXPWDIBIAS_SHIFT (11U)
  37330. #define USBPHY_PWD_TXPWDIBIAS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TXPWDIBIAS_SHIFT)) & USBPHY_PWD_TXPWDIBIAS_MASK)
  37331. #define USBPHY_PWD_TXPWDV2I_MASK (0x1000U)
  37332. #define USBPHY_PWD_TXPWDV2I_SHIFT (12U)
  37333. #define USBPHY_PWD_TXPWDV2I(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TXPWDV2I_SHIFT)) & USBPHY_PWD_TXPWDV2I_MASK)
  37334. #define USBPHY_PWD_RSVD1_MASK (0x1E000U)
  37335. #define USBPHY_PWD_RSVD1_SHIFT (13U)
  37336. #define USBPHY_PWD_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RSVD1_SHIFT)) & USBPHY_PWD_RSVD1_MASK)
  37337. #define USBPHY_PWD_RXPWDENV_MASK (0x20000U)
  37338. #define USBPHY_PWD_RXPWDENV_SHIFT (17U)
  37339. #define USBPHY_PWD_RXPWDENV(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RXPWDENV_SHIFT)) & USBPHY_PWD_RXPWDENV_MASK)
  37340. #define USBPHY_PWD_RXPWD1PT1_MASK (0x40000U)
  37341. #define USBPHY_PWD_RXPWD1PT1_SHIFT (18U)
  37342. #define USBPHY_PWD_RXPWD1PT1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RXPWD1PT1_SHIFT)) & USBPHY_PWD_RXPWD1PT1_MASK)
  37343. #define USBPHY_PWD_RXPWDDIFF_MASK (0x80000U)
  37344. #define USBPHY_PWD_RXPWDDIFF_SHIFT (19U)
  37345. #define USBPHY_PWD_RXPWDDIFF(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RXPWDDIFF_SHIFT)) & USBPHY_PWD_RXPWDDIFF_MASK)
  37346. #define USBPHY_PWD_RXPWDRX_MASK (0x100000U)
  37347. #define USBPHY_PWD_RXPWDRX_SHIFT (20U)
  37348. #define USBPHY_PWD_RXPWDRX(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RXPWDRX_SHIFT)) & USBPHY_PWD_RXPWDRX_MASK)
  37349. #define USBPHY_PWD_RSVD2_MASK (0xFFE00000U)
  37350. #define USBPHY_PWD_RSVD2_SHIFT (21U)
  37351. #define USBPHY_PWD_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RSVD2_SHIFT)) & USBPHY_PWD_RSVD2_MASK)
  37352. /*! @name PWD_SET - USB PHY Power-Down Register */
  37353. #define USBPHY_PWD_SET_RSVD0_MASK (0x3FFU)
  37354. #define USBPHY_PWD_SET_RSVD0_SHIFT (0U)
  37355. #define USBPHY_PWD_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RSVD0_SHIFT)) & USBPHY_PWD_SET_RSVD0_MASK)
  37356. #define USBPHY_PWD_SET_TXPWDFS_MASK (0x400U)
  37357. #define USBPHY_PWD_SET_TXPWDFS_SHIFT (10U)
  37358. #define USBPHY_PWD_SET_TXPWDFS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_TXPWDFS_SHIFT)) & USBPHY_PWD_SET_TXPWDFS_MASK)
  37359. #define USBPHY_PWD_SET_TXPWDIBIAS_MASK (0x800U)
  37360. #define USBPHY_PWD_SET_TXPWDIBIAS_SHIFT (11U)
  37361. #define USBPHY_PWD_SET_TXPWDIBIAS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_TXPWDIBIAS_SHIFT)) & USBPHY_PWD_SET_TXPWDIBIAS_MASK)
  37362. #define USBPHY_PWD_SET_TXPWDV2I_MASK (0x1000U)
  37363. #define USBPHY_PWD_SET_TXPWDV2I_SHIFT (12U)
  37364. #define USBPHY_PWD_SET_TXPWDV2I(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_TXPWDV2I_SHIFT)) & USBPHY_PWD_SET_TXPWDV2I_MASK)
  37365. #define USBPHY_PWD_SET_RSVD1_MASK (0x1E000U)
  37366. #define USBPHY_PWD_SET_RSVD1_SHIFT (13U)
  37367. #define USBPHY_PWD_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RSVD1_SHIFT)) & USBPHY_PWD_SET_RSVD1_MASK)
  37368. #define USBPHY_PWD_SET_RXPWDENV_MASK (0x20000U)
  37369. #define USBPHY_PWD_SET_RXPWDENV_SHIFT (17U)
  37370. #define USBPHY_PWD_SET_RXPWDENV(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RXPWDENV_SHIFT)) & USBPHY_PWD_SET_RXPWDENV_MASK)
  37371. #define USBPHY_PWD_SET_RXPWD1PT1_MASK (0x40000U)
  37372. #define USBPHY_PWD_SET_RXPWD1PT1_SHIFT (18U)
  37373. #define USBPHY_PWD_SET_RXPWD1PT1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RXPWD1PT1_SHIFT)) & USBPHY_PWD_SET_RXPWD1PT1_MASK)
  37374. #define USBPHY_PWD_SET_RXPWDDIFF_MASK (0x80000U)
  37375. #define USBPHY_PWD_SET_RXPWDDIFF_SHIFT (19U)
  37376. #define USBPHY_PWD_SET_RXPWDDIFF(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RXPWDDIFF_SHIFT)) & USBPHY_PWD_SET_RXPWDDIFF_MASK)
  37377. #define USBPHY_PWD_SET_RXPWDRX_MASK (0x100000U)
  37378. #define USBPHY_PWD_SET_RXPWDRX_SHIFT (20U)
  37379. #define USBPHY_PWD_SET_RXPWDRX(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RXPWDRX_SHIFT)) & USBPHY_PWD_SET_RXPWDRX_MASK)
  37380. #define USBPHY_PWD_SET_RSVD2_MASK (0xFFE00000U)
  37381. #define USBPHY_PWD_SET_RSVD2_SHIFT (21U)
  37382. #define USBPHY_PWD_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RSVD2_SHIFT)) & USBPHY_PWD_SET_RSVD2_MASK)
  37383. /*! @name PWD_CLR - USB PHY Power-Down Register */
  37384. #define USBPHY_PWD_CLR_RSVD0_MASK (0x3FFU)
  37385. #define USBPHY_PWD_CLR_RSVD0_SHIFT (0U)
  37386. #define USBPHY_PWD_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RSVD0_SHIFT)) & USBPHY_PWD_CLR_RSVD0_MASK)
  37387. #define USBPHY_PWD_CLR_TXPWDFS_MASK (0x400U)
  37388. #define USBPHY_PWD_CLR_TXPWDFS_SHIFT (10U)
  37389. #define USBPHY_PWD_CLR_TXPWDFS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_TXPWDFS_SHIFT)) & USBPHY_PWD_CLR_TXPWDFS_MASK)
  37390. #define USBPHY_PWD_CLR_TXPWDIBIAS_MASK (0x800U)
  37391. #define USBPHY_PWD_CLR_TXPWDIBIAS_SHIFT (11U)
  37392. #define USBPHY_PWD_CLR_TXPWDIBIAS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_TXPWDIBIAS_SHIFT)) & USBPHY_PWD_CLR_TXPWDIBIAS_MASK)
  37393. #define USBPHY_PWD_CLR_TXPWDV2I_MASK (0x1000U)
  37394. #define USBPHY_PWD_CLR_TXPWDV2I_SHIFT (12U)
  37395. #define USBPHY_PWD_CLR_TXPWDV2I(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_TXPWDV2I_SHIFT)) & USBPHY_PWD_CLR_TXPWDV2I_MASK)
  37396. #define USBPHY_PWD_CLR_RSVD1_MASK (0x1E000U)
  37397. #define USBPHY_PWD_CLR_RSVD1_SHIFT (13U)
  37398. #define USBPHY_PWD_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RSVD1_SHIFT)) & USBPHY_PWD_CLR_RSVD1_MASK)
  37399. #define USBPHY_PWD_CLR_RXPWDENV_MASK (0x20000U)
  37400. #define USBPHY_PWD_CLR_RXPWDENV_SHIFT (17U)
  37401. #define USBPHY_PWD_CLR_RXPWDENV(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RXPWDENV_SHIFT)) & USBPHY_PWD_CLR_RXPWDENV_MASK)
  37402. #define USBPHY_PWD_CLR_RXPWD1PT1_MASK (0x40000U)
  37403. #define USBPHY_PWD_CLR_RXPWD1PT1_SHIFT (18U)
  37404. #define USBPHY_PWD_CLR_RXPWD1PT1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RXPWD1PT1_SHIFT)) & USBPHY_PWD_CLR_RXPWD1PT1_MASK)
  37405. #define USBPHY_PWD_CLR_RXPWDDIFF_MASK (0x80000U)
  37406. #define USBPHY_PWD_CLR_RXPWDDIFF_SHIFT (19U)
  37407. #define USBPHY_PWD_CLR_RXPWDDIFF(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RXPWDDIFF_SHIFT)) & USBPHY_PWD_CLR_RXPWDDIFF_MASK)
  37408. #define USBPHY_PWD_CLR_RXPWDRX_MASK (0x100000U)
  37409. #define USBPHY_PWD_CLR_RXPWDRX_SHIFT (20U)
  37410. #define USBPHY_PWD_CLR_RXPWDRX(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RXPWDRX_SHIFT)) & USBPHY_PWD_CLR_RXPWDRX_MASK)
  37411. #define USBPHY_PWD_CLR_RSVD2_MASK (0xFFE00000U)
  37412. #define USBPHY_PWD_CLR_RSVD2_SHIFT (21U)
  37413. #define USBPHY_PWD_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RSVD2_SHIFT)) & USBPHY_PWD_CLR_RSVD2_MASK)
  37414. /*! @name PWD_TOG - USB PHY Power-Down Register */
  37415. #define USBPHY_PWD_TOG_RSVD0_MASK (0x3FFU)
  37416. #define USBPHY_PWD_TOG_RSVD0_SHIFT (0U)
  37417. #define USBPHY_PWD_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RSVD0_SHIFT)) & USBPHY_PWD_TOG_RSVD0_MASK)
  37418. #define USBPHY_PWD_TOG_TXPWDFS_MASK (0x400U)
  37419. #define USBPHY_PWD_TOG_TXPWDFS_SHIFT (10U)
  37420. #define USBPHY_PWD_TOG_TXPWDFS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_TXPWDFS_SHIFT)) & USBPHY_PWD_TOG_TXPWDFS_MASK)
  37421. #define USBPHY_PWD_TOG_TXPWDIBIAS_MASK (0x800U)
  37422. #define USBPHY_PWD_TOG_TXPWDIBIAS_SHIFT (11U)
  37423. #define USBPHY_PWD_TOG_TXPWDIBIAS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_TXPWDIBIAS_SHIFT)) & USBPHY_PWD_TOG_TXPWDIBIAS_MASK)
  37424. #define USBPHY_PWD_TOG_TXPWDV2I_MASK (0x1000U)
  37425. #define USBPHY_PWD_TOG_TXPWDV2I_SHIFT (12U)
  37426. #define USBPHY_PWD_TOG_TXPWDV2I(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_TXPWDV2I_SHIFT)) & USBPHY_PWD_TOG_TXPWDV2I_MASK)
  37427. #define USBPHY_PWD_TOG_RSVD1_MASK (0x1E000U)
  37428. #define USBPHY_PWD_TOG_RSVD1_SHIFT (13U)
  37429. #define USBPHY_PWD_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RSVD1_SHIFT)) & USBPHY_PWD_TOG_RSVD1_MASK)
  37430. #define USBPHY_PWD_TOG_RXPWDENV_MASK (0x20000U)
  37431. #define USBPHY_PWD_TOG_RXPWDENV_SHIFT (17U)
  37432. #define USBPHY_PWD_TOG_RXPWDENV(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RXPWDENV_SHIFT)) & USBPHY_PWD_TOG_RXPWDENV_MASK)
  37433. #define USBPHY_PWD_TOG_RXPWD1PT1_MASK (0x40000U)
  37434. #define USBPHY_PWD_TOG_RXPWD1PT1_SHIFT (18U)
  37435. #define USBPHY_PWD_TOG_RXPWD1PT1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RXPWD1PT1_SHIFT)) & USBPHY_PWD_TOG_RXPWD1PT1_MASK)
  37436. #define USBPHY_PWD_TOG_RXPWDDIFF_MASK (0x80000U)
  37437. #define USBPHY_PWD_TOG_RXPWDDIFF_SHIFT (19U)
  37438. #define USBPHY_PWD_TOG_RXPWDDIFF(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RXPWDDIFF_SHIFT)) & USBPHY_PWD_TOG_RXPWDDIFF_MASK)
  37439. #define USBPHY_PWD_TOG_RXPWDRX_MASK (0x100000U)
  37440. #define USBPHY_PWD_TOG_RXPWDRX_SHIFT (20U)
  37441. #define USBPHY_PWD_TOG_RXPWDRX(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RXPWDRX_SHIFT)) & USBPHY_PWD_TOG_RXPWDRX_MASK)
  37442. #define USBPHY_PWD_TOG_RSVD2_MASK (0xFFE00000U)
  37443. #define USBPHY_PWD_TOG_RSVD2_SHIFT (21U)
  37444. #define USBPHY_PWD_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RSVD2_SHIFT)) & USBPHY_PWD_TOG_RSVD2_MASK)
  37445. /*! @name TX - USB PHY Transmitter Control Register */
  37446. #define USBPHY_TX_D_CAL_MASK (0xFU)
  37447. #define USBPHY_TX_D_CAL_SHIFT (0U)
  37448. #define USBPHY_TX_D_CAL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_D_CAL_SHIFT)) & USBPHY_TX_D_CAL_MASK)
  37449. #define USBPHY_TX_RSVD0_MASK (0xF0U)
  37450. #define USBPHY_TX_RSVD0_SHIFT (4U)
  37451. #define USBPHY_TX_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_RSVD0_SHIFT)) & USBPHY_TX_RSVD0_MASK)
  37452. #define USBPHY_TX_TXCAL45DN_MASK (0xF00U)
  37453. #define USBPHY_TX_TXCAL45DN_SHIFT (8U)
  37454. #define USBPHY_TX_TXCAL45DN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TXCAL45DN_SHIFT)) & USBPHY_TX_TXCAL45DN_MASK)
  37455. #define USBPHY_TX_RSVD1_MASK (0xF000U)
  37456. #define USBPHY_TX_RSVD1_SHIFT (12U)
  37457. #define USBPHY_TX_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_RSVD1_SHIFT)) & USBPHY_TX_RSVD1_MASK)
  37458. #define USBPHY_TX_TXCAL45DP_MASK (0xF0000U)
  37459. #define USBPHY_TX_TXCAL45DP_SHIFT (16U)
  37460. #define USBPHY_TX_TXCAL45DP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TXCAL45DP_SHIFT)) & USBPHY_TX_TXCAL45DP_MASK)
  37461. #define USBPHY_TX_RSVD2_MASK (0x3F00000U)
  37462. #define USBPHY_TX_RSVD2_SHIFT (20U)
  37463. #define USBPHY_TX_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_RSVD2_SHIFT)) & USBPHY_TX_RSVD2_MASK)
  37464. #define USBPHY_TX_USBPHY_TX_EDGECTRL_MASK (0x1C000000U)
  37465. #define USBPHY_TX_USBPHY_TX_EDGECTRL_SHIFT (26U)
  37466. #define USBPHY_TX_USBPHY_TX_EDGECTRL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_USBPHY_TX_EDGECTRL_SHIFT)) & USBPHY_TX_USBPHY_TX_EDGECTRL_MASK)
  37467. #define USBPHY_TX_RSVD5_MASK (0xE0000000U)
  37468. #define USBPHY_TX_RSVD5_SHIFT (29U)
  37469. #define USBPHY_TX_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_RSVD5_SHIFT)) & USBPHY_TX_RSVD5_MASK)
  37470. /*! @name TX_SET - USB PHY Transmitter Control Register */
  37471. #define USBPHY_TX_SET_D_CAL_MASK (0xFU)
  37472. #define USBPHY_TX_SET_D_CAL_SHIFT (0U)
  37473. #define USBPHY_TX_SET_D_CAL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_D_CAL_SHIFT)) & USBPHY_TX_SET_D_CAL_MASK)
  37474. #define USBPHY_TX_SET_RSVD0_MASK (0xF0U)
  37475. #define USBPHY_TX_SET_RSVD0_SHIFT (4U)
  37476. #define USBPHY_TX_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_RSVD0_SHIFT)) & USBPHY_TX_SET_RSVD0_MASK)
  37477. #define USBPHY_TX_SET_TXCAL45DN_MASK (0xF00U)
  37478. #define USBPHY_TX_SET_TXCAL45DN_SHIFT (8U)
  37479. #define USBPHY_TX_SET_TXCAL45DN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_TXCAL45DN_SHIFT)) & USBPHY_TX_SET_TXCAL45DN_MASK)
  37480. #define USBPHY_TX_SET_RSVD1_MASK (0xF000U)
  37481. #define USBPHY_TX_SET_RSVD1_SHIFT (12U)
  37482. #define USBPHY_TX_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_RSVD1_SHIFT)) & USBPHY_TX_SET_RSVD1_MASK)
  37483. #define USBPHY_TX_SET_TXCAL45DP_MASK (0xF0000U)
  37484. #define USBPHY_TX_SET_TXCAL45DP_SHIFT (16U)
  37485. #define USBPHY_TX_SET_TXCAL45DP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_TXCAL45DP_SHIFT)) & USBPHY_TX_SET_TXCAL45DP_MASK)
  37486. #define USBPHY_TX_SET_RSVD2_MASK (0x3F00000U)
  37487. #define USBPHY_TX_SET_RSVD2_SHIFT (20U)
  37488. #define USBPHY_TX_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_RSVD2_SHIFT)) & USBPHY_TX_SET_RSVD2_MASK)
  37489. #define USBPHY_TX_SET_USBPHY_TX_EDGECTRL_MASK (0x1C000000U)
  37490. #define USBPHY_TX_SET_USBPHY_TX_EDGECTRL_SHIFT (26U)
  37491. #define USBPHY_TX_SET_USBPHY_TX_EDGECTRL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_USBPHY_TX_EDGECTRL_SHIFT)) & USBPHY_TX_SET_USBPHY_TX_EDGECTRL_MASK)
  37492. #define USBPHY_TX_SET_RSVD5_MASK (0xE0000000U)
  37493. #define USBPHY_TX_SET_RSVD5_SHIFT (29U)
  37494. #define USBPHY_TX_SET_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_RSVD5_SHIFT)) & USBPHY_TX_SET_RSVD5_MASK)
  37495. /*! @name TX_CLR - USB PHY Transmitter Control Register */
  37496. #define USBPHY_TX_CLR_D_CAL_MASK (0xFU)
  37497. #define USBPHY_TX_CLR_D_CAL_SHIFT (0U)
  37498. #define USBPHY_TX_CLR_D_CAL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_D_CAL_SHIFT)) & USBPHY_TX_CLR_D_CAL_MASK)
  37499. #define USBPHY_TX_CLR_RSVD0_MASK (0xF0U)
  37500. #define USBPHY_TX_CLR_RSVD0_SHIFT (4U)
  37501. #define USBPHY_TX_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_RSVD0_SHIFT)) & USBPHY_TX_CLR_RSVD0_MASK)
  37502. #define USBPHY_TX_CLR_TXCAL45DN_MASK (0xF00U)
  37503. #define USBPHY_TX_CLR_TXCAL45DN_SHIFT (8U)
  37504. #define USBPHY_TX_CLR_TXCAL45DN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_TXCAL45DN_SHIFT)) & USBPHY_TX_CLR_TXCAL45DN_MASK)
  37505. #define USBPHY_TX_CLR_RSVD1_MASK (0xF000U)
  37506. #define USBPHY_TX_CLR_RSVD1_SHIFT (12U)
  37507. #define USBPHY_TX_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_RSVD1_SHIFT)) & USBPHY_TX_CLR_RSVD1_MASK)
  37508. #define USBPHY_TX_CLR_TXCAL45DP_MASK (0xF0000U)
  37509. #define USBPHY_TX_CLR_TXCAL45DP_SHIFT (16U)
  37510. #define USBPHY_TX_CLR_TXCAL45DP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_TXCAL45DP_SHIFT)) & USBPHY_TX_CLR_TXCAL45DP_MASK)
  37511. #define USBPHY_TX_CLR_RSVD2_MASK (0x3F00000U)
  37512. #define USBPHY_TX_CLR_RSVD2_SHIFT (20U)
  37513. #define USBPHY_TX_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_RSVD2_SHIFT)) & USBPHY_TX_CLR_RSVD2_MASK)
  37514. #define USBPHY_TX_CLR_USBPHY_TX_EDGECTRL_MASK (0x1C000000U)
  37515. #define USBPHY_TX_CLR_USBPHY_TX_EDGECTRL_SHIFT (26U)
  37516. #define USBPHY_TX_CLR_USBPHY_TX_EDGECTRL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_USBPHY_TX_EDGECTRL_SHIFT)) & USBPHY_TX_CLR_USBPHY_TX_EDGECTRL_MASK)
  37517. #define USBPHY_TX_CLR_RSVD5_MASK (0xE0000000U)
  37518. #define USBPHY_TX_CLR_RSVD5_SHIFT (29U)
  37519. #define USBPHY_TX_CLR_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_RSVD5_SHIFT)) & USBPHY_TX_CLR_RSVD5_MASK)
  37520. /*! @name TX_TOG - USB PHY Transmitter Control Register */
  37521. #define USBPHY_TX_TOG_D_CAL_MASK (0xFU)
  37522. #define USBPHY_TX_TOG_D_CAL_SHIFT (0U)
  37523. #define USBPHY_TX_TOG_D_CAL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_D_CAL_SHIFT)) & USBPHY_TX_TOG_D_CAL_MASK)
  37524. #define USBPHY_TX_TOG_RSVD0_MASK (0xF0U)
  37525. #define USBPHY_TX_TOG_RSVD0_SHIFT (4U)
  37526. #define USBPHY_TX_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_RSVD0_SHIFT)) & USBPHY_TX_TOG_RSVD0_MASK)
  37527. #define USBPHY_TX_TOG_TXCAL45DN_MASK (0xF00U)
  37528. #define USBPHY_TX_TOG_TXCAL45DN_SHIFT (8U)
  37529. #define USBPHY_TX_TOG_TXCAL45DN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_TXCAL45DN_SHIFT)) & USBPHY_TX_TOG_TXCAL45DN_MASK)
  37530. #define USBPHY_TX_TOG_RSVD1_MASK (0xF000U)
  37531. #define USBPHY_TX_TOG_RSVD1_SHIFT (12U)
  37532. #define USBPHY_TX_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_RSVD1_SHIFT)) & USBPHY_TX_TOG_RSVD1_MASK)
  37533. #define USBPHY_TX_TOG_TXCAL45DP_MASK (0xF0000U)
  37534. #define USBPHY_TX_TOG_TXCAL45DP_SHIFT (16U)
  37535. #define USBPHY_TX_TOG_TXCAL45DP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_TXCAL45DP_SHIFT)) & USBPHY_TX_TOG_TXCAL45DP_MASK)
  37536. #define USBPHY_TX_TOG_RSVD2_MASK (0x3F00000U)
  37537. #define USBPHY_TX_TOG_RSVD2_SHIFT (20U)
  37538. #define USBPHY_TX_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_RSVD2_SHIFT)) & USBPHY_TX_TOG_RSVD2_MASK)
  37539. #define USBPHY_TX_TOG_USBPHY_TX_EDGECTRL_MASK (0x1C000000U)
  37540. #define USBPHY_TX_TOG_USBPHY_TX_EDGECTRL_SHIFT (26U)
  37541. #define USBPHY_TX_TOG_USBPHY_TX_EDGECTRL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_USBPHY_TX_EDGECTRL_SHIFT)) & USBPHY_TX_TOG_USBPHY_TX_EDGECTRL_MASK)
  37542. #define USBPHY_TX_TOG_RSVD5_MASK (0xE0000000U)
  37543. #define USBPHY_TX_TOG_RSVD5_SHIFT (29U)
  37544. #define USBPHY_TX_TOG_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_RSVD5_SHIFT)) & USBPHY_TX_TOG_RSVD5_MASK)
  37545. /*! @name RX - USB PHY Receiver Control Register */
  37546. #define USBPHY_RX_ENVADJ_MASK (0x7U)
  37547. #define USBPHY_RX_ENVADJ_SHIFT (0U)
  37548. #define USBPHY_RX_ENVADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_ENVADJ_SHIFT)) & USBPHY_RX_ENVADJ_MASK)
  37549. #define USBPHY_RX_RSVD0_MASK (0x8U)
  37550. #define USBPHY_RX_RSVD0_SHIFT (3U)
  37551. #define USBPHY_RX_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_RSVD0_SHIFT)) & USBPHY_RX_RSVD0_MASK)
  37552. #define USBPHY_RX_DISCONADJ_MASK (0x70U)
  37553. #define USBPHY_RX_DISCONADJ_SHIFT (4U)
  37554. #define USBPHY_RX_DISCONADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_DISCONADJ_SHIFT)) & USBPHY_RX_DISCONADJ_MASK)
  37555. #define USBPHY_RX_RSVD1_MASK (0x3FFF80U)
  37556. #define USBPHY_RX_RSVD1_SHIFT (7U)
  37557. #define USBPHY_RX_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_RSVD1_SHIFT)) & USBPHY_RX_RSVD1_MASK)
  37558. #define USBPHY_RX_RXDBYPASS_MASK (0x400000U)
  37559. #define USBPHY_RX_RXDBYPASS_SHIFT (22U)
  37560. #define USBPHY_RX_RXDBYPASS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_RXDBYPASS_SHIFT)) & USBPHY_RX_RXDBYPASS_MASK)
  37561. #define USBPHY_RX_RSVD2_MASK (0xFF800000U)
  37562. #define USBPHY_RX_RSVD2_SHIFT (23U)
  37563. #define USBPHY_RX_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_RSVD2_SHIFT)) & USBPHY_RX_RSVD2_MASK)
  37564. /*! @name RX_SET - USB PHY Receiver Control Register */
  37565. #define USBPHY_RX_SET_ENVADJ_MASK (0x7U)
  37566. #define USBPHY_RX_SET_ENVADJ_SHIFT (0U)
  37567. #define USBPHY_RX_SET_ENVADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_ENVADJ_SHIFT)) & USBPHY_RX_SET_ENVADJ_MASK)
  37568. #define USBPHY_RX_SET_RSVD0_MASK (0x8U)
  37569. #define USBPHY_RX_SET_RSVD0_SHIFT (3U)
  37570. #define USBPHY_RX_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_RSVD0_SHIFT)) & USBPHY_RX_SET_RSVD0_MASK)
  37571. #define USBPHY_RX_SET_DISCONADJ_MASK (0x70U)
  37572. #define USBPHY_RX_SET_DISCONADJ_SHIFT (4U)
  37573. #define USBPHY_RX_SET_DISCONADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_DISCONADJ_SHIFT)) & USBPHY_RX_SET_DISCONADJ_MASK)
  37574. #define USBPHY_RX_SET_RSVD1_MASK (0x3FFF80U)
  37575. #define USBPHY_RX_SET_RSVD1_SHIFT (7U)
  37576. #define USBPHY_RX_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_RSVD1_SHIFT)) & USBPHY_RX_SET_RSVD1_MASK)
  37577. #define USBPHY_RX_SET_RXDBYPASS_MASK (0x400000U)
  37578. #define USBPHY_RX_SET_RXDBYPASS_SHIFT (22U)
  37579. #define USBPHY_RX_SET_RXDBYPASS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_RXDBYPASS_SHIFT)) & USBPHY_RX_SET_RXDBYPASS_MASK)
  37580. #define USBPHY_RX_SET_RSVD2_MASK (0xFF800000U)
  37581. #define USBPHY_RX_SET_RSVD2_SHIFT (23U)
  37582. #define USBPHY_RX_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_RSVD2_SHIFT)) & USBPHY_RX_SET_RSVD2_MASK)
  37583. /*! @name RX_CLR - USB PHY Receiver Control Register */
  37584. #define USBPHY_RX_CLR_ENVADJ_MASK (0x7U)
  37585. #define USBPHY_RX_CLR_ENVADJ_SHIFT (0U)
  37586. #define USBPHY_RX_CLR_ENVADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_ENVADJ_SHIFT)) & USBPHY_RX_CLR_ENVADJ_MASK)
  37587. #define USBPHY_RX_CLR_RSVD0_MASK (0x8U)
  37588. #define USBPHY_RX_CLR_RSVD0_SHIFT (3U)
  37589. #define USBPHY_RX_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_RSVD0_SHIFT)) & USBPHY_RX_CLR_RSVD0_MASK)
  37590. #define USBPHY_RX_CLR_DISCONADJ_MASK (0x70U)
  37591. #define USBPHY_RX_CLR_DISCONADJ_SHIFT (4U)
  37592. #define USBPHY_RX_CLR_DISCONADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_DISCONADJ_SHIFT)) & USBPHY_RX_CLR_DISCONADJ_MASK)
  37593. #define USBPHY_RX_CLR_RSVD1_MASK (0x3FFF80U)
  37594. #define USBPHY_RX_CLR_RSVD1_SHIFT (7U)
  37595. #define USBPHY_RX_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_RSVD1_SHIFT)) & USBPHY_RX_CLR_RSVD1_MASK)
  37596. #define USBPHY_RX_CLR_RXDBYPASS_MASK (0x400000U)
  37597. #define USBPHY_RX_CLR_RXDBYPASS_SHIFT (22U)
  37598. #define USBPHY_RX_CLR_RXDBYPASS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_RXDBYPASS_SHIFT)) & USBPHY_RX_CLR_RXDBYPASS_MASK)
  37599. #define USBPHY_RX_CLR_RSVD2_MASK (0xFF800000U)
  37600. #define USBPHY_RX_CLR_RSVD2_SHIFT (23U)
  37601. #define USBPHY_RX_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_RSVD2_SHIFT)) & USBPHY_RX_CLR_RSVD2_MASK)
  37602. /*! @name RX_TOG - USB PHY Receiver Control Register */
  37603. #define USBPHY_RX_TOG_ENVADJ_MASK (0x7U)
  37604. #define USBPHY_RX_TOG_ENVADJ_SHIFT (0U)
  37605. #define USBPHY_RX_TOG_ENVADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_ENVADJ_SHIFT)) & USBPHY_RX_TOG_ENVADJ_MASK)
  37606. #define USBPHY_RX_TOG_RSVD0_MASK (0x8U)
  37607. #define USBPHY_RX_TOG_RSVD0_SHIFT (3U)
  37608. #define USBPHY_RX_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_RSVD0_SHIFT)) & USBPHY_RX_TOG_RSVD0_MASK)
  37609. #define USBPHY_RX_TOG_DISCONADJ_MASK (0x70U)
  37610. #define USBPHY_RX_TOG_DISCONADJ_SHIFT (4U)
  37611. #define USBPHY_RX_TOG_DISCONADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_DISCONADJ_SHIFT)) & USBPHY_RX_TOG_DISCONADJ_MASK)
  37612. #define USBPHY_RX_TOG_RSVD1_MASK (0x3FFF80U)
  37613. #define USBPHY_RX_TOG_RSVD1_SHIFT (7U)
  37614. #define USBPHY_RX_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_RSVD1_SHIFT)) & USBPHY_RX_TOG_RSVD1_MASK)
  37615. #define USBPHY_RX_TOG_RXDBYPASS_MASK (0x400000U)
  37616. #define USBPHY_RX_TOG_RXDBYPASS_SHIFT (22U)
  37617. #define USBPHY_RX_TOG_RXDBYPASS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_RXDBYPASS_SHIFT)) & USBPHY_RX_TOG_RXDBYPASS_MASK)
  37618. #define USBPHY_RX_TOG_RSVD2_MASK (0xFF800000U)
  37619. #define USBPHY_RX_TOG_RSVD2_SHIFT (23U)
  37620. #define USBPHY_RX_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_RSVD2_SHIFT)) & USBPHY_RX_TOG_RSVD2_MASK)
  37621. /*! @name CTRL - USB PHY General Control Register */
  37622. #define USBPHY_CTRL_ENOTG_ID_CHG_IRQ_MASK (0x1U)
  37623. #define USBPHY_CTRL_ENOTG_ID_CHG_IRQ_SHIFT (0U)
  37624. #define USBPHY_CTRL_ENOTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENOTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_ENOTG_ID_CHG_IRQ_MASK)
  37625. #define USBPHY_CTRL_ENHOSTDISCONDETECT_MASK (0x2U)
  37626. #define USBPHY_CTRL_ENHOSTDISCONDETECT_SHIFT (1U)
  37627. #define USBPHY_CTRL_ENHOSTDISCONDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENHOSTDISCONDETECT_SHIFT)) & USBPHY_CTRL_ENHOSTDISCONDETECT_MASK)
  37628. #define USBPHY_CTRL_ENIRQHOSTDISCON_MASK (0x4U)
  37629. #define USBPHY_CTRL_ENIRQHOSTDISCON_SHIFT (2U)
  37630. #define USBPHY_CTRL_ENIRQHOSTDISCON(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIRQHOSTDISCON_SHIFT)) & USBPHY_CTRL_ENIRQHOSTDISCON_MASK)
  37631. #define USBPHY_CTRL_HOSTDISCONDETECT_IRQ_MASK (0x8U)
  37632. #define USBPHY_CTRL_HOSTDISCONDETECT_IRQ_SHIFT (3U)
  37633. #define USBPHY_CTRL_HOSTDISCONDETECT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_HOSTDISCONDETECT_IRQ_SHIFT)) & USBPHY_CTRL_HOSTDISCONDETECT_IRQ_MASK)
  37634. #define USBPHY_CTRL_ENDEVPLUGINDETECT_MASK (0x10U)
  37635. #define USBPHY_CTRL_ENDEVPLUGINDETECT_SHIFT (4U)
  37636. #define USBPHY_CTRL_ENDEVPLUGINDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENDEVPLUGINDETECT_SHIFT)) & USBPHY_CTRL_ENDEVPLUGINDETECT_MASK)
  37637. #define USBPHY_CTRL_DEVPLUGIN_POLARITY_MASK (0x20U)
  37638. #define USBPHY_CTRL_DEVPLUGIN_POLARITY_SHIFT (5U)
  37639. #define USBPHY_CTRL_DEVPLUGIN_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_DEVPLUGIN_POLARITY_SHIFT)) & USBPHY_CTRL_DEVPLUGIN_POLARITY_MASK)
  37640. #define USBPHY_CTRL_OTG_ID_CHG_IRQ_MASK (0x40U)
  37641. #define USBPHY_CTRL_OTG_ID_CHG_IRQ_SHIFT (6U)
  37642. #define USBPHY_CTRL_OTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_OTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_OTG_ID_CHG_IRQ_MASK)
  37643. #define USBPHY_CTRL_ENOTGIDDETECT_MASK (0x80U)
  37644. #define USBPHY_CTRL_ENOTGIDDETECT_SHIFT (7U)
  37645. #define USBPHY_CTRL_ENOTGIDDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENOTGIDDETECT_SHIFT)) & USBPHY_CTRL_ENOTGIDDETECT_MASK)
  37646. #define USBPHY_CTRL_RESUMEIRQSTICKY_MASK (0x100U)
  37647. #define USBPHY_CTRL_RESUMEIRQSTICKY_SHIFT (8U)
  37648. #define USBPHY_CTRL_RESUMEIRQSTICKY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_RESUMEIRQSTICKY_SHIFT)) & USBPHY_CTRL_RESUMEIRQSTICKY_MASK)
  37649. #define USBPHY_CTRL_ENIRQRESUMEDETECT_MASK (0x200U)
  37650. #define USBPHY_CTRL_ENIRQRESUMEDETECT_SHIFT (9U)
  37651. #define USBPHY_CTRL_ENIRQRESUMEDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIRQRESUMEDETECT_SHIFT)) & USBPHY_CTRL_ENIRQRESUMEDETECT_MASK)
  37652. #define USBPHY_CTRL_RESUME_IRQ_MASK (0x400U)
  37653. #define USBPHY_CTRL_RESUME_IRQ_SHIFT (10U)
  37654. #define USBPHY_CTRL_RESUME_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_RESUME_IRQ_SHIFT)) & USBPHY_CTRL_RESUME_IRQ_MASK)
  37655. #define USBPHY_CTRL_ENIRQDEVPLUGIN_MASK (0x800U)
  37656. #define USBPHY_CTRL_ENIRQDEVPLUGIN_SHIFT (11U)
  37657. #define USBPHY_CTRL_ENIRQDEVPLUGIN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIRQDEVPLUGIN_SHIFT)) & USBPHY_CTRL_ENIRQDEVPLUGIN_MASK)
  37658. #define USBPHY_CTRL_DEVPLUGIN_IRQ_MASK (0x1000U)
  37659. #define USBPHY_CTRL_DEVPLUGIN_IRQ_SHIFT (12U)
  37660. #define USBPHY_CTRL_DEVPLUGIN_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_DEVPLUGIN_IRQ_SHIFT)) & USBPHY_CTRL_DEVPLUGIN_IRQ_MASK)
  37661. #define USBPHY_CTRL_DATA_ON_LRADC_MASK (0x2000U)
  37662. #define USBPHY_CTRL_DATA_ON_LRADC_SHIFT (13U)
  37663. #define USBPHY_CTRL_DATA_ON_LRADC(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_DATA_ON_LRADC_SHIFT)) & USBPHY_CTRL_DATA_ON_LRADC_MASK)
  37664. #define USBPHY_CTRL_ENUTMILEVEL2_MASK (0x4000U)
  37665. #define USBPHY_CTRL_ENUTMILEVEL2_SHIFT (14U)
  37666. #define USBPHY_CTRL_ENUTMILEVEL2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENUTMILEVEL2_SHIFT)) & USBPHY_CTRL_ENUTMILEVEL2_MASK)
  37667. #define USBPHY_CTRL_ENUTMILEVEL3_MASK (0x8000U)
  37668. #define USBPHY_CTRL_ENUTMILEVEL3_SHIFT (15U)
  37669. #define USBPHY_CTRL_ENUTMILEVEL3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENUTMILEVEL3_SHIFT)) & USBPHY_CTRL_ENUTMILEVEL3_MASK)
  37670. #define USBPHY_CTRL_ENIRQWAKEUP_MASK (0x10000U)
  37671. #define USBPHY_CTRL_ENIRQWAKEUP_SHIFT (16U)
  37672. #define USBPHY_CTRL_ENIRQWAKEUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIRQWAKEUP_SHIFT)) & USBPHY_CTRL_ENIRQWAKEUP_MASK)
  37673. #define USBPHY_CTRL_WAKEUP_IRQ_MASK (0x20000U)
  37674. #define USBPHY_CTRL_WAKEUP_IRQ_SHIFT (17U)
  37675. #define USBPHY_CTRL_WAKEUP_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_WAKEUP_IRQ_SHIFT)) & USBPHY_CTRL_WAKEUP_IRQ_MASK)
  37676. #define USBPHY_CTRL_ENAUTO_PWRON_PLL_MASK (0x40000U)
  37677. #define USBPHY_CTRL_ENAUTO_PWRON_PLL_SHIFT (18U)
  37678. #define USBPHY_CTRL_ENAUTO_PWRON_PLL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENAUTO_PWRON_PLL_SHIFT)) & USBPHY_CTRL_ENAUTO_PWRON_PLL_MASK)
  37679. #define USBPHY_CTRL_ENAUTOCLR_CLKGATE_MASK (0x80000U)
  37680. #define USBPHY_CTRL_ENAUTOCLR_CLKGATE_SHIFT (19U)
  37681. #define USBPHY_CTRL_ENAUTOCLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENAUTOCLR_CLKGATE_SHIFT)) & USBPHY_CTRL_ENAUTOCLR_CLKGATE_MASK)
  37682. #define USBPHY_CTRL_ENAUTOCLR_PHY_PWD_MASK (0x100000U)
  37683. #define USBPHY_CTRL_ENAUTOCLR_PHY_PWD_SHIFT (20U)
  37684. #define USBPHY_CTRL_ENAUTOCLR_PHY_PWD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENAUTOCLR_PHY_PWD_SHIFT)) & USBPHY_CTRL_ENAUTOCLR_PHY_PWD_MASK)
  37685. #define USBPHY_CTRL_ENDPDMCHG_WKUP_MASK (0x200000U)
  37686. #define USBPHY_CTRL_ENDPDMCHG_WKUP_SHIFT (21U)
  37687. #define USBPHY_CTRL_ENDPDMCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENDPDMCHG_WKUP_SHIFT)) & USBPHY_CTRL_ENDPDMCHG_WKUP_MASK)
  37688. #define USBPHY_CTRL_ENIDCHG_WKUP_MASK (0x400000U)
  37689. #define USBPHY_CTRL_ENIDCHG_WKUP_SHIFT (22U)
  37690. #define USBPHY_CTRL_ENIDCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIDCHG_WKUP_SHIFT)) & USBPHY_CTRL_ENIDCHG_WKUP_MASK)
  37691. #define USBPHY_CTRL_ENVBUSCHG_WKUP_MASK (0x800000U)
  37692. #define USBPHY_CTRL_ENVBUSCHG_WKUP_SHIFT (23U)
  37693. #define USBPHY_CTRL_ENVBUSCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENVBUSCHG_WKUP_SHIFT)) & USBPHY_CTRL_ENVBUSCHG_WKUP_MASK)
  37694. #define USBPHY_CTRL_FSDLL_RST_EN_MASK (0x1000000U)
  37695. #define USBPHY_CTRL_FSDLL_RST_EN_SHIFT (24U)
  37696. #define USBPHY_CTRL_FSDLL_RST_EN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_FSDLL_RST_EN_SHIFT)) & USBPHY_CTRL_FSDLL_RST_EN_MASK)
  37697. #define USBPHY_CTRL_RSVD1_MASK (0x6000000U)
  37698. #define USBPHY_CTRL_RSVD1_SHIFT (25U)
  37699. #define USBPHY_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_RSVD1_SHIFT)) & USBPHY_CTRL_RSVD1_MASK)
  37700. #define USBPHY_CTRL_OTG_ID_VALUE_MASK (0x8000000U)
  37701. #define USBPHY_CTRL_OTG_ID_VALUE_SHIFT (27U)
  37702. #define USBPHY_CTRL_OTG_ID_VALUE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_OTG_ID_VALUE_SHIFT)) & USBPHY_CTRL_OTG_ID_VALUE_MASK)
  37703. #define USBPHY_CTRL_HOST_FORCE_LS_SE0_MASK (0x10000000U)
  37704. #define USBPHY_CTRL_HOST_FORCE_LS_SE0_SHIFT (28U)
  37705. #define USBPHY_CTRL_HOST_FORCE_LS_SE0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_HOST_FORCE_LS_SE0_SHIFT)) & USBPHY_CTRL_HOST_FORCE_LS_SE0_MASK)
  37706. #define USBPHY_CTRL_UTMI_SUSPENDM_MASK (0x20000000U)
  37707. #define USBPHY_CTRL_UTMI_SUSPENDM_SHIFT (29U)
  37708. #define USBPHY_CTRL_UTMI_SUSPENDM(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_UTMI_SUSPENDM_SHIFT)) & USBPHY_CTRL_UTMI_SUSPENDM_MASK)
  37709. #define USBPHY_CTRL_CLKGATE_MASK (0x40000000U)
  37710. #define USBPHY_CTRL_CLKGATE_SHIFT (30U)
  37711. #define USBPHY_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLKGATE_SHIFT)) & USBPHY_CTRL_CLKGATE_MASK)
  37712. #define USBPHY_CTRL_SFTRST_MASK (0x80000000U)
  37713. #define USBPHY_CTRL_SFTRST_SHIFT (31U)
  37714. #define USBPHY_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SFTRST_SHIFT)) & USBPHY_CTRL_SFTRST_MASK)
  37715. /*! @name CTRL_SET - USB PHY General Control Register */
  37716. #define USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ_MASK (0x1U)
  37717. #define USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ_SHIFT (0U)
  37718. #define USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ_MASK)
  37719. #define USBPHY_CTRL_SET_ENHOSTDISCONDETECT_MASK (0x2U)
  37720. #define USBPHY_CTRL_SET_ENHOSTDISCONDETECT_SHIFT (1U)
  37721. #define USBPHY_CTRL_SET_ENHOSTDISCONDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENHOSTDISCONDETECT_SHIFT)) & USBPHY_CTRL_SET_ENHOSTDISCONDETECT_MASK)
  37722. #define USBPHY_CTRL_SET_ENIRQHOSTDISCON_MASK (0x4U)
  37723. #define USBPHY_CTRL_SET_ENIRQHOSTDISCON_SHIFT (2U)
  37724. #define USBPHY_CTRL_SET_ENIRQHOSTDISCON(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIRQHOSTDISCON_SHIFT)) & USBPHY_CTRL_SET_ENIRQHOSTDISCON_MASK)
  37725. #define USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ_MASK (0x8U)
  37726. #define USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ_SHIFT (3U)
  37727. #define USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ_SHIFT)) & USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ_MASK)
  37728. #define USBPHY_CTRL_SET_ENDEVPLUGINDETECT_MASK (0x10U)
  37729. #define USBPHY_CTRL_SET_ENDEVPLUGINDETECT_SHIFT (4U)
  37730. #define USBPHY_CTRL_SET_ENDEVPLUGINDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENDEVPLUGINDETECT_SHIFT)) & USBPHY_CTRL_SET_ENDEVPLUGINDETECT_MASK)
  37731. #define USBPHY_CTRL_SET_DEVPLUGIN_POLARITY_MASK (0x20U)
  37732. #define USBPHY_CTRL_SET_DEVPLUGIN_POLARITY_SHIFT (5U)
  37733. #define USBPHY_CTRL_SET_DEVPLUGIN_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_DEVPLUGIN_POLARITY_SHIFT)) & USBPHY_CTRL_SET_DEVPLUGIN_POLARITY_MASK)
  37734. #define USBPHY_CTRL_SET_OTG_ID_CHG_IRQ_MASK (0x40U)
  37735. #define USBPHY_CTRL_SET_OTG_ID_CHG_IRQ_SHIFT (6U)
  37736. #define USBPHY_CTRL_SET_OTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_OTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_SET_OTG_ID_CHG_IRQ_MASK)
  37737. #define USBPHY_CTRL_SET_ENOTGIDDETECT_MASK (0x80U)
  37738. #define USBPHY_CTRL_SET_ENOTGIDDETECT_SHIFT (7U)
  37739. #define USBPHY_CTRL_SET_ENOTGIDDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENOTGIDDETECT_SHIFT)) & USBPHY_CTRL_SET_ENOTGIDDETECT_MASK)
  37740. #define USBPHY_CTRL_SET_RESUMEIRQSTICKY_MASK (0x100U)
  37741. #define USBPHY_CTRL_SET_RESUMEIRQSTICKY_SHIFT (8U)
  37742. #define USBPHY_CTRL_SET_RESUMEIRQSTICKY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_RESUMEIRQSTICKY_SHIFT)) & USBPHY_CTRL_SET_RESUMEIRQSTICKY_MASK)
  37743. #define USBPHY_CTRL_SET_ENIRQRESUMEDETECT_MASK (0x200U)
  37744. #define USBPHY_CTRL_SET_ENIRQRESUMEDETECT_SHIFT (9U)
  37745. #define USBPHY_CTRL_SET_ENIRQRESUMEDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIRQRESUMEDETECT_SHIFT)) & USBPHY_CTRL_SET_ENIRQRESUMEDETECT_MASK)
  37746. #define USBPHY_CTRL_SET_RESUME_IRQ_MASK (0x400U)
  37747. #define USBPHY_CTRL_SET_RESUME_IRQ_SHIFT (10U)
  37748. #define USBPHY_CTRL_SET_RESUME_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_RESUME_IRQ_SHIFT)) & USBPHY_CTRL_SET_RESUME_IRQ_MASK)
  37749. #define USBPHY_CTRL_SET_ENIRQDEVPLUGIN_MASK (0x800U)
  37750. #define USBPHY_CTRL_SET_ENIRQDEVPLUGIN_SHIFT (11U)
  37751. #define USBPHY_CTRL_SET_ENIRQDEVPLUGIN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIRQDEVPLUGIN_SHIFT)) & USBPHY_CTRL_SET_ENIRQDEVPLUGIN_MASK)
  37752. #define USBPHY_CTRL_SET_DEVPLUGIN_IRQ_MASK (0x1000U)
  37753. #define USBPHY_CTRL_SET_DEVPLUGIN_IRQ_SHIFT (12U)
  37754. #define USBPHY_CTRL_SET_DEVPLUGIN_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_DEVPLUGIN_IRQ_SHIFT)) & USBPHY_CTRL_SET_DEVPLUGIN_IRQ_MASK)
  37755. #define USBPHY_CTRL_SET_DATA_ON_LRADC_MASK (0x2000U)
  37756. #define USBPHY_CTRL_SET_DATA_ON_LRADC_SHIFT (13U)
  37757. #define USBPHY_CTRL_SET_DATA_ON_LRADC(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_DATA_ON_LRADC_SHIFT)) & USBPHY_CTRL_SET_DATA_ON_LRADC_MASK)
  37758. #define USBPHY_CTRL_SET_ENUTMILEVEL2_MASK (0x4000U)
  37759. #define USBPHY_CTRL_SET_ENUTMILEVEL2_SHIFT (14U)
  37760. #define USBPHY_CTRL_SET_ENUTMILEVEL2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENUTMILEVEL2_SHIFT)) & USBPHY_CTRL_SET_ENUTMILEVEL2_MASK)
  37761. #define USBPHY_CTRL_SET_ENUTMILEVEL3_MASK (0x8000U)
  37762. #define USBPHY_CTRL_SET_ENUTMILEVEL3_SHIFT (15U)
  37763. #define USBPHY_CTRL_SET_ENUTMILEVEL3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENUTMILEVEL3_SHIFT)) & USBPHY_CTRL_SET_ENUTMILEVEL3_MASK)
  37764. #define USBPHY_CTRL_SET_ENIRQWAKEUP_MASK (0x10000U)
  37765. #define USBPHY_CTRL_SET_ENIRQWAKEUP_SHIFT (16U)
  37766. #define USBPHY_CTRL_SET_ENIRQWAKEUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIRQWAKEUP_SHIFT)) & USBPHY_CTRL_SET_ENIRQWAKEUP_MASK)
  37767. #define USBPHY_CTRL_SET_WAKEUP_IRQ_MASK (0x20000U)
  37768. #define USBPHY_CTRL_SET_WAKEUP_IRQ_SHIFT (17U)
  37769. #define USBPHY_CTRL_SET_WAKEUP_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_WAKEUP_IRQ_SHIFT)) & USBPHY_CTRL_SET_WAKEUP_IRQ_MASK)
  37770. #define USBPHY_CTRL_SET_ENAUTO_PWRON_PLL_MASK (0x40000U)
  37771. #define USBPHY_CTRL_SET_ENAUTO_PWRON_PLL_SHIFT (18U)
  37772. #define USBPHY_CTRL_SET_ENAUTO_PWRON_PLL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENAUTO_PWRON_PLL_SHIFT)) & USBPHY_CTRL_SET_ENAUTO_PWRON_PLL_MASK)
  37773. #define USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE_MASK (0x80000U)
  37774. #define USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE_SHIFT (19U)
  37775. #define USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE_SHIFT)) & USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE_MASK)
  37776. #define USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD_MASK (0x100000U)
  37777. #define USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD_SHIFT (20U)
  37778. #define USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD_SHIFT)) & USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD_MASK)
  37779. #define USBPHY_CTRL_SET_ENDPDMCHG_WKUP_MASK (0x200000U)
  37780. #define USBPHY_CTRL_SET_ENDPDMCHG_WKUP_SHIFT (21U)
  37781. #define USBPHY_CTRL_SET_ENDPDMCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENDPDMCHG_WKUP_SHIFT)) & USBPHY_CTRL_SET_ENDPDMCHG_WKUP_MASK)
  37782. #define USBPHY_CTRL_SET_ENIDCHG_WKUP_MASK (0x400000U)
  37783. #define USBPHY_CTRL_SET_ENIDCHG_WKUP_SHIFT (22U)
  37784. #define USBPHY_CTRL_SET_ENIDCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIDCHG_WKUP_SHIFT)) & USBPHY_CTRL_SET_ENIDCHG_WKUP_MASK)
  37785. #define USBPHY_CTRL_SET_ENVBUSCHG_WKUP_MASK (0x800000U)
  37786. #define USBPHY_CTRL_SET_ENVBUSCHG_WKUP_SHIFT (23U)
  37787. #define USBPHY_CTRL_SET_ENVBUSCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENVBUSCHG_WKUP_SHIFT)) & USBPHY_CTRL_SET_ENVBUSCHG_WKUP_MASK)
  37788. #define USBPHY_CTRL_SET_FSDLL_RST_EN_MASK (0x1000000U)
  37789. #define USBPHY_CTRL_SET_FSDLL_RST_EN_SHIFT (24U)
  37790. #define USBPHY_CTRL_SET_FSDLL_RST_EN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_FSDLL_RST_EN_SHIFT)) & USBPHY_CTRL_SET_FSDLL_RST_EN_MASK)
  37791. #define USBPHY_CTRL_SET_RSVD1_MASK (0x6000000U)
  37792. #define USBPHY_CTRL_SET_RSVD1_SHIFT (25U)
  37793. #define USBPHY_CTRL_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_RSVD1_SHIFT)) & USBPHY_CTRL_SET_RSVD1_MASK)
  37794. #define USBPHY_CTRL_SET_OTG_ID_VALUE_MASK (0x8000000U)
  37795. #define USBPHY_CTRL_SET_OTG_ID_VALUE_SHIFT (27U)
  37796. #define USBPHY_CTRL_SET_OTG_ID_VALUE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_OTG_ID_VALUE_SHIFT)) & USBPHY_CTRL_SET_OTG_ID_VALUE_MASK)
  37797. #define USBPHY_CTRL_SET_HOST_FORCE_LS_SE0_MASK (0x10000000U)
  37798. #define USBPHY_CTRL_SET_HOST_FORCE_LS_SE0_SHIFT (28U)
  37799. #define USBPHY_CTRL_SET_HOST_FORCE_LS_SE0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_HOST_FORCE_LS_SE0_SHIFT)) & USBPHY_CTRL_SET_HOST_FORCE_LS_SE0_MASK)
  37800. #define USBPHY_CTRL_SET_UTMI_SUSPENDM_MASK (0x20000000U)
  37801. #define USBPHY_CTRL_SET_UTMI_SUSPENDM_SHIFT (29U)
  37802. #define USBPHY_CTRL_SET_UTMI_SUSPENDM(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_UTMI_SUSPENDM_SHIFT)) & USBPHY_CTRL_SET_UTMI_SUSPENDM_MASK)
  37803. #define USBPHY_CTRL_SET_CLKGATE_MASK (0x40000000U)
  37804. #define USBPHY_CTRL_SET_CLKGATE_SHIFT (30U)
  37805. #define USBPHY_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_CLKGATE_SHIFT)) & USBPHY_CTRL_SET_CLKGATE_MASK)
  37806. #define USBPHY_CTRL_SET_SFTRST_MASK (0x80000000U)
  37807. #define USBPHY_CTRL_SET_SFTRST_SHIFT (31U)
  37808. #define USBPHY_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_SFTRST_SHIFT)) & USBPHY_CTRL_SET_SFTRST_MASK)
  37809. /*! @name CTRL_CLR - USB PHY General Control Register */
  37810. #define USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ_MASK (0x1U)
  37811. #define USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ_SHIFT (0U)
  37812. #define USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ_MASK)
  37813. #define USBPHY_CTRL_CLR_ENHOSTDISCONDETECT_MASK (0x2U)
  37814. #define USBPHY_CTRL_CLR_ENHOSTDISCONDETECT_SHIFT (1U)
  37815. #define USBPHY_CTRL_CLR_ENHOSTDISCONDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENHOSTDISCONDETECT_SHIFT)) & USBPHY_CTRL_CLR_ENHOSTDISCONDETECT_MASK)
  37816. #define USBPHY_CTRL_CLR_ENIRQHOSTDISCON_MASK (0x4U)
  37817. #define USBPHY_CTRL_CLR_ENIRQHOSTDISCON_SHIFT (2U)
  37818. #define USBPHY_CTRL_CLR_ENIRQHOSTDISCON(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIRQHOSTDISCON_SHIFT)) & USBPHY_CTRL_CLR_ENIRQHOSTDISCON_MASK)
  37819. #define USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ_MASK (0x8U)
  37820. #define USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ_SHIFT (3U)
  37821. #define USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ_SHIFT)) & USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ_MASK)
  37822. #define USBPHY_CTRL_CLR_ENDEVPLUGINDETECT_MASK (0x10U)
  37823. #define USBPHY_CTRL_CLR_ENDEVPLUGINDETECT_SHIFT (4U)
  37824. #define USBPHY_CTRL_CLR_ENDEVPLUGINDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENDEVPLUGINDETECT_SHIFT)) & USBPHY_CTRL_CLR_ENDEVPLUGINDETECT_MASK)
  37825. #define USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY_MASK (0x20U)
  37826. #define USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY_SHIFT (5U)
  37827. #define USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY_SHIFT)) & USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY_MASK)
  37828. #define USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ_MASK (0x40U)
  37829. #define USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ_SHIFT (6U)
  37830. #define USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ_MASK)
  37831. #define USBPHY_CTRL_CLR_ENOTGIDDETECT_MASK (0x80U)
  37832. #define USBPHY_CTRL_CLR_ENOTGIDDETECT_SHIFT (7U)
  37833. #define USBPHY_CTRL_CLR_ENOTGIDDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENOTGIDDETECT_SHIFT)) & USBPHY_CTRL_CLR_ENOTGIDDETECT_MASK)
  37834. #define USBPHY_CTRL_CLR_RESUMEIRQSTICKY_MASK (0x100U)
  37835. #define USBPHY_CTRL_CLR_RESUMEIRQSTICKY_SHIFT (8U)
  37836. #define USBPHY_CTRL_CLR_RESUMEIRQSTICKY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_RESUMEIRQSTICKY_SHIFT)) & USBPHY_CTRL_CLR_RESUMEIRQSTICKY_MASK)
  37837. #define USBPHY_CTRL_CLR_ENIRQRESUMEDETECT_MASK (0x200U)
  37838. #define USBPHY_CTRL_CLR_ENIRQRESUMEDETECT_SHIFT (9U)
  37839. #define USBPHY_CTRL_CLR_ENIRQRESUMEDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIRQRESUMEDETECT_SHIFT)) & USBPHY_CTRL_CLR_ENIRQRESUMEDETECT_MASK)
  37840. #define USBPHY_CTRL_CLR_RESUME_IRQ_MASK (0x400U)
  37841. #define USBPHY_CTRL_CLR_RESUME_IRQ_SHIFT (10U)
  37842. #define USBPHY_CTRL_CLR_RESUME_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_RESUME_IRQ_SHIFT)) & USBPHY_CTRL_CLR_RESUME_IRQ_MASK)
  37843. #define USBPHY_CTRL_CLR_ENIRQDEVPLUGIN_MASK (0x800U)
  37844. #define USBPHY_CTRL_CLR_ENIRQDEVPLUGIN_SHIFT (11U)
  37845. #define USBPHY_CTRL_CLR_ENIRQDEVPLUGIN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIRQDEVPLUGIN_SHIFT)) & USBPHY_CTRL_CLR_ENIRQDEVPLUGIN_MASK)
  37846. #define USBPHY_CTRL_CLR_DEVPLUGIN_IRQ_MASK (0x1000U)
  37847. #define USBPHY_CTRL_CLR_DEVPLUGIN_IRQ_SHIFT (12U)
  37848. #define USBPHY_CTRL_CLR_DEVPLUGIN_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_DEVPLUGIN_IRQ_SHIFT)) & USBPHY_CTRL_CLR_DEVPLUGIN_IRQ_MASK)
  37849. #define USBPHY_CTRL_CLR_DATA_ON_LRADC_MASK (0x2000U)
  37850. #define USBPHY_CTRL_CLR_DATA_ON_LRADC_SHIFT (13U)
  37851. #define USBPHY_CTRL_CLR_DATA_ON_LRADC(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_DATA_ON_LRADC_SHIFT)) & USBPHY_CTRL_CLR_DATA_ON_LRADC_MASK)
  37852. #define USBPHY_CTRL_CLR_ENUTMILEVEL2_MASK (0x4000U)
  37853. #define USBPHY_CTRL_CLR_ENUTMILEVEL2_SHIFT (14U)
  37854. #define USBPHY_CTRL_CLR_ENUTMILEVEL2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENUTMILEVEL2_SHIFT)) & USBPHY_CTRL_CLR_ENUTMILEVEL2_MASK)
  37855. #define USBPHY_CTRL_CLR_ENUTMILEVEL3_MASK (0x8000U)
  37856. #define USBPHY_CTRL_CLR_ENUTMILEVEL3_SHIFT (15U)
  37857. #define USBPHY_CTRL_CLR_ENUTMILEVEL3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENUTMILEVEL3_SHIFT)) & USBPHY_CTRL_CLR_ENUTMILEVEL3_MASK)
  37858. #define USBPHY_CTRL_CLR_ENIRQWAKEUP_MASK (0x10000U)
  37859. #define USBPHY_CTRL_CLR_ENIRQWAKEUP_SHIFT (16U)
  37860. #define USBPHY_CTRL_CLR_ENIRQWAKEUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIRQWAKEUP_SHIFT)) & USBPHY_CTRL_CLR_ENIRQWAKEUP_MASK)
  37861. #define USBPHY_CTRL_CLR_WAKEUP_IRQ_MASK (0x20000U)
  37862. #define USBPHY_CTRL_CLR_WAKEUP_IRQ_SHIFT (17U)
  37863. #define USBPHY_CTRL_CLR_WAKEUP_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_WAKEUP_IRQ_SHIFT)) & USBPHY_CTRL_CLR_WAKEUP_IRQ_MASK)
  37864. #define USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL_MASK (0x40000U)
  37865. #define USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL_SHIFT (18U)
  37866. #define USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL_SHIFT)) & USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL_MASK)
  37867. #define USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE_MASK (0x80000U)
  37868. #define USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE_SHIFT (19U)
  37869. #define USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE_SHIFT)) & USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE_MASK)
  37870. #define USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD_MASK (0x100000U)
  37871. #define USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD_SHIFT (20U)
  37872. #define USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD_SHIFT)) & USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD_MASK)
  37873. #define USBPHY_CTRL_CLR_ENDPDMCHG_WKUP_MASK (0x200000U)
  37874. #define USBPHY_CTRL_CLR_ENDPDMCHG_WKUP_SHIFT (21U)
  37875. #define USBPHY_CTRL_CLR_ENDPDMCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENDPDMCHG_WKUP_SHIFT)) & USBPHY_CTRL_CLR_ENDPDMCHG_WKUP_MASK)
  37876. #define USBPHY_CTRL_CLR_ENIDCHG_WKUP_MASK (0x400000U)
  37877. #define USBPHY_CTRL_CLR_ENIDCHG_WKUP_SHIFT (22U)
  37878. #define USBPHY_CTRL_CLR_ENIDCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIDCHG_WKUP_SHIFT)) & USBPHY_CTRL_CLR_ENIDCHG_WKUP_MASK)
  37879. #define USBPHY_CTRL_CLR_ENVBUSCHG_WKUP_MASK (0x800000U)
  37880. #define USBPHY_CTRL_CLR_ENVBUSCHG_WKUP_SHIFT (23U)
  37881. #define USBPHY_CTRL_CLR_ENVBUSCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENVBUSCHG_WKUP_SHIFT)) & USBPHY_CTRL_CLR_ENVBUSCHG_WKUP_MASK)
  37882. #define USBPHY_CTRL_CLR_FSDLL_RST_EN_MASK (0x1000000U)
  37883. #define USBPHY_CTRL_CLR_FSDLL_RST_EN_SHIFT (24U)
  37884. #define USBPHY_CTRL_CLR_FSDLL_RST_EN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_FSDLL_RST_EN_SHIFT)) & USBPHY_CTRL_CLR_FSDLL_RST_EN_MASK)
  37885. #define USBPHY_CTRL_CLR_RSVD1_MASK (0x6000000U)
  37886. #define USBPHY_CTRL_CLR_RSVD1_SHIFT (25U)
  37887. #define USBPHY_CTRL_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_RSVD1_SHIFT)) & USBPHY_CTRL_CLR_RSVD1_MASK)
  37888. #define USBPHY_CTRL_CLR_OTG_ID_VALUE_MASK (0x8000000U)
  37889. #define USBPHY_CTRL_CLR_OTG_ID_VALUE_SHIFT (27U)
  37890. #define USBPHY_CTRL_CLR_OTG_ID_VALUE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_OTG_ID_VALUE_SHIFT)) & USBPHY_CTRL_CLR_OTG_ID_VALUE_MASK)
  37891. #define USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0_MASK (0x10000000U)
  37892. #define USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0_SHIFT (28U)
  37893. #define USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0_SHIFT)) & USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0_MASK)
  37894. #define USBPHY_CTRL_CLR_UTMI_SUSPENDM_MASK (0x20000000U)
  37895. #define USBPHY_CTRL_CLR_UTMI_SUSPENDM_SHIFT (29U)
  37896. #define USBPHY_CTRL_CLR_UTMI_SUSPENDM(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_UTMI_SUSPENDM_SHIFT)) & USBPHY_CTRL_CLR_UTMI_SUSPENDM_MASK)
  37897. #define USBPHY_CTRL_CLR_CLKGATE_MASK (0x40000000U)
  37898. #define USBPHY_CTRL_CLR_CLKGATE_SHIFT (30U)
  37899. #define USBPHY_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_CLKGATE_SHIFT)) & USBPHY_CTRL_CLR_CLKGATE_MASK)
  37900. #define USBPHY_CTRL_CLR_SFTRST_MASK (0x80000000U)
  37901. #define USBPHY_CTRL_CLR_SFTRST_SHIFT (31U)
  37902. #define USBPHY_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_SFTRST_SHIFT)) & USBPHY_CTRL_CLR_SFTRST_MASK)
  37903. /*! @name CTRL_TOG - USB PHY General Control Register */
  37904. #define USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ_MASK (0x1U)
  37905. #define USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ_SHIFT (0U)
  37906. #define USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ_MASK)
  37907. #define USBPHY_CTRL_TOG_ENHOSTDISCONDETECT_MASK (0x2U)
  37908. #define USBPHY_CTRL_TOG_ENHOSTDISCONDETECT_SHIFT (1U)
  37909. #define USBPHY_CTRL_TOG_ENHOSTDISCONDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENHOSTDISCONDETECT_SHIFT)) & USBPHY_CTRL_TOG_ENHOSTDISCONDETECT_MASK)
  37910. #define USBPHY_CTRL_TOG_ENIRQHOSTDISCON_MASK (0x4U)
  37911. #define USBPHY_CTRL_TOG_ENIRQHOSTDISCON_SHIFT (2U)
  37912. #define USBPHY_CTRL_TOG_ENIRQHOSTDISCON(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIRQHOSTDISCON_SHIFT)) & USBPHY_CTRL_TOG_ENIRQHOSTDISCON_MASK)
  37913. #define USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ_MASK (0x8U)
  37914. #define USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ_SHIFT (3U)
  37915. #define USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ_SHIFT)) & USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ_MASK)
  37916. #define USBPHY_CTRL_TOG_ENDEVPLUGINDETECT_MASK (0x10U)
  37917. #define USBPHY_CTRL_TOG_ENDEVPLUGINDETECT_SHIFT (4U)
  37918. #define USBPHY_CTRL_TOG_ENDEVPLUGINDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENDEVPLUGINDETECT_SHIFT)) & USBPHY_CTRL_TOG_ENDEVPLUGINDETECT_MASK)
  37919. #define USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY_MASK (0x20U)
  37920. #define USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY_SHIFT (5U)
  37921. #define USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY_SHIFT)) & USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY_MASK)
  37922. #define USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ_MASK (0x40U)
  37923. #define USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ_SHIFT (6U)
  37924. #define USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ_MASK)
  37925. #define USBPHY_CTRL_TOG_ENOTGIDDETECT_MASK (0x80U)
  37926. #define USBPHY_CTRL_TOG_ENOTGIDDETECT_SHIFT (7U)
  37927. #define USBPHY_CTRL_TOG_ENOTGIDDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENOTGIDDETECT_SHIFT)) & USBPHY_CTRL_TOG_ENOTGIDDETECT_MASK)
  37928. #define USBPHY_CTRL_TOG_RESUMEIRQSTICKY_MASK (0x100U)
  37929. #define USBPHY_CTRL_TOG_RESUMEIRQSTICKY_SHIFT (8U)
  37930. #define USBPHY_CTRL_TOG_RESUMEIRQSTICKY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_RESUMEIRQSTICKY_SHIFT)) & USBPHY_CTRL_TOG_RESUMEIRQSTICKY_MASK)
  37931. #define USBPHY_CTRL_TOG_ENIRQRESUMEDETECT_MASK (0x200U)
  37932. #define USBPHY_CTRL_TOG_ENIRQRESUMEDETECT_SHIFT (9U)
  37933. #define USBPHY_CTRL_TOG_ENIRQRESUMEDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIRQRESUMEDETECT_SHIFT)) & USBPHY_CTRL_TOG_ENIRQRESUMEDETECT_MASK)
  37934. #define USBPHY_CTRL_TOG_RESUME_IRQ_MASK (0x400U)
  37935. #define USBPHY_CTRL_TOG_RESUME_IRQ_SHIFT (10U)
  37936. #define USBPHY_CTRL_TOG_RESUME_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_RESUME_IRQ_SHIFT)) & USBPHY_CTRL_TOG_RESUME_IRQ_MASK)
  37937. #define USBPHY_CTRL_TOG_ENIRQDEVPLUGIN_MASK (0x800U)
  37938. #define USBPHY_CTRL_TOG_ENIRQDEVPLUGIN_SHIFT (11U)
  37939. #define USBPHY_CTRL_TOG_ENIRQDEVPLUGIN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIRQDEVPLUGIN_SHIFT)) & USBPHY_CTRL_TOG_ENIRQDEVPLUGIN_MASK)
  37940. #define USBPHY_CTRL_TOG_DEVPLUGIN_IRQ_MASK (0x1000U)
  37941. #define USBPHY_CTRL_TOG_DEVPLUGIN_IRQ_SHIFT (12U)
  37942. #define USBPHY_CTRL_TOG_DEVPLUGIN_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_DEVPLUGIN_IRQ_SHIFT)) & USBPHY_CTRL_TOG_DEVPLUGIN_IRQ_MASK)
  37943. #define USBPHY_CTRL_TOG_DATA_ON_LRADC_MASK (0x2000U)
  37944. #define USBPHY_CTRL_TOG_DATA_ON_LRADC_SHIFT (13U)
  37945. #define USBPHY_CTRL_TOG_DATA_ON_LRADC(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_DATA_ON_LRADC_SHIFT)) & USBPHY_CTRL_TOG_DATA_ON_LRADC_MASK)
  37946. #define USBPHY_CTRL_TOG_ENUTMILEVEL2_MASK (0x4000U)
  37947. #define USBPHY_CTRL_TOG_ENUTMILEVEL2_SHIFT (14U)
  37948. #define USBPHY_CTRL_TOG_ENUTMILEVEL2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENUTMILEVEL2_SHIFT)) & USBPHY_CTRL_TOG_ENUTMILEVEL2_MASK)
  37949. #define USBPHY_CTRL_TOG_ENUTMILEVEL3_MASK (0x8000U)
  37950. #define USBPHY_CTRL_TOG_ENUTMILEVEL3_SHIFT (15U)
  37951. #define USBPHY_CTRL_TOG_ENUTMILEVEL3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENUTMILEVEL3_SHIFT)) & USBPHY_CTRL_TOG_ENUTMILEVEL3_MASK)
  37952. #define USBPHY_CTRL_TOG_ENIRQWAKEUP_MASK (0x10000U)
  37953. #define USBPHY_CTRL_TOG_ENIRQWAKEUP_SHIFT (16U)
  37954. #define USBPHY_CTRL_TOG_ENIRQWAKEUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIRQWAKEUP_SHIFT)) & USBPHY_CTRL_TOG_ENIRQWAKEUP_MASK)
  37955. #define USBPHY_CTRL_TOG_WAKEUP_IRQ_MASK (0x20000U)
  37956. #define USBPHY_CTRL_TOG_WAKEUP_IRQ_SHIFT (17U)
  37957. #define USBPHY_CTRL_TOG_WAKEUP_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_WAKEUP_IRQ_SHIFT)) & USBPHY_CTRL_TOG_WAKEUP_IRQ_MASK)
  37958. #define USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL_MASK (0x40000U)
  37959. #define USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL_SHIFT (18U)
  37960. #define USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL_SHIFT)) & USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL_MASK)
  37961. #define USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE_MASK (0x80000U)
  37962. #define USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE_SHIFT (19U)
  37963. #define USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE_SHIFT)) & USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE_MASK)
  37964. #define USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD_MASK (0x100000U)
  37965. #define USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD_SHIFT (20U)
  37966. #define USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD_SHIFT)) & USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD_MASK)
  37967. #define USBPHY_CTRL_TOG_ENDPDMCHG_WKUP_MASK (0x200000U)
  37968. #define USBPHY_CTRL_TOG_ENDPDMCHG_WKUP_SHIFT (21U)
  37969. #define USBPHY_CTRL_TOG_ENDPDMCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENDPDMCHG_WKUP_SHIFT)) & USBPHY_CTRL_TOG_ENDPDMCHG_WKUP_MASK)
  37970. #define USBPHY_CTRL_TOG_ENIDCHG_WKUP_MASK (0x400000U)
  37971. #define USBPHY_CTRL_TOG_ENIDCHG_WKUP_SHIFT (22U)
  37972. #define USBPHY_CTRL_TOG_ENIDCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIDCHG_WKUP_SHIFT)) & USBPHY_CTRL_TOG_ENIDCHG_WKUP_MASK)
  37973. #define USBPHY_CTRL_TOG_ENVBUSCHG_WKUP_MASK (0x800000U)
  37974. #define USBPHY_CTRL_TOG_ENVBUSCHG_WKUP_SHIFT (23U)
  37975. #define USBPHY_CTRL_TOG_ENVBUSCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENVBUSCHG_WKUP_SHIFT)) & USBPHY_CTRL_TOG_ENVBUSCHG_WKUP_MASK)
  37976. #define USBPHY_CTRL_TOG_FSDLL_RST_EN_MASK (0x1000000U)
  37977. #define USBPHY_CTRL_TOG_FSDLL_RST_EN_SHIFT (24U)
  37978. #define USBPHY_CTRL_TOG_FSDLL_RST_EN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_FSDLL_RST_EN_SHIFT)) & USBPHY_CTRL_TOG_FSDLL_RST_EN_MASK)
  37979. #define USBPHY_CTRL_TOG_RSVD1_MASK (0x6000000U)
  37980. #define USBPHY_CTRL_TOG_RSVD1_SHIFT (25U)
  37981. #define USBPHY_CTRL_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_RSVD1_SHIFT)) & USBPHY_CTRL_TOG_RSVD1_MASK)
  37982. #define USBPHY_CTRL_TOG_OTG_ID_VALUE_MASK (0x8000000U)
  37983. #define USBPHY_CTRL_TOG_OTG_ID_VALUE_SHIFT (27U)
  37984. #define USBPHY_CTRL_TOG_OTG_ID_VALUE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_OTG_ID_VALUE_SHIFT)) & USBPHY_CTRL_TOG_OTG_ID_VALUE_MASK)
  37985. #define USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0_MASK (0x10000000U)
  37986. #define USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0_SHIFT (28U)
  37987. #define USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0_SHIFT)) & USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0_MASK)
  37988. #define USBPHY_CTRL_TOG_UTMI_SUSPENDM_MASK (0x20000000U)
  37989. #define USBPHY_CTRL_TOG_UTMI_SUSPENDM_SHIFT (29U)
  37990. #define USBPHY_CTRL_TOG_UTMI_SUSPENDM(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_UTMI_SUSPENDM_SHIFT)) & USBPHY_CTRL_TOG_UTMI_SUSPENDM_MASK)
  37991. #define USBPHY_CTRL_TOG_CLKGATE_MASK (0x40000000U)
  37992. #define USBPHY_CTRL_TOG_CLKGATE_SHIFT (30U)
  37993. #define USBPHY_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_CLKGATE_SHIFT)) & USBPHY_CTRL_TOG_CLKGATE_MASK)
  37994. #define USBPHY_CTRL_TOG_SFTRST_MASK (0x80000000U)
  37995. #define USBPHY_CTRL_TOG_SFTRST_SHIFT (31U)
  37996. #define USBPHY_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_SFTRST_SHIFT)) & USBPHY_CTRL_TOG_SFTRST_MASK)
  37997. /*! @name STATUS - USB PHY Status Register */
  37998. #define USBPHY_STATUS_RSVD0_MASK (0x7U)
  37999. #define USBPHY_STATUS_RSVD0_SHIFT (0U)
  38000. #define USBPHY_STATUS_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD0_SHIFT)) & USBPHY_STATUS_RSVD0_MASK)
  38001. #define USBPHY_STATUS_HOSTDISCONDETECT_STATUS_MASK (0x8U)
  38002. #define USBPHY_STATUS_HOSTDISCONDETECT_STATUS_SHIFT (3U)
  38003. #define USBPHY_STATUS_HOSTDISCONDETECT_STATUS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_HOSTDISCONDETECT_STATUS_SHIFT)) & USBPHY_STATUS_HOSTDISCONDETECT_STATUS_MASK)
  38004. #define USBPHY_STATUS_RSVD1_MASK (0x30U)
  38005. #define USBPHY_STATUS_RSVD1_SHIFT (4U)
  38006. #define USBPHY_STATUS_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD1_SHIFT)) & USBPHY_STATUS_RSVD1_MASK)
  38007. #define USBPHY_STATUS_DEVPLUGIN_STATUS_MASK (0x40U)
  38008. #define USBPHY_STATUS_DEVPLUGIN_STATUS_SHIFT (6U)
  38009. #define USBPHY_STATUS_DEVPLUGIN_STATUS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_DEVPLUGIN_STATUS_SHIFT)) & USBPHY_STATUS_DEVPLUGIN_STATUS_MASK)
  38010. #define USBPHY_STATUS_RSVD2_MASK (0x80U)
  38011. #define USBPHY_STATUS_RSVD2_SHIFT (7U)
  38012. #define USBPHY_STATUS_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD2_SHIFT)) & USBPHY_STATUS_RSVD2_MASK)
  38013. #define USBPHY_STATUS_OTGID_STATUS_MASK (0x100U)
  38014. #define USBPHY_STATUS_OTGID_STATUS_SHIFT (8U)
  38015. #define USBPHY_STATUS_OTGID_STATUS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_OTGID_STATUS_SHIFT)) & USBPHY_STATUS_OTGID_STATUS_MASK)
  38016. #define USBPHY_STATUS_RSVD3_MASK (0x200U)
  38017. #define USBPHY_STATUS_RSVD3_SHIFT (9U)
  38018. #define USBPHY_STATUS_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD3_SHIFT)) & USBPHY_STATUS_RSVD3_MASK)
  38019. #define USBPHY_STATUS_RESUME_STATUS_MASK (0x400U)
  38020. #define USBPHY_STATUS_RESUME_STATUS_SHIFT (10U)
  38021. #define USBPHY_STATUS_RESUME_STATUS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RESUME_STATUS_SHIFT)) & USBPHY_STATUS_RESUME_STATUS_MASK)
  38022. #define USBPHY_STATUS_RSVD4_MASK (0xFFFFF800U)
  38023. #define USBPHY_STATUS_RSVD4_SHIFT (11U)
  38024. #define USBPHY_STATUS_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD4_SHIFT)) & USBPHY_STATUS_RSVD4_MASK)
  38025. /*! @name DEBUG - USB PHY Debug Register */
  38026. #define USBPHY_DEBUG_OTGIDPIOLOCK_MASK (0x1U)
  38027. #define USBPHY_DEBUG_OTGIDPIOLOCK_SHIFT (0U)
  38028. #define USBPHY_DEBUG_OTGIDPIOLOCK(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_OTGIDPIOLOCK_SHIFT)) & USBPHY_DEBUG_OTGIDPIOLOCK_MASK)
  38029. #define USBPHY_DEBUG_DEBUG_INTERFACE_HOLD_MASK (0x2U)
  38030. #define USBPHY_DEBUG_DEBUG_INTERFACE_HOLD_SHIFT (1U)
  38031. #define USBPHY_DEBUG_DEBUG_INTERFACE_HOLD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_DEBUG_INTERFACE_HOLD_SHIFT)) & USBPHY_DEBUG_DEBUG_INTERFACE_HOLD_MASK)
  38032. #define USBPHY_DEBUG_HSTPULLDOWN_MASK (0xCU)
  38033. #define USBPHY_DEBUG_HSTPULLDOWN_SHIFT (2U)
  38034. #define USBPHY_DEBUG_HSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_HSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_HSTPULLDOWN_MASK)
  38035. #define USBPHY_DEBUG_ENHSTPULLDOWN_MASK (0x30U)
  38036. #define USBPHY_DEBUG_ENHSTPULLDOWN_SHIFT (4U)
  38037. #define USBPHY_DEBUG_ENHSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_ENHSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_ENHSTPULLDOWN_MASK)
  38038. #define USBPHY_DEBUG_RSVD0_MASK (0xC0U)
  38039. #define USBPHY_DEBUG_RSVD0_SHIFT (6U)
  38040. #define USBPHY_DEBUG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_RSVD0_SHIFT)) & USBPHY_DEBUG_RSVD0_MASK)
  38041. #define USBPHY_DEBUG_TX2RXCOUNT_MASK (0xF00U)
  38042. #define USBPHY_DEBUG_TX2RXCOUNT_SHIFT (8U)
  38043. #define USBPHY_DEBUG_TX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_TX2RXCOUNT_MASK)
  38044. #define USBPHY_DEBUG_ENTX2RXCOUNT_MASK (0x1000U)
  38045. #define USBPHY_DEBUG_ENTX2RXCOUNT_SHIFT (12U)
  38046. #define USBPHY_DEBUG_ENTX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_ENTX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_ENTX2RXCOUNT_MASK)
  38047. #define USBPHY_DEBUG_RSVD1_MASK (0xE000U)
  38048. #define USBPHY_DEBUG_RSVD1_SHIFT (13U)
  38049. #define USBPHY_DEBUG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_RSVD1_SHIFT)) & USBPHY_DEBUG_RSVD1_MASK)
  38050. #define USBPHY_DEBUG_SQUELCHRESETCOUNT_MASK (0x1F0000U)
  38051. #define USBPHY_DEBUG_SQUELCHRESETCOUNT_SHIFT (16U)
  38052. #define USBPHY_DEBUG_SQUELCHRESETCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SQUELCHRESETCOUNT_SHIFT)) & USBPHY_DEBUG_SQUELCHRESETCOUNT_MASK)
  38053. #define USBPHY_DEBUG_RSVD2_MASK (0xE00000U)
  38054. #define USBPHY_DEBUG_RSVD2_SHIFT (21U)
  38055. #define USBPHY_DEBUG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_RSVD2_SHIFT)) & USBPHY_DEBUG_RSVD2_MASK)
  38056. #define USBPHY_DEBUG_ENSQUELCHRESET_MASK (0x1000000U)
  38057. #define USBPHY_DEBUG_ENSQUELCHRESET_SHIFT (24U)
  38058. #define USBPHY_DEBUG_ENSQUELCHRESET(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_ENSQUELCHRESET_SHIFT)) & USBPHY_DEBUG_ENSQUELCHRESET_MASK)
  38059. #define USBPHY_DEBUG_SQUELCHRESETLENGTH_MASK (0x1E000000U)
  38060. #define USBPHY_DEBUG_SQUELCHRESETLENGTH_SHIFT (25U)
  38061. #define USBPHY_DEBUG_SQUELCHRESETLENGTH(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SQUELCHRESETLENGTH_SHIFT)) & USBPHY_DEBUG_SQUELCHRESETLENGTH_MASK)
  38062. #define USBPHY_DEBUG_HOST_RESUME_DEBUG_MASK (0x20000000U)
  38063. #define USBPHY_DEBUG_HOST_RESUME_DEBUG_SHIFT (29U)
  38064. #define USBPHY_DEBUG_HOST_RESUME_DEBUG(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_HOST_RESUME_DEBUG_SHIFT)) & USBPHY_DEBUG_HOST_RESUME_DEBUG_MASK)
  38065. #define USBPHY_DEBUG_CLKGATE_MASK (0x40000000U)
  38066. #define USBPHY_DEBUG_CLKGATE_SHIFT (30U)
  38067. #define USBPHY_DEBUG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLKGATE_SHIFT)) & USBPHY_DEBUG_CLKGATE_MASK)
  38068. #define USBPHY_DEBUG_RSVD3_MASK (0x80000000U)
  38069. #define USBPHY_DEBUG_RSVD3_SHIFT (31U)
  38070. #define USBPHY_DEBUG_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_RSVD3_SHIFT)) & USBPHY_DEBUG_RSVD3_MASK)
  38071. /*! @name DEBUG_SET - USB PHY Debug Register */
  38072. #define USBPHY_DEBUG_SET_OTGIDPIOLOCK_MASK (0x1U)
  38073. #define USBPHY_DEBUG_SET_OTGIDPIOLOCK_SHIFT (0U)
  38074. #define USBPHY_DEBUG_SET_OTGIDPIOLOCK(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_OTGIDPIOLOCK_SHIFT)) & USBPHY_DEBUG_SET_OTGIDPIOLOCK_MASK)
  38075. #define USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD_MASK (0x2U)
  38076. #define USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD_SHIFT (1U)
  38077. #define USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD_SHIFT)) & USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD_MASK)
  38078. #define USBPHY_DEBUG_SET_HSTPULLDOWN_MASK (0xCU)
  38079. #define USBPHY_DEBUG_SET_HSTPULLDOWN_SHIFT (2U)
  38080. #define USBPHY_DEBUG_SET_HSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_HSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_SET_HSTPULLDOWN_MASK)
  38081. #define USBPHY_DEBUG_SET_ENHSTPULLDOWN_MASK (0x30U)
  38082. #define USBPHY_DEBUG_SET_ENHSTPULLDOWN_SHIFT (4U)
  38083. #define USBPHY_DEBUG_SET_ENHSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_ENHSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_SET_ENHSTPULLDOWN_MASK)
  38084. #define USBPHY_DEBUG_SET_RSVD0_MASK (0xC0U)
  38085. #define USBPHY_DEBUG_SET_RSVD0_SHIFT (6U)
  38086. #define USBPHY_DEBUG_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_RSVD0_SHIFT)) & USBPHY_DEBUG_SET_RSVD0_MASK)
  38087. #define USBPHY_DEBUG_SET_TX2RXCOUNT_MASK (0xF00U)
  38088. #define USBPHY_DEBUG_SET_TX2RXCOUNT_SHIFT (8U)
  38089. #define USBPHY_DEBUG_SET_TX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_TX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_SET_TX2RXCOUNT_MASK)
  38090. #define USBPHY_DEBUG_SET_ENTX2RXCOUNT_MASK (0x1000U)
  38091. #define USBPHY_DEBUG_SET_ENTX2RXCOUNT_SHIFT (12U)
  38092. #define USBPHY_DEBUG_SET_ENTX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_ENTX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_SET_ENTX2RXCOUNT_MASK)
  38093. #define USBPHY_DEBUG_SET_RSVD1_MASK (0xE000U)
  38094. #define USBPHY_DEBUG_SET_RSVD1_SHIFT (13U)
  38095. #define USBPHY_DEBUG_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_RSVD1_SHIFT)) & USBPHY_DEBUG_SET_RSVD1_MASK)
  38096. #define USBPHY_DEBUG_SET_SQUELCHRESETCOUNT_MASK (0x1F0000U)
  38097. #define USBPHY_DEBUG_SET_SQUELCHRESETCOUNT_SHIFT (16U)
  38098. #define USBPHY_DEBUG_SET_SQUELCHRESETCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_SQUELCHRESETCOUNT_SHIFT)) & USBPHY_DEBUG_SET_SQUELCHRESETCOUNT_MASK)
  38099. #define USBPHY_DEBUG_SET_RSVD2_MASK (0xE00000U)
  38100. #define USBPHY_DEBUG_SET_RSVD2_SHIFT (21U)
  38101. #define USBPHY_DEBUG_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_RSVD2_SHIFT)) & USBPHY_DEBUG_SET_RSVD2_MASK)
  38102. #define USBPHY_DEBUG_SET_ENSQUELCHRESET_MASK (0x1000000U)
  38103. #define USBPHY_DEBUG_SET_ENSQUELCHRESET_SHIFT (24U)
  38104. #define USBPHY_DEBUG_SET_ENSQUELCHRESET(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_ENSQUELCHRESET_SHIFT)) & USBPHY_DEBUG_SET_ENSQUELCHRESET_MASK)
  38105. #define USBPHY_DEBUG_SET_SQUELCHRESETLENGTH_MASK (0x1E000000U)
  38106. #define USBPHY_DEBUG_SET_SQUELCHRESETLENGTH_SHIFT (25U)
  38107. #define USBPHY_DEBUG_SET_SQUELCHRESETLENGTH(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_SQUELCHRESETLENGTH_SHIFT)) & USBPHY_DEBUG_SET_SQUELCHRESETLENGTH_MASK)
  38108. #define USBPHY_DEBUG_SET_HOST_RESUME_DEBUG_MASK (0x20000000U)
  38109. #define USBPHY_DEBUG_SET_HOST_RESUME_DEBUG_SHIFT (29U)
  38110. #define USBPHY_DEBUG_SET_HOST_RESUME_DEBUG(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_HOST_RESUME_DEBUG_SHIFT)) & USBPHY_DEBUG_SET_HOST_RESUME_DEBUG_MASK)
  38111. #define USBPHY_DEBUG_SET_CLKGATE_MASK (0x40000000U)
  38112. #define USBPHY_DEBUG_SET_CLKGATE_SHIFT (30U)
  38113. #define USBPHY_DEBUG_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_CLKGATE_SHIFT)) & USBPHY_DEBUG_SET_CLKGATE_MASK)
  38114. #define USBPHY_DEBUG_SET_RSVD3_MASK (0x80000000U)
  38115. #define USBPHY_DEBUG_SET_RSVD3_SHIFT (31U)
  38116. #define USBPHY_DEBUG_SET_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_RSVD3_SHIFT)) & USBPHY_DEBUG_SET_RSVD3_MASK)
  38117. /*! @name DEBUG_CLR - USB PHY Debug Register */
  38118. #define USBPHY_DEBUG_CLR_OTGIDPIOLOCK_MASK (0x1U)
  38119. #define USBPHY_DEBUG_CLR_OTGIDPIOLOCK_SHIFT (0U)
  38120. #define USBPHY_DEBUG_CLR_OTGIDPIOLOCK(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_OTGIDPIOLOCK_SHIFT)) & USBPHY_DEBUG_CLR_OTGIDPIOLOCK_MASK)
  38121. #define USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD_MASK (0x2U)
  38122. #define USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD_SHIFT (1U)
  38123. #define USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD_SHIFT)) & USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD_MASK)
  38124. #define USBPHY_DEBUG_CLR_HSTPULLDOWN_MASK (0xCU)
  38125. #define USBPHY_DEBUG_CLR_HSTPULLDOWN_SHIFT (2U)
  38126. #define USBPHY_DEBUG_CLR_HSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_HSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_CLR_HSTPULLDOWN_MASK)
  38127. #define USBPHY_DEBUG_CLR_ENHSTPULLDOWN_MASK (0x30U)
  38128. #define USBPHY_DEBUG_CLR_ENHSTPULLDOWN_SHIFT (4U)
  38129. #define USBPHY_DEBUG_CLR_ENHSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_ENHSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_CLR_ENHSTPULLDOWN_MASK)
  38130. #define USBPHY_DEBUG_CLR_RSVD0_MASK (0xC0U)
  38131. #define USBPHY_DEBUG_CLR_RSVD0_SHIFT (6U)
  38132. #define USBPHY_DEBUG_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_RSVD0_SHIFT)) & USBPHY_DEBUG_CLR_RSVD0_MASK)
  38133. #define USBPHY_DEBUG_CLR_TX2RXCOUNT_MASK (0xF00U)
  38134. #define USBPHY_DEBUG_CLR_TX2RXCOUNT_SHIFT (8U)
  38135. #define USBPHY_DEBUG_CLR_TX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_TX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_CLR_TX2RXCOUNT_MASK)
  38136. #define USBPHY_DEBUG_CLR_ENTX2RXCOUNT_MASK (0x1000U)
  38137. #define USBPHY_DEBUG_CLR_ENTX2RXCOUNT_SHIFT (12U)
  38138. #define USBPHY_DEBUG_CLR_ENTX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_ENTX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_CLR_ENTX2RXCOUNT_MASK)
  38139. #define USBPHY_DEBUG_CLR_RSVD1_MASK (0xE000U)
  38140. #define USBPHY_DEBUG_CLR_RSVD1_SHIFT (13U)
  38141. #define USBPHY_DEBUG_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_RSVD1_SHIFT)) & USBPHY_DEBUG_CLR_RSVD1_MASK)
  38142. #define USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT_MASK (0x1F0000U)
  38143. #define USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT_SHIFT (16U)
  38144. #define USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT_SHIFT)) & USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT_MASK)
  38145. #define USBPHY_DEBUG_CLR_RSVD2_MASK (0xE00000U)
  38146. #define USBPHY_DEBUG_CLR_RSVD2_SHIFT (21U)
  38147. #define USBPHY_DEBUG_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_RSVD2_SHIFT)) & USBPHY_DEBUG_CLR_RSVD2_MASK)
  38148. #define USBPHY_DEBUG_CLR_ENSQUELCHRESET_MASK (0x1000000U)
  38149. #define USBPHY_DEBUG_CLR_ENSQUELCHRESET_SHIFT (24U)
  38150. #define USBPHY_DEBUG_CLR_ENSQUELCHRESET(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_ENSQUELCHRESET_SHIFT)) & USBPHY_DEBUG_CLR_ENSQUELCHRESET_MASK)
  38151. #define USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH_MASK (0x1E000000U)
  38152. #define USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH_SHIFT (25U)
  38153. #define USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH_SHIFT)) & USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH_MASK)
  38154. #define USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG_MASK (0x20000000U)
  38155. #define USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG_SHIFT (29U)
  38156. #define USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG_SHIFT)) & USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG_MASK)
  38157. #define USBPHY_DEBUG_CLR_CLKGATE_MASK (0x40000000U)
  38158. #define USBPHY_DEBUG_CLR_CLKGATE_SHIFT (30U)
  38159. #define USBPHY_DEBUG_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_CLKGATE_SHIFT)) & USBPHY_DEBUG_CLR_CLKGATE_MASK)
  38160. #define USBPHY_DEBUG_CLR_RSVD3_MASK (0x80000000U)
  38161. #define USBPHY_DEBUG_CLR_RSVD3_SHIFT (31U)
  38162. #define USBPHY_DEBUG_CLR_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_RSVD3_SHIFT)) & USBPHY_DEBUG_CLR_RSVD3_MASK)
  38163. /*! @name DEBUG_TOG - USB PHY Debug Register */
  38164. #define USBPHY_DEBUG_TOG_OTGIDPIOLOCK_MASK (0x1U)
  38165. #define USBPHY_DEBUG_TOG_OTGIDPIOLOCK_SHIFT (0U)
  38166. #define USBPHY_DEBUG_TOG_OTGIDPIOLOCK(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_OTGIDPIOLOCK_SHIFT)) & USBPHY_DEBUG_TOG_OTGIDPIOLOCK_MASK)
  38167. #define USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD_MASK (0x2U)
  38168. #define USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD_SHIFT (1U)
  38169. #define USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD_SHIFT)) & USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD_MASK)
  38170. #define USBPHY_DEBUG_TOG_HSTPULLDOWN_MASK (0xCU)
  38171. #define USBPHY_DEBUG_TOG_HSTPULLDOWN_SHIFT (2U)
  38172. #define USBPHY_DEBUG_TOG_HSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_HSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_TOG_HSTPULLDOWN_MASK)
  38173. #define USBPHY_DEBUG_TOG_ENHSTPULLDOWN_MASK (0x30U)
  38174. #define USBPHY_DEBUG_TOG_ENHSTPULLDOWN_SHIFT (4U)
  38175. #define USBPHY_DEBUG_TOG_ENHSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_ENHSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_TOG_ENHSTPULLDOWN_MASK)
  38176. #define USBPHY_DEBUG_TOG_RSVD0_MASK (0xC0U)
  38177. #define USBPHY_DEBUG_TOG_RSVD0_SHIFT (6U)
  38178. #define USBPHY_DEBUG_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_RSVD0_SHIFT)) & USBPHY_DEBUG_TOG_RSVD0_MASK)
  38179. #define USBPHY_DEBUG_TOG_TX2RXCOUNT_MASK (0xF00U)
  38180. #define USBPHY_DEBUG_TOG_TX2RXCOUNT_SHIFT (8U)
  38181. #define USBPHY_DEBUG_TOG_TX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_TX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_TOG_TX2RXCOUNT_MASK)
  38182. #define USBPHY_DEBUG_TOG_ENTX2RXCOUNT_MASK (0x1000U)
  38183. #define USBPHY_DEBUG_TOG_ENTX2RXCOUNT_SHIFT (12U)
  38184. #define USBPHY_DEBUG_TOG_ENTX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_ENTX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_TOG_ENTX2RXCOUNT_MASK)
  38185. #define USBPHY_DEBUG_TOG_RSVD1_MASK (0xE000U)
  38186. #define USBPHY_DEBUG_TOG_RSVD1_SHIFT (13U)
  38187. #define USBPHY_DEBUG_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_RSVD1_SHIFT)) & USBPHY_DEBUG_TOG_RSVD1_MASK)
  38188. #define USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT_MASK (0x1F0000U)
  38189. #define USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT_SHIFT (16U)
  38190. #define USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT_SHIFT)) & USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT_MASK)
  38191. #define USBPHY_DEBUG_TOG_RSVD2_MASK (0xE00000U)
  38192. #define USBPHY_DEBUG_TOG_RSVD2_SHIFT (21U)
  38193. #define USBPHY_DEBUG_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_RSVD2_SHIFT)) & USBPHY_DEBUG_TOG_RSVD2_MASK)
  38194. #define USBPHY_DEBUG_TOG_ENSQUELCHRESET_MASK (0x1000000U)
  38195. #define USBPHY_DEBUG_TOG_ENSQUELCHRESET_SHIFT (24U)
  38196. #define USBPHY_DEBUG_TOG_ENSQUELCHRESET(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_ENSQUELCHRESET_SHIFT)) & USBPHY_DEBUG_TOG_ENSQUELCHRESET_MASK)
  38197. #define USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH_MASK (0x1E000000U)
  38198. #define USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH_SHIFT (25U)
  38199. #define USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH_SHIFT)) & USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH_MASK)
  38200. #define USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG_MASK (0x20000000U)
  38201. #define USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG_SHIFT (29U)
  38202. #define USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG_SHIFT)) & USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG_MASK)
  38203. #define USBPHY_DEBUG_TOG_CLKGATE_MASK (0x40000000U)
  38204. #define USBPHY_DEBUG_TOG_CLKGATE_SHIFT (30U)
  38205. #define USBPHY_DEBUG_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_CLKGATE_SHIFT)) & USBPHY_DEBUG_TOG_CLKGATE_MASK)
  38206. #define USBPHY_DEBUG_TOG_RSVD3_MASK (0x80000000U)
  38207. #define USBPHY_DEBUG_TOG_RSVD3_SHIFT (31U)
  38208. #define USBPHY_DEBUG_TOG_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_RSVD3_SHIFT)) & USBPHY_DEBUG_TOG_RSVD3_MASK)
  38209. /*! @name DEBUG0_STATUS - UTMI Debug Status Register 0 */
  38210. #define USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT_MASK (0xFFFFU)
  38211. #define USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT_SHIFT (0U)
  38212. #define USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT_SHIFT)) & USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT_MASK)
  38213. #define USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT_MASK (0x3FF0000U)
  38214. #define USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT_SHIFT (16U)
  38215. #define USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT_SHIFT)) & USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT_MASK)
  38216. #define USBPHY_DEBUG0_STATUS_SQUELCH_COUNT_MASK (0xFC000000U)
  38217. #define USBPHY_DEBUG0_STATUS_SQUELCH_COUNT_SHIFT (26U)
  38218. #define USBPHY_DEBUG0_STATUS_SQUELCH_COUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG0_STATUS_SQUELCH_COUNT_SHIFT)) & USBPHY_DEBUG0_STATUS_SQUELCH_COUNT_MASK)
  38219. /*! @name DEBUG1 - UTMI Debug Status Register 1 */
  38220. #define USBPHY_DEBUG1_RSVD0_MASK (0x1FFFU)
  38221. #define USBPHY_DEBUG1_RSVD0_SHIFT (0U)
  38222. #define USBPHY_DEBUG1_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_RSVD0_SHIFT)) & USBPHY_DEBUG1_RSVD0_MASK)
  38223. #define USBPHY_DEBUG1_ENTAILADJVD_MASK (0x6000U)
  38224. #define USBPHY_DEBUG1_ENTAILADJVD_SHIFT (13U)
  38225. #define USBPHY_DEBUG1_ENTAILADJVD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_ENTAILADJVD_SHIFT)) & USBPHY_DEBUG1_ENTAILADJVD_MASK)
  38226. #define USBPHY_DEBUG1_RSVD1_MASK (0xFFFF8000U)
  38227. #define USBPHY_DEBUG1_RSVD1_SHIFT (15U)
  38228. #define USBPHY_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_RSVD1_SHIFT)) & USBPHY_DEBUG1_RSVD1_MASK)
  38229. /*! @name DEBUG1_SET - UTMI Debug Status Register 1 */
  38230. #define USBPHY_DEBUG1_SET_RSVD0_MASK (0x1FFFU)
  38231. #define USBPHY_DEBUG1_SET_RSVD0_SHIFT (0U)
  38232. #define USBPHY_DEBUG1_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_SET_RSVD0_SHIFT)) & USBPHY_DEBUG1_SET_RSVD0_MASK)
  38233. #define USBPHY_DEBUG1_SET_ENTAILADJVD_MASK (0x6000U)
  38234. #define USBPHY_DEBUG1_SET_ENTAILADJVD_SHIFT (13U)
  38235. #define USBPHY_DEBUG1_SET_ENTAILADJVD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_SET_ENTAILADJVD_SHIFT)) & USBPHY_DEBUG1_SET_ENTAILADJVD_MASK)
  38236. #define USBPHY_DEBUG1_SET_RSVD1_MASK (0xFFFF8000U)
  38237. #define USBPHY_DEBUG1_SET_RSVD1_SHIFT (15U)
  38238. #define USBPHY_DEBUG1_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_SET_RSVD1_SHIFT)) & USBPHY_DEBUG1_SET_RSVD1_MASK)
  38239. /*! @name DEBUG1_CLR - UTMI Debug Status Register 1 */
  38240. #define USBPHY_DEBUG1_CLR_RSVD0_MASK (0x1FFFU)
  38241. #define USBPHY_DEBUG1_CLR_RSVD0_SHIFT (0U)
  38242. #define USBPHY_DEBUG1_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_CLR_RSVD0_SHIFT)) & USBPHY_DEBUG1_CLR_RSVD0_MASK)
  38243. #define USBPHY_DEBUG1_CLR_ENTAILADJVD_MASK (0x6000U)
  38244. #define USBPHY_DEBUG1_CLR_ENTAILADJVD_SHIFT (13U)
  38245. #define USBPHY_DEBUG1_CLR_ENTAILADJVD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_CLR_ENTAILADJVD_SHIFT)) & USBPHY_DEBUG1_CLR_ENTAILADJVD_MASK)
  38246. #define USBPHY_DEBUG1_CLR_RSVD1_MASK (0xFFFF8000U)
  38247. #define USBPHY_DEBUG1_CLR_RSVD1_SHIFT (15U)
  38248. #define USBPHY_DEBUG1_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_CLR_RSVD1_SHIFT)) & USBPHY_DEBUG1_CLR_RSVD1_MASK)
  38249. /*! @name DEBUG1_TOG - UTMI Debug Status Register 1 */
  38250. #define USBPHY_DEBUG1_TOG_RSVD0_MASK (0x1FFFU)
  38251. #define USBPHY_DEBUG1_TOG_RSVD0_SHIFT (0U)
  38252. #define USBPHY_DEBUG1_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_TOG_RSVD0_SHIFT)) & USBPHY_DEBUG1_TOG_RSVD0_MASK)
  38253. #define USBPHY_DEBUG1_TOG_ENTAILADJVD_MASK (0x6000U)
  38254. #define USBPHY_DEBUG1_TOG_ENTAILADJVD_SHIFT (13U)
  38255. #define USBPHY_DEBUG1_TOG_ENTAILADJVD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_TOG_ENTAILADJVD_SHIFT)) & USBPHY_DEBUG1_TOG_ENTAILADJVD_MASK)
  38256. #define USBPHY_DEBUG1_TOG_RSVD1_MASK (0xFFFF8000U)
  38257. #define USBPHY_DEBUG1_TOG_RSVD1_SHIFT (15U)
  38258. #define USBPHY_DEBUG1_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_TOG_RSVD1_SHIFT)) & USBPHY_DEBUG1_TOG_RSVD1_MASK)
  38259. /*! @name VERSION - UTMI RTL Version */
  38260. #define USBPHY_VERSION_STEP_MASK (0xFFFFU)
  38261. #define USBPHY_VERSION_STEP_SHIFT (0U)
  38262. #define USBPHY_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_VERSION_STEP_SHIFT)) & USBPHY_VERSION_STEP_MASK)
  38263. #define USBPHY_VERSION_MINOR_MASK (0xFF0000U)
  38264. #define USBPHY_VERSION_MINOR_SHIFT (16U)
  38265. #define USBPHY_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_VERSION_MINOR_SHIFT)) & USBPHY_VERSION_MINOR_MASK)
  38266. #define USBPHY_VERSION_MAJOR_MASK (0xFF000000U)
  38267. #define USBPHY_VERSION_MAJOR_SHIFT (24U)
  38268. #define USBPHY_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_VERSION_MAJOR_SHIFT)) & USBPHY_VERSION_MAJOR_MASK)
  38269. /*!
  38270. * @}
  38271. */ /* end of group USBPHY_Register_Masks */
  38272. /* USBPHY - Peripheral instance base addresses */
  38273. /** Peripheral USBPHY1 base address */
  38274. #define USBPHY1_BASE (g_usbphy1_base) //(0x20C9000u)
  38275. /** Peripheral USBPHY1 base pointer */
  38276. #define USBPHY1 ((USBPHY_Type *)USBPHY1_BASE)
  38277. /** Peripheral USBPHY2 base address */
  38278. #define USBPHY2_BASE (g_usbphy2_base) //(0x20CA000u)
  38279. /** Peripheral USBPHY2 base pointer */
  38280. #define USBPHY2 ((USBPHY_Type *)USBPHY2_BASE)
  38281. /** Array initializer of USBPHY peripheral base addresses */
  38282. #define USBPHY_BASE_ADDRS { 0u, USBPHY1_BASE, USBPHY2_BASE }
  38283. /** Array initializer of USBPHY peripheral base pointers */
  38284. #define USBPHY_BASE_PTRS { (USBPHY_Type *)0u, USBPHY1, USBPHY2 }
  38285. /** Interrupt vectors for the USBPHY peripheral type */
  38286. #define USBPHY_IRQS { NotAvail_IRQn, USB_PHY1_IRQn, USB_PHY2_IRQn }
  38287. /* Backward compatibility */
  38288. #define USBPHY_CTRL_ENDEVPLUGINDET_MASK USBPHY_CTRL_ENDEVPLUGINDETECT_MASK
  38289. #define USBPHY_CTRL_ENDEVPLUGINDET_SHIFT USBPHY_CTRL_ENDEVPLUGINDETECT_SHIFT
  38290. #define USBPHY_CTRL_ENDEVPLUGINDET(x) USBPHY_CTRL_ENDEVPLUGINDETECT(x)
  38291. #define USBPHY_TX_TXCAL45DM_MASK USBPHY_TX_TXCAL45DN_MASK
  38292. #define USBPHY_TX_TXCAL45DM_SHIFT USBPHY_TX_TXCAL45DN_SHIFT
  38293. #define USBPHY_TX_TXCAL45DM(x) USBPHY_TX_TXCAL45DN(x)
  38294. /*!
  38295. * @}
  38296. */ /* end of group USBPHY_Peripheral_Access_Layer */
  38297. /* ----------------------------------------------------------------------------
  38298. -- USB_ANALOG Peripheral Access Layer
  38299. ---------------------------------------------------------------------------- */
  38300. /*!
  38301. * @addtogroup USB_ANALOG_Peripheral_Access_Layer USB_ANALOG Peripheral Access Layer
  38302. * @{
  38303. */
  38304. /** USB_ANALOG - Register Layout Typedef */
  38305. typedef struct {
  38306. struct { /* offset: 0x0, array step: 0x60 */
  38307. __IO uint32_t VBUS_DETECT; /**< USB VBUS Detect Register, array offset: 0x0, array step: 0x60 */
  38308. __IO uint32_t VBUS_DETECT_SET; /**< USB VBUS Detect Register, array offset: 0x4, array step: 0x60 */
  38309. __IO uint32_t VBUS_DETECT_CLR; /**< USB VBUS Detect Register, array offset: 0x8, array step: 0x60 */
  38310. __IO uint32_t VBUS_DETECT_TOG; /**< USB VBUS Detect Register, array offset: 0xC, array step: 0x60 */
  38311. __IO uint32_t CHRG_DETECT; /**< USB Charger Detect Register, array offset: 0x10, array step: 0x60 */
  38312. __IO uint32_t CHRG_DETECT_SET; /**< USB Charger Detect Register, array offset: 0x14, array step: 0x60 */
  38313. __IO uint32_t CHRG_DETECT_CLR; /**< USB Charger Detect Register, array offset: 0x18, array step: 0x60 */
  38314. __IO uint32_t CHRG_DETECT_TOG; /**< USB Charger Detect Register, array offset: 0x1C, array step: 0x60 */
  38315. __I uint32_t VBUS_DETECT_STAT; /**< USB VBUS Detect Status Register, array offset: 0x20, array step: 0x60 */
  38316. uint8_t RESERVED_0[12];
  38317. __I uint32_t CHRG_DETECT_STAT; /**< USB Charger Detect Status Register, array offset: 0x30, array step: 0x60 */
  38318. uint8_t RESERVED_1[28];
  38319. __IO uint32_t MISC; /**< USB Misc Register, array offset: 0x50, array step: 0x60 */
  38320. __IO uint32_t MISC_SET; /**< USB Misc Register, array offset: 0x54, array step: 0x60 */
  38321. __IO uint32_t MISC_CLR; /**< USB Misc Register, array offset: 0x58, array step: 0x60 */
  38322. __IO uint32_t MISC_TOG; /**< USB Misc Register, array offset: 0x5C, array step: 0x60 */
  38323. } INSTANCE[2];
  38324. __I uint32_t DIGPROG; /**< Chip Silicon Version, offset: 0xC0 */
  38325. } USB_ANALOG_Type;
  38326. /* ----------------------------------------------------------------------------
  38327. -- USB_ANALOG Register Masks
  38328. ---------------------------------------------------------------------------- */
  38329. /*!
  38330. * @addtogroup USB_ANALOG_Register_Masks USB_ANALOG Register Masks
  38331. * @{
  38332. */
  38333. /*! @name VBUS_DETECT - USB VBUS Detect Register */
  38334. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH_MASK (0x7U)
  38335. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH_SHIFT (0U)
  38336. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH_SHIFT)) & USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH_MASK)
  38337. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS_MASK (0x100000U)
  38338. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS_SHIFT (20U)
  38339. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS_SHIFT)) & USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS_MASK)
  38340. #define USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS_MASK (0x4000000U)
  38341. #define USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS_SHIFT (26U)
  38342. #define USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS_MASK)
  38343. #define USB_ANALOG_VBUS_DETECT_CHARGE_VBUS_MASK (0x8000000U)
  38344. #define USB_ANALOG_VBUS_DETECT_CHARGE_VBUS_SHIFT (27U)
  38345. #define USB_ANALOG_VBUS_DETECT_CHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_CHARGE_VBUS_MASK)
  38346. /* The count of USB_ANALOG_VBUS_DETECT */
  38347. #define USB_ANALOG_VBUS_DETECT_COUNT (2U)
  38348. /*! @name VBUS_DETECT_SET - USB VBUS Detect Register */
  38349. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH_MASK (0x7U)
  38350. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH_SHIFT (0U)
  38351. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH_SHIFT)) & USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH_MASK)
  38352. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS_MASK (0x100000U)
  38353. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS_SHIFT (20U)
  38354. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS_SHIFT)) & USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS_MASK)
  38355. #define USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS_MASK (0x4000000U)
  38356. #define USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS_SHIFT (26U)
  38357. #define USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS_MASK)
  38358. #define USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS_MASK (0x8000000U)
  38359. #define USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS_SHIFT (27U)
  38360. #define USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS_MASK)
  38361. /* The count of USB_ANALOG_VBUS_DETECT_SET */
  38362. #define USB_ANALOG_VBUS_DETECT_SET_COUNT (2U)
  38363. /*! @name VBUS_DETECT_CLR - USB VBUS Detect Register */
  38364. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH_MASK (0x7U)
  38365. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH_SHIFT (0U)
  38366. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH_SHIFT)) & USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH_MASK)
  38367. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS_MASK (0x100000U)
  38368. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS_SHIFT (20U)
  38369. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS_SHIFT)) & USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS_MASK)
  38370. #define USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS_MASK (0x4000000U)
  38371. #define USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS_SHIFT (26U)
  38372. #define USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS_MASK)
  38373. #define USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS_MASK (0x8000000U)
  38374. #define USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS_SHIFT (27U)
  38375. #define USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS_MASK)
  38376. /* The count of USB_ANALOG_VBUS_DETECT_CLR */
  38377. #define USB_ANALOG_VBUS_DETECT_CLR_COUNT (2U)
  38378. /*! @name VBUS_DETECT_TOG - USB VBUS Detect Register */
  38379. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH_MASK (0x7U)
  38380. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH_SHIFT (0U)
  38381. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH_SHIFT)) & USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH_MASK)
  38382. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS_MASK (0x100000U)
  38383. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS_SHIFT (20U)
  38384. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS_SHIFT)) & USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS_MASK)
  38385. #define USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS_MASK (0x4000000U)
  38386. #define USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS_SHIFT (26U)
  38387. #define USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS_MASK)
  38388. #define USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS_MASK (0x8000000U)
  38389. #define USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS_SHIFT (27U)
  38390. #define USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS_MASK)
  38391. /* The count of USB_ANALOG_VBUS_DETECT_TOG */
  38392. #define USB_ANALOG_VBUS_DETECT_TOG_COUNT (2U)
  38393. /*! @name CHRG_DETECT - USB Charger Detect Register */
  38394. #define USB_ANALOG_CHRG_DETECT_CHK_CONTACT_MASK (0x40000U)
  38395. #define USB_ANALOG_CHRG_DETECT_CHK_CONTACT_SHIFT (18U)
  38396. #define USB_ANALOG_CHRG_DETECT_CHK_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CHK_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_CHK_CONTACT_MASK)
  38397. #define USB_ANALOG_CHRG_DETECT_CHK_CHRG_B_MASK (0x80000U)
  38398. #define USB_ANALOG_CHRG_DETECT_CHK_CHRG_B_SHIFT (19U)
  38399. #define USB_ANALOG_CHRG_DETECT_CHK_CHRG_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CHK_CHRG_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_CHK_CHRG_B_MASK)
  38400. #define USB_ANALOG_CHRG_DETECT_EN_B_MASK (0x100000U)
  38401. #define USB_ANALOG_CHRG_DETECT_EN_B_SHIFT (20U)
  38402. #define USB_ANALOG_CHRG_DETECT_EN_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_EN_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_EN_B_MASK)
  38403. /* The count of USB_ANALOG_CHRG_DETECT */
  38404. #define USB_ANALOG_CHRG_DETECT_COUNT (2U)
  38405. /*! @name CHRG_DETECT_SET - USB Charger Detect Register */
  38406. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT_MASK (0x40000U)
  38407. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT_SHIFT (18U)
  38408. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT_MASK)
  38409. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B_MASK (0x80000U)
  38410. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B_SHIFT (19U)
  38411. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B_MASK)
  38412. #define USB_ANALOG_CHRG_DETECT_SET_EN_B_MASK (0x100000U)
  38413. #define USB_ANALOG_CHRG_DETECT_SET_EN_B_SHIFT (20U)
  38414. #define USB_ANALOG_CHRG_DETECT_SET_EN_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_SET_EN_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_SET_EN_B_MASK)
  38415. /* The count of USB_ANALOG_CHRG_DETECT_SET */
  38416. #define USB_ANALOG_CHRG_DETECT_SET_COUNT (2U)
  38417. /*! @name CHRG_DETECT_CLR - USB Charger Detect Register */
  38418. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT_MASK (0x40000U)
  38419. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT_SHIFT (18U)
  38420. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT_MASK)
  38421. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B_MASK (0x80000U)
  38422. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B_SHIFT (19U)
  38423. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B_MASK)
  38424. #define USB_ANALOG_CHRG_DETECT_CLR_EN_B_MASK (0x100000U)
  38425. #define USB_ANALOG_CHRG_DETECT_CLR_EN_B_SHIFT (20U)
  38426. #define USB_ANALOG_CHRG_DETECT_CLR_EN_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CLR_EN_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_CLR_EN_B_MASK)
  38427. /* The count of USB_ANALOG_CHRG_DETECT_CLR */
  38428. #define USB_ANALOG_CHRG_DETECT_CLR_COUNT (2U)
  38429. /*! @name CHRG_DETECT_TOG - USB Charger Detect Register */
  38430. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT_MASK (0x40000U)
  38431. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT_SHIFT (18U)
  38432. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT_MASK)
  38433. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B_MASK (0x80000U)
  38434. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B_SHIFT (19U)
  38435. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B_MASK)
  38436. #define USB_ANALOG_CHRG_DETECT_TOG_EN_B_MASK (0x100000U)
  38437. #define USB_ANALOG_CHRG_DETECT_TOG_EN_B_SHIFT (20U)
  38438. #define USB_ANALOG_CHRG_DETECT_TOG_EN_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_TOG_EN_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_TOG_EN_B_MASK)
  38439. /* The count of USB_ANALOG_CHRG_DETECT_TOG */
  38440. #define USB_ANALOG_CHRG_DETECT_TOG_COUNT (2U)
  38441. /*! @name VBUS_DETECT_STAT - USB VBUS Detect Status Register */
  38442. #define USB_ANALOG_VBUS_DETECT_STAT_SESSEND_MASK (0x1U)
  38443. #define USB_ANALOG_VBUS_DETECT_STAT_SESSEND_SHIFT (0U)
  38444. #define USB_ANALOG_VBUS_DETECT_STAT_SESSEND(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_STAT_SESSEND_SHIFT)) & USB_ANALOG_VBUS_DETECT_STAT_SESSEND_MASK)
  38445. #define USB_ANALOG_VBUS_DETECT_STAT_BVALID_MASK (0x2U)
  38446. #define USB_ANALOG_VBUS_DETECT_STAT_BVALID_SHIFT (1U)
  38447. #define USB_ANALOG_VBUS_DETECT_STAT_BVALID(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_STAT_BVALID_SHIFT)) & USB_ANALOG_VBUS_DETECT_STAT_BVALID_MASK)
  38448. #define USB_ANALOG_VBUS_DETECT_STAT_AVALID_MASK (0x4U)
  38449. #define USB_ANALOG_VBUS_DETECT_STAT_AVALID_SHIFT (2U)
  38450. #define USB_ANALOG_VBUS_DETECT_STAT_AVALID(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_STAT_AVALID_SHIFT)) & USB_ANALOG_VBUS_DETECT_STAT_AVALID_MASK)
  38451. #define USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID_MASK (0x8U)
  38452. #define USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID_SHIFT (3U)
  38453. #define USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID_SHIFT)) & USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID_MASK)
  38454. /* The count of USB_ANALOG_VBUS_DETECT_STAT */
  38455. #define USB_ANALOG_VBUS_DETECT_STAT_COUNT (2U)
  38456. /*! @name CHRG_DETECT_STAT - USB Charger Detect Status Register */
  38457. #define USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT_MASK (0x1U)
  38458. #define USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT_SHIFT (0U)
  38459. #define USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT_MASK)
  38460. #define USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED_MASK (0x2U)
  38461. #define USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED_SHIFT (1U)
  38462. #define USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED_SHIFT)) & USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED_MASK)
  38463. #define USB_ANALOG_CHRG_DETECT_STAT_DM_STATE_MASK (0x4U)
  38464. #define USB_ANALOG_CHRG_DETECT_STAT_DM_STATE_SHIFT (2U)
  38465. #define USB_ANALOG_CHRG_DETECT_STAT_DM_STATE(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_STAT_DM_STATE_SHIFT)) & USB_ANALOG_CHRG_DETECT_STAT_DM_STATE_MASK)
  38466. #define USB_ANALOG_CHRG_DETECT_STAT_DP_STATE_MASK (0x8U)
  38467. #define USB_ANALOG_CHRG_DETECT_STAT_DP_STATE_SHIFT (3U)
  38468. #define USB_ANALOG_CHRG_DETECT_STAT_DP_STATE(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_STAT_DP_STATE_SHIFT)) & USB_ANALOG_CHRG_DETECT_STAT_DP_STATE_MASK)
  38469. /* The count of USB_ANALOG_CHRG_DETECT_STAT */
  38470. #define USB_ANALOG_CHRG_DETECT_STAT_COUNT (2U)
  38471. /*! @name MISC - USB Misc Register */
  38472. #define USB_ANALOG_MISC_HS_USE_EXTERNAL_R_MASK (0x1U)
  38473. #define USB_ANALOG_MISC_HS_USE_EXTERNAL_R_SHIFT (0U)
  38474. #define USB_ANALOG_MISC_HS_USE_EXTERNAL_R(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_HS_USE_EXTERNAL_R_SHIFT)) & USB_ANALOG_MISC_HS_USE_EXTERNAL_R_MASK)
  38475. #define USB_ANALOG_MISC_EN_DEGLITCH_MASK (0x2U)
  38476. #define USB_ANALOG_MISC_EN_DEGLITCH_SHIFT (1U)
  38477. #define USB_ANALOG_MISC_EN_DEGLITCH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_EN_DEGLITCH_SHIFT)) & USB_ANALOG_MISC_EN_DEGLITCH_MASK)
  38478. #define USB_ANALOG_MISC_EN_CLK_UTMI_MASK (0x40000000U)
  38479. #define USB_ANALOG_MISC_EN_CLK_UTMI_SHIFT (30U)
  38480. #define USB_ANALOG_MISC_EN_CLK_UTMI(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_EN_CLK_UTMI_SHIFT)) & USB_ANALOG_MISC_EN_CLK_UTMI_MASK)
  38481. /* The count of USB_ANALOG_MISC */
  38482. #define USB_ANALOG_MISC_COUNT (2U)
  38483. /*! @name MISC_SET - USB Misc Register */
  38484. #define USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R_MASK (0x1U)
  38485. #define USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R_SHIFT (0U)
  38486. #define USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R_SHIFT)) & USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R_MASK)
  38487. #define USB_ANALOG_MISC_SET_EN_DEGLITCH_MASK (0x2U)
  38488. #define USB_ANALOG_MISC_SET_EN_DEGLITCH_SHIFT (1U)
  38489. #define USB_ANALOG_MISC_SET_EN_DEGLITCH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_SET_EN_DEGLITCH_SHIFT)) & USB_ANALOG_MISC_SET_EN_DEGLITCH_MASK)
  38490. #define USB_ANALOG_MISC_SET_EN_CLK_UTMI_MASK (0x40000000U)
  38491. #define USB_ANALOG_MISC_SET_EN_CLK_UTMI_SHIFT (30U)
  38492. #define USB_ANALOG_MISC_SET_EN_CLK_UTMI(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_SET_EN_CLK_UTMI_SHIFT)) & USB_ANALOG_MISC_SET_EN_CLK_UTMI_MASK)
  38493. /* The count of USB_ANALOG_MISC_SET */
  38494. #define USB_ANALOG_MISC_SET_COUNT (2U)
  38495. /*! @name MISC_CLR - USB Misc Register */
  38496. #define USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R_MASK (0x1U)
  38497. #define USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R_SHIFT (0U)
  38498. #define USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R_SHIFT)) & USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R_MASK)
  38499. #define USB_ANALOG_MISC_CLR_EN_DEGLITCH_MASK (0x2U)
  38500. #define USB_ANALOG_MISC_CLR_EN_DEGLITCH_SHIFT (1U)
  38501. #define USB_ANALOG_MISC_CLR_EN_DEGLITCH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_CLR_EN_DEGLITCH_SHIFT)) & USB_ANALOG_MISC_CLR_EN_DEGLITCH_MASK)
  38502. #define USB_ANALOG_MISC_CLR_EN_CLK_UTMI_MASK (0x40000000U)
  38503. #define USB_ANALOG_MISC_CLR_EN_CLK_UTMI_SHIFT (30U)
  38504. #define USB_ANALOG_MISC_CLR_EN_CLK_UTMI(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_CLR_EN_CLK_UTMI_SHIFT)) & USB_ANALOG_MISC_CLR_EN_CLK_UTMI_MASK)
  38505. /* The count of USB_ANALOG_MISC_CLR */
  38506. #define USB_ANALOG_MISC_CLR_COUNT (2U)
  38507. /*! @name MISC_TOG - USB Misc Register */
  38508. #define USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R_MASK (0x1U)
  38509. #define USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R_SHIFT (0U)
  38510. #define USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R_SHIFT)) & USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R_MASK)
  38511. #define USB_ANALOG_MISC_TOG_EN_DEGLITCH_MASK (0x2U)
  38512. #define USB_ANALOG_MISC_TOG_EN_DEGLITCH_SHIFT (1U)
  38513. #define USB_ANALOG_MISC_TOG_EN_DEGLITCH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_TOG_EN_DEGLITCH_SHIFT)) & USB_ANALOG_MISC_TOG_EN_DEGLITCH_MASK)
  38514. #define USB_ANALOG_MISC_TOG_EN_CLK_UTMI_MASK (0x40000000U)
  38515. #define USB_ANALOG_MISC_TOG_EN_CLK_UTMI_SHIFT (30U)
  38516. #define USB_ANALOG_MISC_TOG_EN_CLK_UTMI(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_TOG_EN_CLK_UTMI_SHIFT)) & USB_ANALOG_MISC_TOG_EN_CLK_UTMI_MASK)
  38517. /* The count of USB_ANALOG_MISC_TOG */
  38518. #define USB_ANALOG_MISC_TOG_COUNT (2U)
  38519. /*! @name DIGPROG - Chip Silicon Version */
  38520. #define USB_ANALOG_DIGPROG_MINOR_MASK (0xFFU)
  38521. #define USB_ANALOG_DIGPROG_MINOR_SHIFT (0U)
  38522. #define USB_ANALOG_DIGPROG_MINOR(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_DIGPROG_MINOR_SHIFT)) & USB_ANALOG_DIGPROG_MINOR_MASK)
  38523. #define USB_ANALOG_DIGPROG_MAJOR_LOWER_MASK (0xFF00U)
  38524. #define USB_ANALOG_DIGPROG_MAJOR_LOWER_SHIFT (8U)
  38525. #define USB_ANALOG_DIGPROG_MAJOR_LOWER(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_DIGPROG_MAJOR_LOWER_SHIFT)) & USB_ANALOG_DIGPROG_MAJOR_LOWER_MASK)
  38526. #define USB_ANALOG_DIGPROG_MAJOR_UPPER_MASK (0xFF0000U)
  38527. #define USB_ANALOG_DIGPROG_MAJOR_UPPER_SHIFT (16U)
  38528. #define USB_ANALOG_DIGPROG_MAJOR_UPPER(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_DIGPROG_MAJOR_UPPER_SHIFT)) & USB_ANALOG_DIGPROG_MAJOR_UPPER_MASK)
  38529. /*!
  38530. * @}
  38531. */ /* end of group USB_ANALOG_Register_Masks */
  38532. /* USB_ANALOG - Peripheral instance base addresses */
  38533. /** Peripheral USB_ANALOG base address */
  38534. #define USB_ANALOG_BASE (g_usb_analog_base) //(0x20C81A0u)
  38535. /** Peripheral USB_ANALOG base pointer */
  38536. #define USB_ANALOG ((USB_ANALOG_Type *)USB_ANALOG_BASE)
  38537. /** Array initializer of USB_ANALOG peripheral base addresses */
  38538. #define USB_ANALOG_BASE_ADDRS { USB_ANALOG_BASE }
  38539. /** Array initializer of USB_ANALOG peripheral base pointers */
  38540. #define USB_ANALOG_BASE_PTRS { USB_ANALOG }
  38541. /*!
  38542. * @}
  38543. */ /* end of group USB_ANALOG_Peripheral_Access_Layer */
  38544. /* ----------------------------------------------------------------------------
  38545. -- USDHC Peripheral Access Layer
  38546. ---------------------------------------------------------------------------- */
  38547. /*!
  38548. * @addtogroup USDHC_Peripheral_Access_Layer USDHC Peripheral Access Layer
  38549. * @{
  38550. */
  38551. /** USDHC - Register Layout Typedef */
  38552. typedef struct {
  38553. __IO uint32_t DS_ADDR; /**< DMA System Address, offset: 0x0 */
  38554. __IO uint32_t BLK_ATT; /**< Block Attributes, offset: 0x4 */
  38555. __IO uint32_t CMD_ARG; /**< Command Argument, offset: 0x8 */
  38556. __IO uint32_t CMD_XFR_TYP; /**< Command Transfer Type, offset: 0xC */
  38557. __I uint32_t CMD_RSP0; /**< Command Response0, offset: 0x10 */
  38558. __I uint32_t CMD_RSP1; /**< Command Response1, offset: 0x14 */
  38559. __I uint32_t CMD_RSP2; /**< Command Response2, offset: 0x18 */
  38560. __I uint32_t CMD_RSP3; /**< Command Response3, offset: 0x1C */
  38561. __IO uint32_t DATA_BUFF_ACC_PORT; /**< Data Buffer Access Port, offset: 0x20 */
  38562. __I uint32_t PRES_STATE; /**< Present State, offset: 0x24 */
  38563. __IO uint32_t PROT_CTRL; /**< Protocol Control, offset: 0x28 */
  38564. __IO uint32_t SYS_CTRL; /**< System Control, offset: 0x2C */
  38565. __IO uint32_t INT_STATUS; /**< Interrupt Status, offset: 0x30 */
  38566. __IO uint32_t INT_STATUS_EN; /**< Interrupt Status Enable, offset: 0x34 */
  38567. __IO uint32_t INT_SIGNAL_EN; /**< Interrupt Signal Enable, offset: 0x38 */
  38568. __IO uint32_t AUTOCMD12_ERR_STATUS; /**< Auto CMD12 Error Status, offset: 0x3C */
  38569. __IO uint32_t HOST_CTRL_CAP; /**< Host Controller Capabilities, offset: 0x40 */
  38570. __IO uint32_t WTMK_LVL; /**< Watermark Level, offset: 0x44 */
  38571. __IO uint32_t MIX_CTRL; /**< Mixer Control, offset: 0x48 */
  38572. uint8_t RESERVED_0[4];
  38573. __IO uint32_t FORCE_EVENT; /**< Force Event, offset: 0x50 */
  38574. __I uint32_t ADMA_ERR_STATUS; /**< ADMA Error Status Register, offset: 0x54 */
  38575. __IO uint32_t ADMA_SYS_ADDR; /**< ADMA System Address, offset: 0x58 */
  38576. uint8_t RESERVED_1[4];
  38577. __IO uint32_t DLL_CTRL; /**< DLL (Delay Line) Control, offset: 0x60 */
  38578. __I uint32_t DLL_STATUS; /**< DLL Status, offset: 0x64 */
  38579. __IO uint32_t CLK_TUNE_CTRL_STATUS; /**< CLK Tuning Control and Status, offset: 0x68 */
  38580. uint8_t RESERVED_2[84];
  38581. __IO uint32_t VEND_SPEC; /**< Vendor Specific Register, offset: 0xC0 */
  38582. __IO uint32_t MMC_BOOT; /**< MMC Boot Register, offset: 0xC4 */
  38583. __IO uint32_t VEND_SPEC2; /**< Vendor Specific 2 Register, offset: 0xC8 */
  38584. __IO uint32_t TUNING_CTRL; /**< Tuning Control Register, offset: 0xCC */
  38585. } USDHC_Type;
  38586. /* ----------------------------------------------------------------------------
  38587. -- USDHC Register Masks
  38588. ---------------------------------------------------------------------------- */
  38589. /*!
  38590. * @addtogroup USDHC_Register_Masks USDHC Register Masks
  38591. * @{
  38592. */
  38593. /*! @name DS_ADDR - DMA System Address */
  38594. #define USDHC_DS_ADDR_DS_ADDR_MASK (0xFFFFFFFFU)
  38595. #define USDHC_DS_ADDR_DS_ADDR_SHIFT (0U)
  38596. #define USDHC_DS_ADDR_DS_ADDR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DS_ADDR_DS_ADDR_SHIFT)) & USDHC_DS_ADDR_DS_ADDR_MASK)
  38597. /*! @name BLK_ATT - Block Attributes */
  38598. #define USDHC_BLK_ATT_BLKSIZE_MASK (0x1FFFU)
  38599. #define USDHC_BLK_ATT_BLKSIZE_SHIFT (0U)
  38600. #define USDHC_BLK_ATT_BLKSIZE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_BLK_ATT_BLKSIZE_SHIFT)) & USDHC_BLK_ATT_BLKSIZE_MASK)
  38601. #define USDHC_BLK_ATT_BLKCNT_MASK (0xFFFF0000U)
  38602. #define USDHC_BLK_ATT_BLKCNT_SHIFT (16U)
  38603. #define USDHC_BLK_ATT_BLKCNT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_BLK_ATT_BLKCNT_SHIFT)) & USDHC_BLK_ATT_BLKCNT_MASK)
  38604. /*! @name CMD_ARG - Command Argument */
  38605. #define USDHC_CMD_ARG_CMDARG_MASK (0xFFFFFFFFU)
  38606. #define USDHC_CMD_ARG_CMDARG_SHIFT (0U)
  38607. #define USDHC_CMD_ARG_CMDARG(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_ARG_CMDARG_SHIFT)) & USDHC_CMD_ARG_CMDARG_MASK)
  38608. /*! @name CMD_XFR_TYP - Command Transfer Type */
  38609. #define USDHC_CMD_XFR_TYP_RSPTYP_MASK (0x30000U)
  38610. #define USDHC_CMD_XFR_TYP_RSPTYP_SHIFT (16U)
  38611. #define USDHC_CMD_XFR_TYP_RSPTYP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_RSPTYP_SHIFT)) & USDHC_CMD_XFR_TYP_RSPTYP_MASK)
  38612. #define USDHC_CMD_XFR_TYP_CCCEN_MASK (0x80000U)
  38613. #define USDHC_CMD_XFR_TYP_CCCEN_SHIFT (19U)
  38614. #define USDHC_CMD_XFR_TYP_CCCEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_CCCEN_SHIFT)) & USDHC_CMD_XFR_TYP_CCCEN_MASK)
  38615. #define USDHC_CMD_XFR_TYP_CICEN_MASK (0x100000U)
  38616. #define USDHC_CMD_XFR_TYP_CICEN_SHIFT (20U)
  38617. #define USDHC_CMD_XFR_TYP_CICEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_CICEN_SHIFT)) & USDHC_CMD_XFR_TYP_CICEN_MASK)
  38618. #define USDHC_CMD_XFR_TYP_DPSEL_MASK (0x200000U)
  38619. #define USDHC_CMD_XFR_TYP_DPSEL_SHIFT (21U)
  38620. #define USDHC_CMD_XFR_TYP_DPSEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_DPSEL_SHIFT)) & USDHC_CMD_XFR_TYP_DPSEL_MASK)
  38621. #define USDHC_CMD_XFR_TYP_CMDTYP_MASK (0xC00000U)
  38622. #define USDHC_CMD_XFR_TYP_CMDTYP_SHIFT (22U)
  38623. #define USDHC_CMD_XFR_TYP_CMDTYP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_CMDTYP_SHIFT)) & USDHC_CMD_XFR_TYP_CMDTYP_MASK)
  38624. #define USDHC_CMD_XFR_TYP_CMDINX_MASK (0x3F000000U)
  38625. #define USDHC_CMD_XFR_TYP_CMDINX_SHIFT (24U)
  38626. #define USDHC_CMD_XFR_TYP_CMDINX(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_CMDINX_SHIFT)) & USDHC_CMD_XFR_TYP_CMDINX_MASK)
  38627. /*! @name CMD_RSP0 - Command Response0 */
  38628. #define USDHC_CMD_RSP0_CMDRSP0_MASK (0xFFFFFFFFU)
  38629. #define USDHC_CMD_RSP0_CMDRSP0_SHIFT (0U)
  38630. #define USDHC_CMD_RSP0_CMDRSP0(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_RSP0_CMDRSP0_SHIFT)) & USDHC_CMD_RSP0_CMDRSP0_MASK)
  38631. /*! @name CMD_RSP1 - Command Response1 */
  38632. #define USDHC_CMD_RSP1_CMDRSP1_MASK (0xFFFFFFFFU)
  38633. #define USDHC_CMD_RSP1_CMDRSP1_SHIFT (0U)
  38634. #define USDHC_CMD_RSP1_CMDRSP1(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_RSP1_CMDRSP1_SHIFT)) & USDHC_CMD_RSP1_CMDRSP1_MASK)
  38635. /*! @name CMD_RSP2 - Command Response2 */
  38636. #define USDHC_CMD_RSP2_CMDRSP2_MASK (0xFFFFFFFFU)
  38637. #define USDHC_CMD_RSP2_CMDRSP2_SHIFT (0U)
  38638. #define USDHC_CMD_RSP2_CMDRSP2(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_RSP2_CMDRSP2_SHIFT)) & USDHC_CMD_RSP2_CMDRSP2_MASK)
  38639. /*! @name CMD_RSP3 - Command Response3 */
  38640. #define USDHC_CMD_RSP3_CMDRSP3_MASK (0xFFFFFFFFU)
  38641. #define USDHC_CMD_RSP3_CMDRSP3_SHIFT (0U)
  38642. #define USDHC_CMD_RSP3_CMDRSP3(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_RSP3_CMDRSP3_SHIFT)) & USDHC_CMD_RSP3_CMDRSP3_MASK)
  38643. /*! @name DATA_BUFF_ACC_PORT - Data Buffer Access Port */
  38644. #define USDHC_DATA_BUFF_ACC_PORT_DATCONT_MASK (0xFFFFFFFFU)
  38645. #define USDHC_DATA_BUFF_ACC_PORT_DATCONT_SHIFT (0U)
  38646. #define USDHC_DATA_BUFF_ACC_PORT_DATCONT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DATA_BUFF_ACC_PORT_DATCONT_SHIFT)) & USDHC_DATA_BUFF_ACC_PORT_DATCONT_MASK)
  38647. /*! @name PRES_STATE - Present State */
  38648. #define USDHC_PRES_STATE_CIHB_MASK (0x1U)
  38649. #define USDHC_PRES_STATE_CIHB_SHIFT (0U)
  38650. #define USDHC_PRES_STATE_CIHB(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CIHB_SHIFT)) & USDHC_PRES_STATE_CIHB_MASK)
  38651. #define USDHC_PRES_STATE_CDIHB_MASK (0x2U)
  38652. #define USDHC_PRES_STATE_CDIHB_SHIFT (1U)
  38653. #define USDHC_PRES_STATE_CDIHB(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CDIHB_SHIFT)) & USDHC_PRES_STATE_CDIHB_MASK)
  38654. #define USDHC_PRES_STATE_DLA_MASK (0x4U)
  38655. #define USDHC_PRES_STATE_DLA_SHIFT (2U)
  38656. #define USDHC_PRES_STATE_DLA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_DLA_SHIFT)) & USDHC_PRES_STATE_DLA_MASK)
  38657. #define USDHC_PRES_STATE_SDSTB_MASK (0x8U)
  38658. #define USDHC_PRES_STATE_SDSTB_SHIFT (3U)
  38659. #define USDHC_PRES_STATE_SDSTB(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_SDSTB_SHIFT)) & USDHC_PRES_STATE_SDSTB_MASK)
  38660. #define USDHC_PRES_STATE_IPGOFF_MASK (0x10U)
  38661. #define USDHC_PRES_STATE_IPGOFF_SHIFT (4U)
  38662. #define USDHC_PRES_STATE_IPGOFF(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_IPGOFF_SHIFT)) & USDHC_PRES_STATE_IPGOFF_MASK)
  38663. #define USDHC_PRES_STATE_HCKOFF_MASK (0x20U)
  38664. #define USDHC_PRES_STATE_HCKOFF_SHIFT (5U)
  38665. #define USDHC_PRES_STATE_HCKOFF(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_HCKOFF_SHIFT)) & USDHC_PRES_STATE_HCKOFF_MASK)
  38666. #define USDHC_PRES_STATE_PEROFF_MASK (0x40U)
  38667. #define USDHC_PRES_STATE_PEROFF_SHIFT (6U)
  38668. #define USDHC_PRES_STATE_PEROFF(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_PEROFF_SHIFT)) & USDHC_PRES_STATE_PEROFF_MASK)
  38669. #define USDHC_PRES_STATE_SDOFF_MASK (0x80U)
  38670. #define USDHC_PRES_STATE_SDOFF_SHIFT (7U)
  38671. #define USDHC_PRES_STATE_SDOFF(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_SDOFF_SHIFT)) & USDHC_PRES_STATE_SDOFF_MASK)
  38672. #define USDHC_PRES_STATE_WTA_MASK (0x100U)
  38673. #define USDHC_PRES_STATE_WTA_SHIFT (8U)
  38674. #define USDHC_PRES_STATE_WTA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_WTA_SHIFT)) & USDHC_PRES_STATE_WTA_MASK)
  38675. #define USDHC_PRES_STATE_RTA_MASK (0x200U)
  38676. #define USDHC_PRES_STATE_RTA_SHIFT (9U)
  38677. #define USDHC_PRES_STATE_RTA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_RTA_SHIFT)) & USDHC_PRES_STATE_RTA_MASK)
  38678. #define USDHC_PRES_STATE_BWEN_MASK (0x400U)
  38679. #define USDHC_PRES_STATE_BWEN_SHIFT (10U)
  38680. #define USDHC_PRES_STATE_BWEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_BWEN_SHIFT)) & USDHC_PRES_STATE_BWEN_MASK)
  38681. #define USDHC_PRES_STATE_BREN_MASK (0x800U)
  38682. #define USDHC_PRES_STATE_BREN_SHIFT (11U)
  38683. #define USDHC_PRES_STATE_BREN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_BREN_SHIFT)) & USDHC_PRES_STATE_BREN_MASK)
  38684. #define USDHC_PRES_STATE_RTR_MASK (0x1000U)
  38685. #define USDHC_PRES_STATE_RTR_SHIFT (12U)
  38686. #define USDHC_PRES_STATE_RTR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_RTR_SHIFT)) & USDHC_PRES_STATE_RTR_MASK)
  38687. #define USDHC_PRES_STATE_TSCD_MASK (0x8000U)
  38688. #define USDHC_PRES_STATE_TSCD_SHIFT (15U)
  38689. #define USDHC_PRES_STATE_TSCD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_TSCD_SHIFT)) & USDHC_PRES_STATE_TSCD_MASK)
  38690. #define USDHC_PRES_STATE_CINST_MASK (0x10000U)
  38691. #define USDHC_PRES_STATE_CINST_SHIFT (16U)
  38692. #define USDHC_PRES_STATE_CINST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CINST_SHIFT)) & USDHC_PRES_STATE_CINST_MASK)
  38693. #define USDHC_PRES_STATE_CDPL_MASK (0x40000U)
  38694. #define USDHC_PRES_STATE_CDPL_SHIFT (18U)
  38695. #define USDHC_PRES_STATE_CDPL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CDPL_SHIFT)) & USDHC_PRES_STATE_CDPL_MASK)
  38696. #define USDHC_PRES_STATE_WPSPL_MASK (0x80000U)
  38697. #define USDHC_PRES_STATE_WPSPL_SHIFT (19U)
  38698. #define USDHC_PRES_STATE_WPSPL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_WPSPL_SHIFT)) & USDHC_PRES_STATE_WPSPL_MASK)
  38699. #define USDHC_PRES_STATE_CLSL_MASK (0x800000U)
  38700. #define USDHC_PRES_STATE_CLSL_SHIFT (23U)
  38701. #define USDHC_PRES_STATE_CLSL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CLSL_SHIFT)) & USDHC_PRES_STATE_CLSL_MASK)
  38702. #define USDHC_PRES_STATE_DLSL_MASK (0xFF000000U)
  38703. #define USDHC_PRES_STATE_DLSL_SHIFT (24U)
  38704. #define USDHC_PRES_STATE_DLSL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_DLSL_SHIFT)) & USDHC_PRES_STATE_DLSL_MASK)
  38705. /*! @name PROT_CTRL - Protocol Control */
  38706. #define USDHC_PROT_CTRL_LCTL_MASK (0x1U)
  38707. #define USDHC_PROT_CTRL_LCTL_SHIFT (0U)
  38708. #define USDHC_PROT_CTRL_LCTL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_LCTL_SHIFT)) & USDHC_PROT_CTRL_LCTL_MASK)
  38709. #define USDHC_PROT_CTRL_DTW_MASK (0x6U)
  38710. #define USDHC_PROT_CTRL_DTW_SHIFT (1U)
  38711. #define USDHC_PROT_CTRL_DTW(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_DTW_SHIFT)) & USDHC_PROT_CTRL_DTW_MASK)
  38712. #define USDHC_PROT_CTRL_D3CD_MASK (0x8U)
  38713. #define USDHC_PROT_CTRL_D3CD_SHIFT (3U)
  38714. #define USDHC_PROT_CTRL_D3CD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_D3CD_SHIFT)) & USDHC_PROT_CTRL_D3CD_MASK)
  38715. #define USDHC_PROT_CTRL_EMODE_MASK (0x30U)
  38716. #define USDHC_PROT_CTRL_EMODE_SHIFT (4U)
  38717. #define USDHC_PROT_CTRL_EMODE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_EMODE_SHIFT)) & USDHC_PROT_CTRL_EMODE_MASK)
  38718. #define USDHC_PROT_CTRL_CDTL_MASK (0x40U)
  38719. #define USDHC_PROT_CTRL_CDTL_SHIFT (6U)
  38720. #define USDHC_PROT_CTRL_CDTL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_CDTL_SHIFT)) & USDHC_PROT_CTRL_CDTL_MASK)
  38721. #define USDHC_PROT_CTRL_CDSS_MASK (0x80U)
  38722. #define USDHC_PROT_CTRL_CDSS_SHIFT (7U)
  38723. #define USDHC_PROT_CTRL_CDSS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_CDSS_SHIFT)) & USDHC_PROT_CTRL_CDSS_MASK)
  38724. #define USDHC_PROT_CTRL_DMASEL_MASK (0x300U)
  38725. #define USDHC_PROT_CTRL_DMASEL_SHIFT (8U)
  38726. #define USDHC_PROT_CTRL_DMASEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_DMASEL_SHIFT)) & USDHC_PROT_CTRL_DMASEL_MASK)
  38727. #define USDHC_PROT_CTRL_SABGREQ_MASK (0x10000U)
  38728. #define USDHC_PROT_CTRL_SABGREQ_SHIFT (16U)
  38729. #define USDHC_PROT_CTRL_SABGREQ(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_SABGREQ_SHIFT)) & USDHC_PROT_CTRL_SABGREQ_MASK)
  38730. #define USDHC_PROT_CTRL_CREQ_MASK (0x20000U)
  38731. #define USDHC_PROT_CTRL_CREQ_SHIFT (17U)
  38732. #define USDHC_PROT_CTRL_CREQ(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_CREQ_SHIFT)) & USDHC_PROT_CTRL_CREQ_MASK)
  38733. #define USDHC_PROT_CTRL_RWCTL_MASK (0x40000U)
  38734. #define USDHC_PROT_CTRL_RWCTL_SHIFT (18U)
  38735. #define USDHC_PROT_CTRL_RWCTL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_RWCTL_SHIFT)) & USDHC_PROT_CTRL_RWCTL_MASK)
  38736. #define USDHC_PROT_CTRL_IABG_MASK (0x80000U)
  38737. #define USDHC_PROT_CTRL_IABG_SHIFT (19U)
  38738. #define USDHC_PROT_CTRL_IABG(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_IABG_SHIFT)) & USDHC_PROT_CTRL_IABG_MASK)
  38739. #define USDHC_PROT_CTRL_RD_DONE_NO_8CLK_MASK (0x100000U)
  38740. #define USDHC_PROT_CTRL_RD_DONE_NO_8CLK_SHIFT (20U)
  38741. #define USDHC_PROT_CTRL_RD_DONE_NO_8CLK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_RD_DONE_NO_8CLK_SHIFT)) & USDHC_PROT_CTRL_RD_DONE_NO_8CLK_MASK)
  38742. #define USDHC_PROT_CTRL_WECINT_MASK (0x1000000U)
  38743. #define USDHC_PROT_CTRL_WECINT_SHIFT (24U)
  38744. #define USDHC_PROT_CTRL_WECINT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_WECINT_SHIFT)) & USDHC_PROT_CTRL_WECINT_MASK)
  38745. #define USDHC_PROT_CTRL_WECINS_MASK (0x2000000U)
  38746. #define USDHC_PROT_CTRL_WECINS_SHIFT (25U)
  38747. #define USDHC_PROT_CTRL_WECINS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_WECINS_SHIFT)) & USDHC_PROT_CTRL_WECINS_MASK)
  38748. #define USDHC_PROT_CTRL_WECRM_MASK (0x4000000U)
  38749. #define USDHC_PROT_CTRL_WECRM_SHIFT (26U)
  38750. #define USDHC_PROT_CTRL_WECRM(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_WECRM_SHIFT)) & USDHC_PROT_CTRL_WECRM_MASK)
  38751. #define USDHC_PROT_CTRL_BURST_LEN_EN_MASK (0x38000000U)
  38752. #define USDHC_PROT_CTRL_BURST_LEN_EN_SHIFT (27U)
  38753. #define USDHC_PROT_CTRL_BURST_LEN_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_BURST_LEN_EN_SHIFT)) & USDHC_PROT_CTRL_BURST_LEN_EN_MASK)
  38754. #define USDHC_PROT_CTRL_NON_EXACT_BLK_RD_MASK (0x40000000U)
  38755. #define USDHC_PROT_CTRL_NON_EXACT_BLK_RD_SHIFT (30U)
  38756. #define USDHC_PROT_CTRL_NON_EXACT_BLK_RD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_NON_EXACT_BLK_RD_SHIFT)) & USDHC_PROT_CTRL_NON_EXACT_BLK_RD_MASK)
  38757. /*! @name SYS_CTRL - System Control */
  38758. #define USDHC_SYS_CTRL_DVS_MASK (0xF0U)
  38759. #define USDHC_SYS_CTRL_DVS_SHIFT (4U)
  38760. #define USDHC_SYS_CTRL_DVS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_DVS_SHIFT)) & USDHC_SYS_CTRL_DVS_MASK)
  38761. #define USDHC_SYS_CTRL_SDCLKFS_MASK (0xFF00U)
  38762. #define USDHC_SYS_CTRL_SDCLKFS_SHIFT (8U)
  38763. #define USDHC_SYS_CTRL_SDCLKFS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_SDCLKFS_SHIFT)) & USDHC_SYS_CTRL_SDCLKFS_MASK)
  38764. #define USDHC_SYS_CTRL_DTOCV_MASK (0xF0000U)
  38765. #define USDHC_SYS_CTRL_DTOCV_SHIFT (16U)
  38766. #define USDHC_SYS_CTRL_DTOCV(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_DTOCV_SHIFT)) & USDHC_SYS_CTRL_DTOCV_MASK)
  38767. #define USDHC_SYS_CTRL_IPP_RST_N_MASK (0x800000U)
  38768. #define USDHC_SYS_CTRL_IPP_RST_N_SHIFT (23U)
  38769. #define USDHC_SYS_CTRL_IPP_RST_N(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_IPP_RST_N_SHIFT)) & USDHC_SYS_CTRL_IPP_RST_N_MASK)
  38770. #define USDHC_SYS_CTRL_RSTA_MASK (0x1000000U)
  38771. #define USDHC_SYS_CTRL_RSTA_SHIFT (24U)
  38772. #define USDHC_SYS_CTRL_RSTA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_RSTA_SHIFT)) & USDHC_SYS_CTRL_RSTA_MASK)
  38773. #define USDHC_SYS_CTRL_RSTC_MASK (0x2000000U)
  38774. #define USDHC_SYS_CTRL_RSTC_SHIFT (25U)
  38775. #define USDHC_SYS_CTRL_RSTC(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_RSTC_SHIFT)) & USDHC_SYS_CTRL_RSTC_MASK)
  38776. #define USDHC_SYS_CTRL_RSTD_MASK (0x4000000U)
  38777. #define USDHC_SYS_CTRL_RSTD_SHIFT (26U)
  38778. #define USDHC_SYS_CTRL_RSTD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_RSTD_SHIFT)) & USDHC_SYS_CTRL_RSTD_MASK)
  38779. #define USDHC_SYS_CTRL_INITA_MASK (0x8000000U)
  38780. #define USDHC_SYS_CTRL_INITA_SHIFT (27U)
  38781. #define USDHC_SYS_CTRL_INITA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_INITA_SHIFT)) & USDHC_SYS_CTRL_INITA_MASK)
  38782. #define USDHC_SYS_CTRL_RSTT_MASK (0x10000000U)
  38783. #define USDHC_SYS_CTRL_RSTT_SHIFT (28U)
  38784. #define USDHC_SYS_CTRL_RSTT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_RSTT_SHIFT)) & USDHC_SYS_CTRL_RSTT_MASK)
  38785. /*! @name INT_STATUS - Interrupt Status */
  38786. #define USDHC_INT_STATUS_CC_MASK (0x1U)
  38787. #define USDHC_INT_STATUS_CC_SHIFT (0U)
  38788. #define USDHC_INT_STATUS_CC(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CC_SHIFT)) & USDHC_INT_STATUS_CC_MASK)
  38789. #define USDHC_INT_STATUS_TC_MASK (0x2U)
  38790. #define USDHC_INT_STATUS_TC_SHIFT (1U)
  38791. #define USDHC_INT_STATUS_TC(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_TC_SHIFT)) & USDHC_INT_STATUS_TC_MASK)
  38792. #define USDHC_INT_STATUS_BGE_MASK (0x4U)
  38793. #define USDHC_INT_STATUS_BGE_SHIFT (2U)
  38794. #define USDHC_INT_STATUS_BGE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_BGE_SHIFT)) & USDHC_INT_STATUS_BGE_MASK)
  38795. #define USDHC_INT_STATUS_DINT_MASK (0x8U)
  38796. #define USDHC_INT_STATUS_DINT_SHIFT (3U)
  38797. #define USDHC_INT_STATUS_DINT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DINT_SHIFT)) & USDHC_INT_STATUS_DINT_MASK)
  38798. #define USDHC_INT_STATUS_BWR_MASK (0x10U)
  38799. #define USDHC_INT_STATUS_BWR_SHIFT (4U)
  38800. #define USDHC_INT_STATUS_BWR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_BWR_SHIFT)) & USDHC_INT_STATUS_BWR_MASK)
  38801. #define USDHC_INT_STATUS_BRR_MASK (0x20U)
  38802. #define USDHC_INT_STATUS_BRR_SHIFT (5U)
  38803. #define USDHC_INT_STATUS_BRR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_BRR_SHIFT)) & USDHC_INT_STATUS_BRR_MASK)
  38804. #define USDHC_INT_STATUS_CINS_MASK (0x40U)
  38805. #define USDHC_INT_STATUS_CINS_SHIFT (6U)
  38806. #define USDHC_INT_STATUS_CINS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CINS_SHIFT)) & USDHC_INT_STATUS_CINS_MASK)
  38807. #define USDHC_INT_STATUS_CRM_MASK (0x80U)
  38808. #define USDHC_INT_STATUS_CRM_SHIFT (7U)
  38809. #define USDHC_INT_STATUS_CRM(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CRM_SHIFT)) & USDHC_INT_STATUS_CRM_MASK)
  38810. #define USDHC_INT_STATUS_CINT_MASK (0x100U)
  38811. #define USDHC_INT_STATUS_CINT_SHIFT (8U)
  38812. #define USDHC_INT_STATUS_CINT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CINT_SHIFT)) & USDHC_INT_STATUS_CINT_MASK)
  38813. #define USDHC_INT_STATUS_RTE_MASK (0x1000U)
  38814. #define USDHC_INT_STATUS_RTE_SHIFT (12U)
  38815. #define USDHC_INT_STATUS_RTE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_RTE_SHIFT)) & USDHC_INT_STATUS_RTE_MASK)
  38816. #define USDHC_INT_STATUS_TP_MASK (0x4000U)
  38817. #define USDHC_INT_STATUS_TP_SHIFT (14U)
  38818. #define USDHC_INT_STATUS_TP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_TP_SHIFT)) & USDHC_INT_STATUS_TP_MASK)
  38819. #define USDHC_INT_STATUS_CTOE_MASK (0x10000U)
  38820. #define USDHC_INT_STATUS_CTOE_SHIFT (16U)
  38821. #define USDHC_INT_STATUS_CTOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CTOE_SHIFT)) & USDHC_INT_STATUS_CTOE_MASK)
  38822. #define USDHC_INT_STATUS_CCE_MASK (0x20000U)
  38823. #define USDHC_INT_STATUS_CCE_SHIFT (17U)
  38824. #define USDHC_INT_STATUS_CCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CCE_SHIFT)) & USDHC_INT_STATUS_CCE_MASK)
  38825. #define USDHC_INT_STATUS_CEBE_MASK (0x40000U)
  38826. #define USDHC_INT_STATUS_CEBE_SHIFT (18U)
  38827. #define USDHC_INT_STATUS_CEBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CEBE_SHIFT)) & USDHC_INT_STATUS_CEBE_MASK)
  38828. #define USDHC_INT_STATUS_CIE_MASK (0x80000U)
  38829. #define USDHC_INT_STATUS_CIE_SHIFT (19U)
  38830. #define USDHC_INT_STATUS_CIE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CIE_SHIFT)) & USDHC_INT_STATUS_CIE_MASK)
  38831. #define USDHC_INT_STATUS_DTOE_MASK (0x100000U)
  38832. #define USDHC_INT_STATUS_DTOE_SHIFT (20U)
  38833. #define USDHC_INT_STATUS_DTOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DTOE_SHIFT)) & USDHC_INT_STATUS_DTOE_MASK)
  38834. #define USDHC_INT_STATUS_DCE_MASK (0x200000U)
  38835. #define USDHC_INT_STATUS_DCE_SHIFT (21U)
  38836. #define USDHC_INT_STATUS_DCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DCE_SHIFT)) & USDHC_INT_STATUS_DCE_MASK)
  38837. #define USDHC_INT_STATUS_DEBE_MASK (0x400000U)
  38838. #define USDHC_INT_STATUS_DEBE_SHIFT (22U)
  38839. #define USDHC_INT_STATUS_DEBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DEBE_SHIFT)) & USDHC_INT_STATUS_DEBE_MASK)
  38840. #define USDHC_INT_STATUS_AC12E_MASK (0x1000000U)
  38841. #define USDHC_INT_STATUS_AC12E_SHIFT (24U)
  38842. #define USDHC_INT_STATUS_AC12E(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_AC12E_SHIFT)) & USDHC_INT_STATUS_AC12E_MASK)
  38843. #define USDHC_INT_STATUS_TNE_MASK (0x4000000U)
  38844. #define USDHC_INT_STATUS_TNE_SHIFT (26U)
  38845. #define USDHC_INT_STATUS_TNE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_TNE_SHIFT)) & USDHC_INT_STATUS_TNE_MASK)
  38846. #define USDHC_INT_STATUS_DMAE_MASK (0x10000000U)
  38847. #define USDHC_INT_STATUS_DMAE_SHIFT (28U)
  38848. #define USDHC_INT_STATUS_DMAE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DMAE_SHIFT)) & USDHC_INT_STATUS_DMAE_MASK)
  38849. /*! @name INT_STATUS_EN - Interrupt Status Enable */
  38850. #define USDHC_INT_STATUS_EN_CCSEN_MASK (0x1U)
  38851. #define USDHC_INT_STATUS_EN_CCSEN_SHIFT (0U)
  38852. #define USDHC_INT_STATUS_EN_CCSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CCSEN_SHIFT)) & USDHC_INT_STATUS_EN_CCSEN_MASK)
  38853. #define USDHC_INT_STATUS_EN_TCSEN_MASK (0x2U)
  38854. #define USDHC_INT_STATUS_EN_TCSEN_SHIFT (1U)
  38855. #define USDHC_INT_STATUS_EN_TCSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_TCSEN_SHIFT)) & USDHC_INT_STATUS_EN_TCSEN_MASK)
  38856. #define USDHC_INT_STATUS_EN_BGESEN_MASK (0x4U)
  38857. #define USDHC_INT_STATUS_EN_BGESEN_SHIFT (2U)
  38858. #define USDHC_INT_STATUS_EN_BGESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_BGESEN_SHIFT)) & USDHC_INT_STATUS_EN_BGESEN_MASK)
  38859. #define USDHC_INT_STATUS_EN_DINTSEN_MASK (0x8U)
  38860. #define USDHC_INT_STATUS_EN_DINTSEN_SHIFT (3U)
  38861. #define USDHC_INT_STATUS_EN_DINTSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DINTSEN_SHIFT)) & USDHC_INT_STATUS_EN_DINTSEN_MASK)
  38862. #define USDHC_INT_STATUS_EN_BWRSEN_MASK (0x10U)
  38863. #define USDHC_INT_STATUS_EN_BWRSEN_SHIFT (4U)
  38864. #define USDHC_INT_STATUS_EN_BWRSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_BWRSEN_SHIFT)) & USDHC_INT_STATUS_EN_BWRSEN_MASK)
  38865. #define USDHC_INT_STATUS_EN_BRRSEN_MASK (0x20U)
  38866. #define USDHC_INT_STATUS_EN_BRRSEN_SHIFT (5U)
  38867. #define USDHC_INT_STATUS_EN_BRRSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_BRRSEN_SHIFT)) & USDHC_INT_STATUS_EN_BRRSEN_MASK)
  38868. #define USDHC_INT_STATUS_EN_CINSSEN_MASK (0x40U)
  38869. #define USDHC_INT_STATUS_EN_CINSSEN_SHIFT (6U)
  38870. #define USDHC_INT_STATUS_EN_CINSSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CINSSEN_SHIFT)) & USDHC_INT_STATUS_EN_CINSSEN_MASK)
  38871. #define USDHC_INT_STATUS_EN_CRMSEN_MASK (0x80U)
  38872. #define USDHC_INT_STATUS_EN_CRMSEN_SHIFT (7U)
  38873. #define USDHC_INT_STATUS_EN_CRMSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CRMSEN_SHIFT)) & USDHC_INT_STATUS_EN_CRMSEN_MASK)
  38874. #define USDHC_INT_STATUS_EN_CINTSEN_MASK (0x100U)
  38875. #define USDHC_INT_STATUS_EN_CINTSEN_SHIFT (8U)
  38876. #define USDHC_INT_STATUS_EN_CINTSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CINTSEN_SHIFT)) & USDHC_INT_STATUS_EN_CINTSEN_MASK)
  38877. #define USDHC_INT_STATUS_EN_RTESEN_MASK (0x1000U)
  38878. #define USDHC_INT_STATUS_EN_RTESEN_SHIFT (12U)
  38879. #define USDHC_INT_STATUS_EN_RTESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_RTESEN_SHIFT)) & USDHC_INT_STATUS_EN_RTESEN_MASK)
  38880. #define USDHC_INT_STATUS_EN_TPSEN_MASK (0x4000U)
  38881. #define USDHC_INT_STATUS_EN_TPSEN_SHIFT (14U)
  38882. #define USDHC_INT_STATUS_EN_TPSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_TPSEN_SHIFT)) & USDHC_INT_STATUS_EN_TPSEN_MASK)
  38883. #define USDHC_INT_STATUS_EN_CTOESEN_MASK (0x10000U)
  38884. #define USDHC_INT_STATUS_EN_CTOESEN_SHIFT (16U)
  38885. #define USDHC_INT_STATUS_EN_CTOESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CTOESEN_SHIFT)) & USDHC_INT_STATUS_EN_CTOESEN_MASK)
  38886. #define USDHC_INT_STATUS_EN_CCESEN_MASK (0x20000U)
  38887. #define USDHC_INT_STATUS_EN_CCESEN_SHIFT (17U)
  38888. #define USDHC_INT_STATUS_EN_CCESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CCESEN_SHIFT)) & USDHC_INT_STATUS_EN_CCESEN_MASK)
  38889. #define USDHC_INT_STATUS_EN_CEBESEN_MASK (0x40000U)
  38890. #define USDHC_INT_STATUS_EN_CEBESEN_SHIFT (18U)
  38891. #define USDHC_INT_STATUS_EN_CEBESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CEBESEN_SHIFT)) & USDHC_INT_STATUS_EN_CEBESEN_MASK)
  38892. #define USDHC_INT_STATUS_EN_CIESEN_MASK (0x80000U)
  38893. #define USDHC_INT_STATUS_EN_CIESEN_SHIFT (19U)
  38894. #define USDHC_INT_STATUS_EN_CIESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CIESEN_SHIFT)) & USDHC_INT_STATUS_EN_CIESEN_MASK)
  38895. #define USDHC_INT_STATUS_EN_DTOESEN_MASK (0x100000U)
  38896. #define USDHC_INT_STATUS_EN_DTOESEN_SHIFT (20U)
  38897. #define USDHC_INT_STATUS_EN_DTOESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DTOESEN_SHIFT)) & USDHC_INT_STATUS_EN_DTOESEN_MASK)
  38898. #define USDHC_INT_STATUS_EN_DCESEN_MASK (0x200000U)
  38899. #define USDHC_INT_STATUS_EN_DCESEN_SHIFT (21U)
  38900. #define USDHC_INT_STATUS_EN_DCESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DCESEN_SHIFT)) & USDHC_INT_STATUS_EN_DCESEN_MASK)
  38901. #define USDHC_INT_STATUS_EN_DEBESEN_MASK (0x400000U)
  38902. #define USDHC_INT_STATUS_EN_DEBESEN_SHIFT (22U)
  38903. #define USDHC_INT_STATUS_EN_DEBESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DEBESEN_SHIFT)) & USDHC_INT_STATUS_EN_DEBESEN_MASK)
  38904. #define USDHC_INT_STATUS_EN_AC12ESEN_MASK (0x1000000U)
  38905. #define USDHC_INT_STATUS_EN_AC12ESEN_SHIFT (24U)
  38906. #define USDHC_INT_STATUS_EN_AC12ESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_AC12ESEN_SHIFT)) & USDHC_INT_STATUS_EN_AC12ESEN_MASK)
  38907. #define USDHC_INT_STATUS_EN_TNESEN_MASK (0x4000000U)
  38908. #define USDHC_INT_STATUS_EN_TNESEN_SHIFT (26U)
  38909. #define USDHC_INT_STATUS_EN_TNESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_TNESEN_SHIFT)) & USDHC_INT_STATUS_EN_TNESEN_MASK)
  38910. #define USDHC_INT_STATUS_EN_DMAESEN_MASK (0x10000000U)
  38911. #define USDHC_INT_STATUS_EN_DMAESEN_SHIFT (28U)
  38912. #define USDHC_INT_STATUS_EN_DMAESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DMAESEN_SHIFT)) & USDHC_INT_STATUS_EN_DMAESEN_MASK)
  38913. /*! @name INT_SIGNAL_EN - Interrupt Signal Enable */
  38914. #define USDHC_INT_SIGNAL_EN_CCIEN_MASK (0x1U)
  38915. #define USDHC_INT_SIGNAL_EN_CCIEN_SHIFT (0U)
  38916. #define USDHC_INT_SIGNAL_EN_CCIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CCIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CCIEN_MASK)
  38917. #define USDHC_INT_SIGNAL_EN_TCIEN_MASK (0x2U)
  38918. #define USDHC_INT_SIGNAL_EN_TCIEN_SHIFT (1U)
  38919. #define USDHC_INT_SIGNAL_EN_TCIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_TCIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_TCIEN_MASK)
  38920. #define USDHC_INT_SIGNAL_EN_BGEIEN_MASK (0x4U)
  38921. #define USDHC_INT_SIGNAL_EN_BGEIEN_SHIFT (2U)
  38922. #define USDHC_INT_SIGNAL_EN_BGEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_BGEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_BGEIEN_MASK)
  38923. #define USDHC_INT_SIGNAL_EN_DINTIEN_MASK (0x8U)
  38924. #define USDHC_INT_SIGNAL_EN_DINTIEN_SHIFT (3U)
  38925. #define USDHC_INT_SIGNAL_EN_DINTIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DINTIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DINTIEN_MASK)
  38926. #define USDHC_INT_SIGNAL_EN_BWRIEN_MASK (0x10U)
  38927. #define USDHC_INT_SIGNAL_EN_BWRIEN_SHIFT (4U)
  38928. #define USDHC_INT_SIGNAL_EN_BWRIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_BWRIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_BWRIEN_MASK)
  38929. #define USDHC_INT_SIGNAL_EN_BRRIEN_MASK (0x20U)
  38930. #define USDHC_INT_SIGNAL_EN_BRRIEN_SHIFT (5U)
  38931. #define USDHC_INT_SIGNAL_EN_BRRIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_BRRIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_BRRIEN_MASK)
  38932. #define USDHC_INT_SIGNAL_EN_CINSIEN_MASK (0x40U)
  38933. #define USDHC_INT_SIGNAL_EN_CINSIEN_SHIFT (6U)
  38934. #define USDHC_INT_SIGNAL_EN_CINSIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CINSIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CINSIEN_MASK)
  38935. #define USDHC_INT_SIGNAL_EN_CRMIEN_MASK (0x80U)
  38936. #define USDHC_INT_SIGNAL_EN_CRMIEN_SHIFT (7U)
  38937. #define USDHC_INT_SIGNAL_EN_CRMIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CRMIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CRMIEN_MASK)
  38938. #define USDHC_INT_SIGNAL_EN_CINTIEN_MASK (0x100U)
  38939. #define USDHC_INT_SIGNAL_EN_CINTIEN_SHIFT (8U)
  38940. #define USDHC_INT_SIGNAL_EN_CINTIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CINTIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CINTIEN_MASK)
  38941. #define USDHC_INT_SIGNAL_EN_RTEIEN_MASK (0x1000U)
  38942. #define USDHC_INT_SIGNAL_EN_RTEIEN_SHIFT (12U)
  38943. #define USDHC_INT_SIGNAL_EN_RTEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_RTEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_RTEIEN_MASK)
  38944. #define USDHC_INT_SIGNAL_EN_TPIEN_MASK (0x4000U)
  38945. #define USDHC_INT_SIGNAL_EN_TPIEN_SHIFT (14U)
  38946. #define USDHC_INT_SIGNAL_EN_TPIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_TPIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_TPIEN_MASK)
  38947. #define USDHC_INT_SIGNAL_EN_CTOEIEN_MASK (0x10000U)
  38948. #define USDHC_INT_SIGNAL_EN_CTOEIEN_SHIFT (16U)
  38949. #define USDHC_INT_SIGNAL_EN_CTOEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CTOEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CTOEIEN_MASK)
  38950. #define USDHC_INT_SIGNAL_EN_CCEIEN_MASK (0x20000U)
  38951. #define USDHC_INT_SIGNAL_EN_CCEIEN_SHIFT (17U)
  38952. #define USDHC_INT_SIGNAL_EN_CCEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CCEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CCEIEN_MASK)
  38953. #define USDHC_INT_SIGNAL_EN_CEBEIEN_MASK (0x40000U)
  38954. #define USDHC_INT_SIGNAL_EN_CEBEIEN_SHIFT (18U)
  38955. #define USDHC_INT_SIGNAL_EN_CEBEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CEBEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CEBEIEN_MASK)
  38956. #define USDHC_INT_SIGNAL_EN_CIEIEN_MASK (0x80000U)
  38957. #define USDHC_INT_SIGNAL_EN_CIEIEN_SHIFT (19U)
  38958. #define USDHC_INT_SIGNAL_EN_CIEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CIEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CIEIEN_MASK)
  38959. #define USDHC_INT_SIGNAL_EN_DTOEIEN_MASK (0x100000U)
  38960. #define USDHC_INT_SIGNAL_EN_DTOEIEN_SHIFT (20U)
  38961. #define USDHC_INT_SIGNAL_EN_DTOEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DTOEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DTOEIEN_MASK)
  38962. #define USDHC_INT_SIGNAL_EN_DCEIEN_MASK (0x200000U)
  38963. #define USDHC_INT_SIGNAL_EN_DCEIEN_SHIFT (21U)
  38964. #define USDHC_INT_SIGNAL_EN_DCEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DCEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DCEIEN_MASK)
  38965. #define USDHC_INT_SIGNAL_EN_DEBEIEN_MASK (0x400000U)
  38966. #define USDHC_INT_SIGNAL_EN_DEBEIEN_SHIFT (22U)
  38967. #define USDHC_INT_SIGNAL_EN_DEBEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DEBEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DEBEIEN_MASK)
  38968. #define USDHC_INT_SIGNAL_EN_AC12EIEN_MASK (0x1000000U)
  38969. #define USDHC_INT_SIGNAL_EN_AC12EIEN_SHIFT (24U)
  38970. #define USDHC_INT_SIGNAL_EN_AC12EIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_AC12EIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_AC12EIEN_MASK)
  38971. #define USDHC_INT_SIGNAL_EN_TNEIEN_MASK (0x4000000U)
  38972. #define USDHC_INT_SIGNAL_EN_TNEIEN_SHIFT (26U)
  38973. #define USDHC_INT_SIGNAL_EN_TNEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_TNEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_TNEIEN_MASK)
  38974. #define USDHC_INT_SIGNAL_EN_DMAEIEN_MASK (0x10000000U)
  38975. #define USDHC_INT_SIGNAL_EN_DMAEIEN_SHIFT (28U)
  38976. #define USDHC_INT_SIGNAL_EN_DMAEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DMAEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DMAEIEN_MASK)
  38977. /*! @name AUTOCMD12_ERR_STATUS - Auto CMD12 Error Status */
  38978. #define USDHC_AUTOCMD12_ERR_STATUS_AC12NE_MASK (0x1U)
  38979. #define USDHC_AUTOCMD12_ERR_STATUS_AC12NE_SHIFT (0U)
  38980. #define USDHC_AUTOCMD12_ERR_STATUS_AC12NE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12NE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12NE_MASK)
  38981. #define USDHC_AUTOCMD12_ERR_STATUS_AC12TOE_MASK (0x2U)
  38982. #define USDHC_AUTOCMD12_ERR_STATUS_AC12TOE_SHIFT (1U)
  38983. #define USDHC_AUTOCMD12_ERR_STATUS_AC12TOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12TOE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12TOE_MASK)
  38984. #define USDHC_AUTOCMD12_ERR_STATUS_AC12EBE_MASK (0x4U)
  38985. #define USDHC_AUTOCMD12_ERR_STATUS_AC12EBE_SHIFT (2U)
  38986. #define USDHC_AUTOCMD12_ERR_STATUS_AC12EBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12EBE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12EBE_MASK)
  38987. #define USDHC_AUTOCMD12_ERR_STATUS_AC12CE_MASK (0x8U)
  38988. #define USDHC_AUTOCMD12_ERR_STATUS_AC12CE_SHIFT (3U)
  38989. #define USDHC_AUTOCMD12_ERR_STATUS_AC12CE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12CE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12CE_MASK)
  38990. #define USDHC_AUTOCMD12_ERR_STATUS_AC12IE_MASK (0x10U)
  38991. #define USDHC_AUTOCMD12_ERR_STATUS_AC12IE_SHIFT (4U)
  38992. #define USDHC_AUTOCMD12_ERR_STATUS_AC12IE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12IE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12IE_MASK)
  38993. #define USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E_MASK (0x80U)
  38994. #define USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E_SHIFT (7U)
  38995. #define USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E_MASK)
  38996. #define USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING_MASK (0x400000U)
  38997. #define USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING_SHIFT (22U)
  38998. #define USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING_MASK)
  38999. #define USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL_MASK (0x800000U)
  39000. #define USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL_SHIFT (23U)
  39001. #define USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL_MASK)
  39002. /*! @name HOST_CTRL_CAP - Host Controller Capabilities */
  39003. #define USDHC_HOST_CTRL_CAP_SDR50_SUPPORT_MASK (0x1U)
  39004. #define USDHC_HOST_CTRL_CAP_SDR50_SUPPORT_SHIFT (0U)
  39005. #define USDHC_HOST_CTRL_CAP_SDR50_SUPPORT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_SDR50_SUPPORT_SHIFT)) & USDHC_HOST_CTRL_CAP_SDR50_SUPPORT_MASK)
  39006. #define USDHC_HOST_CTRL_CAP_SDR104_SUPPORT_MASK (0x2U)
  39007. #define USDHC_HOST_CTRL_CAP_SDR104_SUPPORT_SHIFT (1U)
  39008. #define USDHC_HOST_CTRL_CAP_SDR104_SUPPORT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_SDR104_SUPPORT_SHIFT)) & USDHC_HOST_CTRL_CAP_SDR104_SUPPORT_MASK)
  39009. #define USDHC_HOST_CTRL_CAP_DDR50_SUPPORT_MASK (0x4U)
  39010. #define USDHC_HOST_CTRL_CAP_DDR50_SUPPORT_SHIFT (2U)
  39011. #define USDHC_HOST_CTRL_CAP_DDR50_SUPPORT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_DDR50_SUPPORT_SHIFT)) & USDHC_HOST_CTRL_CAP_DDR50_SUPPORT_MASK)
  39012. #define USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING_MASK (0xF00U)
  39013. #define USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING_SHIFT (8U)
  39014. #define USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING_SHIFT)) & USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING_MASK)
  39015. #define USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50_MASK (0x2000U)
  39016. #define USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50_SHIFT (13U)
  39017. #define USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50_SHIFT)) & USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50_MASK)
  39018. #define USDHC_HOST_CTRL_CAP_RETUNING_MODE_MASK (0xC000U)
  39019. #define USDHC_HOST_CTRL_CAP_RETUNING_MODE_SHIFT (14U)
  39020. #define USDHC_HOST_CTRL_CAP_RETUNING_MODE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_RETUNING_MODE_SHIFT)) & USDHC_HOST_CTRL_CAP_RETUNING_MODE_MASK)
  39021. #define USDHC_HOST_CTRL_CAP_MBL_MASK (0x70000U)
  39022. #define USDHC_HOST_CTRL_CAP_MBL_SHIFT (16U)
  39023. #define USDHC_HOST_CTRL_CAP_MBL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_MBL_SHIFT)) & USDHC_HOST_CTRL_CAP_MBL_MASK)
  39024. #define USDHC_HOST_CTRL_CAP_ADMAS_MASK (0x100000U)
  39025. #define USDHC_HOST_CTRL_CAP_ADMAS_SHIFT (20U)
  39026. #define USDHC_HOST_CTRL_CAP_ADMAS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_ADMAS_SHIFT)) & USDHC_HOST_CTRL_CAP_ADMAS_MASK)
  39027. #define USDHC_HOST_CTRL_CAP_HSS_MASK (0x200000U)
  39028. #define USDHC_HOST_CTRL_CAP_HSS_SHIFT (21U)
  39029. #define USDHC_HOST_CTRL_CAP_HSS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_HSS_SHIFT)) & USDHC_HOST_CTRL_CAP_HSS_MASK)
  39030. #define USDHC_HOST_CTRL_CAP_DMAS_MASK (0x400000U)
  39031. #define USDHC_HOST_CTRL_CAP_DMAS_SHIFT (22U)
  39032. #define USDHC_HOST_CTRL_CAP_DMAS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_DMAS_SHIFT)) & USDHC_HOST_CTRL_CAP_DMAS_MASK)
  39033. #define USDHC_HOST_CTRL_CAP_SRS_MASK (0x800000U)
  39034. #define USDHC_HOST_CTRL_CAP_SRS_SHIFT (23U)
  39035. #define USDHC_HOST_CTRL_CAP_SRS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_SRS_SHIFT)) & USDHC_HOST_CTRL_CAP_SRS_MASK)
  39036. #define USDHC_HOST_CTRL_CAP_VS33_MASK (0x1000000U)
  39037. #define USDHC_HOST_CTRL_CAP_VS33_SHIFT (24U)
  39038. #define USDHC_HOST_CTRL_CAP_VS33(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_VS33_SHIFT)) & USDHC_HOST_CTRL_CAP_VS33_MASK)
  39039. #define USDHC_HOST_CTRL_CAP_VS30_MASK (0x2000000U)
  39040. #define USDHC_HOST_CTRL_CAP_VS30_SHIFT (25U)
  39041. #define USDHC_HOST_CTRL_CAP_VS30(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_VS30_SHIFT)) & USDHC_HOST_CTRL_CAP_VS30_MASK)
  39042. #define USDHC_HOST_CTRL_CAP_VS18_MASK (0x4000000U)
  39043. #define USDHC_HOST_CTRL_CAP_VS18_SHIFT (26U)
  39044. #define USDHC_HOST_CTRL_CAP_VS18(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_VS18_SHIFT)) & USDHC_HOST_CTRL_CAP_VS18_MASK)
  39045. /*! @name WTMK_LVL - Watermark Level */
  39046. #define USDHC_WTMK_LVL_RD_WML_MASK (0xFFU)
  39047. #define USDHC_WTMK_LVL_RD_WML_SHIFT (0U)
  39048. #define USDHC_WTMK_LVL_RD_WML(x) (((uint32_t)(((uint32_t)(x)) << USDHC_WTMK_LVL_RD_WML_SHIFT)) & USDHC_WTMK_LVL_RD_WML_MASK)
  39049. #define USDHC_WTMK_LVL_RD_BRST_LEN_MASK (0x1F00U)
  39050. #define USDHC_WTMK_LVL_RD_BRST_LEN_SHIFT (8U)
  39051. #define USDHC_WTMK_LVL_RD_BRST_LEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_WTMK_LVL_RD_BRST_LEN_SHIFT)) & USDHC_WTMK_LVL_RD_BRST_LEN_MASK)
  39052. #define USDHC_WTMK_LVL_WR_WML_MASK (0xFF0000U)
  39053. #define USDHC_WTMK_LVL_WR_WML_SHIFT (16U)
  39054. #define USDHC_WTMK_LVL_WR_WML(x) (((uint32_t)(((uint32_t)(x)) << USDHC_WTMK_LVL_WR_WML_SHIFT)) & USDHC_WTMK_LVL_WR_WML_MASK)
  39055. #define USDHC_WTMK_LVL_WR_BRST_LEN_MASK (0x1F000000U)
  39056. #define USDHC_WTMK_LVL_WR_BRST_LEN_SHIFT (24U)
  39057. #define USDHC_WTMK_LVL_WR_BRST_LEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_WTMK_LVL_WR_BRST_LEN_SHIFT)) & USDHC_WTMK_LVL_WR_BRST_LEN_MASK)
  39058. /*! @name MIX_CTRL - Mixer Control */
  39059. #define USDHC_MIX_CTRL_DMAEN_MASK (0x1U)
  39060. #define USDHC_MIX_CTRL_DMAEN_SHIFT (0U)
  39061. #define USDHC_MIX_CTRL_DMAEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_DMAEN_SHIFT)) & USDHC_MIX_CTRL_DMAEN_MASK)
  39062. #define USDHC_MIX_CTRL_BCEN_MASK (0x2U)
  39063. #define USDHC_MIX_CTRL_BCEN_SHIFT (1U)
  39064. #define USDHC_MIX_CTRL_BCEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_BCEN_SHIFT)) & USDHC_MIX_CTRL_BCEN_MASK)
  39065. #define USDHC_MIX_CTRL_AC12EN_MASK (0x4U)
  39066. #define USDHC_MIX_CTRL_AC12EN_SHIFT (2U)
  39067. #define USDHC_MIX_CTRL_AC12EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_AC12EN_SHIFT)) & USDHC_MIX_CTRL_AC12EN_MASK)
  39068. #define USDHC_MIX_CTRL_DDR_EN_MASK (0x8U)
  39069. #define USDHC_MIX_CTRL_DDR_EN_SHIFT (3U)
  39070. #define USDHC_MIX_CTRL_DDR_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_DDR_EN_SHIFT)) & USDHC_MIX_CTRL_DDR_EN_MASK)
  39071. #define USDHC_MIX_CTRL_DTDSEL_MASK (0x10U)
  39072. #define USDHC_MIX_CTRL_DTDSEL_SHIFT (4U)
  39073. #define USDHC_MIX_CTRL_DTDSEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_DTDSEL_SHIFT)) & USDHC_MIX_CTRL_DTDSEL_MASK)
  39074. #define USDHC_MIX_CTRL_MSBSEL_MASK (0x20U)
  39075. #define USDHC_MIX_CTRL_MSBSEL_SHIFT (5U)
  39076. #define USDHC_MIX_CTRL_MSBSEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_MSBSEL_SHIFT)) & USDHC_MIX_CTRL_MSBSEL_MASK)
  39077. #define USDHC_MIX_CTRL_NIBBLE_POS_MASK (0x40U)
  39078. #define USDHC_MIX_CTRL_NIBBLE_POS_SHIFT (6U)
  39079. #define USDHC_MIX_CTRL_NIBBLE_POS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_NIBBLE_POS_SHIFT)) & USDHC_MIX_CTRL_NIBBLE_POS_MASK)
  39080. #define USDHC_MIX_CTRL_AC23EN_MASK (0x80U)
  39081. #define USDHC_MIX_CTRL_AC23EN_SHIFT (7U)
  39082. #define USDHC_MIX_CTRL_AC23EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_AC23EN_SHIFT)) & USDHC_MIX_CTRL_AC23EN_MASK)
  39083. #define USDHC_MIX_CTRL_EXE_TUNE_MASK (0x400000U)
  39084. #define USDHC_MIX_CTRL_EXE_TUNE_SHIFT (22U)
  39085. #define USDHC_MIX_CTRL_EXE_TUNE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_EXE_TUNE_SHIFT)) & USDHC_MIX_CTRL_EXE_TUNE_MASK)
  39086. #define USDHC_MIX_CTRL_SMP_CLK_SEL_MASK (0x800000U)
  39087. #define USDHC_MIX_CTRL_SMP_CLK_SEL_SHIFT (23U)
  39088. #define USDHC_MIX_CTRL_SMP_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_SMP_CLK_SEL_SHIFT)) & USDHC_MIX_CTRL_SMP_CLK_SEL_MASK)
  39089. #define USDHC_MIX_CTRL_AUTO_TUNE_EN_MASK (0x1000000U)
  39090. #define USDHC_MIX_CTRL_AUTO_TUNE_EN_SHIFT (24U)
  39091. #define USDHC_MIX_CTRL_AUTO_TUNE_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_AUTO_TUNE_EN_SHIFT)) & USDHC_MIX_CTRL_AUTO_TUNE_EN_MASK)
  39092. #define USDHC_MIX_CTRL_FBCLK_SEL_MASK (0x2000000U)
  39093. #define USDHC_MIX_CTRL_FBCLK_SEL_SHIFT (25U)
  39094. #define USDHC_MIX_CTRL_FBCLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_FBCLK_SEL_SHIFT)) & USDHC_MIX_CTRL_FBCLK_SEL_MASK)
  39095. /*! @name FORCE_EVENT - Force Event */
  39096. #define USDHC_FORCE_EVENT_FEVTAC12NE_MASK (0x1U)
  39097. #define USDHC_FORCE_EVENT_FEVTAC12NE_SHIFT (0U)
  39098. #define USDHC_FORCE_EVENT_FEVTAC12NE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12NE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12NE_MASK)
  39099. #define USDHC_FORCE_EVENT_FEVTAC12TOE_MASK (0x2U)
  39100. #define USDHC_FORCE_EVENT_FEVTAC12TOE_SHIFT (1U)
  39101. #define USDHC_FORCE_EVENT_FEVTAC12TOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12TOE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12TOE_MASK)
  39102. #define USDHC_FORCE_EVENT_FEVTAC12CE_MASK (0x4U)
  39103. #define USDHC_FORCE_EVENT_FEVTAC12CE_SHIFT (2U)
  39104. #define USDHC_FORCE_EVENT_FEVTAC12CE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12CE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12CE_MASK)
  39105. #define USDHC_FORCE_EVENT_FEVTAC12EBE_MASK (0x8U)
  39106. #define USDHC_FORCE_EVENT_FEVTAC12EBE_SHIFT (3U)
  39107. #define USDHC_FORCE_EVENT_FEVTAC12EBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12EBE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12EBE_MASK)
  39108. #define USDHC_FORCE_EVENT_FEVTAC12IE_MASK (0x10U)
  39109. #define USDHC_FORCE_EVENT_FEVTAC12IE_SHIFT (4U)
  39110. #define USDHC_FORCE_EVENT_FEVTAC12IE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12IE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12IE_MASK)
  39111. #define USDHC_FORCE_EVENT_FEVTCNIBAC12E_MASK (0x80U)
  39112. #define USDHC_FORCE_EVENT_FEVTCNIBAC12E_SHIFT (7U)
  39113. #define USDHC_FORCE_EVENT_FEVTCNIBAC12E(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCNIBAC12E_SHIFT)) & USDHC_FORCE_EVENT_FEVTCNIBAC12E_MASK)
  39114. #define USDHC_FORCE_EVENT_FEVTCTOE_MASK (0x10000U)
  39115. #define USDHC_FORCE_EVENT_FEVTCTOE_SHIFT (16U)
  39116. #define USDHC_FORCE_EVENT_FEVTCTOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCTOE_SHIFT)) & USDHC_FORCE_EVENT_FEVTCTOE_MASK)
  39117. #define USDHC_FORCE_EVENT_FEVTCCE_MASK (0x20000U)
  39118. #define USDHC_FORCE_EVENT_FEVTCCE_SHIFT (17U)
  39119. #define USDHC_FORCE_EVENT_FEVTCCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCCE_SHIFT)) & USDHC_FORCE_EVENT_FEVTCCE_MASK)
  39120. #define USDHC_FORCE_EVENT_FEVTCEBE_MASK (0x40000U)
  39121. #define USDHC_FORCE_EVENT_FEVTCEBE_SHIFT (18U)
  39122. #define USDHC_FORCE_EVENT_FEVTCEBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCEBE_SHIFT)) & USDHC_FORCE_EVENT_FEVTCEBE_MASK)
  39123. #define USDHC_FORCE_EVENT_FEVTCIE_MASK (0x80000U)
  39124. #define USDHC_FORCE_EVENT_FEVTCIE_SHIFT (19U)
  39125. #define USDHC_FORCE_EVENT_FEVTCIE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCIE_SHIFT)) & USDHC_FORCE_EVENT_FEVTCIE_MASK)
  39126. #define USDHC_FORCE_EVENT_FEVTDTOE_MASK (0x100000U)
  39127. #define USDHC_FORCE_EVENT_FEVTDTOE_SHIFT (20U)
  39128. #define USDHC_FORCE_EVENT_FEVTDTOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTDTOE_SHIFT)) & USDHC_FORCE_EVENT_FEVTDTOE_MASK)
  39129. #define USDHC_FORCE_EVENT_FEVTDCE_MASK (0x200000U)
  39130. #define USDHC_FORCE_EVENT_FEVTDCE_SHIFT (21U)
  39131. #define USDHC_FORCE_EVENT_FEVTDCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTDCE_SHIFT)) & USDHC_FORCE_EVENT_FEVTDCE_MASK)
  39132. #define USDHC_FORCE_EVENT_FEVTDEBE_MASK (0x400000U)
  39133. #define USDHC_FORCE_EVENT_FEVTDEBE_SHIFT (22U)
  39134. #define USDHC_FORCE_EVENT_FEVTDEBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTDEBE_SHIFT)) & USDHC_FORCE_EVENT_FEVTDEBE_MASK)
  39135. #define USDHC_FORCE_EVENT_FEVTAC12E_MASK (0x1000000U)
  39136. #define USDHC_FORCE_EVENT_FEVTAC12E_SHIFT (24U)
  39137. #define USDHC_FORCE_EVENT_FEVTAC12E(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12E_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12E_MASK)
  39138. #define USDHC_FORCE_EVENT_FEVTTNE_MASK (0x4000000U)
  39139. #define USDHC_FORCE_EVENT_FEVTTNE_SHIFT (26U)
  39140. #define USDHC_FORCE_EVENT_FEVTTNE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTTNE_SHIFT)) & USDHC_FORCE_EVENT_FEVTTNE_MASK)
  39141. #define USDHC_FORCE_EVENT_FEVTDMAE_MASK (0x10000000U)
  39142. #define USDHC_FORCE_EVENT_FEVTDMAE_SHIFT (28U)
  39143. #define USDHC_FORCE_EVENT_FEVTDMAE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTDMAE_SHIFT)) & USDHC_FORCE_EVENT_FEVTDMAE_MASK)
  39144. #define USDHC_FORCE_EVENT_FEVTCINT_MASK (0x80000000U)
  39145. #define USDHC_FORCE_EVENT_FEVTCINT_SHIFT (31U)
  39146. #define USDHC_FORCE_EVENT_FEVTCINT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCINT_SHIFT)) & USDHC_FORCE_EVENT_FEVTCINT_MASK)
  39147. /*! @name ADMA_ERR_STATUS - ADMA Error Status Register */
  39148. #define USDHC_ADMA_ERR_STATUS_ADMAES_MASK (0x3U)
  39149. #define USDHC_ADMA_ERR_STATUS_ADMAES_SHIFT (0U)
  39150. #define USDHC_ADMA_ERR_STATUS_ADMAES(x) (((uint32_t)(((uint32_t)(x)) << USDHC_ADMA_ERR_STATUS_ADMAES_SHIFT)) & USDHC_ADMA_ERR_STATUS_ADMAES_MASK)
  39151. #define USDHC_ADMA_ERR_STATUS_ADMALME_MASK (0x4U)
  39152. #define USDHC_ADMA_ERR_STATUS_ADMALME_SHIFT (2U)
  39153. #define USDHC_ADMA_ERR_STATUS_ADMALME(x) (((uint32_t)(((uint32_t)(x)) << USDHC_ADMA_ERR_STATUS_ADMALME_SHIFT)) & USDHC_ADMA_ERR_STATUS_ADMALME_MASK)
  39154. #define USDHC_ADMA_ERR_STATUS_ADMADCE_MASK (0x8U)
  39155. #define USDHC_ADMA_ERR_STATUS_ADMADCE_SHIFT (3U)
  39156. #define USDHC_ADMA_ERR_STATUS_ADMADCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_ADMA_ERR_STATUS_ADMADCE_SHIFT)) & USDHC_ADMA_ERR_STATUS_ADMADCE_MASK)
  39157. /*! @name ADMA_SYS_ADDR - ADMA System Address */
  39158. #define USDHC_ADMA_SYS_ADDR_ADS_ADDR_MASK (0xFFFFFFFCU)
  39159. #define USDHC_ADMA_SYS_ADDR_ADS_ADDR_SHIFT (2U)
  39160. #define USDHC_ADMA_SYS_ADDR_ADS_ADDR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_ADMA_SYS_ADDR_ADS_ADDR_SHIFT)) & USDHC_ADMA_SYS_ADDR_ADS_ADDR_MASK)
  39161. /*! @name DLL_CTRL - DLL (Delay Line) Control */
  39162. #define USDHC_DLL_CTRL_DLL_CTRL_ENABLE_MASK (0x1U)
  39163. #define USDHC_DLL_CTRL_DLL_CTRL_ENABLE_SHIFT (0U)
  39164. #define USDHC_DLL_CTRL_DLL_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_ENABLE_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_ENABLE_MASK)
  39165. #define USDHC_DLL_CTRL_DLL_CTRL_RESET_MASK (0x2U)
  39166. #define USDHC_DLL_CTRL_DLL_CTRL_RESET_SHIFT (1U)
  39167. #define USDHC_DLL_CTRL_DLL_CTRL_RESET(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_RESET_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_RESET_MASK)
  39168. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD_MASK (0x4U)
  39169. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD_SHIFT (2U)
  39170. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD_MASK)
  39171. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0_MASK (0x78U)
  39172. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0_SHIFT (3U)
  39173. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0_MASK)
  39174. #define USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE_MASK (0x80U)
  39175. #define USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE_SHIFT (7U)
  39176. #define USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE_MASK)
  39177. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_MASK (0x100U)
  39178. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_SHIFT (8U)
  39179. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_MASK)
  39180. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL_MASK (0xFE00U)
  39181. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL_SHIFT (9U)
  39182. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL_MASK)
  39183. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1_MASK (0x70000U)
  39184. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1_SHIFT (16U)
  39185. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1_MASK)
  39186. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT_MASK (0xFF00000U)
  39187. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT_SHIFT (20U)
  39188. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT_MASK)
  39189. #define USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT_MASK (0xF0000000U)
  39190. #define USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT_SHIFT (28U)
  39191. #define USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT_MASK)
  39192. /*! @name DLL_STATUS - DLL Status */
  39193. #define USDHC_DLL_STATUS_DLL_STS_SLV_LOCK_MASK (0x1U)
  39194. #define USDHC_DLL_STATUS_DLL_STS_SLV_LOCK_SHIFT (0U)
  39195. #define USDHC_DLL_STATUS_DLL_STS_SLV_LOCK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_STATUS_DLL_STS_SLV_LOCK_SHIFT)) & USDHC_DLL_STATUS_DLL_STS_SLV_LOCK_MASK)
  39196. #define USDHC_DLL_STATUS_DLL_STS_REF_LOCK_MASK (0x2U)
  39197. #define USDHC_DLL_STATUS_DLL_STS_REF_LOCK_SHIFT (1U)
  39198. #define USDHC_DLL_STATUS_DLL_STS_REF_LOCK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_STATUS_DLL_STS_REF_LOCK_SHIFT)) & USDHC_DLL_STATUS_DLL_STS_REF_LOCK_MASK)
  39199. #define USDHC_DLL_STATUS_DLL_STS_SLV_SEL_MASK (0x1FCU)
  39200. #define USDHC_DLL_STATUS_DLL_STS_SLV_SEL_SHIFT (2U)
  39201. #define USDHC_DLL_STATUS_DLL_STS_SLV_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_STATUS_DLL_STS_SLV_SEL_SHIFT)) & USDHC_DLL_STATUS_DLL_STS_SLV_SEL_MASK)
  39202. #define USDHC_DLL_STATUS_DLL_STS_REF_SEL_MASK (0xFE00U)
  39203. #define USDHC_DLL_STATUS_DLL_STS_REF_SEL_SHIFT (9U)
  39204. #define USDHC_DLL_STATUS_DLL_STS_REF_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_STATUS_DLL_STS_REF_SEL_SHIFT)) & USDHC_DLL_STATUS_DLL_STS_REF_SEL_MASK)
  39205. /*! @name CLK_TUNE_CTRL_STATUS - CLK Tuning Control and Status */
  39206. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST_MASK (0xFU)
  39207. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST_SHIFT (0U)
  39208. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST_MASK)
  39209. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT_MASK (0xF0U)
  39210. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT_SHIFT (4U)
  39211. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT_MASK)
  39212. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE_MASK (0x7F00U)
  39213. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE_SHIFT (8U)
  39214. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE_MASK)
  39215. #define USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR_MASK (0x8000U)
  39216. #define USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR_SHIFT (15U)
  39217. #define USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR_MASK)
  39218. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST_MASK (0xF0000U)
  39219. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST_SHIFT (16U)
  39220. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST_MASK)
  39221. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT_MASK (0xF00000U)
  39222. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT_SHIFT (20U)
  39223. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT_MASK)
  39224. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE_MASK (0x7F000000U)
  39225. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE_SHIFT (24U)
  39226. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE_MASK)
  39227. #define USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR_MASK (0x80000000U)
  39228. #define USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR_SHIFT (31U)
  39229. #define USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR_MASK)
  39230. /*! @name VEND_SPEC - Vendor Specific Register */
  39231. #define USDHC_VEND_SPEC_EXT_DMA_EN_MASK (0x1U)
  39232. #define USDHC_VEND_SPEC_EXT_DMA_EN_SHIFT (0U)
  39233. #define USDHC_VEND_SPEC_EXT_DMA_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_EXT_DMA_EN_SHIFT)) & USDHC_VEND_SPEC_EXT_DMA_EN_MASK)
  39234. #define USDHC_VEND_SPEC_VSELECT_MASK (0x2U)
  39235. #define USDHC_VEND_SPEC_VSELECT_SHIFT (1U)
  39236. #define USDHC_VEND_SPEC_VSELECT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_VSELECT_SHIFT)) & USDHC_VEND_SPEC_VSELECT_MASK)
  39237. #define USDHC_VEND_SPEC_CONFLICT_CHK_EN_MASK (0x4U)
  39238. #define USDHC_VEND_SPEC_CONFLICT_CHK_EN_SHIFT (2U)
  39239. #define USDHC_VEND_SPEC_CONFLICT_CHK_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CONFLICT_CHK_EN_SHIFT)) & USDHC_VEND_SPEC_CONFLICT_CHK_EN_MASK)
  39240. #define USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN_MASK (0x8U)
  39241. #define USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN_SHIFT (3U)
  39242. #define USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN_SHIFT)) & USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN_MASK)
  39243. #define USDHC_VEND_SPEC_DAT3_CD_POL_MASK (0x10U)
  39244. #define USDHC_VEND_SPEC_DAT3_CD_POL_SHIFT (4U)
  39245. #define USDHC_VEND_SPEC_DAT3_CD_POL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_DAT3_CD_POL_SHIFT)) & USDHC_VEND_SPEC_DAT3_CD_POL_MASK)
  39246. #define USDHC_VEND_SPEC_CD_POL_MASK (0x20U)
  39247. #define USDHC_VEND_SPEC_CD_POL_SHIFT (5U)
  39248. #define USDHC_VEND_SPEC_CD_POL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CD_POL_SHIFT)) & USDHC_VEND_SPEC_CD_POL_MASK)
  39249. #define USDHC_VEND_SPEC_WP_POL_MASK (0x40U)
  39250. #define USDHC_VEND_SPEC_WP_POL_SHIFT (6U)
  39251. #define USDHC_VEND_SPEC_WP_POL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_WP_POL_SHIFT)) & USDHC_VEND_SPEC_WP_POL_MASK)
  39252. #define USDHC_VEND_SPEC_CLKONJ_IN_ABORT_MASK (0x80U)
  39253. #define USDHC_VEND_SPEC_CLKONJ_IN_ABORT_SHIFT (7U)
  39254. #define USDHC_VEND_SPEC_CLKONJ_IN_ABORT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CLKONJ_IN_ABORT_SHIFT)) & USDHC_VEND_SPEC_CLKONJ_IN_ABORT_MASK)
  39255. #define USDHC_VEND_SPEC_FRC_SDCLK_ON_MASK (0x100U)
  39256. #define USDHC_VEND_SPEC_FRC_SDCLK_ON_SHIFT (8U)
  39257. #define USDHC_VEND_SPEC_FRC_SDCLK_ON(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_FRC_SDCLK_ON_SHIFT)) & USDHC_VEND_SPEC_FRC_SDCLK_ON_MASK)
  39258. #define USDHC_VEND_SPEC_IPG_CLK_SOFT_EN_MASK (0x800U)
  39259. #define USDHC_VEND_SPEC_IPG_CLK_SOFT_EN_SHIFT (11U)
  39260. #define USDHC_VEND_SPEC_IPG_CLK_SOFT_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_IPG_CLK_SOFT_EN_SHIFT)) & USDHC_VEND_SPEC_IPG_CLK_SOFT_EN_MASK)
  39261. #define USDHC_VEND_SPEC_HCLK_SOFT_EN_MASK (0x1000U)
  39262. #define USDHC_VEND_SPEC_HCLK_SOFT_EN_SHIFT (12U)
  39263. #define USDHC_VEND_SPEC_HCLK_SOFT_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_HCLK_SOFT_EN_SHIFT)) & USDHC_VEND_SPEC_HCLK_SOFT_EN_MASK)
  39264. #define USDHC_VEND_SPEC_IPG_PERCLK_SOFT_EN_MASK (0x2000U)
  39265. #define USDHC_VEND_SPEC_IPG_PERCLK_SOFT_EN_SHIFT (13U)
  39266. #define USDHC_VEND_SPEC_IPG_PERCLK_SOFT_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_IPG_PERCLK_SOFT_EN_SHIFT)) & USDHC_VEND_SPEC_IPG_PERCLK_SOFT_EN_MASK)
  39267. #define USDHC_VEND_SPEC_CARD_CLK_SOFT_EN_MASK (0x4000U)
  39268. #define USDHC_VEND_SPEC_CARD_CLK_SOFT_EN_SHIFT (14U)
  39269. #define USDHC_VEND_SPEC_CARD_CLK_SOFT_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CARD_CLK_SOFT_EN_SHIFT)) & USDHC_VEND_SPEC_CARD_CLK_SOFT_EN_MASK)
  39270. #define USDHC_VEND_SPEC_CRC_CHK_DIS_MASK (0x8000U)
  39271. #define USDHC_VEND_SPEC_CRC_CHK_DIS_SHIFT (15U)
  39272. #define USDHC_VEND_SPEC_CRC_CHK_DIS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CRC_CHK_DIS_SHIFT)) & USDHC_VEND_SPEC_CRC_CHK_DIS_MASK)
  39273. #define USDHC_VEND_SPEC_INT_ST_VAL_MASK (0xFF0000U)
  39274. #define USDHC_VEND_SPEC_INT_ST_VAL_SHIFT (16U)
  39275. #define USDHC_VEND_SPEC_INT_ST_VAL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_INT_ST_VAL_SHIFT)) & USDHC_VEND_SPEC_INT_ST_VAL_MASK)
  39276. #define USDHC_VEND_SPEC_CMD_BYTE_EN_MASK (0x80000000U)
  39277. #define USDHC_VEND_SPEC_CMD_BYTE_EN_SHIFT (31U)
  39278. #define USDHC_VEND_SPEC_CMD_BYTE_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CMD_BYTE_EN_SHIFT)) & USDHC_VEND_SPEC_CMD_BYTE_EN_MASK)
  39279. /*! @name MMC_BOOT - MMC Boot Register */
  39280. #define USDHC_MMC_BOOT_DTOCV_ACK_MASK (0xFU)
  39281. #define USDHC_MMC_BOOT_DTOCV_ACK_SHIFT (0U)
  39282. #define USDHC_MMC_BOOT_DTOCV_ACK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_DTOCV_ACK_SHIFT)) & USDHC_MMC_BOOT_DTOCV_ACK_MASK)
  39283. #define USDHC_MMC_BOOT_BOOT_ACK_MASK (0x10U)
  39284. #define USDHC_MMC_BOOT_BOOT_ACK_SHIFT (4U)
  39285. #define USDHC_MMC_BOOT_BOOT_ACK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_BOOT_ACK_SHIFT)) & USDHC_MMC_BOOT_BOOT_ACK_MASK)
  39286. #define USDHC_MMC_BOOT_BOOT_MODE_MASK (0x20U)
  39287. #define USDHC_MMC_BOOT_BOOT_MODE_SHIFT (5U)
  39288. #define USDHC_MMC_BOOT_BOOT_MODE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_BOOT_MODE_SHIFT)) & USDHC_MMC_BOOT_BOOT_MODE_MASK)
  39289. #define USDHC_MMC_BOOT_BOOT_EN_MASK (0x40U)
  39290. #define USDHC_MMC_BOOT_BOOT_EN_SHIFT (6U)
  39291. #define USDHC_MMC_BOOT_BOOT_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_BOOT_EN_SHIFT)) & USDHC_MMC_BOOT_BOOT_EN_MASK)
  39292. #define USDHC_MMC_BOOT_AUTO_SABG_EN_MASK (0x80U)
  39293. #define USDHC_MMC_BOOT_AUTO_SABG_EN_SHIFT (7U)
  39294. #define USDHC_MMC_BOOT_AUTO_SABG_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_AUTO_SABG_EN_SHIFT)) & USDHC_MMC_BOOT_AUTO_SABG_EN_MASK)
  39295. #define USDHC_MMC_BOOT_DISABLE_TIME_OUT_MASK (0x100U)
  39296. #define USDHC_MMC_BOOT_DISABLE_TIME_OUT_SHIFT (8U)
  39297. #define USDHC_MMC_BOOT_DISABLE_TIME_OUT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_DISABLE_TIME_OUT_SHIFT)) & USDHC_MMC_BOOT_DISABLE_TIME_OUT_MASK)
  39298. #define USDHC_MMC_BOOT_BOOT_BLK_CNT_MASK (0xFFFF0000U)
  39299. #define USDHC_MMC_BOOT_BOOT_BLK_CNT_SHIFT (16U)
  39300. #define USDHC_MMC_BOOT_BOOT_BLK_CNT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_BOOT_BLK_CNT_SHIFT)) & USDHC_MMC_BOOT_BOOT_BLK_CNT_MASK)
  39301. /*! @name VEND_SPEC2 - Vendor Specific 2 Register */
  39302. #define USDHC_VEND_SPEC2_SDR104_TIMING_DIS_MASK (0x1U)
  39303. #define USDHC_VEND_SPEC2_SDR104_TIMING_DIS_SHIFT (0U)
  39304. #define USDHC_VEND_SPEC2_SDR104_TIMING_DIS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_SDR104_TIMING_DIS_SHIFT)) & USDHC_VEND_SPEC2_SDR104_TIMING_DIS_MASK)
  39305. #define USDHC_VEND_SPEC2_SDR104_OE_DIS_MASK (0x2U)
  39306. #define USDHC_VEND_SPEC2_SDR104_OE_DIS_SHIFT (1U)
  39307. #define USDHC_VEND_SPEC2_SDR104_OE_DIS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_SDR104_OE_DIS_SHIFT)) & USDHC_VEND_SPEC2_SDR104_OE_DIS_MASK)
  39308. #define USDHC_VEND_SPEC2_SDR104_NSD_DIS_MASK (0x4U)
  39309. #define USDHC_VEND_SPEC2_SDR104_NSD_DIS_SHIFT (2U)
  39310. #define USDHC_VEND_SPEC2_SDR104_NSD_DIS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_SDR104_NSD_DIS_SHIFT)) & USDHC_VEND_SPEC2_SDR104_NSD_DIS_MASK)
  39311. #define USDHC_VEND_SPEC2_CARD_INT_D3_TEST_MASK (0x8U)
  39312. #define USDHC_VEND_SPEC2_CARD_INT_D3_TEST_SHIFT (3U)
  39313. #define USDHC_VEND_SPEC2_CARD_INT_D3_TEST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_CARD_INT_D3_TEST_SHIFT)) & USDHC_VEND_SPEC2_CARD_INT_D3_TEST_MASK)
  39314. #define USDHC_VEND_SPEC2_TUNING_8bit_EN_MASK (0x10U)
  39315. #define USDHC_VEND_SPEC2_TUNING_8bit_EN_SHIFT (4U)
  39316. #define USDHC_VEND_SPEC2_TUNING_8bit_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_TUNING_8bit_EN_SHIFT)) & USDHC_VEND_SPEC2_TUNING_8bit_EN_MASK)
  39317. #define USDHC_VEND_SPEC2_TUNING_1bit_EN_MASK (0x20U)
  39318. #define USDHC_VEND_SPEC2_TUNING_1bit_EN_SHIFT (5U)
  39319. #define USDHC_VEND_SPEC2_TUNING_1bit_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_TUNING_1bit_EN_SHIFT)) & USDHC_VEND_SPEC2_TUNING_1bit_EN_MASK)
  39320. #define USDHC_VEND_SPEC2_TUNING_CMD_EN_MASK (0x40U)
  39321. #define USDHC_VEND_SPEC2_TUNING_CMD_EN_SHIFT (6U)
  39322. #define USDHC_VEND_SPEC2_TUNING_CMD_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_TUNING_CMD_EN_SHIFT)) & USDHC_VEND_SPEC2_TUNING_CMD_EN_MASK)
  39323. #define USDHC_VEND_SPEC2_CARD_INT_AUTO_CLR_DIS_MASK (0x80U)
  39324. #define USDHC_VEND_SPEC2_CARD_INT_AUTO_CLR_DIS_SHIFT (7U)
  39325. #define USDHC_VEND_SPEC2_CARD_INT_AUTO_CLR_DIS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_CARD_INT_AUTO_CLR_DIS_SHIFT)) & USDHC_VEND_SPEC2_CARD_INT_AUTO_CLR_DIS_MASK)
  39326. #define USDHC_VEND_SPEC2_ACMD23_ARGU2_EN_MASK (0x800000U)
  39327. #define USDHC_VEND_SPEC2_ACMD23_ARGU2_EN_SHIFT (23U)
  39328. #define USDHC_VEND_SPEC2_ACMD23_ARGU2_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_ACMD23_ARGU2_EN_SHIFT)) & USDHC_VEND_SPEC2_ACMD23_ARGU2_EN_MASK)
  39329. /*! @name TUNING_CTRL - Tuning Control Register */
  39330. #define USDHC_TUNING_CTRL_TUNING_START_TAP_MASK (0xFFU)
  39331. #define USDHC_TUNING_CTRL_TUNING_START_TAP_SHIFT (0U)
  39332. #define USDHC_TUNING_CTRL_TUNING_START_TAP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_TUNING_START_TAP_SHIFT)) & USDHC_TUNING_CTRL_TUNING_START_TAP_MASK)
  39333. #define USDHC_TUNING_CTRL_TUNING_COUNTER_MASK (0xFF00U)
  39334. #define USDHC_TUNING_CTRL_TUNING_COUNTER_SHIFT (8U)
  39335. #define USDHC_TUNING_CTRL_TUNING_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_TUNING_COUNTER_SHIFT)) & USDHC_TUNING_CTRL_TUNING_COUNTER_MASK)
  39336. #define USDHC_TUNING_CTRL_TUNING_STEP_MASK (0x70000U)
  39337. #define USDHC_TUNING_CTRL_TUNING_STEP_SHIFT (16U)
  39338. #define USDHC_TUNING_CTRL_TUNING_STEP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_TUNING_STEP_SHIFT)) & USDHC_TUNING_CTRL_TUNING_STEP_MASK)
  39339. #define USDHC_TUNING_CTRL_TUNING_WINDOW_MASK (0x700000U)
  39340. #define USDHC_TUNING_CTRL_TUNING_WINDOW_SHIFT (20U)
  39341. #define USDHC_TUNING_CTRL_TUNING_WINDOW(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_TUNING_WINDOW_SHIFT)) & USDHC_TUNING_CTRL_TUNING_WINDOW_MASK)
  39342. #define USDHC_TUNING_CTRL_STD_TUNING_EN_MASK (0x1000000U)
  39343. #define USDHC_TUNING_CTRL_STD_TUNING_EN_SHIFT (24U)
  39344. #define USDHC_TUNING_CTRL_STD_TUNING_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_STD_TUNING_EN_SHIFT)) & USDHC_TUNING_CTRL_STD_TUNING_EN_MASK)
  39345. /*!
  39346. * @}
  39347. */ /* end of group USDHC_Register_Masks */
  39348. /* USDHC - Peripheral instance base addresses */
  39349. /** Peripheral USDHC1 base address */
  39350. #define USDHC1_BASE (0x2190000u)
  39351. /** Peripheral USDHC1 base pointer */
  39352. #define USDHC1 ((USDHC_Type *)USDHC1_BASE)
  39353. /** Peripheral USDHC2 base address */
  39354. #define USDHC2_BASE (0x2194000u)
  39355. /** Peripheral USDHC2 base pointer */
  39356. #define USDHC2 ((USDHC_Type *)USDHC2_BASE)
  39357. /** Array initializer of USDHC peripheral base addresses */
  39358. #define USDHC_BASE_ADDRS { 0u, USDHC1_BASE, USDHC2_BASE }
  39359. /** Array initializer of USDHC peripheral base pointers */
  39360. #define USDHC_BASE_PTRS { (USDHC_Type *)0u, USDHC1, USDHC2 }
  39361. /** Interrupt vectors for the USDHC peripheral type */
  39362. #define USDHC_IRQS { NotAvail_IRQn, USDHC1_IRQn, USDHC2_IRQn }
  39363. /*!
  39364. * @}
  39365. */ /* end of group USDHC_Peripheral_Access_Layer */
  39366. /* ----------------------------------------------------------------------------
  39367. -- WDOG Peripheral Access Layer
  39368. ---------------------------------------------------------------------------- */
  39369. /*!
  39370. * @addtogroup WDOG_Peripheral_Access_Layer WDOG Peripheral Access Layer
  39371. * @{
  39372. */
  39373. /** WDOG - Register Layout Typedef */
  39374. typedef struct {
  39375. __IO uint16_t WCR; /**< Watchdog Control Register, offset: 0x0 */
  39376. __IO uint16_t WSR; /**< Watchdog Service Register, offset: 0x2 */
  39377. __I uint16_t WRSR; /**< Watchdog Reset Status Register, offset: 0x4 */
  39378. __IO uint16_t WICR; /**< Watchdog Interrupt Control Register, offset: 0x6 */
  39379. __IO uint16_t WMCR; /**< Watchdog Miscellaneous Control Register, offset: 0x8 */
  39380. } WDOG_Type;
  39381. /* ----------------------------------------------------------------------------
  39382. -- WDOG Register Masks
  39383. ---------------------------------------------------------------------------- */
  39384. /*!
  39385. * @addtogroup WDOG_Register_Masks WDOG Register Masks
  39386. * @{
  39387. */
  39388. /*! @name WCR - Watchdog Control Register */
  39389. #define WDOG_WCR_WDZST_MASK (0x1U)
  39390. #define WDOG_WCR_WDZST_SHIFT (0U)
  39391. #define WDOG_WCR_WDZST(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDZST_SHIFT)) & WDOG_WCR_WDZST_MASK)
  39392. #define WDOG_WCR_WDBG_MASK (0x2U)
  39393. #define WDOG_WCR_WDBG_SHIFT (1U)
  39394. #define WDOG_WCR_WDBG(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDBG_SHIFT)) & WDOG_WCR_WDBG_MASK)
  39395. #define WDOG_WCR_WDE_MASK (0x4U)
  39396. #define WDOG_WCR_WDE_SHIFT (2U)
  39397. #define WDOG_WCR_WDE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDE_SHIFT)) & WDOG_WCR_WDE_MASK)
  39398. #define WDOG_WCR_WDT_MASK (0x8U)
  39399. #define WDOG_WCR_WDT_SHIFT (3U)
  39400. #define WDOG_WCR_WDT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDT_SHIFT)) & WDOG_WCR_WDT_MASK)
  39401. #define WDOG_WCR_SRS_MASK (0x10U)
  39402. #define WDOG_WCR_SRS_SHIFT (4U)
  39403. #define WDOG_WCR_SRS(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_SRS_SHIFT)) & WDOG_WCR_SRS_MASK)
  39404. #define WDOG_WCR_WDA_MASK (0x20U)
  39405. #define WDOG_WCR_WDA_SHIFT (5U)
  39406. #define WDOG_WCR_WDA(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDA_SHIFT)) & WDOG_WCR_WDA_MASK)
  39407. #define WDOG_WCR_SRE_MASK (0x40U)
  39408. #define WDOG_WCR_SRE_SHIFT (6U)
  39409. #define WDOG_WCR_SRE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_SRE_SHIFT)) & WDOG_WCR_SRE_MASK)
  39410. #define WDOG_WCR_WDW_MASK (0x80U)
  39411. #define WDOG_WCR_WDW_SHIFT (7U)
  39412. #define WDOG_WCR_WDW(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDW_SHIFT)) & WDOG_WCR_WDW_MASK)
  39413. #define WDOG_WCR_WT_MASK (0xFF00U)
  39414. #define WDOG_WCR_WT_SHIFT (8U)
  39415. #define WDOG_WCR_WT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WT_SHIFT)) & WDOG_WCR_WT_MASK)
  39416. /*! @name WSR - Watchdog Service Register */
  39417. #define WDOG_WSR_WSR_MASK (0xFFFFU)
  39418. #define WDOG_WSR_WSR_SHIFT (0U)
  39419. #define WDOG_WSR_WSR(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WSR_WSR_SHIFT)) & WDOG_WSR_WSR_MASK)
  39420. /*! @name WRSR - Watchdog Reset Status Register */
  39421. #define WDOG_WRSR_SFTW_MASK (0x1U)
  39422. #define WDOG_WRSR_SFTW_SHIFT (0U)
  39423. #define WDOG_WRSR_SFTW(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WRSR_SFTW_SHIFT)) & WDOG_WRSR_SFTW_MASK)
  39424. #define WDOG_WRSR_TOUT_MASK (0x2U)
  39425. #define WDOG_WRSR_TOUT_SHIFT (1U)
  39426. #define WDOG_WRSR_TOUT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WRSR_TOUT_SHIFT)) & WDOG_WRSR_TOUT_MASK)
  39427. #define WDOG_WRSR_POR_MASK (0x10U)
  39428. #define WDOG_WRSR_POR_SHIFT (4U)
  39429. #define WDOG_WRSR_POR(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WRSR_POR_SHIFT)) & WDOG_WRSR_POR_MASK)
  39430. /*! @name WICR - Watchdog Interrupt Control Register */
  39431. #define WDOG_WICR_WICT_MASK (0xFFU)
  39432. #define WDOG_WICR_WICT_SHIFT (0U)
  39433. #define WDOG_WICR_WICT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WICR_WICT_SHIFT)) & WDOG_WICR_WICT_MASK)
  39434. #define WDOG_WICR_WTIS_MASK (0x4000U)
  39435. #define WDOG_WICR_WTIS_SHIFT (14U)
  39436. #define WDOG_WICR_WTIS(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WICR_WTIS_SHIFT)) & WDOG_WICR_WTIS_MASK)
  39437. #define WDOG_WICR_WIE_MASK (0x8000U)
  39438. #define WDOG_WICR_WIE_SHIFT (15U)
  39439. #define WDOG_WICR_WIE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WICR_WIE_SHIFT)) & WDOG_WICR_WIE_MASK)
  39440. /*! @name WMCR - Watchdog Miscellaneous Control Register */
  39441. #define WDOG_WMCR_PDE_MASK (0x1U)
  39442. #define WDOG_WMCR_PDE_SHIFT (0U)
  39443. #define WDOG_WMCR_PDE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WMCR_PDE_SHIFT)) & WDOG_WMCR_PDE_MASK)
  39444. /*!
  39445. * @}
  39446. */ /* end of group WDOG_Register_Masks */
  39447. /* WDOG - Peripheral instance base addresses */
  39448. /** Peripheral WDOG1 base address */
  39449. #define WDOG1_BASE (0x20BC000u)
  39450. /** Peripheral WDOG1 base pointer */
  39451. #define WDOG1 ((WDOG_Type *)WDOG1_BASE)
  39452. /** Peripheral WDOG2 base address */
  39453. #define WDOG2_BASE (0x20C0000u)
  39454. /** Peripheral WDOG2 base pointer */
  39455. #define WDOG2 ((WDOG_Type *)WDOG2_BASE)
  39456. /** Peripheral WDOG3 base address */
  39457. #define WDOG3_BASE (0x21E4000u)
  39458. /** Peripheral WDOG3 base pointer */
  39459. #define WDOG3 ((WDOG_Type *)WDOG3_BASE)
  39460. /** Array initializer of WDOG peripheral base addresses */
  39461. #define WDOG_BASE_ADDRS { 0u, WDOG1_BASE, WDOG2_BASE, WDOG3_BASE }
  39462. /** Array initializer of WDOG peripheral base pointers */
  39463. #define WDOG_BASE_PTRS { (WDOG_Type *)0u, WDOG1, WDOG2, WDOG3 }
  39464. /** Interrupt vectors for the WDOG peripheral type */
  39465. #define WDOG_IRQS { NotAvail_IRQn, WDOG1_IRQn, WDOG2_IRQn, WDOG3_IRQn }
  39466. /*!
  39467. * @}
  39468. */ /* end of group WDOG_Peripheral_Access_Layer */
  39469. /* ----------------------------------------------------------------------------
  39470. -- XTALOSC24M Peripheral Access Layer
  39471. ---------------------------------------------------------------------------- */
  39472. /*!
  39473. * @addtogroup XTALOSC24M_Peripheral_Access_Layer XTALOSC24M Peripheral Access Layer
  39474. * @{
  39475. */
  39476. /** XTALOSC24M - Register Layout Typedef */
  39477. typedef struct {
  39478. uint8_t RESERVED_0[336];
  39479. __IO uint32_t OSC_CONFIG0; /**< XTAL OSC Configuration 0 Register, offset: 0x150 */
  39480. __IO uint32_t OSC_CONFIG0_SET; /**< XTAL OSC Configuration 0 Register, offset: 0x154 */
  39481. __IO uint32_t OSC_CONFIG0_CLR; /**< XTAL OSC Configuration 0 Register, offset: 0x158 */
  39482. __IO uint32_t OSC_CONFIG0_TOG; /**< XTAL OSC Configuration 0 Register, offset: 0x15C */
  39483. __IO uint32_t OSC_CONFIG1; /**< XTAL OSC Configuration 1 Register, offset: 0x160 */
  39484. __IO uint32_t OSC_CONFIG1_SET; /**< XTAL OSC Configuration 1 Register, offset: 0x164 */
  39485. __IO uint32_t OSC_CONFIG1_CLR; /**< XTAL OSC Configuration 1 Register, offset: 0x168 */
  39486. __IO uint32_t OSC_CONFIG1_TOG; /**< XTAL OSC Configuration 1 Register, offset: 0x16C */
  39487. __IO uint32_t OSC_CONFIG2; /**< XTAL OSC Configuration 2 Register, offset: 0x170 */
  39488. __IO uint32_t OSC_CONFIG2_SET; /**< XTAL OSC Configuration 2 Register, offset: 0x174 */
  39489. __IO uint32_t OSC_CONFIG2_CLR; /**< XTAL OSC Configuration 2 Register, offset: 0x178 */
  39490. __IO uint32_t OSC_CONFIG2_TOG; /**< XTAL OSC Configuration 2 Register, offset: 0x17C */
  39491. } XTALOSC24M_Type;
  39492. /* ----------------------------------------------------------------------------
  39493. -- XTALOSC24M Register Masks
  39494. ---------------------------------------------------------------------------- */
  39495. /*!
  39496. * @addtogroup XTALOSC24M_Register_Masks XTALOSC24M Register Masks
  39497. * @{
  39498. */
  39499. /*! @name OSC_CONFIG0 - XTAL OSC Configuration 0 Register */
  39500. #define XTALOSC24M_OSC_CONFIG0_START_MASK (0x1U)
  39501. #define XTALOSC24M_OSC_CONFIG0_START_SHIFT (0U)
  39502. #define XTALOSC24M_OSC_CONFIG0_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_START_MASK)
  39503. #define XTALOSC24M_OSC_CONFIG0_ENABLE_MASK (0x2U)
  39504. #define XTALOSC24M_OSC_CONFIG0_ENABLE_SHIFT (1U)
  39505. #define XTALOSC24M_OSC_CONFIG0_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_ENABLE_MASK)
  39506. #define XTALOSC24M_OSC_CONFIG0_BYPASS_MASK (0x4U)
  39507. #define XTALOSC24M_OSC_CONFIG0_BYPASS_SHIFT (2U)
  39508. #define XTALOSC24M_OSC_CONFIG0_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_BYPASS_MASK)
  39509. #define XTALOSC24M_OSC_CONFIG0_INVERT_MASK (0x8U)
  39510. #define XTALOSC24M_OSC_CONFIG0_INVERT_SHIFT (3U)
  39511. #define XTALOSC24M_OSC_CONFIG0_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_INVERT_MASK)
  39512. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_MASK (0xFF0U)
  39513. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_SHIFT (4U)
  39514. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_MASK)
  39515. #define XTALOSC24M_OSC_CONFIG0_HYST_PLUS_MASK (0xF000U)
  39516. #define XTALOSC24M_OSC_CONFIG0_HYST_PLUS_SHIFT (12U)
  39517. #define XTALOSC24M_OSC_CONFIG0_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_HYST_PLUS_MASK)
  39518. #define XTALOSC24M_OSC_CONFIG0_HYST_MINUS_MASK (0xF0000U)
  39519. #define XTALOSC24M_OSC_CONFIG0_HYST_MINUS_SHIFT (16U)
  39520. #define XTALOSC24M_OSC_CONFIG0_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_HYST_MINUS_MASK)
  39521. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_MASK (0xFF000000U)
  39522. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_SHIFT (24U)
  39523. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_MASK)
  39524. /*! @name OSC_CONFIG0_SET - XTAL OSC Configuration 0 Register */
  39525. #define XTALOSC24M_OSC_CONFIG0_SET_START_MASK (0x1U)
  39526. #define XTALOSC24M_OSC_CONFIG0_SET_START_SHIFT (0U)
  39527. #define XTALOSC24M_OSC_CONFIG0_SET_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_START_MASK)
  39528. #define XTALOSC24M_OSC_CONFIG0_SET_ENABLE_MASK (0x2U)
  39529. #define XTALOSC24M_OSC_CONFIG0_SET_ENABLE_SHIFT (1U)
  39530. #define XTALOSC24M_OSC_CONFIG0_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_ENABLE_MASK)
  39531. #define XTALOSC24M_OSC_CONFIG0_SET_BYPASS_MASK (0x4U)
  39532. #define XTALOSC24M_OSC_CONFIG0_SET_BYPASS_SHIFT (2U)
  39533. #define XTALOSC24M_OSC_CONFIG0_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_BYPASS_MASK)
  39534. #define XTALOSC24M_OSC_CONFIG0_SET_INVERT_MASK (0x8U)
  39535. #define XTALOSC24M_OSC_CONFIG0_SET_INVERT_SHIFT (3U)
  39536. #define XTALOSC24M_OSC_CONFIG0_SET_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_INVERT_MASK)
  39537. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_MASK (0xFF0U)
  39538. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_SHIFT (4U)
  39539. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_MASK)
  39540. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_MASK (0xF000U)
  39541. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_SHIFT (12U)
  39542. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_MASK)
  39543. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_MASK (0xF0000U)
  39544. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_SHIFT (16U)
  39545. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_MASK)
  39546. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_MASK (0xFF000000U)
  39547. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_SHIFT (24U)
  39548. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_MASK)
  39549. /*! @name OSC_CONFIG0_CLR - XTAL OSC Configuration 0 Register */
  39550. #define XTALOSC24M_OSC_CONFIG0_CLR_START_MASK (0x1U)
  39551. #define XTALOSC24M_OSC_CONFIG0_CLR_START_SHIFT (0U)
  39552. #define XTALOSC24M_OSC_CONFIG0_CLR_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_START_MASK)
  39553. #define XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_MASK (0x2U)
  39554. #define XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_SHIFT (1U)
  39555. #define XTALOSC24M_OSC_CONFIG0_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_MASK)
  39556. #define XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_MASK (0x4U)
  39557. #define XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_SHIFT (2U)
  39558. #define XTALOSC24M_OSC_CONFIG0_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_MASK)
  39559. #define XTALOSC24M_OSC_CONFIG0_CLR_INVERT_MASK (0x8U)
  39560. #define XTALOSC24M_OSC_CONFIG0_CLR_INVERT_SHIFT (3U)
  39561. #define XTALOSC24M_OSC_CONFIG0_CLR_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_INVERT_MASK)
  39562. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_MASK (0xFF0U)
  39563. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_SHIFT (4U)
  39564. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_MASK)
  39565. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_MASK (0xF000U)
  39566. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_SHIFT (12U)
  39567. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_MASK)
  39568. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_MASK (0xF0000U)
  39569. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_SHIFT (16U)
  39570. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_MASK)
  39571. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_MASK (0xFF000000U)
  39572. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_SHIFT (24U)
  39573. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_MASK)
  39574. /*! @name OSC_CONFIG0_TOG - XTAL OSC Configuration 0 Register */
  39575. #define XTALOSC24M_OSC_CONFIG0_TOG_START_MASK (0x1U)
  39576. #define XTALOSC24M_OSC_CONFIG0_TOG_START_SHIFT (0U)
  39577. #define XTALOSC24M_OSC_CONFIG0_TOG_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_START_MASK)
  39578. #define XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_MASK (0x2U)
  39579. #define XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_SHIFT (1U)
  39580. #define XTALOSC24M_OSC_CONFIG0_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_MASK)
  39581. #define XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_MASK (0x4U)
  39582. #define XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_SHIFT (2U)
  39583. #define XTALOSC24M_OSC_CONFIG0_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_MASK)
  39584. #define XTALOSC24M_OSC_CONFIG0_TOG_INVERT_MASK (0x8U)
  39585. #define XTALOSC24M_OSC_CONFIG0_TOG_INVERT_SHIFT (3U)
  39586. #define XTALOSC24M_OSC_CONFIG0_TOG_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_INVERT_MASK)
  39587. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_MASK (0xFF0U)
  39588. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_SHIFT (4U)
  39589. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_MASK)
  39590. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_MASK (0xF000U)
  39591. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_SHIFT (12U)
  39592. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_MASK)
  39593. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_MASK (0xF0000U)
  39594. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_SHIFT (16U)
  39595. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_MASK)
  39596. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_MASK (0xFF000000U)
  39597. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_SHIFT (24U)
  39598. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_MASK)
  39599. /*! @name OSC_CONFIG1 - XTAL OSC Configuration 1 Register */
  39600. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG_MASK (0xFFFU)
  39601. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG_SHIFT (0U)
  39602. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG_MASK)
  39603. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR_MASK (0xFFF00000U)
  39604. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR_SHIFT (20U)
  39605. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR_MASK)
  39606. /*! @name OSC_CONFIG1_SET - XTAL OSC Configuration 1 Register */
  39607. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG_MASK (0xFFFU)
  39608. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG_SHIFT (0U)
  39609. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG_MASK)
  39610. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR_MASK (0xFFF00000U)
  39611. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR_SHIFT (20U)
  39612. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR_MASK)
  39613. /*! @name OSC_CONFIG1_CLR - XTAL OSC Configuration 1 Register */
  39614. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG_MASK (0xFFFU)
  39615. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG_SHIFT (0U)
  39616. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG_MASK)
  39617. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR_MASK (0xFFF00000U)
  39618. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR_SHIFT (20U)
  39619. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR_MASK)
  39620. /*! @name OSC_CONFIG1_TOG - XTAL OSC Configuration 1 Register */
  39621. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG_MASK (0xFFFU)
  39622. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG_SHIFT (0U)
  39623. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG_MASK)
  39624. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR_MASK (0xFFF00000U)
  39625. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR_SHIFT (20U)
  39626. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR_MASK)
  39627. /*! @name OSC_CONFIG2 - XTAL OSC Configuration 2 Register */
  39628. #define XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_MASK (0xFFFU)
  39629. #define XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_SHIFT (0U)
  39630. #define XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_MASK)
  39631. #define XTALOSC24M_OSC_CONFIG2_ENABLE_1M_MASK (0x10000U)
  39632. #define XTALOSC24M_OSC_CONFIG2_ENABLE_1M_SHIFT (16U)
  39633. #define XTALOSC24M_OSC_CONFIG2_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_ENABLE_1M_MASK)
  39634. #define XTALOSC24M_OSC_CONFIG2_MUX_1M_MASK (0x20000U)
  39635. #define XTALOSC24M_OSC_CONFIG2_MUX_1M_SHIFT (17U)
  39636. #define XTALOSC24M_OSC_CONFIG2_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_MUX_1M_MASK)
  39637. #define XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_MASK (0x80000000U)
  39638. #define XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_SHIFT (31U)
  39639. #define XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_MASK)
  39640. /*! @name OSC_CONFIG2_SET - XTAL OSC Configuration 2 Register */
  39641. #define XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_MASK (0xFFFU)
  39642. #define XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_SHIFT (0U)
  39643. #define XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_MASK)
  39644. #define XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_MASK (0x10000U)
  39645. #define XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_SHIFT (16U)
  39646. #define XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_MASK)
  39647. #define XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_MASK (0x20000U)
  39648. #define XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_SHIFT (17U)
  39649. #define XTALOSC24M_OSC_CONFIG2_SET_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_MASK)
  39650. #define XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_MASK (0x80000000U)
  39651. #define XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_SHIFT (31U)
  39652. #define XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_MASK)
  39653. /*! @name OSC_CONFIG2_CLR - XTAL OSC Configuration 2 Register */
  39654. #define XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_MASK (0xFFFU)
  39655. #define XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_SHIFT (0U)
  39656. #define XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_MASK)
  39657. #define XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_MASK (0x10000U)
  39658. #define XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_SHIFT (16U)
  39659. #define XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_MASK)
  39660. #define XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_MASK (0x20000U)
  39661. #define XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_SHIFT (17U)
  39662. #define XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_MASK)
  39663. #define XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_MASK (0x80000000U)
  39664. #define XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_SHIFT (31U)
  39665. #define XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_MASK)
  39666. /*! @name OSC_CONFIG2_TOG - XTAL OSC Configuration 2 Register */
  39667. #define XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_MASK (0xFFFU)
  39668. #define XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_SHIFT (0U)
  39669. #define XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_MASK)
  39670. #define XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_MASK (0x10000U)
  39671. #define XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_SHIFT (16U)
  39672. #define XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_MASK)
  39673. #define XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_MASK (0x20000U)
  39674. #define XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_SHIFT (17U)
  39675. #define XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_MASK)
  39676. #define XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_MASK (0x80000000U)
  39677. #define XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_SHIFT (31U)
  39678. #define XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_MASK)
  39679. /*!
  39680. * @}
  39681. */ /* end of group XTALOSC24M_Register_Masks */
  39682. /* XTALOSC24M - Peripheral instance base addresses */
  39683. /** Peripheral XTALOSC24M base address */
  39684. #define XTALOSC24M_BASE (0x20C8150u)
  39685. /** Peripheral XTALOSC24M base pointer */
  39686. #define XTALOSC24M ((XTALOSC24M_Type *)XTALOSC24M_BASE)
  39687. /** Array initializer of XTALOSC24M peripheral base addresses */
  39688. #define XTALOSC24M_BASE_ADDRS { XTALOSC24M_BASE }
  39689. /** Array initializer of XTALOSC24M peripheral base pointers */
  39690. #define XTALOSC24M_BASE_PTRS { XTALOSC24M }
  39691. /*!
  39692. * @}
  39693. */ /* end of group XTALOSC24M_Peripheral_Access_Layer */
  39694. /*
  39695. ** End of section using anonymous unions
  39696. */
  39697. #if defined(__ARMCC_VERSION)
  39698. #pragma pop
  39699. #elif defined(__GNUC__)
  39700. /* leave anonymous unions enabled */
  39701. #elif defined(__IAR_SYSTEMS_ICC__)
  39702. #pragma language=default
  39703. #else
  39704. #error Not supported compiler type
  39705. #endif
  39706. /*!
  39707. * @}
  39708. */ /* end of group Peripheral_access_layer */
  39709. /* ----------------------------------------------------------------------------
  39710. -- Macros for use with bit field definitions (xxx_SHIFT, xxx_MASK).
  39711. ---------------------------------------------------------------------------- */
  39712. /*!
  39713. * @addtogroup Bit_Field_Generic_Macros Macros for use with bit field definitions (xxx_SHIFT, xxx_MASK).
  39714. * @{
  39715. */
  39716. #if defined(__ARMCC_VERSION)
  39717. #if (__ARMCC_VERSION >= 6010050)
  39718. #pragma clang system_header
  39719. #endif
  39720. #elif defined(__IAR_SYSTEMS_ICC__)
  39721. #pragma system_include
  39722. #endif
  39723. /**
  39724. * @brief Mask and left-shift a bit field value for use in a register bit range.
  39725. * @param field Name of the register bit field.
  39726. * @param value Value of the bit field.
  39727. * @return Masked and shifted value.
  39728. */
  39729. #define NXP_VAL2FLD(field, value) (((value) << (field ## _SHIFT)) & (field ## _MASK))
  39730. /**
  39731. * @brief Mask and right-shift a register value to extract a bit field value.
  39732. * @param field Name of the register bit field.
  39733. * @param value Value of the register.
  39734. * @return Masked and shifted bit field value.
  39735. */
  39736. #define NXP_FLD2VAL(field, value) (((value) & (field ## _MASK)) >> (field ## _SHIFT))
  39737. /*!
  39738. * @}
  39739. */ /* end of group Bit_Field_Generic_Macros */
  39740. /* ----------------------------------------------------------------------------
  39741. -- SDK Compatibility
  39742. ---------------------------------------------------------------------------- */
  39743. /*!
  39744. * @addtogroup SDK_Compatibility_Symbols SDK Compatibility
  39745. * @{
  39746. */
  39747. /* No SDK compatibility issues. */
  39748. /*!
  39749. * @}
  39750. */ /* end of group SDK_Compatibility_Symbols */
  39751. #endif /* _MCIMX6Y2_H_ */