cp15_gcc.S 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * Copyright (c) 2006-2019, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .globl rt_cpu_get_smp_id
  11. rt_cpu_get_smp_id:
  12. mrc p15, #0, r0, c0, c0, #5
  13. bx lr
  14. .globl rt_cpu_vector_set_base
  15. rt_cpu_vector_set_base:
  16. /* clear SCTRL.V to customize the vector address */
  17. mrc p15, #0, r1, c1, c0, #0
  18. bic r1, #(1 << 13)
  19. mcr p15, #0, r1, c1, c0, #0
  20. /* set up the vector address */
  21. mcr p15, #0, r0, c12, c0, #0
  22. dsb
  23. bx lr
  24. .globl rt_hw_cpu_dcache_enable
  25. rt_hw_cpu_dcache_enable:
  26. mrc p15, #0, r0, c1, c0, #0
  27. orr r0, r0, #0x00000004
  28. mcr p15, #0, r0, c1, c0, #0
  29. bx lr
  30. .globl rt_hw_cpu_icache_enable
  31. rt_hw_cpu_icache_enable:
  32. mrc p15, #0, r0, c1, c0, #0
  33. orr r0, r0, #0x00001000
  34. mcr p15, #0, r0, c1, c0, #0
  35. bx lr
  36. _FLD_MAX_WAY:
  37. .word 0x3ff
  38. _FLD_MAX_IDX:
  39. .word 0x7ff
  40. .globl set_timer_counter
  41. set_timer_counter:
  42. mcr p15, #0, r0, c14, c3, #0 @ write virtual timer timerval register
  43. bx lr
  44. .globl set_timer_control
  45. set_timer_control:
  46. mcr p15, #0, r0, c14, c3, #1 @ write virtual timer control register
  47. bx lr
  48. .globl rt_cpu_dcache_clean_flush
  49. rt_cpu_dcache_clean_flush:
  50. push {r4-r11}
  51. dmb
  52. mrc p15, #1, r0, c0, c0, #1 @ read clid register
  53. ands r3, r0, #0x7000000 @ get level of coherency
  54. mov r3, r3, lsr #23
  55. beq finished
  56. mov r10, #0
  57. loop1:
  58. add r2, r10, r10, lsr #1
  59. mov r1, r0, lsr r2
  60. and r1, r1, #7
  61. cmp r1, #2
  62. blt skip
  63. mcr p15, #2, r10, c0, c0, #0
  64. isb
  65. mrc p15, #1, r1, c0, c0, #0
  66. and r2, r1, #7
  67. add r2, r2, #4
  68. ldr r4, _FLD_MAX_WAY
  69. ands r4, r4, r1, lsr #3
  70. clz r5, r4
  71. ldr r7, _FLD_MAX_IDX
  72. ands r7, r7, r1, lsr #13
  73. loop2:
  74. mov r9, r4
  75. loop3:
  76. orr r11, r10, r9, lsl r5
  77. orr r11, r11, r7, lsl r2
  78. mcr p15, #0, r11, c7, c14, #2
  79. subs r9, r9, #1
  80. bge loop3
  81. subs r7, r7, #1
  82. bge loop2
  83. skip:
  84. add r10, r10, #2
  85. cmp r3, r10
  86. bgt loop1
  87. finished:
  88. dsb
  89. isb
  90. pop {r4-r11}
  91. bx lr
  92. .globl rt_cpu_icache_flush
  93. rt_cpu_icache_flush:
  94. mov r0, #0
  95. mcr p15, 0, r0, c7, c5, 0 @ I+BTB cache invalidate
  96. dsb
  97. isb
  98. bx lr
  99. .globl rt_hw_cpu_dcache_disable
  100. rt_hw_cpu_dcache_disable:
  101. push {r4-r11, lr}
  102. bl rt_cpu_dcache_clean_flush
  103. mrc p15, #0, r0, c1, c0, #0
  104. bic r0, r0, #0x00000004
  105. mcr p15, #0, r0, c1, c0, #0
  106. pop {r4-r11, lr}
  107. bx lr
  108. .globl rt_hw_cpu_icache_disable
  109. rt_hw_cpu_icache_disable:
  110. mrc p15, #0, r0, c1, c0, #0
  111. bic r0, r0, #0x00001000
  112. mcr p15, #0, r0, c1, c0, #0
  113. bx lr
  114. .globl rt_cpu_mmu_disable
  115. rt_cpu_mmu_disable:
  116. mcr p15, #0, r0, c8, c7, #0 @ invalidate tlb
  117. mrc p15, #0, r0, c1, c0, #0
  118. bic r0, r0, #1
  119. mcr p15, #0, r0, c1, c0, #0 @ clear mmu bit
  120. dsb
  121. bx lr
  122. .globl rt_cpu_mmu_enable
  123. rt_cpu_mmu_enable:
  124. mrc p15, #0, r0, c1, c0, #0
  125. orr r0, r0, #0x001
  126. mcr p15, #0, r0, c1, c0, #0 @ set mmu enable bit
  127. dsb
  128. bx lr
  129. .globl rt_cpu_tlb_set
  130. rt_cpu_tlb_set:
  131. mcr p15, #0, r0, c2, c0, #0
  132. dmb
  133. bx lr