board.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-07-29 zdzn first version
  9. */
  10. #include <rthw.h>
  11. #include <rtthread.h>
  12. #include "board.h"
  13. #include "drv_uart.h"
  14. #include "drv_timer.h"
  15. #include "cp15.h"
  16. #ifdef RT_USING_SMP
  17. unsigned int cntfrq;
  18. #endif
  19. void rt_hw_timer_isr(int vector, void *parameter)
  20. {
  21. rt_tick_increase();
  22. #ifndef RT_USING_SMP
  23. ARM_TIMER_IRQCLR = 0;
  24. #else
  25. mask_cntv();
  26. __DSB();
  27. write_cntv_tval(cntfrq);
  28. __DSB();
  29. unmask_cntv();
  30. __DSB();
  31. #endif
  32. }
  33. int rt_hw_timer_init()
  34. {
  35. #ifndef RT_USING_SMP
  36. /* timer_clock = apb_clock/(pre_divider + 1) */
  37. ARM_TIMER_PREDIV = (250 - 1);
  38. ARM_TIMER_RELOAD = 0;
  39. ARM_TIMER_LOAD = 0;
  40. ARM_TIMER_IRQCLR = 0;
  41. ARM_TIMER_CTRL = 0;
  42. ARM_TIMER_RELOAD = 10000;
  43. ARM_TIMER_LOAD = 10000;
  44. /* 23-bit counter, enable interrupt, enable timer */
  45. ARM_TIMER_CTRL = (1 << 1) | (1 << 5) | (1 << 7);
  46. #else
  47. __DSB();
  48. cntfrq = 35000;
  49. write_cntv_tval(cntfrq);
  50. enable_cntv();
  51. __DSB();
  52. enable_cpu_timer_intr(rt_hw_cpu_id());
  53. #endif
  54. rt_hw_interrupt_install(IRQ_ARM_TIMER, rt_hw_timer_isr, RT_NULL, "tick");
  55. rt_hw_interrupt_umask(IRQ_ARM_TIMER);
  56. return 0;
  57. }
  58. #ifdef RT_USING_SMP
  59. extern void rt_hw_ipi_handler_install(int ipi_vector, rt_isr_handler_t ipi_isr_handler);
  60. void ipi_handler()
  61. {
  62. rt_scheduler_ipi_handler(0,RT_NULL);
  63. }
  64. #endif
  65. void idle_wfi(void)
  66. {
  67. asm volatile ("wfi");
  68. }
  69. void rt_hw_board_init(void)
  70. {
  71. /* initialize hardware interrupt */
  72. rt_hw_interrupt_init();
  73. rt_hw_vector_init();
  74. /* initialize uart */
  75. rt_hw_uart_init();
  76. /* initialize timer for os tick */
  77. rt_hw_timer_init();
  78. rt_thread_idle_sethook(idle_wfi);
  79. #if defined(RT_USING_CONSOLE) && defined(RT_USING_DEVICE)
  80. /* set console device */
  81. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  82. #endif
  83. #ifdef RT_USING_HEAP
  84. /* initialize memory system */
  85. rt_kprintf("heap: 0x%08x - 0x%08x\n", RT_HW_HEAP_BEGIN, RT_HW_HEAP_END);
  86. rt_system_heap_init(RT_HW_HEAP_BEGIN, RT_HW_HEAP_END);
  87. #endif
  88. #ifdef RT_USING_SMP
  89. /* install IPI handle */
  90. rt_hw_ipi_handler_install(IRQ_ARM_MAILBOX, ipi_handler);
  91. rt_hw_interrupt_umask(IRQ_ARM_MAILBOX);
  92. enable_cpu_ipi_intr(0);
  93. #endif
  94. #ifdef RT_USING_COMPONENTS_INIT
  95. rt_components_board_init();
  96. #endif
  97. }
  98. void _reset(void);
  99. void secondary_cpu_start(void);
  100. #ifdef RT_USING_SMP
  101. void rt_hw_secondary_cpu_up(void)
  102. {
  103. int i;
  104. int retry,val;
  105. rt_cpu_dcache_clean_flush();
  106. rt_cpu_icache_flush();
  107. /*TODO maybe, there is some bug */
  108. for (i = RT_CPUS_NR - 1; i>0; i-- )
  109. {
  110. rt_kprintf("boot cpu:%d\n", i);
  111. setup_bootstrap_addr(i, (int)_reset);
  112. __SEV();
  113. __DSB();
  114. __ISB();
  115. retry = 10;
  116. rt_thread_delay(RT_TICK_PER_SECOND/1000);
  117. do
  118. {
  119. val = CORE_MAILBOX3_CLEAR(i);
  120. if (val == 0)
  121. {
  122. rt_kprintf("start OK: CPU %d \n",i);
  123. break;
  124. }
  125. rt_thread_delay(RT_TICK_PER_SECOND);
  126. retry --;
  127. if (retry <= 0)
  128. {
  129. rt_kprintf("can't start for CPU %d \n",i);
  130. break;
  131. }
  132. } while (1);
  133. }
  134. __DSB();
  135. __SEV();
  136. }
  137. void secondary_cpu_c_start(void)
  138. {
  139. uint32_t id;
  140. id = rt_hw_cpu_id();
  141. rt_kprintf("cpu = 0x%08x\n",id);
  142. rt_hw_timer_init();
  143. rt_kprintf("cpu %d startup.\n",id);
  144. rt_hw_vector_init();
  145. enable_cpu_ipi_intr(id);
  146. rt_hw_spin_lock(&_cpus_lock);
  147. rt_system_scheduler_start();
  148. }
  149. void rt_hw_secondary_cpu_idle_exec(void)
  150. {
  151. __WFE();
  152. }
  153. #endif