pic-gicv3.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-20 Bernard first version
  9. * 2014-04-03 Grissiom many enhancements
  10. * 2018-11-22 Jesven add rt_hw_ipi_send()
  11. * add rt_hw_ipi_handler_install()
  12. * 2022-08-24 GuEe-GUI add pic support
  13. * 2022-11-07 GuEe-GUI add v2m support
  14. * 2023-01-30 GuEe-GUI add its and espi, eppi, lpi support
  15. */
  16. #include <rthw.h>
  17. #include <rtthread.h>
  18. #include <rtdevice.h>
  19. #define DBG_TAG "pic.gicv3"
  20. #define DBG_LVL DBG_INFO
  21. #include <rtdbg.h>
  22. #include <cpu.h>
  23. #include <ioremap.h>
  24. #include <hashmap.h>
  25. #include "pic-gicv3.h"
  26. #include "pic-gic-common.h"
  27. #define FLAGS_WORKAROUND_GICR_WAKER_MSM8996 (1ULL << 0)
  28. static int _init_cpu_id;
  29. static struct gicv3 _gic;
  30. static rt_bool_t _gicv3_eoi_mode_ns = RT_FALSE;
  31. static rt_bool_t _gicv3_arm64_2941627_erratum = RT_FALSE;
  32. enum
  33. {
  34. SGI_TYPE,
  35. PPI_TYPE,
  36. SPI_TYPE,
  37. EPPI_TYPE,
  38. ESPI_TYPE,
  39. LPI_TYPE,
  40. UNKNOW_TYPE,
  41. };
  42. rt_inline void *gicv3_percpu_redist_base(void)
  43. {
  44. return _gic.redist_percpu_base[rt_hw_cpu_id()];
  45. }
  46. rt_inline void *gicv3_percpu_redist_sgi_base(void)
  47. {
  48. return gicv3_percpu_redist_base() + GICR_SGI_OFFSET;
  49. }
  50. static rt_uint16_t *gicv3_dist_espi_reg(rt_uint32_t offset)
  51. {
  52. #define __reg_map_bits 5
  53. #define __reg_map_size (1 << __reg_map_bits)
  54. static rt_uint16_t reg_map[__reg_map_size] = {};
  55. int idx = rt_hashmap_32(offset, __reg_map_bits);
  56. LOG_D("%s ESPI Map<0x%04x> = %2d", "Distributor", offset, idx);
  57. return &reg_map[idx];
  58. #undef __reg_map_bits
  59. #undef __reg_map_size
  60. }
  61. static void gicv3_wait_for_rwp(void *base, rt_uint32_t rwp_bit)
  62. {
  63. rt_uint32_t count = 1000000;
  64. while ((HWREG32(base + GICD_CTLR) & rwp_bit))
  65. {
  66. count--;
  67. if (!count)
  68. {
  69. LOG_W("RWP timeout");
  70. break;
  71. }
  72. rt_hw_cpu_relax();
  73. }
  74. }
  75. rt_inline void gicv3_dist_wait_for_rwp(void)
  76. {
  77. gicv3_wait_for_rwp(_gic.dist_base, GICD_CTLR_RWP);
  78. }
  79. rt_inline void gicv3_redist_wait_for_rwp(void)
  80. {
  81. gicv3_wait_for_rwp(_gic.redist_percpu_base[rt_hw_cpu_id()], GICR_CTLR_RWP);
  82. }
  83. static typeof(UNKNOW_TYPE) gicv3_hwirq_type(int hwirq)
  84. {
  85. typeof(UNKNOW_TYPE) ret;
  86. switch (hwirq)
  87. {
  88. case 0 ... 15:
  89. ret = SGI_TYPE;
  90. break;
  91. case 16 ... 31:
  92. ret = PPI_TYPE;
  93. break;
  94. case 32 ... 1019:
  95. ret = SPI_TYPE;
  96. break;
  97. case GIC_EPPI_BASE_INTID ... (GIC_EPPI_BASE_INTID + 63):
  98. ret = EPPI_TYPE;
  99. break;
  100. case GIC_ESPI_BASE_INTID ... (GIC_ESPI_BASE_INTID + 1023):
  101. ret = ESPI_TYPE;
  102. break;
  103. case 8192 ... RT_GENMASK(23, 0):
  104. ret = LPI_TYPE;
  105. break;
  106. default:
  107. ret = UNKNOW_TYPE;
  108. break;
  109. }
  110. return ret;
  111. }
  112. static rt_uint32_t gicv3_hwirq_convert_offset_index(int hwirq, rt_uint32_t offset, rt_uint32_t *index)
  113. {
  114. switch (gicv3_hwirq_type(hwirq))
  115. {
  116. case SGI_TYPE:
  117. case PPI_TYPE:
  118. case SPI_TYPE:
  119. *index = hwirq;
  120. break;
  121. case EPPI_TYPE:
  122. /* EPPI range (GICR_IPRIORITYR<n>E) is contiguousto the PPI (GICR_IPRIORITYR<n>) range in the registers */
  123. *index = hwirq - GIC_EPPI_BASE_INTID + 32;
  124. break;
  125. case ESPI_TYPE:
  126. *index = hwirq - GIC_ESPI_BASE_INTID;
  127. offset = *gicv3_dist_espi_reg(offset);
  128. break;
  129. default:
  130. *index = hwirq;
  131. break;
  132. }
  133. return offset;
  134. }
  135. rt_inline rt_bool_t gicv3_hwirq_in_redist(int hwirq)
  136. {
  137. switch (gicv3_hwirq_type(hwirq))
  138. {
  139. case SGI_TYPE:
  140. case PPI_TYPE:
  141. case EPPI_TYPE:
  142. return RT_TRUE;
  143. default:
  144. return RT_FALSE;
  145. }
  146. }
  147. static void *gicv3_hwirq_reg_base(int hwirq, rt_uint32_t offset, rt_uint32_t *index)
  148. {
  149. void *base;
  150. if (gicv3_hwirq_in_redist(hwirq))
  151. {
  152. base = gicv3_percpu_redist_sgi_base();
  153. }
  154. else
  155. {
  156. base = _gic.dist_base;
  157. }
  158. return base + gicv3_hwirq_convert_offset_index(hwirq, offset, index);
  159. }
  160. static void gicv3_hwirq_poke(int hwirq, rt_uint32_t offset)
  161. {
  162. rt_uint32_t index;
  163. void *base = gicv3_hwirq_reg_base(hwirq, offset, &index);
  164. HWREG32(base + (index / 32) * 4) = 1 << (index % 32);
  165. }
  166. static void gicv3_dist_init(void)
  167. {
  168. rt_uint32_t i;
  169. rt_uint64_t affinity;
  170. void *base = _gic.dist_base;
  171. rt_ubase_t mpidr = rt_cpu_mpidr_table[_init_cpu_id = rt_hw_cpu_id()];
  172. _gic.line_nr = rt_min(GICD_TYPER_SPIS(_gic.gicd_typer), 1020U);
  173. _gic.espi_nr = GICD_TYPER_ESPIS(_gic.gicd_typer);
  174. LOG_D("%d SPIs implemented", _gic.line_nr - 32);
  175. LOG_D("%d Extended SPIs implemented", _gic.espi_nr);
  176. /* Disable the distributor */
  177. HWREG32(base + GICD_CTLR) = 0;
  178. gicv3_dist_wait_for_rwp();
  179. /* Non-secure Group-1 */
  180. for (i = 32; i < _gic.line_nr; i += 32)
  181. {
  182. HWREG32(base + GICD_IGROUPR + i / 8) = RT_UINT32_MAX;
  183. }
  184. /* Disable, clear, group */
  185. for (i = 0; i < _gic.espi_nr; i += 4)
  186. {
  187. HWREG32(base + GICD_IPRIORITYRnE + i) = GICD_INT_DEF_PRI_X4;
  188. if (!(i % 16))
  189. {
  190. HWREG32(base + GICD_ICFGRnE + i / 4) = 0;
  191. if (!(i % 32))
  192. {
  193. HWREG32(base + GICD_ICENABLERnE + i / 8) = RT_UINT32_MAX;
  194. HWREG32(base + GICD_ICACTIVERnE + i / 8) = RT_UINT32_MAX;
  195. HWREG32(base + GICD_IGROUPRnE + i / 8) = RT_UINT32_MAX;
  196. }
  197. }
  198. }
  199. gic_common_dist_config(base, _gic.line_nr, RT_NULL, RT_NULL);
  200. /* Enable the distributor */
  201. HWREG32(base + GICD_CTLR) = GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1;
  202. gicv3_dist_wait_for_rwp();
  203. affinity = ((rt_uint64_t)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
  204. MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
  205. MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
  206. MPIDR_AFFINITY_LEVEL(mpidr, 0));
  207. /* Set all global interrupts to this CPU only. */
  208. for (i = 32; i < _gic.line_nr; ++i)
  209. {
  210. HWREG64(base + GICD_IROUTER + i * 8) = affinity;
  211. }
  212. for (i = 0; i < _gic.espi_nr; ++i)
  213. {
  214. HWREG64(base + GICD_IROUTERnE + i * 8) = affinity;
  215. }
  216. if (GICD_TYPER_NUM_LPIS(_gic.gicd_typer))
  217. {
  218. /* Max LPI = 8192 + Math.pow(2, num_LPIs + 1) - 1 */
  219. rt_size_t num_lpis = (1 << (GICD_TYPER_NUM_LPIS(_gic.gicd_typer) + 1)) + 1;
  220. _gic.lpi_nr = rt_min_t(int, num_lpis, 1 << GICD_TYPER_ID_BITS(_gic.gicd_typer));
  221. }
  222. else
  223. {
  224. _gic.lpi_nr = 1 << GICD_TYPER_ID_BITS(_gic.gicd_typer);
  225. }
  226. /* SPI + eSPI + LPIs */
  227. _gic.irq_nr = _gic.line_nr - 32 + _gic.espi_nr + _gic.lpi_nr;
  228. }
  229. static void gicv3_redist_enable(rt_bool_t enable)
  230. {
  231. void *base;
  232. rt_uint32_t count = 1000000, waker;
  233. do {
  234. if (_gic.flags & FLAGS_WORKAROUND_GICR_WAKER_MSM8996)
  235. {
  236. break;
  237. }
  238. base = gicv3_percpu_redist_base();
  239. waker = HWREG32(base + GICR_WAKER);
  240. if (enable)
  241. {
  242. waker &= ~GICR_WAKER_ProcessorSleep;
  243. }
  244. else
  245. {
  246. waker |= GICR_WAKER_ProcessorSleep;
  247. }
  248. HWREG32(base + GICR_WAKER) = waker;
  249. if (!enable && !(HWREG32(base + GICR_WAKER) & GICR_WAKER_ProcessorSleep))
  250. {
  251. break;
  252. }
  253. while ((HWREG32(base + GICR_WAKER) & GICR_WAKER_ChildrenAsleep) != 0)
  254. {
  255. if (count-- == 0)
  256. {
  257. LOG_E("%s failed to %s", "Redistributor", enable ? "wakeup" : "sleep");
  258. break;
  259. }
  260. }
  261. } while (0);
  262. }
  263. static void gicv3_redist_init(void)
  264. {
  265. void *base;
  266. rt_uint32_t affinity;
  267. int cpu_id = rt_hw_cpu_id();
  268. rt_bool_t find_ok = RT_TRUE;
  269. rt_uint64_t mpidr = rt_cpu_mpidr_table[cpu_id], gicr_typer;
  270. affinity = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
  271. MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
  272. MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
  273. MPIDR_AFFINITY_LEVEL(mpidr, 0));
  274. for (int i = 0; i < _gic.redist_regions_nr; ++i)
  275. {
  276. base = _gic.redist_regions[i].base;
  277. do {
  278. gicr_typer = HWREG64(base + GICR_TYPER);
  279. if ((gicr_typer >> 32) == affinity)
  280. {
  281. rt_size_t ppi_nr = _gic.percpu_ppi_nr[cpu_id];
  282. rt_size_t typer_nr_ppis = GICR_TYPER_NR_PPIS(gicr_typer);
  283. _gic.percpu_ppi_nr[cpu_id] = rt_min(typer_nr_ppis, ppi_nr);
  284. _gic.redist_percpu_base[cpu_id] = base;
  285. find_ok = RT_TRUE;
  286. break;
  287. }
  288. if (_gic.redist_stride)
  289. {
  290. base += _gic.redist_stride;
  291. }
  292. else
  293. {
  294. base += GICR_RD_BASE_SIZE + GICR_SGI_BASE_SIZE;
  295. if (gicr_typer & GICR_TYPER_VLPIS)
  296. {
  297. base += GICR_VLPI_BASE_SIZE + GICR_RESERVED_SIZE;
  298. }
  299. }
  300. } while (!(gicr_typer & GICR_TYPER_LAST));
  301. if (find_ok)
  302. {
  303. break;
  304. }
  305. }
  306. if (find_ok)
  307. {
  308. gicv3_redist_enable(RT_TRUE);
  309. }
  310. }
  311. static void gicv3_cpu_init(void)
  312. {
  313. void *base;
  314. rt_size_t ppi_nr;
  315. rt_uint64_t value;
  316. int cpu_id = rt_hw_cpu_id();
  317. #ifdef ARCH_SUPPORT_HYP
  318. _gicv3_eoi_mode_ns = RT_TRUE;
  319. #endif
  320. base = gicv3_percpu_redist_sgi_base();
  321. ppi_nr = _gic.percpu_ppi_nr[cpu_id] + 16;
  322. for (rt_uint32_t i = 0; i < ppi_nr; i += 32)
  323. {
  324. HWREG32(base + GICR_IGROUPR0 + i / 8) = RT_UINT32_MAX;
  325. }
  326. gic_common_cpu_config(base, ppi_nr, (void *)gicv3_redist_wait_for_rwp, &_gic.parent);
  327. read_gicreg(ICC_SRE_SYS, value);
  328. value |= (1 << 0);
  329. write_gicreg(ICC_SRE_SYS, value);
  330. rt_hw_isb();
  331. write_gicreg(ICC_PMR_SYS, 0xff);
  332. /* Enable group1 interrupt */
  333. write_gicreg(ICC_IGRPEN1_SYS, 1);
  334. write_gicreg(ICC_BPR1_SYS, 0);
  335. /*
  336. * ICC_BPR0_EL1 determines the preemption group for both Group 0 and Group 1
  337. * interrupts.
  338. * Targeted SGIs with affinity level 0 values of 0 - 255 are supported.
  339. */
  340. value = ICC_CTLR_EL1_RSS | ICC_CTLR_EL1_CBPR_MASK;
  341. if (_gicv3_eoi_mode_ns)
  342. {
  343. value |= ICC_CTLR_EL1_EOImode_drop;
  344. }
  345. write_gicreg(ICC_CTLR_SYS, value);
  346. }
  347. static rt_err_t gicv3_irq_init(struct rt_pic *pic)
  348. {
  349. gicv3_redist_init();
  350. gicv3_cpu_init();
  351. return RT_EOK;
  352. }
  353. static void gicv3_irq_ack(struct rt_pic_irq *pirq)
  354. {
  355. if (!_gicv3_eoi_mode_ns)
  356. {
  357. write_gicreg(ICC_EOIR1_SYS, pirq->hwirq);
  358. rt_hw_isb();
  359. }
  360. }
  361. static void gicv3_irq_mask(struct rt_pic_irq *pirq)
  362. {
  363. int hwirq = pirq->hwirq;
  364. gicv3_hwirq_poke(hwirq, GICD_ICENABLER);
  365. if (gicv3_hwirq_in_redist(hwirq))
  366. {
  367. gicv3_redist_wait_for_rwp();
  368. }
  369. else
  370. {
  371. gicv3_dist_wait_for_rwp();
  372. }
  373. }
  374. static void gicv3_irq_unmask(struct rt_pic_irq *pirq)
  375. {
  376. int hwirq = pirq->hwirq;
  377. gicv3_hwirq_poke(hwirq, GICD_ISENABLER);
  378. }
  379. static void gicv3_irq_eoi(struct rt_pic_irq *pirq)
  380. {
  381. if (_gicv3_eoi_mode_ns)
  382. {
  383. int hwirq = pirq->hwirq;
  384. if (hwirq < 8192)
  385. {
  386. write_gicreg(ICC_EOIR1_SYS, hwirq);
  387. rt_hw_isb();
  388. if (!_gicv3_arm64_2941627_erratum)
  389. {
  390. write_gicreg(ICC_DIR_SYS, hwirq);
  391. rt_hw_isb();
  392. }
  393. }
  394. }
  395. }
  396. static rt_err_t gicv3_irq_set_priority(struct rt_pic_irq *pirq, rt_uint32_t priority)
  397. {
  398. void *base;
  399. int hwirq = pirq->hwirq;
  400. rt_uint32_t index, offset;
  401. if (gicv3_hwirq_in_redist(hwirq))
  402. {
  403. base = gicv3_percpu_redist_sgi_base();
  404. }
  405. else
  406. {
  407. base = _gic.dist_base;
  408. }
  409. offset = gicv3_hwirq_convert_offset_index(hwirq, GICD_IPRIORITYR, &index);
  410. HWREG8(base + offset + index) = priority;
  411. return RT_EOK;
  412. }
  413. static rt_err_t gicv3_irq_set_affinity(struct rt_pic_irq *pirq, rt_bitmap_t *affinity)
  414. {
  415. rt_err_t ret = RT_EOK;
  416. rt_uint64_t val;
  417. rt_ubase_t mpidr;
  418. rt_uint32_t offset, index;
  419. int hwirq = pirq->hwirq, cpu_id = rt_bitmap_next_set_bit(affinity, 0, RT_CPUS_NR);
  420. mpidr = rt_cpu_mpidr_table[cpu_id];
  421. offset = gicv3_hwirq_convert_offset_index(hwirq, GICD_IROUTER, &index);
  422. val = ((rt_uint64_t)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
  423. MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
  424. MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
  425. MPIDR_AFFINITY_LEVEL(mpidr, 0));
  426. HWREG64(_gic.dist_base + offset + (index * 8)) = val;
  427. return ret;
  428. }
  429. static rt_err_t gicv3_irq_set_triger_mode(struct rt_pic_irq *pirq, rt_uint32_t mode)
  430. {
  431. void *base;
  432. rt_err_t ret = RT_EOK;
  433. int hwirq = pirq->hwirq;
  434. rt_uint32_t index, offset;
  435. if (hwirq > 15)
  436. {
  437. if (gicv3_hwirq_in_redist(hwirq))
  438. {
  439. base = gicv3_percpu_redist_sgi_base();
  440. }
  441. else
  442. {
  443. base = _gic.dist_base;
  444. }
  445. offset = gicv3_hwirq_convert_offset_index(hwirq, GICD_ICFGR, &index);
  446. ret = gic_common_configure_irq(base + offset, hwirq, mode, RT_NULL, RT_NULL);
  447. }
  448. else
  449. {
  450. ret = -RT_ENOSYS;
  451. }
  452. return ret;
  453. }
  454. static void gicv3_irq_send_ipi(struct rt_pic_irq *pirq, rt_bitmap_t *cpumask)
  455. {
  456. #define __mpidr_to_sgi_affinity(cluster_id, level) \
  457. (MPIDR_AFFINITY_LEVEL(cluster_id, level) << ICC_SGI1R_AFFINITY_##level##_SHIFT)
  458. int cpu_id, last_cpu_id, limit;
  459. rt_uint64_t initid, range_sel, target_list, cluster_id;
  460. range_sel = 0;
  461. initid = ((pirq->hwirq) << ICC_SGI1R_SGI_ID_SHIFT);
  462. rt_bitmap_for_each_set_bit(cpumask, cpu_id, RT_CPUS_NR)
  463. {
  464. rt_uint64_t mpidr = rt_cpu_mpidr_table[cpu_id];
  465. cluster_id = mpidr & (~MPIDR_LEVEL_MASK);
  466. target_list = 1 << ((mpidr & MPIDR_LEVEL_MASK) % ICC_SGI1R_TARGET_LIST_MAX);
  467. limit = rt_min(cpu_id + ICC_SGI1R_TARGET_LIST_MAX, RT_CPUS_NR);
  468. last_cpu_id = cpu_id;
  469. rt_bitmap_for_each_set_bit_from(cpumask, cpu_id, cpu_id, limit)
  470. {
  471. rt_uint64_t mpidr = rt_cpu_mpidr_table[cpu_id];
  472. if (cluster_id != (mpidr & (~MPIDR_LEVEL_MASK)))
  473. {
  474. range_sel = 0;
  475. /* Don't break next cpuid */
  476. cpu_id = last_cpu_id;
  477. break;
  478. }
  479. last_cpu_id = cpu_id;
  480. target_list |= 1 << ((mpidr & MPIDR_LEVEL_MASK) % ICC_SGI1R_TARGET_LIST_MAX);
  481. }
  482. rt_hw_dsb();
  483. write_gicreg(ICC_SGI1R_SYS,
  484. __mpidr_to_sgi_affinity(cluster_id, 3) |
  485. (range_sel << ICC_SGI1R_RS_SHIFT) |
  486. __mpidr_to_sgi_affinity(cluster_id, 2) |
  487. initid |
  488. __mpidr_to_sgi_affinity(cluster_id, 1) |
  489. target_list);
  490. rt_hw_isb();
  491. ++range_sel;
  492. }
  493. #undef __mpidr_to_sgi_affinity
  494. }
  495. static int gicv3_irq_map(struct rt_pic *pic, int hwirq, rt_uint32_t mode)
  496. {
  497. struct rt_pic_irq *pirq;
  498. int irq, hwirq_type, irq_index;
  499. hwirq_type = gicv3_hwirq_type(hwirq);
  500. if (hwirq_type != LPI_TYPE)
  501. {
  502. irq_index = hwirq - GIC_SGI_NR;
  503. }
  504. else
  505. {
  506. irq_index = _gic.irq_nr - _gic.lpi_nr + hwirq - 8192;
  507. }
  508. pirq = rt_pic_find_irq(pic, irq_index);
  509. if (pirq && hwirq >= GIC_SGI_NR)
  510. {
  511. pirq->mode = mode;
  512. switch (gicv3_hwirq_type(hwirq))
  513. {
  514. case SPI_TYPE:
  515. case ESPI_TYPE:
  516. pirq->priority = GICD_INT_DEF_PRI;
  517. rt_bitmap_set_bit(pirq->affinity, _init_cpu_id);
  518. default:
  519. break;
  520. }
  521. irq = rt_pic_config_irq(pic, irq_index, hwirq);
  522. if (irq >= 0 && mode != RT_IRQ_MODE_LEVEL_HIGH)
  523. {
  524. gicv3_irq_set_triger_mode(pirq, mode);
  525. }
  526. }
  527. else
  528. {
  529. irq = -1;
  530. }
  531. return irq;
  532. }
  533. static rt_err_t gicv3_irq_parse(struct rt_pic *pic, struct rt_ofw_cell_args *args, struct rt_pic_irq *out_pirq)
  534. {
  535. rt_err_t err = RT_EOK;
  536. if (args->args_count == 3)
  537. {
  538. out_pirq->mode = args->args[2] & RT_IRQ_MODE_MASK;
  539. switch (args->args[0])
  540. {
  541. case 0:
  542. /* SPI */
  543. out_pirq->hwirq = args->args[1] + 32;
  544. break;
  545. case 1:
  546. /* PPI */
  547. out_pirq->hwirq = args->args[1] + 16;
  548. break;
  549. case 2:
  550. /* ESPI */
  551. out_pirq->hwirq = args->args[1] + GIC_ESPI_BASE_INTID;
  552. break;
  553. case 3:
  554. /* EPPI */
  555. out_pirq->hwirq = args->args[1] + GIC_EPPI_BASE_INTID;
  556. break;
  557. case GIC_IRQ_TYPE_LPI:
  558. /* LPI */
  559. out_pirq->hwirq = args->args[1];
  560. break;
  561. case GIC_IRQ_TYPE_PARTITION:
  562. out_pirq->hwirq = args->args[1];
  563. if (args->args[1] >= 16)
  564. {
  565. out_pirq->hwirq += GIC_EPPI_BASE_INTID - 16;
  566. }
  567. else
  568. {
  569. out_pirq->hwirq += 16;
  570. }
  571. break;
  572. default:
  573. err = -RT_ENOSYS;
  574. break;
  575. }
  576. }
  577. else
  578. {
  579. err = -RT_EINVAL;
  580. }
  581. return err;
  582. }
  583. static struct rt_pic_ops gicv3_ops =
  584. {
  585. .name = "GICv3",
  586. .irq_init = gicv3_irq_init,
  587. .irq_ack = gicv3_irq_ack,
  588. .irq_mask = gicv3_irq_mask,
  589. .irq_unmask = gicv3_irq_unmask,
  590. .irq_eoi = gicv3_irq_eoi,
  591. .irq_set_priority = gicv3_irq_set_priority,
  592. .irq_set_affinity = gicv3_irq_set_affinity,
  593. .irq_set_triger_mode = gicv3_irq_set_triger_mode,
  594. .irq_send_ipi = gicv3_irq_send_ipi,
  595. .irq_map = gicv3_irq_map,
  596. .irq_parse = gicv3_irq_parse,
  597. };
  598. static rt_bool_t gicv3_handler(void *data)
  599. {
  600. rt_bool_t res = RT_FALSE;
  601. int hwirq;
  602. struct gicv3 *gic = data;
  603. read_gicreg(ICC_IAR1_SYS, hwirq);
  604. if (!(hwirq >= 1020 && hwirq <= 1023))
  605. {
  606. struct rt_pic_irq *pirq;
  607. if (hwirq < GIC_SGI_NR)
  608. {
  609. rt_hw_rmb();
  610. pirq = rt_pic_find_ipi(&gic->parent, hwirq);
  611. }
  612. else
  613. {
  614. pirq = rt_pic_find_irq(&gic->parent, hwirq - GIC_SGI_NR);
  615. }
  616. gicv3_irq_ack(pirq);
  617. rt_pic_handle_isr(pirq);
  618. gicv3_irq_eoi(pirq);
  619. res = RT_TRUE;
  620. }
  621. return res;
  622. }
  623. static rt_err_t gicv3_enable_quirk_msm8996(void *data)
  624. {
  625. struct gicv3 *gic = data;
  626. gic->flags |= FLAGS_WORKAROUND_GICR_WAKER_MSM8996;
  627. return RT_EOK;
  628. }
  629. static rt_err_t gicv3_enable_quirk_arm64_2941627(void *data)
  630. {
  631. _gicv3_arm64_2941627_erratum = RT_TRUE;
  632. return RT_EOK;
  633. }
  634. static const struct gic_quirk _gicv3_quirks[] =
  635. {
  636. {
  637. .desc = "GICv3: Qualcomm MSM8996 broken firmware",
  638. .compatible = "qcom,msm8996-gic-v3",
  639. .init = gicv3_enable_quirk_msm8996,
  640. },
  641. {
  642. /* GIC-700: 2941627 workaround - IP variant [0,1] */
  643. .desc = "GICv3: ARM64 erratum 2941627",
  644. .iidr = 0x0400043b,
  645. .iidr_mask = 0xff0e0fff,
  646. .init = gicv3_enable_quirk_arm64_2941627,
  647. },
  648. {
  649. /* GIC-700: 2941627 workaround - IP variant [2] */
  650. .desc = "GICv3: ARM64 erratum 2941627",
  651. .iidr = 0x0402043b,
  652. .iidr_mask = 0xff0f0fff,
  653. .init = gicv3_enable_quirk_arm64_2941627,
  654. },
  655. { /* sentinel */ }
  656. };
  657. static rt_err_t gicv3_iomap_init(rt_uint64_t *regs)
  658. {
  659. rt_err_t ret = RT_EOK;
  660. int idx;
  661. char *name;
  662. do {
  663. /* GICD->GICR */
  664. _gic.dist_size = regs[1];
  665. _gic.dist_base = rt_ioremap((void *)regs[0], _gic.dist_size);
  666. if (!_gic.dist_base)
  667. {
  668. name = "Distributor";
  669. idx = 0;
  670. ret = -RT_ERROR;
  671. break;
  672. }
  673. name = "Redistributor";
  674. _gic.redist_regions = rt_malloc(sizeof(_gic.redist_regions[0]) * _gic.redist_regions_nr);
  675. if (!_gic.redist_regions)
  676. {
  677. idx = -1;
  678. ret = -RT_ENOMEM;
  679. LOG_E("No memory to save %s", name);
  680. break;
  681. }
  682. for (int i = 0, off = 2; i < _gic.redist_regions_nr; ++i)
  683. {
  684. void *base = (void *)regs[off++];
  685. rt_size_t size = regs[off++];
  686. _gic.redist_regions[i].size = size;
  687. _gic.redist_regions[i].base = rt_ioremap(base, size);
  688. _gic.redist_regions[i].base_phy = base;
  689. if (!base)
  690. {
  691. idx = 1;
  692. ret = -RT_ERROR;
  693. break;
  694. }
  695. }
  696. if (ret)
  697. {
  698. break;
  699. }
  700. /* ArchRev[4:7] */
  701. _gic.version = HWREG32(_gic.dist_base + GICD_PIDR2) >> 4;
  702. } while (0);
  703. if (ret && idx >= 0)
  704. {
  705. RT_UNUSED(name);
  706. LOG_E("%s IO[%p, %p] map fail", name[idx], regs[idx * 2], regs[idx * 2 + 1]);
  707. }
  708. return ret;
  709. }
  710. static void gicv3_init(void)
  711. {
  712. #define __dist_espi_regs_do(func, expr, ...) \
  713. __VA_ARGS__(*func(GICD_IGROUPR) expr GICD_IGROUPRnE); \
  714. __VA_ARGS__(*func(GICD_ISENABLER) expr GICD_ISENABLERnE); \
  715. __VA_ARGS__(*func(GICD_ICENABLER) expr GICD_ICENABLERnE); \
  716. __VA_ARGS__(*func(GICD_ISPENDR) expr GICD_ISPENDRnE); \
  717. __VA_ARGS__(*func(GICD_ICPENDR) expr GICD_ICPENDRnE); \
  718. __VA_ARGS__(*func(GICD_ISACTIVER) expr GICD_ISACTIVERnE); \
  719. __VA_ARGS__(*func(GICD_ICACTIVER) expr GICD_ICACTIVERnE); \
  720. __VA_ARGS__(*func(GICD_IPRIORITYR) expr GICD_IPRIORITYRnE); \
  721. __VA_ARGS__(*func(GICD_ICFGR) expr GICD_ICFGRnE); \
  722. __VA_ARGS__(*func(GICD_IROUTER) expr GICD_IROUTERnE);
  723. /* Map registers for ESPI */
  724. __dist_espi_regs_do(gicv3_dist_espi_reg, =);
  725. __dist_espi_regs_do(gicv3_dist_espi_reg, ==, RT_ASSERT);
  726. #undef __dist_espi_regs_do
  727. _gic.gicd_typer = HWREG32(_gic.dist_base + GICD_TYPER);
  728. gic_common_init_quirk_hw(HWREG32(_gic.dist_base + GICD_IIDR), _gicv3_quirks, &_gic.parent);
  729. gicv3_dist_init();
  730. _gic.parent.priv_data = &_gic;
  731. _gic.parent.ops = &gicv3_ops;
  732. rt_pic_linear_irq(&_gic.parent, _gic.irq_nr - GIC_SGI_NR);
  733. gic_common_sgi_config(_gic.dist_base, &_gic.parent, 0);
  734. rt_pic_add_traps(gicv3_handler, &_gic);
  735. rt_pic_user_extends(&_gic.parent);
  736. }
  737. static void gicv3_init_fail(void)
  738. {
  739. if (_gic.dist_base)
  740. {
  741. rt_iounmap(_gic.dist_base);
  742. }
  743. if (_gic.redist_regions)
  744. {
  745. for (int i = 0; i < _gic.redist_regions_nr; ++i)
  746. {
  747. if (_gic.redist_regions[i].base)
  748. {
  749. rt_iounmap(_gic.redist_regions[i].base);
  750. }
  751. }
  752. rt_free(_gic.redist_regions);
  753. }
  754. rt_memset(&_gic, 0, sizeof(_gic));
  755. }
  756. static rt_err_t gicv3_ofw_init(struct rt_ofw_node *np, const struct rt_ofw_node_id *id)
  757. {
  758. rt_err_t err = RT_EOK;
  759. do {
  760. rt_size_t reg_nr_max;
  761. rt_err_t msi_init = -RT_ENOSYS;
  762. rt_uint32_t redist_regions_nr;
  763. rt_uint64_t *regs, redist_stride;
  764. if (rt_ofw_prop_read_u32(np, "#redistributor-regions", &redist_regions_nr))
  765. {
  766. redist_regions_nr = 1;
  767. }
  768. /* GICD + n * GICR */
  769. reg_nr_max = 2 + (2 * redist_regions_nr);
  770. regs = rt_calloc(1, sizeof(rt_uint64_t) * reg_nr_max);
  771. if (!regs)
  772. {
  773. err = -RT_ENOMEM;
  774. break;
  775. }
  776. rt_ofw_get_address_array(np, reg_nr_max, regs);
  777. _gic.redist_regions_nr = redist_regions_nr;
  778. err = gicv3_iomap_init(regs);
  779. rt_free(regs);
  780. if (err)
  781. {
  782. break;
  783. }
  784. if (_gic.version != 3 && _gic.version != 4)
  785. {
  786. LOG_E("Version = %d is not support", _gic.version);
  787. err = -RT_EINVAL;
  788. break;
  789. }
  790. if (rt_ofw_prop_read_u64(np, "redistributor-stride", &redist_stride))
  791. {
  792. redist_stride = 0;
  793. }
  794. _gic.redist_stride = redist_stride;
  795. gic_common_init_quirk_ofw(np, _gicv3_quirks, &_gic.parent);
  796. gicv3_init();
  797. rt_ofw_data(np) = &_gic.parent;
  798. #ifdef RT_PIC_ARM_GIC_V3_ITS
  799. msi_init = gicv3_its_ofw_probe(np, id);
  800. #endif
  801. /* V2M or ITS only */
  802. if (msi_init)
  803. {
  804. #ifdef RT_PIC_ARM_GIC_V2M
  805. gicv2m_ofw_probe(np, id);
  806. #endif
  807. }
  808. } while (0);
  809. if (err)
  810. {
  811. gicv3_init_fail();
  812. }
  813. return err;
  814. }
  815. static const struct rt_ofw_node_id gicv3_ofw_ids[] =
  816. {
  817. { .compatible = "arm,gic-v3" },
  818. { /* sentinel */ }
  819. };
  820. RT_PIC_OFW_DECLARE(gicv3, gicv3_ofw_ids, gicv3_ofw_init);