cp15_gcc.S 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .globl rt_cpu_get_smp_id
  11. rt_cpu_get_smp_id:
  12. mrc p15, #0, r0, c0, c0, #5
  13. bx lr
  14. .globl rt_cpu_vector_set_base
  15. rt_cpu_vector_set_base:
  16. /* clear SCTRL.V to customize the vector address */
  17. mrc p15, #0, r1, c1, c0, #0
  18. bic r1, #(1 << 13)
  19. mcr p15, #0, r1, c1, c0, #0
  20. /* set up the vector address */
  21. mcr p15, #0, r0, c12, c0, #0
  22. dsb
  23. bx lr
  24. .globl rt_hw_cpu_dcache_enable
  25. rt_hw_cpu_dcache_enable:
  26. mrc p15, #0, r0, c1, c0, #0
  27. orr r0, r0, #0x00000004
  28. mcr p15, #0, r0, c1, c0, #0
  29. bx lr
  30. .globl rt_hw_cpu_icache_enable
  31. rt_hw_cpu_icache_enable:
  32. mrc p15, #0, r0, c1, c0, #0
  33. orr r0, r0, #0x00001000
  34. mcr p15, #0, r0, c1, c0, #0
  35. bx lr
  36. _FLD_MAX_WAY:
  37. .word 0x3ff
  38. _FLD_MAX_IDX:
  39. .word 0x7fff
  40. .globl rt_cpu_dcache_clean_flush
  41. rt_cpu_dcache_clean_flush:
  42. push {r4-r11}
  43. dmb
  44. mrc p15, #1, r0, c0, c0, #1 @ read clid register
  45. ands r3, r0, #0x7000000 @ get level of coherency
  46. mov r3, r3, lsr #23
  47. beq finished
  48. mov r10, #0
  49. loop1:
  50. add r2, r10, r10, lsr #1
  51. mov r1, r0, lsr r2
  52. and r1, r1, #7
  53. cmp r1, #2
  54. blt skip
  55. mcr p15, #2, r10, c0, c0, #0
  56. isb
  57. mrc p15, #1, r1, c0, c0, #0
  58. and r2, r1, #7
  59. add r2, r2, #4
  60. ldr r4, _FLD_MAX_WAY
  61. ands r4, r4, r1, lsr #3
  62. clz r5, r4
  63. ldr r7, _FLD_MAX_IDX
  64. ands r7, r7, r1, lsr #13
  65. loop2:
  66. mov r9, r4
  67. loop3:
  68. orr r11, r10, r9, lsl r5
  69. orr r11, r11, r7, lsl r2
  70. mcr p15, #0, r11, c7, c14, #2
  71. subs r9, r9, #1
  72. bge loop3
  73. subs r7, r7, #1
  74. bge loop2
  75. skip:
  76. add r10, r10, #2
  77. cmp r3, r10
  78. bgt loop1
  79. finished:
  80. dsb
  81. isb
  82. pop {r4-r11}
  83. bx lr
  84. .globl rt_cpu_icache_flush
  85. rt_cpu_icache_flush:
  86. mov r0, #0
  87. mcr p15, 0, r0, c7, c5, 0 @ I+BTB cache invalidate
  88. dsb
  89. isb
  90. bx lr
  91. .globl rt_hw_cpu_dcache_disable
  92. rt_hw_cpu_dcache_disable:
  93. push {r4-r11, lr}
  94. bl rt_cpu_dcache_clean_flush
  95. mrc p15, #0, r0, c1, c0, #0
  96. bic r0, r0, #0x00000004
  97. mcr p15, #0, r0, c1, c0, #0
  98. pop {r4-r11, lr}
  99. bx lr
  100. .globl rt_hw_cpu_icache_disable
  101. rt_hw_cpu_icache_disable:
  102. mrc p15, #0, r0, c1, c0, #0
  103. bic r0, r0, #0x00001000
  104. mcr p15, #0, r0, c1, c0, #0
  105. bx lr
  106. .globl rt_cpu_mmu_disable
  107. rt_cpu_mmu_disable:
  108. mcr p15, #0, r0, c8, c7, #0 @ invalidate tlb
  109. mrc p15, #0, r0, c1, c0, #0
  110. bic r0, r0, #1
  111. mcr p15, #0, r0, c1, c0, #0 @ clear mmu bit
  112. dsb
  113. bx lr
  114. .globl rt_cpu_mmu_enable
  115. rt_cpu_mmu_enable:
  116. mrc p15, #0, r0, c1, c0, #0
  117. orr r0, r0, #0x001
  118. mcr p15, #0, r0, c1, c0, #0 @ set mmu enable bit
  119. dsb
  120. bx lr
  121. .globl rt_cpu_tlb_set
  122. rt_cpu_tlb_set:
  123. mcr p15, #0, r0, c2, c0, #0
  124. dmb
  125. bx lr