context_rvds.S 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. ;/*
  2. ; * Copyright (c) 2006-2022, RT-Thread Development Team
  3. ; *
  4. ; * SPDX-License-Identifier: Apache-2.0
  5. ; *
  6. ; * Change Logs:
  7. ; * Date Author Notes
  8. ; * 2010-01-25 Bernard first version
  9. ; * 2012-06-01 aozima set pendsv priority to 0xFF.
  10. ; * 2012-08-17 aozima fixed bug: store r8 - r11.
  11. ; * 2013-06-18 aozima add restore MSP feature.
  12. ; * 2019-03-31 xuzhuoyi port to Cortex-M23.
  13. ; */
  14. ;/**
  15. ; * @addtogroup CORTEX-M23
  16. ; */
  17. ;/*@{*/
  18. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  19. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  20. NVIC_SHPR3 EQU 0xE000ED20 ; system priority register (2)
  21. NVIC_PENDSV_PRI EQU 0xFFFF0000 ; PendSV and SysTick priority value (lowest)
  22. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  23. AREA |.text|, CODE, READONLY, ALIGN=2
  24. THUMB
  25. REQUIRE8
  26. PRESERVE8
  27. IMPORT rt_thread_switch_interrupt_flag
  28. IMPORT rt_interrupt_from_thread
  29. IMPORT rt_interrupt_to_thread
  30. ;/*
  31. ; * rt_base_t rt_hw_interrupt_disable();
  32. ; */
  33. rt_hw_interrupt_disable PROC
  34. EXPORT rt_hw_interrupt_disable
  35. MRS r0, PRIMASK
  36. CPSID I
  37. BX LR
  38. ENDP
  39. ;/*
  40. ; * void rt_hw_interrupt_enable(rt_base_t level);
  41. ; */
  42. rt_hw_interrupt_enable PROC
  43. EXPORT rt_hw_interrupt_enable
  44. MSR PRIMASK, r0
  45. BX LR
  46. ENDP
  47. ;/*
  48. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  49. ; * r0 --> from
  50. ; * r1 --> to
  51. ; */
  52. rt_hw_context_switch_interrupt
  53. EXPORT rt_hw_context_switch_interrupt
  54. rt_hw_context_switch PROC
  55. EXPORT rt_hw_context_switch
  56. ; set rt_thread_switch_interrupt_flag to 1
  57. LDR r2, =rt_thread_switch_interrupt_flag
  58. LDR r3, [r2]
  59. CMP r3, #1
  60. BEQ _reswitch
  61. MOVS r3, #0x01
  62. STR r3, [r2]
  63. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  64. STR r0, [r2]
  65. _reswitch
  66. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  67. STR r1, [r2]
  68. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  69. LDR r1, =NVIC_PENDSVSET
  70. STR r1, [r0]
  71. BX LR
  72. ENDP
  73. ; r0 --> switch from thread stack
  74. ; r1 --> switch to thread stack
  75. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  76. PendSV_Handler PROC
  77. EXPORT PendSV_Handler
  78. ; disable interrupt to protect context switch
  79. MRS r2, PRIMASK
  80. CPSID I
  81. ; get rt_thread_switch_interrupt_flag
  82. LDR r0, =rt_thread_switch_interrupt_flag
  83. LDR r1, [r0]
  84. CMP r1, #0x00
  85. BEQ pendsv_exit ; pendsv already handled
  86. ; clear rt_thread_switch_interrupt_flag to 0
  87. MOVS r1, #0x00
  88. STR r1, [r0]
  89. LDR r0, =rt_interrupt_from_thread
  90. LDR r1, [r0]
  91. CMP r1, #0x00
  92. BEQ switch_to_thread ; skip register save at the first time
  93. MRS r1, psp ; get from thread stack pointer
  94. SUBS r1, r1, #0x20 ; space for {r4 - r7} and {r8 - r11}
  95. LDR r0, [r0]
  96. STR r1, [r0] ; update from thread stack pointer
  97. STMIA r1!, {r4 - r7} ; push thread {r4 - r7} register to thread stack
  98. MOV r4, r8 ; mov thread {r8 - r11} to {r4 - r7}
  99. MOV r5, r9
  100. MOV r6, r10
  101. MOV r7, r11
  102. STMIA r1!, {r4 - r7} ; push thread {r8 - r11} high register to thread stack
  103. switch_to_thread
  104. LDR r1, =rt_interrupt_to_thread
  105. LDR r1, [r1]
  106. LDR r1, [r1] ; load thread stack pointer
  107. LDMIA r1!, {r4 - r7} ; pop thread {r4 - r7} register from thread stack
  108. PUSH {r4 - r7} ; push {r4 - r7} to MSP for copy {r8 - r11}
  109. LDMIA r1!, {r4 - r7} ; pop thread {r8 - r11} high register from thread stack to {r4 - r7}
  110. MOV r8, r4 ; mov {r4 - r7} to {r8 - r11}
  111. MOV r9, r5
  112. MOV r10, r6
  113. MOV r11, r7
  114. POP {r4 - r7} ; pop {r4 - r7} from MSP
  115. MSR psp, r1 ; update stack pointer
  116. pendsv_exit
  117. ; restore interrupt
  118. MSR PRIMASK, r2
  119. MOVS r0, #0x03
  120. RSBS r0, r0, #0x00
  121. BX r0
  122. ENDP
  123. ;/*
  124. ; * void rt_hw_context_switch_to(rt_uint32 to);
  125. ; * r0 --> to
  126. ; * this fucntion is used to perform the first thread switch
  127. ; */
  128. rt_hw_context_switch_to PROC
  129. EXPORT rt_hw_context_switch_to
  130. ; set to thread
  131. LDR r1, =rt_interrupt_to_thread
  132. STR r0, [r1]
  133. ; set from thread to 0
  134. LDR r1, =rt_interrupt_from_thread
  135. MOVS r0, #0x0
  136. STR r0, [r1]
  137. ; set interrupt flag to 1
  138. LDR r1, =rt_thread_switch_interrupt_flag
  139. MOVS r0, #1
  140. STR r0, [r1]
  141. ; set the PendSV and SysTick exception priority
  142. LDR r0, =NVIC_SHPR3
  143. LDR r1, =NVIC_PENDSV_PRI
  144. LDR r2, [r0,#0x00] ; read
  145. ORRS r1,r1,r2 ; modify
  146. STR r1, [r0] ; write-back
  147. ; trigger the PendSV exception (causes context switch)
  148. LDR r0, =NVIC_INT_CTRL
  149. LDR r1, =NVIC_PENDSVSET
  150. STR r1, [r0]
  151. ; restore MSP
  152. LDR r0, =SCB_VTOR
  153. LDR r0, [r0]
  154. LDR r0, [r0]
  155. MSR msp, r0
  156. ; enable interrupts at processor level
  157. CPSIE I
  158. ; ensure PendSV exception taken place before subsequent operation
  159. DSB
  160. ISB
  161. ; never reach here!
  162. ENDP
  163. ; compatible with old version
  164. rt_hw_interrupt_thread_switch PROC
  165. EXPORT rt_hw_interrupt_thread_switch
  166. BX lr
  167. ENDP
  168. IMPORT rt_hw_hard_fault_exception
  169. HardFault_Handler PROC
  170. EXPORT HardFault_Handler
  171. ; get current context
  172. MRS r0, psp ; get fault thread stack pointer
  173. PUSH {lr}
  174. BL rt_hw_hard_fault_exception
  175. POP {pc}
  176. ENDP
  177. ALIGN 4
  178. END