start_gcc.S 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. #include <rtconfig.h>
  11. .equ Mode_USR, 0x10
  12. .equ Mode_FIQ, 0x11
  13. .equ Mode_IRQ, 0x12
  14. .equ Mode_SVC, 0x13
  15. .equ Mode_ABT, 0x17
  16. .equ Mode_UND, 0x1B
  17. .equ Mode_SYS, 0x1F
  18. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  19. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  20. .equ UND_Stack_Size, 0x00000000
  21. .equ SVC_Stack_Size, 0x00000100
  22. .equ ABT_Stack_Size, 0x00000000
  23. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  24. .equ RT_IRQ_STACK_PGSZ, 0x00000100
  25. .equ USR_Stack_Size, 0x00000100
  26. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  27. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  28. .section .data.share.isr
  29. /* stack */
  30. .globl stack_start
  31. .globl stack_top
  32. .align 3
  33. stack_start:
  34. .rept ISR_Stack_Size
  35. .byte 0
  36. .endr
  37. stack_top:
  38. .text
  39. /* reset entry */
  40. .globl _reset
  41. _reset:
  42. /* set the cpu to SVC32 mode and disable interrupt */
  43. mrs r0, cpsr
  44. bic r0, r0, #0x1f
  45. orr r0, r0, #0x13
  46. msr cpsr_c, r0
  47. /* setup stack */
  48. bl stack_setup
  49. /* clear .bss */
  50. mov r0,#0 /* get a zero */
  51. ldr r1,=__bss_start /* bss start */
  52. ldr r2,=__bss_end /* bss end */
  53. bss_loop:
  54. cmp r1,r2 /* check if data to clear */
  55. strlo r0,[r1],#4 /* clear 4 bytes */
  56. blo bss_loop /* loop until done */
  57. /* call C++ constructors of global objects */
  58. ldr r0, =__ctors_start__
  59. ldr r1, =__ctors_end__
  60. ctor_loop:
  61. cmp r0, r1
  62. beq ctor_end
  63. ldr r2, [r0], #4
  64. stmfd sp!, {r0-r1}
  65. mov lr, pc
  66. bx r2
  67. ldmfd sp!, {r0-r1}
  68. b ctor_loop
  69. ctor_end:
  70. /* start RT-Thread Kernel */
  71. ldr pc, _rtthread_startup
  72. _rtthread_startup:
  73. .word rtthread_startup
  74. stack_setup:
  75. ldr r0, =stack_top
  76. @ Set the startup stack for svc
  77. mov sp, r0
  78. @ Enter Undefined Instruction Mode and set its Stack Pointer
  79. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  80. mov sp, r0
  81. sub r0, r0, #UND_Stack_Size
  82. @ Enter Abort Mode and set its Stack Pointer
  83. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  84. mov sp, r0
  85. sub r0, r0, #ABT_Stack_Size
  86. @ Enter FIQ Mode and set its Stack Pointer
  87. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  88. mov sp, r0
  89. sub r0, r0, #RT_FIQ_STACK_PGSZ
  90. @ Enter IRQ Mode and set its Stack Pointer
  91. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  92. mov sp, r0
  93. sub r0, r0, #RT_IRQ_STACK_PGSZ
  94. /* come back to SVC mode */
  95. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  96. bx lr
  97. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  98. .section .text.isr, "ax"
  99. .align 5
  100. .globl vector_fiq
  101. vector_fiq:
  102. stmfd sp!,{r0-r7,lr}
  103. bl rt_hw_trap_fiq
  104. ldmfd sp!,{r0-r7,lr}
  105. subs pc, lr, #4
  106. .globl rt_interrupt_enter
  107. .globl rt_interrupt_leave
  108. .globl rt_thread_switch_interrupt_flag
  109. .globl rt_interrupt_from_thread
  110. .globl rt_interrupt_to_thread
  111. .globl rt_current_thread
  112. .globl vmm_thread
  113. .globl vmm_virq_check
  114. .align 5
  115. .globl vector_irq
  116. vector_irq:
  117. stmfd sp!, {r0-r12,lr}
  118. bl rt_interrupt_enter
  119. bl rt_hw_trap_irq
  120. bl rt_interrupt_leave
  121. @ if rt_thread_switch_interrupt_flag set, jump to
  122. @ rt_hw_context_switch_interrupt_do and don't return
  123. ldr r0, =rt_thread_switch_interrupt_flag
  124. ldr r1, [r0]
  125. cmp r1, #1
  126. beq rt_hw_context_switch_interrupt_do
  127. ldmfd sp!, {r0-r12,lr}
  128. subs pc, lr, #4
  129. rt_hw_context_switch_interrupt_do:
  130. mov r1, #0 @ clear flag
  131. str r1, [r0]
  132. mov r1, sp @ r1 point to {r0-r3} in stack
  133. add sp, sp, #4*4
  134. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  135. mrs r0, spsr @ get cpsr of interrupt thread
  136. sub r2, lr, #4 @ save old task's pc to r2
  137. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  138. @ interrupted, this will just switch to the stack of kernel space.
  139. @ save the registers in kernel space won't trigger data abort.
  140. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  141. stmfd sp!, {r2} @ push old task's pc
  142. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  143. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  144. stmfd sp!, {r1-r4} @ push old task's r0-r3
  145. stmfd sp!, {r0} @ push old task's cpsr
  146. ldr r4, =rt_interrupt_from_thread
  147. ldr r5, [r4]
  148. str sp, [r5] @ store sp in preempted tasks's TCB
  149. ldr r6, =rt_interrupt_to_thread
  150. ldr r6, [r6]
  151. ldr sp, [r6] @ get new task's stack pointer
  152. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  153. msr spsr_cxsf, r4
  154. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  155. .macro push_svc_reg
  156. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  157. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  158. mov r0, sp
  159. mrs r6, spsr @/* Save CPSR */
  160. str lr, [r0, #15*4] @/* Push PC */
  161. str r6, [r0, #16*4] @/* Push CPSR */
  162. cps #Mode_SVC
  163. str sp, [r0, #13*4] @/* Save calling SP */
  164. str lr, [r0, #14*4] @/* Save calling PC */
  165. .endm
  166. .align 5
  167. .globl vector_swi
  168. vector_swi:
  169. push_svc_reg
  170. bl rt_hw_trap_swi
  171. b .
  172. .align 5
  173. .globl vector_undef
  174. vector_undef:
  175. push_svc_reg
  176. bl rt_hw_trap_undef
  177. b .
  178. .align 5
  179. .globl vector_pabt
  180. vector_pabt:
  181. push_svc_reg
  182. bl rt_hw_trap_pabt
  183. b .
  184. .align 5
  185. .globl vector_dabt
  186. vector_dabt:
  187. push_svc_reg
  188. bl rt_hw_trap_dabt
  189. b .
  190. .align 5
  191. .globl vector_resv
  192. vector_resv:
  193. push_svc_reg
  194. bl rt_hw_trap_resv
  195. b .