|
@@ -1803,50 +1803,27 @@ typedef struct
|
|
|
* |[31:0] |Data |NAND Flash Redundant Area Word n
|
|
|
* | | |This field indicates a 32-bit data of redundant area.
|
|
|
*/
|
|
|
- __IO uint32_t BUFFER0; /*!< [0x0000] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER1; /*!< [0x0004] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER2; /*!< [0x0008] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER3; /*!< [0x000c] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER4; /*!< [0x0010] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER5; /*!< [0x0014] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER6; /*!< [0x0018] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER7; /*!< [0x001c] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER8; /*!< [0x0020] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER9; /*!< [0x0024] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER10; /*!< [0x0028] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER11; /*!< [0x002c] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER12; /*!< [0x0030] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER13; /*!< [0x0034] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER14; /*!< [0x0038] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER15; /*!< [0x003c] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER16; /*!< [0x0040] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER17; /*!< [0x0044] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER18; /*!< [0x0048] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER19; /*!< [0x004c] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER20; /*!< [0x0050] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER21; /*!< [0x0054] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER22; /*!< [0x0058] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER23; /*!< [0x005c] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER24; /*!< [0x0060] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER25; /*!< [0x0064] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER26; /*!< [0x0068] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER27; /*!< [0x006c] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER28; /*!< [0x0070] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER29; /*!< [0x0074] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER30; /*!< [0x0078] NFI Embedded Buffer Word n */
|
|
|
- __IO uint32_t BUFFER31; /*!< [0x007c] NFI Embedded Buffer Word n */
|
|
|
- __I uint32_t RESERVE0[224];
|
|
|
+ __IO uint32_t BUFFER[32]; /*!< [0x0000] NFI Embedded Buffer Word n */
|
|
|
+ /** @cond HIDDEN_SYMBOLS */
|
|
|
+ __I uint32_t RESERVE0[224]; /*!< [0x0080~0x03FC] */
|
|
|
+ /** @endcond */
|
|
|
__IO uint32_t DMACTL; /*!< [0x0400] NFI DMA Control and Status Register */
|
|
|
- __I uint32_t RESERVE1[1];
|
|
|
+ /** @cond HIDDEN_SYMBOLS */
|
|
|
+ __I uint32_t RESERVE1[1]; /*!< [0x0404] */
|
|
|
+ /** @endcond */
|
|
|
__IO uint32_t DMASA; /*!< [0x0408] NFI DMA Transfer Starting Address Register */
|
|
|
__I uint32_t DMABCNT; /*!< [0x040c] NFI DMA Transfer Byte Count Register */
|
|
|
__IO uint32_t DMAINTEN; /*!< [0x0410] NFI DMA Interrupt Enable Control Register */
|
|
|
__I uint32_t DMAINTSTS; /*!< [0x0414] NFI DMA Interrupt Status Register */
|
|
|
- __I uint32_t RESERVE2[250];
|
|
|
+ /** @cond HIDDEN_SYMBOLS */
|
|
|
+ __I uint32_t RESERVE2[250]; /*!< [0x0418~0x07FC] */
|
|
|
+ /** @endcond */
|
|
|
__IO uint32_t GCTL; /*!< [0x0800] NFI Global Control and Status Register */
|
|
|
__IO uint32_t GINTEN; /*!< [0x0804] NFI Global Interrupt Control Register */
|
|
|
__I uint32_t GINTSTS; /*!< [0x0808] NFI Global Interrupt Status Register */
|
|
|
- __I uint32_t RESERVE3[37];
|
|
|
+ /** @cond HIDDEN_SYMBOLS */
|
|
|
+ __I uint32_t RESERVE3[37]; /*!< [0x080C~0x089C] */
|
|
|
+ /** @endcond */
|
|
|
__IO uint32_t NANDCTL; /*!< [0x08a0] NAND Flash Control Register */
|
|
|
__IO uint32_t NANDTMCTL; /*!< [0x08a4] NAND Flash Timing Control Register */
|
|
|
__IO uint32_t NANDINTEN; /*!< [0x08a8] NAND Flash Interrupt Enable Register */
|
|
@@ -1856,151 +1833,22 @@ typedef struct
|
|
|
__IO uint32_t NANDDATA; /*!< [0x08b8] NAND Flash Data Port Register */
|
|
|
__IO uint32_t NANDRACTL; /*!< [0x08bc] NAND Flash Redundant Area Control Register */
|
|
|
__IO uint32_t NANDECTL; /*!< [0x08c0] NAND Flash Extend Control Register */
|
|
|
- __I uint32_t RESERVE4[3];
|
|
|
- __I uint32_t NANDECCES0; /*!< [0x08d0] NAND Flash ECC Error Status 0 Register */
|
|
|
- __I uint32_t NANDECCES1; /*!< [0x08d4] NAND Flash ECC Error Status 1 Register */
|
|
|
- __I uint32_t NANDECCES2; /*!< [0x08d8] NAND Flash ECC Error Status 2 Register */
|
|
|
- __I uint32_t NANDECCES3; /*!< [0x08dc] NAND Flash ECC Error Status 3 Register */
|
|
|
- __I uint32_t RESERVE5[8];
|
|
|
- __I uint32_t NANDECCEA0; /*!< [0x0900] NAND Flash ECC Error Byte Address 0 Register */
|
|
|
- __I uint32_t NANDECCEA1; /*!< [0x0904] NAND Flash ECC Error Byte Address 1 Register */
|
|
|
- __I uint32_t NANDECCEA2; /*!< [0x0908] NAND Flash ECC Error Byte Address 2 Register */
|
|
|
- __I uint32_t NANDECCEA3; /*!< [0x090c] NAND Flash ECC Error Byte Address 3 Register */
|
|
|
- __I uint32_t NANDECCEA4; /*!< [0x0910] NAND Flash ECC Error Byte Address 4 Register */
|
|
|
- __I uint32_t NANDECCEA5; /*!< [0x0914] NAND Flash ECC Error Byte Address 5 Register */
|
|
|
- __I uint32_t NANDECCEA6; /*!< [0x0918] NAND Flash ECC Error Byte Address 6 Register */
|
|
|
- __I uint32_t NANDECCEA7; /*!< [0x091c] NAND Flash ECC Error Byte Address 7 Register */
|
|
|
- __I uint32_t NANDECCEA8; /*!< [0x0920] NAND Flash ECC Error Byte Address 8 Register */
|
|
|
- __I uint32_t NANDECCEA9; /*!< [0x0924] NAND Flash ECC Error Byte Address 9 Register */
|
|
|
- __I uint32_t NANDECCEA10; /*!< [0x0928] NAND Flash ECC Error Byte Address 10 Register */
|
|
|
- __I uint32_t NANDECCEA11; /*!< [0x092c] NAND Flash ECC Error Byte Address 11 Register */
|
|
|
- __I uint32_t RESERVE6[12];
|
|
|
- __I uint32_t NANDECCED0; /*!< [0x0960] NAND Flash ECC Error Data Register 0 */
|
|
|
- __I uint32_t NANDECCED1; /*!< [0x0964] NAND Flash ECC Error Data Register 1 */
|
|
|
- __I uint32_t NANDECCED2; /*!< [0x0968] NAND Flash ECC Error Data Register 2 */
|
|
|
- __I uint32_t NANDECCED3; /*!< [0x096c] NAND Flash ECC Error Data Register 3 */
|
|
|
- __I uint32_t NANDECCED4; /*!< [0x0970] NAND Flash ECC Error Data Register 4 */
|
|
|
- __I uint32_t NANDECCED5; /*!< [0x0974] NAND Flash ECC Error Data Register 5 */
|
|
|
- __I uint32_t RESERVE7[34];
|
|
|
- __IO uint32_t NANDRA0; /*!< [0x0a00] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA1; /*!< [0x0a04] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA2; /*!< [0x0a08] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA3; /*!< [0x0a0c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA4; /*!< [0x0a10] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA5; /*!< [0x0a14] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA6; /*!< [0x0a18] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA7; /*!< [0x0a1c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA8; /*!< [0x0a20] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA9; /*!< [0x0a24] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA10; /*!< [0x0a28] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA11; /*!< [0x0a2c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA12; /*!< [0x0a30] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA13; /*!< [0x0a34] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA14; /*!< [0x0a38] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA15; /*!< [0x0a3c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA16; /*!< [0x0a40] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA17; /*!< [0x0a44] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA18; /*!< [0x0a48] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA19; /*!< [0x0a4c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA20; /*!< [0x0a50] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA21; /*!< [0x0a54] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA22; /*!< [0x0a58] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA23; /*!< [0x0a5c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA24; /*!< [0x0a60] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA25; /*!< [0x0a64] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA26; /*!< [0x0a68] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA27; /*!< [0x0a6c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA28; /*!< [0x0a70] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA29; /*!< [0x0a74] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA30; /*!< [0x0a78] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA31; /*!< [0x0a7c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA32; /*!< [0x0a80] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA33; /*!< [0x0a84] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA34; /*!< [0x0a88] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA35; /*!< [0x0a8c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA36; /*!< [0x0a90] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA37; /*!< [0x0a94] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA38; /*!< [0x0a98] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA39; /*!< [0x0a9c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA40; /*!< [0x0aa0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA41; /*!< [0x0aa4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA42; /*!< [0x0aa8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA43; /*!< [0x0aac] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA44; /*!< [0x0ab0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA45; /*!< [0x0ab4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA46; /*!< [0x0ab8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA47; /*!< [0x0abc] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA48; /*!< [0x0ac0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA49; /*!< [0x0ac4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA50; /*!< [0x0ac8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA51; /*!< [0x0acc] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA52; /*!< [0x0ad0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA53; /*!< [0x0ad4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA54; /*!< [0x0ad8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA55; /*!< [0x0adc] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA56; /*!< [0x0ae0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA57; /*!< [0x0ae4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA58; /*!< [0x0ae8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA59; /*!< [0x0aec] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA60; /*!< [0x0af0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA61; /*!< [0x0af4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA62; /*!< [0x0af8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA63; /*!< [0x0afc] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA64; /*!< [0x0b00] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA65; /*!< [0x0b04] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA66; /*!< [0x0b08] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA67; /*!< [0x0b0c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA68; /*!< [0x0b10] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA69; /*!< [0x0b14] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA70; /*!< [0x0b18] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA71; /*!< [0x0b1c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA72; /*!< [0x0b20] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA73; /*!< [0x0b24] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA74; /*!< [0x0b28] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA75; /*!< [0x0b2c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA76; /*!< [0x0b30] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA77; /*!< [0x0b34] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA78; /*!< [0x0b38] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA79; /*!< [0x0b3c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA80; /*!< [0x0b40] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA81; /*!< [0x0b44] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA82; /*!< [0x0b48] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA83; /*!< [0x0b4c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA84; /*!< [0x0b50] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA85; /*!< [0x0b54] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA86; /*!< [0x0b58] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA87; /*!< [0x0b5c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA88; /*!< [0x0b60] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA89; /*!< [0x0b64] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA90; /*!< [0x0b68] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA91; /*!< [0x0b6c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA92; /*!< [0x0b70] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA93; /*!< [0x0b74] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA94; /*!< [0x0b78] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA95; /*!< [0x0b7c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA96; /*!< [0x0b80] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA97; /*!< [0x0b84] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA98; /*!< [0x0b88] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA99; /*!< [0x0b8c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA100; /*!< [0x0b90] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA101; /*!< [0x0b94] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA102; /*!< [0x0b98] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA103; /*!< [0x0b9c] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA104; /*!< [0x0ba0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA105; /*!< [0x0ba4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA106; /*!< [0x0ba8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA107; /*!< [0x0bac] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA108; /*!< [0x0bb0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA109; /*!< [0x0bb4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA110; /*!< [0x0bb8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA111; /*!< [0x0bbc] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA112; /*!< [0x0bc0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA113; /*!< [0x0bc4] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA114; /*!< [0x0bc8] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA115; /*!< [0x0bcc] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA116; /*!< [0x0bd0] NAND Flash Redundant Area Word n */
|
|
|
- __IO uint32_t NANDRA117; /*!< [0x0bd4] NAND Flash Redundant Area Word n */
|
|
|
-
|
|
|
+ /** @cond HIDDEN_SYMBOLS */
|
|
|
+ __I uint32_t RESERVE4[3]; /*!< [0x08C4~0x08CC] */
|
|
|
+ /** @endcond */
|
|
|
+ __I uint32_t NANDECCES[4]; /*!< [0x08d0] NAND Flash ECC Error Status 0 Register */
|
|
|
+ /** @cond HIDDEN_SYMBOLS */
|
|
|
+ __I uint32_t RESERVE5[8]; /*!< [0x08E0~0x08FC] */
|
|
|
+ /** @endcond */
|
|
|
+ __I uint32_t NANDECCEA[12]; /*!< [0x0900] NAND Flash ECC Error Byte Address 0 Register */
|
|
|
+ /** @cond HIDDEN_SYMBOLS */
|
|
|
+ __I uint32_t RESERVE6[12]; /*!< [0x0930~0x095C] */
|
|
|
+ /** @endcond */
|
|
|
+ __I uint32_t NANDECCED[6]; /*!< [0x0960] NAND Flash ECC Error Data Register 0 */
|
|
|
+ /** @cond HIDDEN_SYMBOLS */
|
|
|
+ __I uint32_t RESERVE7[34]; /*!< [0x0978~0x09FC] */
|
|
|
+ /** @endcond */
|
|
|
+ __IO uint32_t NANDRA[118]; /*!< [0x0a00] NAND Flash Redundant Area Word n */
|
|
|
} NFI_T;
|
|
|
|
|
|
/**
|
|
@@ -2008,101 +1856,8 @@ typedef struct
|
|
|
Constant Definitions for NFI Controller
|
|
|
@{ */
|
|
|
|
|
|
-#define NFI_BUFFER0_Data_Pos (0) /*!< NFI_T::BUFFER0: Data Position */
|
|
|
-#define NFI_BUFFER0_Data_Msk (0xfffffffful << NFI_BUFFER0_Data_Pos) /*!< NFI_T::BUFFER0: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER1_Data_Pos (0) /*!< NFI_T::BUFFER1: Data Position */
|
|
|
-#define NFI_BUFFER1_Data_Msk (0xfffffffful << NFI_BUFFER1_Data_Pos) /*!< NFI_T::BUFFER1: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER2_Data_Pos (0) /*!< NFI_T::BUFFER2: Data Position */
|
|
|
-#define NFI_BUFFER2_Data_Msk (0xfffffffful << NFI_BUFFER2_Data_Pos) /*!< NFI_T::BUFFER2: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER3_Data_Pos (0) /*!< NFI_T::BUFFER3: Data Position */
|
|
|
-#define NFI_BUFFER3_Data_Msk (0xfffffffful << NFI_BUFFER3_Data_Pos) /*!< NFI_T::BUFFER3: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER4_Data_Pos (0) /*!< NFI_T::BUFFER4: Data Position */
|
|
|
-#define NFI_BUFFER4_Data_Msk (0xfffffffful << NFI_BUFFER4_Data_Pos) /*!< NFI_T::BUFFER4: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER5_Data_Pos (0) /*!< NFI_T::BUFFER5: Data Position */
|
|
|
-#define NFI_BUFFER5_Data_Msk (0xfffffffful << NFI_BUFFER5_Data_Pos) /*!< NFI_T::BUFFER5: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER6_Data_Pos (0) /*!< NFI_T::BUFFER6: Data Position */
|
|
|
-#define NFI_BUFFER6_Data_Msk (0xfffffffful << NFI_BUFFER6_Data_Pos) /*!< NFI_T::BUFFER6: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER7_Data_Pos (0) /*!< NFI_T::BUFFER7: Data Position */
|
|
|
-#define NFI_BUFFER7_Data_Msk (0xfffffffful << NFI_BUFFER7_Data_Pos) /*!< NFI_T::BUFFER7: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER8_Data_Pos (0) /*!< NFI_T::BUFFER8: Data Position */
|
|
|
-#define NFI_BUFFER8_Data_Msk (0xfffffffful << NFI_BUFFER8_Data_Pos) /*!< NFI_T::BUFFER8: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER9_Data_Pos (0) /*!< NFI_T::BUFFER9: Data Position */
|
|
|
-#define NFI_BUFFER9_Data_Msk (0xfffffffful << NFI_BUFFER9_Data_Pos) /*!< NFI_T::BUFFER9: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER10_Data_Pos (0) /*!< NFI_T::BUFFER10: Data Position */
|
|
|
-#define NFI_BUFFER10_Data_Msk (0xfffffffful << NFI_BUFFER10_Data_Pos) /*!< NFI_T::BUFFER10: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER11_Data_Pos (0) /*!< NFI_T::BUFFER11: Data Position */
|
|
|
-#define NFI_BUFFER11_Data_Msk (0xfffffffful << NFI_BUFFER11_Data_Pos) /*!< NFI_T::BUFFER11: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER12_Data_Pos (0) /*!< NFI_T::BUFFER12: Data Position */
|
|
|
-#define NFI_BUFFER12_Data_Msk (0xfffffffful << NFI_BUFFER12_Data_Pos) /*!< NFI_T::BUFFER12: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER13_Data_Pos (0) /*!< NFI_T::BUFFER13: Data Position */
|
|
|
-#define NFI_BUFFER13_Data_Msk (0xfffffffful << NFI_BUFFER13_Data_Pos) /*!< NFI_T::BUFFER13: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER14_Data_Pos (0) /*!< NFI_T::BUFFER14: Data Position */
|
|
|
-#define NFI_BUFFER14_Data_Msk (0xfffffffful << NFI_BUFFER14_Data_Pos) /*!< NFI_T::BUFFER14: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER15_Data_Pos (0) /*!< NFI_T::BUFFER15: Data Position */
|
|
|
-#define NFI_BUFFER15_Data_Msk (0xfffffffful << NFI_BUFFER15_Data_Pos) /*!< NFI_T::BUFFER15: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER16_Data_Pos (0) /*!< NFI_T::BUFFER16: Data Position */
|
|
|
-#define NFI_BUFFER16_Data_Msk (0xfffffffful << NFI_BUFFER16_Data_Pos) /*!< NFI_T::BUFFER16: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER17_Data_Pos (0) /*!< NFI_T::BUFFER17: Data Position */
|
|
|
-#define NFI_BUFFER17_Data_Msk (0xfffffffful << NFI_BUFFER17_Data_Pos) /*!< NFI_T::BUFFER17: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER18_Data_Pos (0) /*!< NFI_T::BUFFER18: Data Position */
|
|
|
-#define NFI_BUFFER18_Data_Msk (0xfffffffful << NFI_BUFFER18_Data_Pos) /*!< NFI_T::BUFFER18: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER19_Data_Pos (0) /*!< NFI_T::BUFFER19: Data Position */
|
|
|
-#define NFI_BUFFER19_Data_Msk (0xfffffffful << NFI_BUFFER19_Data_Pos) /*!< NFI_T::BUFFER19: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER20_Data_Pos (0) /*!< NFI_T::BUFFER20: Data Position */
|
|
|
-#define NFI_BUFFER20_Data_Msk (0xfffffffful << NFI_BUFFER20_Data_Pos) /*!< NFI_T::BUFFER20: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER21_Data_Pos (0) /*!< NFI_T::BUFFER21: Data Position */
|
|
|
-#define NFI_BUFFER21_Data_Msk (0xfffffffful << NFI_BUFFER21_Data_Pos) /*!< NFI_T::BUFFER21: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER22_Data_Pos (0) /*!< NFI_T::BUFFER22: Data Position */
|
|
|
-#define NFI_BUFFER22_Data_Msk (0xfffffffful << NFI_BUFFER22_Data_Pos) /*!< NFI_T::BUFFER22: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER23_Data_Pos (0) /*!< NFI_T::BUFFER23: Data Position */
|
|
|
-#define NFI_BUFFER23_Data_Msk (0xfffffffful << NFI_BUFFER23_Data_Pos) /*!< NFI_T::BUFFER23: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER24_Data_Pos (0) /*!< NFI_T::BUFFER24: Data Position */
|
|
|
-#define NFI_BUFFER24_Data_Msk (0xfffffffful << NFI_BUFFER24_Data_Pos) /*!< NFI_T::BUFFER24: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER25_Data_Pos (0) /*!< NFI_T::BUFFER25: Data Position */
|
|
|
-#define NFI_BUFFER25_Data_Msk (0xfffffffful << NFI_BUFFER25_Data_Pos) /*!< NFI_T::BUFFER25: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER26_Data_Pos (0) /*!< NFI_T::BUFFER26: Data Position */
|
|
|
-#define NFI_BUFFER26_Data_Msk (0xfffffffful << NFI_BUFFER26_Data_Pos) /*!< NFI_T::BUFFER26: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER27_Data_Pos (0) /*!< NFI_T::BUFFER27: Data Position */
|
|
|
-#define NFI_BUFFER27_Data_Msk (0xfffffffful << NFI_BUFFER27_Data_Pos) /*!< NFI_T::BUFFER27: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER28_Data_Pos (0) /*!< NFI_T::BUFFER28: Data Position */
|
|
|
-#define NFI_BUFFER28_Data_Msk (0xfffffffful << NFI_BUFFER28_Data_Pos) /*!< NFI_T::BUFFER28: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER29_Data_Pos (0) /*!< NFI_T::BUFFER29: Data Position */
|
|
|
-#define NFI_BUFFER29_Data_Msk (0xfffffffful << NFI_BUFFER29_Data_Pos) /*!< NFI_T::BUFFER29: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER30_Data_Pos (0) /*!< NFI_T::BUFFER30: Data Position */
|
|
|
-#define NFI_BUFFER30_Data_Msk (0xfffffffful << NFI_BUFFER30_Data_Pos) /*!< NFI_T::BUFFER30: Data Mask */
|
|
|
-
|
|
|
-#define NFI_BUFFER31_Data_Pos (0) /*!< NFI_T::BUFFER31: Data Position */
|
|
|
-#define NFI_BUFFER31_Data_Msk (0xfffffffful << NFI_BUFFER31_Data_Pos) /*!< NFI_T::BUFFER31: Data Mask */
|
|
|
+#define NFI_BUFFER_Data_Pos (0) /*!< NFI_T::BUFFER0: Data Position */
|
|
|
+#define NFI_BUFFER_Data_Msk (0xfffffffful << NFI_BUFFER0_Data_Pos) /*!< NFI_T::BUFFER0: Data Mask */
|
|
|
|
|
|
#define NFI_DMACTL_DMACEN_Pos (0) /*!< NFI_T::DMACTL: DMACEN Position */
|
|
|
#define NFI_DMACTL_DMACEN_Msk (0x1ul << NFI_DMACTL_DMACEN_Pos) /*!< NFI_T::DMACTL: DMACEN Mask */
|
|
@@ -2185,6 +1940,9 @@ typedef struct
|
|
|
#define NFI_NANDCTL_CS0_Pos (25) /*!< NFI_T::NANDCTL: CS0 Position */
|
|
|
#define NFI_NANDCTL_CS0_Msk (0x1ul << NFI_NANDCTL_CS0_Pos) /*!< NFI_T::NANDCTL: CS0 Mask */
|
|
|
|
|
|
+#define NFI_NANDCTL_CS1_Pos (26) /*!< NFI_T::NANDCTL: CS1 Position */
|
|
|
+#define NFI_NANDCTL_CS1_Msk (0x1ul << NFI_NANDCTL_CS1_Pos) /*!< NFI_T::NANDCTL: CS1 Mask */
|
|
|
+
|
|
|
#define NFI_NANDTMCTL_LOWID_Pos (0) /*!< NFI_T::NANDTMCTL: LOWID Position */
|
|
|
#define NFI_NANDTMCTL_LOWID_Msk (0xfful << NFI_NANDTMCTL_LOWID_Pos) /*!< NFI_T::NANDTMCTL: LOWID Mask */
|
|
|
|
|
@@ -2245,599 +2003,32 @@ typedef struct
|
|
|
#define NFI_NANDECTL_WP_Pos (0) /*!< NFI_T::NANDECTL: WP Position */
|
|
|
#define NFI_NANDECTL_WP_Msk (0x1ul << NFI_NANDECTL_WP_Pos) /*!< NFI_T::NANDECTL: WP Mask */
|
|
|
|
|
|
-#define NFI_NANDECCES0_F1STAT_Pos (0) /*!< NFI_T::NANDECCES0: F1STAT Position */
|
|
|
-#define NFI_NANDECCES0_F1STAT_Msk (0x3ul << NFI_NANDECCES0_F1STAT_Pos) /*!< NFI_T::NANDECCES0: F1STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES0_F1ECNT_Pos (2) /*!< NFI_T::NANDECCES0: F1ECNT Position */
|
|
|
-#define NFI_NANDECCES0_F1ECNT_Msk (0x1ful << NFI_NANDECCES0_F1ECNT_Pos) /*!< NFI_T::NANDECCES0: F1ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES0_F2STAT_Pos (8) /*!< NFI_T::NANDECCES0: F2STAT Position */
|
|
|
-#define NFI_NANDECCES0_F2STAT_Msk (0x3ul << NFI_NANDECCES0_F2STAT_Pos) /*!< NFI_T::NANDECCES0: F2STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES0_F2ECNT_Pos (10) /*!< NFI_T::NANDECCES0: F2ECNT Position */
|
|
|
-#define NFI_NANDECCES0_F2ECNT_Msk (0x1ful << NFI_NANDECCES0_F2ECNT_Pos) /*!< NFI_T::NANDECCES0: F2ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES0_F3STAT_Pos (16) /*!< NFI_T::NANDECCES0: F3STAT Position */
|
|
|
-#define NFI_NANDECCES0_F3STAT_Msk (0x3ul << NFI_NANDECCES0_F3STAT_Pos) /*!< NFI_T::NANDECCES0: F3STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES0_F3ECNT_Pos (18) /*!< NFI_T::NANDECCES0: F3ECNT Position */
|
|
|
-#define NFI_NANDECCES0_F3ECNT_Msk (0x1ful << NFI_NANDECCES0_F3ECNT_Pos) /*!< NFI_T::NANDECCES0: F3ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES0_F4STAT_Pos (24) /*!< NFI_T::NANDECCES0: F4STAT Position */
|
|
|
-#define NFI_NANDECCES0_F4STAT_Msk (0x3ul << NFI_NANDECCES0_F4STAT_Pos) /*!< NFI_T::NANDECCES0: F4STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES0_F4ECNT_Pos (26) /*!< NFI_T::NANDECCES0: F4ECNT Position */
|
|
|
-#define NFI_NANDECCES0_F4ECNT_Msk (0x1ful << NFI_NANDECCES0_F4ECNT_Pos) /*!< NFI_T::NANDECCES0: F4ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES1_F5STAT_Pos (0) /*!< NFI_T::NANDECCES1: F5STAT Position */
|
|
|
-#define NFI_NANDECCES1_F5STAT_Msk (0x3ul << NFI_NANDECCES1_F5STAT_Pos) /*!< NFI_T::NANDECCES1: F5STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES1_F5ECNT_Pos (2) /*!< NFI_T::NANDECCES1: F5ECNT Position */
|
|
|
-#define NFI_NANDECCES1_F5ECNT_Msk (0x1ful << NFI_NANDECCES1_F5ECNT_Pos) /*!< NFI_T::NANDECCES1: F5ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES1_F6STAT_Pos (8) /*!< NFI_T::NANDECCES1: F6STAT Position */
|
|
|
-#define NFI_NANDECCES1_F6STAT_Msk (0x3ul << NFI_NANDECCES1_F6STAT_Pos) /*!< NFI_T::NANDECCES1: F6STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES1_F6ECNT_Pos (10) /*!< NFI_T::NANDECCES1: F6ECNT Position */
|
|
|
-#define NFI_NANDECCES1_F6ECNT_Msk (0x1ful << NFI_NANDECCES1_F6ECNT_Pos) /*!< NFI_T::NANDECCES1: F6ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES1_F7STAT_Pos (16) /*!< NFI_T::NANDECCES1: F7STAT Position */
|
|
|
-#define NFI_NANDECCES1_F7STAT_Msk (0x3ul << NFI_NANDECCES1_F7STAT_Pos) /*!< NFI_T::NANDECCES1: F7STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES1_F7ECNT_Pos (18) /*!< NFI_T::NANDECCES1: F7ECNT Position */
|
|
|
-#define NFI_NANDECCES1_F7ECNT_Msk (0x1ful << NFI_NANDECCES1_F7ECNT_Pos) /*!< NFI_T::NANDECCES1: F7ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES1_F8STAT_Pos (24) /*!< NFI_T::NANDECCES1: F8STAT Position */
|
|
|
-#define NFI_NANDECCES1_F8STAT_Msk (0x3ul << NFI_NANDECCES1_F8STAT_Pos) /*!< NFI_T::NANDECCES1: F8STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES1_F8ECNT_Pos (26) /*!< NFI_T::NANDECCES1: F8ECNT Position */
|
|
|
-#define NFI_NANDECCES1_F8ECNT_Msk (0x1ful << NFI_NANDECCES1_F8ECNT_Pos) /*!< NFI_T::NANDECCES1: F8ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES2_F9STAT_Pos (0) /*!< NFI_T::NANDECCES2: F9STAT Position */
|
|
|
-#define NFI_NANDECCES2_F9STAT_Msk (0x3ul << NFI_NANDECCES2_F9STAT_Pos) /*!< NFI_T::NANDECCES2: F9STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES2_F9ECNT_Pos (2) /*!< NFI_T::NANDECCES2: F9ECNT Position */
|
|
|
-#define NFI_NANDECCES2_F9ECNT_Msk (0x1ful << NFI_NANDECCES2_F9ECNT_Pos) /*!< NFI_T::NANDECCES2: F9ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES2_F10STAT_Pos (8) /*!< NFI_T::NANDECCES2: F10STAT Position */
|
|
|
-#define NFI_NANDECCES2_F10STAT_Msk (0x3ul << NFI_NANDECCES2_F10STAT_Pos) /*!< NFI_T::NANDECCES2: F10STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES2_F10ECNT_Pos (10) /*!< NFI_T::NANDECCES2: F10ECNT Position */
|
|
|
-#define NFI_NANDECCES2_F10ECNT_Msk (0x1ful << NFI_NANDECCES2_F10ECNT_Pos) /*!< NFI_T::NANDECCES2: F10ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES2_F11STAT_Pos (16) /*!< NFI_T::NANDECCES2: F11STAT Position */
|
|
|
-#define NFI_NANDECCES2_F11STAT_Msk (0x3ul << NFI_NANDECCES2_F11STAT_Pos) /*!< NFI_T::NANDECCES2: F11STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES2_F11ECNT_Pos (18) /*!< NFI_T::NANDECCES2: F11ECNT Position */
|
|
|
-#define NFI_NANDECCES2_F11ECNT_Msk (0x1ful << NFI_NANDECCES2_F11ECNT_Pos) /*!< NFI_T::NANDECCES2: F11ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES2_F12STAT_Pos (24) /*!< NFI_T::NANDECCES2: F12STAT Position */
|
|
|
-#define NFI_NANDECCES2_F12STAT_Msk (0x3ul << NFI_NANDECCES2_F12STAT_Pos) /*!< NFI_T::NANDECCES2: F12STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES2_F12ECNT_Pos (26) /*!< NFI_T::NANDECCES2: F12ECNT Position */
|
|
|
-#define NFI_NANDECCES2_F12ECNT_Msk (0x1ful << NFI_NANDECCES2_F12ECNT_Pos) /*!< NFI_T::NANDECCES2: F12ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES3_F13STAT_Pos (0) /*!< NFI_T::NANDECCES3: F13STAT Position */
|
|
|
-#define NFI_NANDECCES3_F13STAT_Msk (0x3ul << NFI_NANDECCES3_F13STAT_Pos) /*!< NFI_T::NANDECCES3: F13STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES3_F13ECNT_Pos (2) /*!< NFI_T::NANDECCES3: F13ECNT Position */
|
|
|
-#define NFI_NANDECCES3_F13ECNT_Msk (0x1ful << NFI_NANDECCES3_F13ECNT_Pos) /*!< NFI_T::NANDECCES3: F13ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES3_F14STAT_Pos (8) /*!< NFI_T::NANDECCES3: F14STAT Position */
|
|
|
-#define NFI_NANDECCES3_F14STAT_Msk (0x3ul << NFI_NANDECCES3_F14STAT_Pos) /*!< NFI_T::NANDECCES3: F14STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES3_F14ECNT_Pos (10) /*!< NFI_T::NANDECCES3: F14ECNT Position */
|
|
|
-#define NFI_NANDECCES3_F14ECNT_Msk (0x1ful << NFI_NANDECCES3_F14ECNT_Pos) /*!< NFI_T::NANDECCES3: F14ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES3_F15STAT_Pos (16) /*!< NFI_T::NANDECCES3: F15STAT Position */
|
|
|
-#define NFI_NANDECCES3_F15STAT_Msk (0x3ul << NFI_NANDECCES3_F15STAT_Pos) /*!< NFI_T::NANDECCES3: F15STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES3_F15ECNT_Pos (18) /*!< NFI_T::NANDECCES3: F15ECNT Position */
|
|
|
-#define NFI_NANDECCES3_F15ECNT_Msk (0x1ful << NFI_NANDECCES3_F15ECNT_Pos) /*!< NFI_T::NANDECCES3: F15ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES3_F16STAT_Pos (24) /*!< NFI_T::NANDECCES3: F16STAT Position */
|
|
|
-#define NFI_NANDECCES3_F16STAT_Msk (0x3ul << NFI_NANDECCES3_F16STAT_Pos) /*!< NFI_T::NANDECCES3: F16STAT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCES3_F16ECNT_Pos (26) /*!< NFI_T::NANDECCES3: F16ECNT Position */
|
|
|
-#define NFI_NANDECCES3_F16ECNT_Msk (0x1ful << NFI_NANDECCES3_F16ECNT_Pos) /*!< NFI_T::NANDECCES3: F16ECNT Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA0_ERRADDR0_Pos (0) /*!< NFI_T::NANDECCEA0: ERRADDR0 Position */
|
|
|
-#define NFI_NANDECCEA0_ERRADDR0_Msk (0x7fful << NFI_NANDECCEA0_ERRADDR0_Pos) /*!< NFI_T::NANDECCEA0: ERRADDR0 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA0_ERRADDR1_Pos (16) /*!< NFI_T::NANDECCEA0: ERRADDR1 Position */
|
|
|
-#define NFI_NANDECCEA0_ERRADDR1_Msk (0x7fful << NFI_NANDECCEA0_ERRADDR1_Pos) /*!< NFI_T::NANDECCEA0: ERRADDR1 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA1_ERRADDR2_Pos (0) /*!< NFI_T::NANDECCEA1: ERRADDR2 Position */
|
|
|
-#define NFI_NANDECCEA1_ERRADDR2_Msk (0x7fful << NFI_NANDECCEA1_ERRADDR2_Pos) /*!< NFI_T::NANDECCEA1: ERRADDR2 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA1_ERRADDR3_Pos (16) /*!< NFI_T::NANDECCEA1: ERRADDR3 Position */
|
|
|
-#define NFI_NANDECCEA1_ERRADDR3_Msk (0x7fful << NFI_NANDECCEA1_ERRADDR3_Pos) /*!< NFI_T::NANDECCEA1: ERRADDR3 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA2_ERRADDR4_Pos (0) /*!< NFI_T::NANDECCEA2: ERRADDR4 Position */
|
|
|
-#define NFI_NANDECCEA2_ERRADDR4_Msk (0x7fful << NFI_NANDECCEA2_ERRADDR4_Pos) /*!< NFI_T::NANDECCEA2: ERRADDR4 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA2_ERRADDR5_Pos (16) /*!< NFI_T::NANDECCEA2: ERRADDR5 Position */
|
|
|
-#define NFI_NANDECCEA2_ERRADDR5_Msk (0x7fful << NFI_NANDECCEA2_ERRADDR5_Pos) /*!< NFI_T::NANDECCEA2: ERRADDR5 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA3_ERRADDR6_Pos (0) /*!< NFI_T::NANDECCEA3: ERRADDR6 Position */
|
|
|
-#define NFI_NANDECCEA3_ERRADDR6_Msk (0x7fful << NFI_NANDECCEA3_ERRADDR6_Pos) /*!< NFI_T::NANDECCEA3: ERRADDR6 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA3_ERRADDR7_Pos (16) /*!< NFI_T::NANDECCEA3: ERRADDR7 Position */
|
|
|
-#define NFI_NANDECCEA3_ERRADDR7_Msk (0x7fful << NFI_NANDECCEA3_ERRADDR7_Pos) /*!< NFI_T::NANDECCEA3: ERRADDR7 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA4_ERRADDR8_Pos (0) /*!< NFI_T::NANDECCEA4: ERRADDR8 Position */
|
|
|
-#define NFI_NANDECCEA4_ERRADDR8_Msk (0x7fful << NFI_NANDECCEA4_ERRADDR8_Pos) /*!< NFI_T::NANDECCEA4: ERRADDR8 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA4_ERRADDR9_Pos (16) /*!< NFI_T::NANDECCEA4: ERRADDR9 Position */
|
|
|
-#define NFI_NANDECCEA4_ERRADDR9_Msk (0x7fful << NFI_NANDECCEA4_ERRADDR9_Pos) /*!< NFI_T::NANDECCEA4: ERRADDR9 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA5_ERRADDR10_Pos (0) /*!< NFI_T::NANDECCEA5: ERRADDR10 Position */
|
|
|
-#define NFI_NANDECCEA5_ERRADDR10_Msk (0x7fful << NFI_NANDECCEA5_ERRADDR10_Pos) /*!< NFI_T::NANDECCEA5: ERRADDR10 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA5_ERRADDR11_Pos (16) /*!< NFI_T::NANDECCEA5: ERRADDR11 Position */
|
|
|
-#define NFI_NANDECCEA5_ERRADDR11_Msk (0x7fful << NFI_NANDECCEA5_ERRADDR11_Pos) /*!< NFI_T::NANDECCEA5: ERRADDR11 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA6_ERRADDR12_Pos (0) /*!< NFI_T::NANDECCEA6: ERRADDR12 Position */
|
|
|
-#define NFI_NANDECCEA6_ERRADDR12_Msk (0x7fful << NFI_NANDECCEA6_ERRADDR12_Pos) /*!< NFI_T::NANDECCEA6: ERRADDR12 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA6_ERRADDR13_Pos (16) /*!< NFI_T::NANDECCEA6: ERRADDR13 Position */
|
|
|
-#define NFI_NANDECCEA6_ERRADDR13_Msk (0x7fful << NFI_NANDECCEA6_ERRADDR13_Pos) /*!< NFI_T::NANDECCEA6: ERRADDR13 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA7_ERRADDR14_Pos (0) /*!< NFI_T::NANDECCEA7: ERRADDR14 Position */
|
|
|
-#define NFI_NANDECCEA7_ERRADDR14_Msk (0x7fful << NFI_NANDECCEA7_ERRADDR14_Pos) /*!< NFI_T::NANDECCEA7: ERRADDR14 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA7_ERRADDR15_Pos (16) /*!< NFI_T::NANDECCEA7: ERRADDR15 Position */
|
|
|
-#define NFI_NANDECCEA7_ERRADDR15_Msk (0x7fful << NFI_NANDECCEA7_ERRADDR15_Pos) /*!< NFI_T::NANDECCEA7: ERRADDR15 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA8_ERRADDR16_Pos (0) /*!< NFI_T::NANDECCEA8: ERRADDR16 Position */
|
|
|
-#define NFI_NANDECCEA8_ERRADDR16_Msk (0x7fful << NFI_NANDECCEA8_ERRADDR16_Pos) /*!< NFI_T::NANDECCEA8: ERRADDR16 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA8_ERRADDR17_Pos (16) /*!< NFI_T::NANDECCEA8: ERRADDR17 Position */
|
|
|
-#define NFI_NANDECCEA8_ERRADDR17_Msk (0x7fful << NFI_NANDECCEA8_ERRADDR17_Pos) /*!< NFI_T::NANDECCEA8: ERRADDR17 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA9_ERRADDR18_Pos (0) /*!< NFI_T::NANDECCEA9: ERRADDR18 Position */
|
|
|
-#define NFI_NANDECCEA9_ERRADDR18_Msk (0x7fful << NFI_NANDECCEA9_ERRADDR18_Pos) /*!< NFI_T::NANDECCEA9: ERRADDR18 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA9_ERRADDR19_Pos (16) /*!< NFI_T::NANDECCEA9: ERRADDR19 Position */
|
|
|
-#define NFI_NANDECCEA9_ERRADDR19_Msk (0x7fful << NFI_NANDECCEA9_ERRADDR19_Pos) /*!< NFI_T::NANDECCEA9: ERRADDR19 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA10_ERRADDR20_Pos (0) /*!< NFI_T::NANDECCEA10: ERRADDR20 Position */
|
|
|
-#define NFI_NANDECCEA10_ERRADDR20_Msk (0x7fful << NFI_NANDECCEA10_ERRADDR20_Pos) /*!< NFI_T::NANDECCEA10: ERRADDR20 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA10_ERRADDR21_Pos (16) /*!< NFI_T::NANDECCEA10: ERRADDR21 Position */
|
|
|
-#define NFI_NANDECCEA10_ERRADDR21_Msk (0x7fful << NFI_NANDECCEA10_ERRADDR21_Pos) /*!< NFI_T::NANDECCEA10: ERRADDR21 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA11_ERRADDR22_Pos (0) /*!< NFI_T::NANDECCEA11: ERRADDR22 Position */
|
|
|
-#define NFI_NANDECCEA11_ERRADDR22_Msk (0x7fful << NFI_NANDECCEA11_ERRADDR22_Pos) /*!< NFI_T::NANDECCEA11: ERRADDR22 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCEA11_ERRADDR23_Pos (16) /*!< NFI_T::NANDECCEA11: ERRADDR23 Position */
|
|
|
-#define NFI_NANDECCEA11_ERRADDR23_Msk (0x7fful << NFI_NANDECCEA11_ERRADDR23_Pos) /*!< NFI_T::NANDECCEA11: ERRADDR23 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED0_ERRDATA0_Pos (0) /*!< NFI_T::NANDECCED0: ERRDATA0 Position */
|
|
|
-#define NFI_NANDECCED0_ERRDATA0_Msk (0xfful << NFI_NANDECCED0_ERRDATA0_Pos) /*!< NFI_T::NANDECCED0: ERRDATA0 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED0_ERRDATA1_Pos (8) /*!< NFI_T::NANDECCED0: ERRDATA1 Position */
|
|
|
-#define NFI_NANDECCED0_ERRDATA1_Msk (0xfful << NFI_NANDECCED0_ERRDATA1_Pos) /*!< NFI_T::NANDECCED0: ERRDATA1 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED0_ERRDATA2_Pos (16) /*!< NFI_T::NANDECCED0: ERRDATA2 Position */
|
|
|
-#define NFI_NANDECCED0_ERRDATA2_Msk (0xfful << NFI_NANDECCED0_ERRDATA2_Pos) /*!< NFI_T::NANDECCED0: ERRDATA2 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED0_ERRDATA3_Pos (24) /*!< NFI_T::NANDECCED0: ERRDATA3 Position */
|
|
|
-#define NFI_NANDECCED0_ERRDATA3_Msk (0xfful << NFI_NANDECCED0_ERRDATA3_Pos) /*!< NFI_T::NANDECCED0: ERRDATA3 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED1_ERRDATA4_Pos (0) /*!< NFI_T::NANDECCED1: ERRDATA4 Position */
|
|
|
-#define NFI_NANDECCED1_ERRDATA4_Msk (0xfful << NFI_NANDECCED1_ERRDATA4_Pos) /*!< NFI_T::NANDECCED1: ERRDATA4 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED1_ERRDATA5_Pos (8) /*!< NFI_T::NANDECCED1: ERRDATA5 Position */
|
|
|
-#define NFI_NANDECCED1_ERRDATA5_Msk (0xfful << NFI_NANDECCED1_ERRDATA5_Pos) /*!< NFI_T::NANDECCED1: ERRDATA5 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED1_ERRDATA6_Pos (16) /*!< NFI_T::NANDECCED1: ERRDATA6 Position */
|
|
|
-#define NFI_NANDECCED1_ERRDATA6_Msk (0xfful << NFI_NANDECCED1_ERRDATA6_Pos) /*!< NFI_T::NANDECCED1: ERRDATA6 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED1_ERRDATA7_Pos (24) /*!< NFI_T::NANDECCED1: ERRDATA7 Position */
|
|
|
-#define NFI_NANDECCED1_ERRDATA7_Msk (0xfful << NFI_NANDECCED1_ERRDATA7_Pos) /*!< NFI_T::NANDECCED1: ERRDATA7 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED2_ERRDATA8_Pos (0) /*!< NFI_T::NANDECCED2: ERRDATA8 Position */
|
|
|
-#define NFI_NANDECCED2_ERRDATA8_Msk (0xfful << NFI_NANDECCED2_ERRDATA8_Pos) /*!< NFI_T::NANDECCED2: ERRDATA8 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED2_ERRDATA9_Pos (8) /*!< NFI_T::NANDECCED2: ERRDATA9 Position */
|
|
|
-#define NFI_NANDECCED2_ERRDATA9_Msk (0xfful << NFI_NANDECCED2_ERRDATA9_Pos) /*!< NFI_T::NANDECCED2: ERRDATA9 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED2_ERRDATA10_Pos (16) /*!< NFI_T::NANDECCED2: ERRDATA10 Position */
|
|
|
-#define NFI_NANDECCED2_ERRDATA10_Msk (0xfful << NFI_NANDECCED2_ERRDATA10_Pos) /*!< NFI_T::NANDECCED2: ERRDATA10 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED2_ERRDATA11_Pos (24) /*!< NFI_T::NANDECCED2: ERRDATA11 Position */
|
|
|
-#define NFI_NANDECCED2_ERRDATA11_Msk (0xfful << NFI_NANDECCED2_ERRDATA11_Pos) /*!< NFI_T::NANDECCED2: ERRDATA11 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED3_ERRDATA12_Pos (0) /*!< NFI_T::NANDECCED3: ERRDATA12 Position */
|
|
|
-#define NFI_NANDECCED3_ERRDATA12_Msk (0xfful << NFI_NANDECCED3_ERRDATA12_Pos) /*!< NFI_T::NANDECCED3: ERRDATA12 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED3_ERRDATA13_Pos (8) /*!< NFI_T::NANDECCED3: ERRDATA13 Position */
|
|
|
-#define NFI_NANDECCED3_ERRDATA13_Msk (0xfful << NFI_NANDECCED3_ERRDATA13_Pos) /*!< NFI_T::NANDECCED3: ERRDATA13 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED3_ERRDATA14_Pos (16) /*!< NFI_T::NANDECCED3: ERRDATA14 Position */
|
|
|
-#define NFI_NANDECCED3_ERRDATA14_Msk (0xfful << NFI_NANDECCED3_ERRDATA14_Pos) /*!< NFI_T::NANDECCED3: ERRDATA14 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED3_ERRDATA15_Pos (24) /*!< NFI_T::NANDECCED3: ERRDATA15 Position */
|
|
|
-#define NFI_NANDECCED3_ERRDATA15_Msk (0xfful << NFI_NANDECCED3_ERRDATA15_Pos) /*!< NFI_T::NANDECCED3: ERRDATA15 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED4_ERRDATA16_Pos (0) /*!< NFI_T::NANDECCED4: ERRDATA16 Position */
|
|
|
-#define NFI_NANDECCED4_ERRDATA16_Msk (0xfful << NFI_NANDECCED4_ERRDATA16_Pos) /*!< NFI_T::NANDECCED4: ERRDATA16 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED4_ERRDATA17_Pos (8) /*!< NFI_T::NANDECCED4: ERRDATA17 Position */
|
|
|
-#define NFI_NANDECCED4_ERRDATA17_Msk (0xfful << NFI_NANDECCED4_ERRDATA17_Pos) /*!< NFI_T::NANDECCED4: ERRDATA17 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED4_ERRDATA18_Pos (16) /*!< NFI_T::NANDECCED4: ERRDATA18 Position */
|
|
|
-#define NFI_NANDECCED4_ERRDATA18_Msk (0xfful << NFI_NANDECCED4_ERRDATA18_Pos) /*!< NFI_T::NANDECCED4: ERRDATA18 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED4_ERRDATA19_Pos (24) /*!< NFI_T::NANDECCED4: ERRDATA19 Position */
|
|
|
-#define NFI_NANDECCED4_ERRDATA19_Msk (0xfful << NFI_NANDECCED4_ERRDATA19_Pos) /*!< NFI_T::NANDECCED4: ERRDATA19 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED5_ERRDATA20_Pos (0) /*!< NFI_T::NANDECCED5: ERRDATA20 Position */
|
|
|
-#define NFI_NANDECCED5_ERRDATA20_Msk (0xfful << NFI_NANDECCED5_ERRDATA20_Pos) /*!< NFI_T::NANDECCED5: ERRDATA20 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED5_ERRDATA21_Pos (8) /*!< NFI_T::NANDECCED5: ERRDATA21 Position */
|
|
|
-#define NFI_NANDECCED5_ERRDATA21_Msk (0xfful << NFI_NANDECCED5_ERRDATA21_Pos) /*!< NFI_T::NANDECCED5: ERRDATA21 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED5_ERRDATA22_Pos (16) /*!< NFI_T::NANDECCED5: ERRDATA22 Position */
|
|
|
-#define NFI_NANDECCED5_ERRDATA22_Msk (0xfful << NFI_NANDECCED5_ERRDATA22_Pos) /*!< NFI_T::NANDECCED5: ERRDATA22 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDECCED5_ERRDATA23_Pos (24) /*!< NFI_T::NANDECCED5: ERRDATA23 Position */
|
|
|
-#define NFI_NANDECCED5_ERRDATA23_Msk (0xfful << NFI_NANDECCED5_ERRDATA23_Pos) /*!< NFI_T::NANDECCED5: ERRDATA23 Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA0_Data_Pos (0) /*!< NFI_T::NANDRA0: Data Position */
|
|
|
-#define NFI_NANDRA0_Data_Msk (0xfffffffful << NFI_NANDRA0_Data_Pos) /*!< NFI_T::NANDRA0: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA1_Data_Pos (0) /*!< NFI_T::NANDRA1: Data Position */
|
|
|
-#define NFI_NANDRA1_Data_Msk (0xfffffffful << NFI_NANDRA1_Data_Pos) /*!< NFI_T::NANDRA1: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA2_Data_Pos (0) /*!< NFI_T::NANDRA2: Data Position */
|
|
|
-#define NFI_NANDRA2_Data_Msk (0xfffffffful << NFI_NANDRA2_Data_Pos) /*!< NFI_T::NANDRA2: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA3_Data_Pos (0) /*!< NFI_T::NANDRA3: Data Position */
|
|
|
-#define NFI_NANDRA3_Data_Msk (0xfffffffful << NFI_NANDRA3_Data_Pos) /*!< NFI_T::NANDRA3: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA4_Data_Pos (0) /*!< NFI_T::NANDRA4: Data Position */
|
|
|
-#define NFI_NANDRA4_Data_Msk (0xfffffffful << NFI_NANDRA4_Data_Pos) /*!< NFI_T::NANDRA4: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA5_Data_Pos (0) /*!< NFI_T::NANDRA5: Data Position */
|
|
|
-#define NFI_NANDRA5_Data_Msk (0xfffffffful << NFI_NANDRA5_Data_Pos) /*!< NFI_T::NANDRA5: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA6_Data_Pos (0) /*!< NFI_T::NANDRA6: Data Position */
|
|
|
-#define NFI_NANDRA6_Data_Msk (0xfffffffful << NFI_NANDRA6_Data_Pos) /*!< NFI_T::NANDRA6: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA7_Data_Pos (0) /*!< NFI_T::NANDRA7: Data Position */
|
|
|
-#define NFI_NANDRA7_Data_Msk (0xfffffffful << NFI_NANDRA7_Data_Pos) /*!< NFI_T::NANDRA7: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA8_Data_Pos (0) /*!< NFI_T::NANDRA8: Data Position */
|
|
|
-#define NFI_NANDRA8_Data_Msk (0xfffffffful << NFI_NANDRA8_Data_Pos) /*!< NFI_T::NANDRA8: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA9_Data_Pos (0) /*!< NFI_T::NANDRA9: Data Position */
|
|
|
-#define NFI_NANDRA9_Data_Msk (0xfffffffful << NFI_NANDRA9_Data_Pos) /*!< NFI_T::NANDRA9: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA10_Data_Pos (0) /*!< NFI_T::NANDRA10: Data Position */
|
|
|
-#define NFI_NANDRA10_Data_Msk (0xfffffffful << NFI_NANDRA10_Data_Pos) /*!< NFI_T::NANDRA10: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA11_Data_Pos (0) /*!< NFI_T::NANDRA11: Data Position */
|
|
|
-#define NFI_NANDRA11_Data_Msk (0xfffffffful << NFI_NANDRA11_Data_Pos) /*!< NFI_T::NANDRA11: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA12_Data_Pos (0) /*!< NFI_T::NANDRA12: Data Position */
|
|
|
-#define NFI_NANDRA12_Data_Msk (0xfffffffful << NFI_NANDRA12_Data_Pos) /*!< NFI_T::NANDRA12: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA13_Data_Pos (0) /*!< NFI_T::NANDRA13: Data Position */
|
|
|
-#define NFI_NANDRA13_Data_Msk (0xfffffffful << NFI_NANDRA13_Data_Pos) /*!< NFI_T::NANDRA13: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA14_Data_Pos (0) /*!< NFI_T::NANDRA14: Data Position */
|
|
|
-#define NFI_NANDRA14_Data_Msk (0xfffffffful << NFI_NANDRA14_Data_Pos) /*!< NFI_T::NANDRA14: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA15_Data_Pos (0) /*!< NFI_T::NANDRA15: Data Position */
|
|
|
-#define NFI_NANDRA15_Data_Msk (0xfffffffful << NFI_NANDRA15_Data_Pos) /*!< NFI_T::NANDRA15: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA16_Data_Pos (0) /*!< NFI_T::NANDRA16: Data Position */
|
|
|
-#define NFI_NANDRA16_Data_Msk (0xfffffffful << NFI_NANDRA16_Data_Pos) /*!< NFI_T::NANDRA16: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA17_Data_Pos (0) /*!< NFI_T::NANDRA17: Data Position */
|
|
|
-#define NFI_NANDRA17_Data_Msk (0xfffffffful << NFI_NANDRA17_Data_Pos) /*!< NFI_T::NANDRA17: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA18_Data_Pos (0) /*!< NFI_T::NANDRA18: Data Position */
|
|
|
-#define NFI_NANDRA18_Data_Msk (0xfffffffful << NFI_NANDRA18_Data_Pos) /*!< NFI_T::NANDRA18: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA19_Data_Pos (0) /*!< NFI_T::NANDRA19: Data Position */
|
|
|
-#define NFI_NANDRA19_Data_Msk (0xfffffffful << NFI_NANDRA19_Data_Pos) /*!< NFI_T::NANDRA19: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA20_Data_Pos (0) /*!< NFI_T::NANDRA20: Data Position */
|
|
|
-#define NFI_NANDRA20_Data_Msk (0xfffffffful << NFI_NANDRA20_Data_Pos) /*!< NFI_T::NANDRA20: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA21_Data_Pos (0) /*!< NFI_T::NANDRA21: Data Position */
|
|
|
-#define NFI_NANDRA21_Data_Msk (0xfffffffful << NFI_NANDRA21_Data_Pos) /*!< NFI_T::NANDRA21: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA22_Data_Pos (0) /*!< NFI_T::NANDRA22: Data Position */
|
|
|
-#define NFI_NANDRA22_Data_Msk (0xfffffffful << NFI_NANDRA22_Data_Pos) /*!< NFI_T::NANDRA22: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA23_Data_Pos (0) /*!< NFI_T::NANDRA23: Data Position */
|
|
|
-#define NFI_NANDRA23_Data_Msk (0xfffffffful << NFI_NANDRA23_Data_Pos) /*!< NFI_T::NANDRA23: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA24_Data_Pos (0) /*!< NFI_T::NANDRA24: Data Position */
|
|
|
-#define NFI_NANDRA24_Data_Msk (0xfffffffful << NFI_NANDRA24_Data_Pos) /*!< NFI_T::NANDRA24: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA25_Data_Pos (0) /*!< NFI_T::NANDRA25: Data Position */
|
|
|
-#define NFI_NANDRA25_Data_Msk (0xfffffffful << NFI_NANDRA25_Data_Pos) /*!< NFI_T::NANDRA25: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA26_Data_Pos (0) /*!< NFI_T::NANDRA26: Data Position */
|
|
|
-#define NFI_NANDRA26_Data_Msk (0xfffffffful << NFI_NANDRA26_Data_Pos) /*!< NFI_T::NANDRA26: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA27_Data_Pos (0) /*!< NFI_T::NANDRA27: Data Position */
|
|
|
-#define NFI_NANDRA27_Data_Msk (0xfffffffful << NFI_NANDRA27_Data_Pos) /*!< NFI_T::NANDRA27: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA28_Data_Pos (0) /*!< NFI_T::NANDRA28: Data Position */
|
|
|
-#define NFI_NANDRA28_Data_Msk (0xfffffffful << NFI_NANDRA28_Data_Pos) /*!< NFI_T::NANDRA28: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA29_Data_Pos (0) /*!< NFI_T::NANDRA29: Data Position */
|
|
|
-#define NFI_NANDRA29_Data_Msk (0xfffffffful << NFI_NANDRA29_Data_Pos) /*!< NFI_T::NANDRA29: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA30_Data_Pos (0) /*!< NFI_T::NANDRA30: Data Position */
|
|
|
-#define NFI_NANDRA30_Data_Msk (0xfffffffful << NFI_NANDRA30_Data_Pos) /*!< NFI_T::NANDRA30: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA31_Data_Pos (0) /*!< NFI_T::NANDRA31: Data Position */
|
|
|
-#define NFI_NANDRA31_Data_Msk (0xfffffffful << NFI_NANDRA31_Data_Pos) /*!< NFI_T::NANDRA31: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA32_Data_Pos (0) /*!< NFI_T::NANDRA32: Data Position */
|
|
|
-#define NFI_NANDRA32_Data_Msk (0xfffffffful << NFI_NANDRA32_Data_Pos) /*!< NFI_T::NANDRA32: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA33_Data_Pos (0) /*!< NFI_T::NANDRA33: Data Position */
|
|
|
-#define NFI_NANDRA33_Data_Msk (0xfffffffful << NFI_NANDRA33_Data_Pos) /*!< NFI_T::NANDRA33: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA34_Data_Pos (0) /*!< NFI_T::NANDRA34: Data Position */
|
|
|
-#define NFI_NANDRA34_Data_Msk (0xfffffffful << NFI_NANDRA34_Data_Pos) /*!< NFI_T::NANDRA34: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA35_Data_Pos (0) /*!< NFI_T::NANDRA35: Data Position */
|
|
|
-#define NFI_NANDRA35_Data_Msk (0xfffffffful << NFI_NANDRA35_Data_Pos) /*!< NFI_T::NANDRA35: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA36_Data_Pos (0) /*!< NFI_T::NANDRA36: Data Position */
|
|
|
-#define NFI_NANDRA36_Data_Msk (0xfffffffful << NFI_NANDRA36_Data_Pos) /*!< NFI_T::NANDRA36: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA37_Data_Pos (0) /*!< NFI_T::NANDRA37: Data Position */
|
|
|
-#define NFI_NANDRA37_Data_Msk (0xfffffffful << NFI_NANDRA37_Data_Pos) /*!< NFI_T::NANDRA37: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA38_Data_Pos (0) /*!< NFI_T::NANDRA38: Data Position */
|
|
|
-#define NFI_NANDRA38_Data_Msk (0xfffffffful << NFI_NANDRA38_Data_Pos) /*!< NFI_T::NANDRA38: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA39_Data_Pos (0) /*!< NFI_T::NANDRA39: Data Position */
|
|
|
-#define NFI_NANDRA39_Data_Msk (0xfffffffful << NFI_NANDRA39_Data_Pos) /*!< NFI_T::NANDRA39: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA40_Data_Pos (0) /*!< NFI_T::NANDRA40: Data Position */
|
|
|
-#define NFI_NANDRA40_Data_Msk (0xfffffffful << NFI_NANDRA40_Data_Pos) /*!< NFI_T::NANDRA40: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA41_Data_Pos (0) /*!< NFI_T::NANDRA41: Data Position */
|
|
|
-#define NFI_NANDRA41_Data_Msk (0xfffffffful << NFI_NANDRA41_Data_Pos) /*!< NFI_T::NANDRA41: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA42_Data_Pos (0) /*!< NFI_T::NANDRA42: Data Position */
|
|
|
-#define NFI_NANDRA42_Data_Msk (0xfffffffful << NFI_NANDRA42_Data_Pos) /*!< NFI_T::NANDRA42: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA43_Data_Pos (0) /*!< NFI_T::NANDRA43: Data Position */
|
|
|
-#define NFI_NANDRA43_Data_Msk (0xfffffffful << NFI_NANDRA43_Data_Pos) /*!< NFI_T::NANDRA43: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA44_Data_Pos (0) /*!< NFI_T::NANDRA44: Data Position */
|
|
|
-#define NFI_NANDRA44_Data_Msk (0xfffffffful << NFI_NANDRA44_Data_Pos) /*!< NFI_T::NANDRA44: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA45_Data_Pos (0) /*!< NFI_T::NANDRA45: Data Position */
|
|
|
-#define NFI_NANDRA45_Data_Msk (0xfffffffful << NFI_NANDRA45_Data_Pos) /*!< NFI_T::NANDRA45: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA46_Data_Pos (0) /*!< NFI_T::NANDRA46: Data Position */
|
|
|
-#define NFI_NANDRA46_Data_Msk (0xfffffffful << NFI_NANDRA46_Data_Pos) /*!< NFI_T::NANDRA46: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA47_Data_Pos (0) /*!< NFI_T::NANDRA47: Data Position */
|
|
|
-#define NFI_NANDRA47_Data_Msk (0xfffffffful << NFI_NANDRA47_Data_Pos) /*!< NFI_T::NANDRA47: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA48_Data_Pos (0) /*!< NFI_T::NANDRA48: Data Position */
|
|
|
-#define NFI_NANDRA48_Data_Msk (0xfffffffful << NFI_NANDRA48_Data_Pos) /*!< NFI_T::NANDRA48: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA49_Data_Pos (0) /*!< NFI_T::NANDRA49: Data Position */
|
|
|
-#define NFI_NANDRA49_Data_Msk (0xfffffffful << NFI_NANDRA49_Data_Pos) /*!< NFI_T::NANDRA49: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA50_Data_Pos (0) /*!< NFI_T::NANDRA50: Data Position */
|
|
|
-#define NFI_NANDRA50_Data_Msk (0xfffffffful << NFI_NANDRA50_Data_Pos) /*!< NFI_T::NANDRA50: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA51_Data_Pos (0) /*!< NFI_T::NANDRA51: Data Position */
|
|
|
-#define NFI_NANDRA51_Data_Msk (0xfffffffful << NFI_NANDRA51_Data_Pos) /*!< NFI_T::NANDRA51: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA52_Data_Pos (0) /*!< NFI_T::NANDRA52: Data Position */
|
|
|
-#define NFI_NANDRA52_Data_Msk (0xfffffffful << NFI_NANDRA52_Data_Pos) /*!< NFI_T::NANDRA52: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA53_Data_Pos (0) /*!< NFI_T::NANDRA53: Data Position */
|
|
|
-#define NFI_NANDRA53_Data_Msk (0xfffffffful << NFI_NANDRA53_Data_Pos) /*!< NFI_T::NANDRA53: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA54_Data_Pos (0) /*!< NFI_T::NANDRA54: Data Position */
|
|
|
-#define NFI_NANDRA54_Data_Msk (0xfffffffful << NFI_NANDRA54_Data_Pos) /*!< NFI_T::NANDRA54: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA55_Data_Pos (0) /*!< NFI_T::NANDRA55: Data Position */
|
|
|
-#define NFI_NANDRA55_Data_Msk (0xfffffffful << NFI_NANDRA55_Data_Pos) /*!< NFI_T::NANDRA55: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA56_Data_Pos (0) /*!< NFI_T::NANDRA56: Data Position */
|
|
|
-#define NFI_NANDRA56_Data_Msk (0xfffffffful << NFI_NANDRA56_Data_Pos) /*!< NFI_T::NANDRA56: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA57_Data_Pos (0) /*!< NFI_T::NANDRA57: Data Position */
|
|
|
-#define NFI_NANDRA57_Data_Msk (0xfffffffful << NFI_NANDRA57_Data_Pos) /*!< NFI_T::NANDRA57: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA58_Data_Pos (0) /*!< NFI_T::NANDRA58: Data Position */
|
|
|
-#define NFI_NANDRA58_Data_Msk (0xfffffffful << NFI_NANDRA58_Data_Pos) /*!< NFI_T::NANDRA58: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA59_Data_Pos (0) /*!< NFI_T::NANDRA59: Data Position */
|
|
|
-#define NFI_NANDRA59_Data_Msk (0xfffffffful << NFI_NANDRA59_Data_Pos) /*!< NFI_T::NANDRA59: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA60_Data_Pos (0) /*!< NFI_T::NANDRA60: Data Position */
|
|
|
-#define NFI_NANDRA60_Data_Msk (0xfffffffful << NFI_NANDRA60_Data_Pos) /*!< NFI_T::NANDRA60: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA61_Data_Pos (0) /*!< NFI_T::NANDRA61: Data Position */
|
|
|
-#define NFI_NANDRA61_Data_Msk (0xfffffffful << NFI_NANDRA61_Data_Pos) /*!< NFI_T::NANDRA61: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA62_Data_Pos (0) /*!< NFI_T::NANDRA62: Data Position */
|
|
|
-#define NFI_NANDRA62_Data_Msk (0xfffffffful << NFI_NANDRA62_Data_Pos) /*!< NFI_T::NANDRA62: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA63_Data_Pos (0) /*!< NFI_T::NANDRA63: Data Position */
|
|
|
-#define NFI_NANDRA63_Data_Msk (0xfffffffful << NFI_NANDRA63_Data_Pos) /*!< NFI_T::NANDRA63: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA64_Data_Pos (0) /*!< NFI_T::NANDRA64: Data Position */
|
|
|
-#define NFI_NANDRA64_Data_Msk (0xfffffffful << NFI_NANDRA64_Data_Pos) /*!< NFI_T::NANDRA64: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA65_Data_Pos (0) /*!< NFI_T::NANDRA65: Data Position */
|
|
|
-#define NFI_NANDRA65_Data_Msk (0xfffffffful << NFI_NANDRA65_Data_Pos) /*!< NFI_T::NANDRA65: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA66_Data_Pos (0) /*!< NFI_T::NANDRA66: Data Position */
|
|
|
-#define NFI_NANDRA66_Data_Msk (0xfffffffful << NFI_NANDRA66_Data_Pos) /*!< NFI_T::NANDRA66: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA67_Data_Pos (0) /*!< NFI_T::NANDRA67: Data Position */
|
|
|
-#define NFI_NANDRA67_Data_Msk (0xfffffffful << NFI_NANDRA67_Data_Pos) /*!< NFI_T::NANDRA67: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA68_Data_Pos (0) /*!< NFI_T::NANDRA68: Data Position */
|
|
|
-#define NFI_NANDRA68_Data_Msk (0xfffffffful << NFI_NANDRA68_Data_Pos) /*!< NFI_T::NANDRA68: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA69_Data_Pos (0) /*!< NFI_T::NANDRA69: Data Position */
|
|
|
-#define NFI_NANDRA69_Data_Msk (0xfffffffful << NFI_NANDRA69_Data_Pos) /*!< NFI_T::NANDRA69: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA70_Data_Pos (0) /*!< NFI_T::NANDRA70: Data Position */
|
|
|
-#define NFI_NANDRA70_Data_Msk (0xfffffffful << NFI_NANDRA70_Data_Pos) /*!< NFI_T::NANDRA70: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA71_Data_Pos (0) /*!< NFI_T::NANDRA71: Data Position */
|
|
|
-#define NFI_NANDRA71_Data_Msk (0xfffffffful << NFI_NANDRA71_Data_Pos) /*!< NFI_T::NANDRA71: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA72_Data_Pos (0) /*!< NFI_T::NANDRA72: Data Position */
|
|
|
-#define NFI_NANDRA72_Data_Msk (0xfffffffful << NFI_NANDRA72_Data_Pos) /*!< NFI_T::NANDRA72: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA73_Data_Pos (0) /*!< NFI_T::NANDRA73: Data Position */
|
|
|
-#define NFI_NANDRA73_Data_Msk (0xfffffffful << NFI_NANDRA73_Data_Pos) /*!< NFI_T::NANDRA73: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA74_Data_Pos (0) /*!< NFI_T::NANDRA74: Data Position */
|
|
|
-#define NFI_NANDRA74_Data_Msk (0xfffffffful << NFI_NANDRA74_Data_Pos) /*!< NFI_T::NANDRA74: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA75_Data_Pos (0) /*!< NFI_T::NANDRA75: Data Position */
|
|
|
-#define NFI_NANDRA75_Data_Msk (0xfffffffful << NFI_NANDRA75_Data_Pos) /*!< NFI_T::NANDRA75: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA76_Data_Pos (0) /*!< NFI_T::NANDRA76: Data Position */
|
|
|
-#define NFI_NANDRA76_Data_Msk (0xfffffffful << NFI_NANDRA76_Data_Pos) /*!< NFI_T::NANDRA76: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA77_Data_Pos (0) /*!< NFI_T::NANDRA77: Data Position */
|
|
|
-#define NFI_NANDRA77_Data_Msk (0xfffffffful << NFI_NANDRA77_Data_Pos) /*!< NFI_T::NANDRA77: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA78_Data_Pos (0) /*!< NFI_T::NANDRA78: Data Position */
|
|
|
-#define NFI_NANDRA78_Data_Msk (0xfffffffful << NFI_NANDRA78_Data_Pos) /*!< NFI_T::NANDRA78: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA79_Data_Pos (0) /*!< NFI_T::NANDRA79: Data Position */
|
|
|
-#define NFI_NANDRA79_Data_Msk (0xfffffffful << NFI_NANDRA79_Data_Pos) /*!< NFI_T::NANDRA79: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA80_Data_Pos (0) /*!< NFI_T::NANDRA80: Data Position */
|
|
|
-#define NFI_NANDRA80_Data_Msk (0xfffffffful << NFI_NANDRA80_Data_Pos) /*!< NFI_T::NANDRA80: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA81_Data_Pos (0) /*!< NFI_T::NANDRA81: Data Position */
|
|
|
-#define NFI_NANDRA81_Data_Msk (0xfffffffful << NFI_NANDRA81_Data_Pos) /*!< NFI_T::NANDRA81: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA82_Data_Pos (0) /*!< NFI_T::NANDRA82: Data Position */
|
|
|
-#define NFI_NANDRA82_Data_Msk (0xfffffffful << NFI_NANDRA82_Data_Pos) /*!< NFI_T::NANDRA82: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA83_Data_Pos (0) /*!< NFI_T::NANDRA83: Data Position */
|
|
|
-#define NFI_NANDRA83_Data_Msk (0xfffffffful << NFI_NANDRA83_Data_Pos) /*!< NFI_T::NANDRA83: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA84_Data_Pos (0) /*!< NFI_T::NANDRA84: Data Position */
|
|
|
-#define NFI_NANDRA84_Data_Msk (0xfffffffful << NFI_NANDRA84_Data_Pos) /*!< NFI_T::NANDRA84: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA85_Data_Pos (0) /*!< NFI_T::NANDRA85: Data Position */
|
|
|
-#define NFI_NANDRA85_Data_Msk (0xfffffffful << NFI_NANDRA85_Data_Pos) /*!< NFI_T::NANDRA85: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA86_Data_Pos (0) /*!< NFI_T::NANDRA86: Data Position */
|
|
|
-#define NFI_NANDRA86_Data_Msk (0xfffffffful << NFI_NANDRA86_Data_Pos) /*!< NFI_T::NANDRA86: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA87_Data_Pos (0) /*!< NFI_T::NANDRA87: Data Position */
|
|
|
-#define NFI_NANDRA87_Data_Msk (0xfffffffful << NFI_NANDRA87_Data_Pos) /*!< NFI_T::NANDRA87: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA88_Data_Pos (0) /*!< NFI_T::NANDRA88: Data Position */
|
|
|
-#define NFI_NANDRA88_Data_Msk (0xfffffffful << NFI_NANDRA88_Data_Pos) /*!< NFI_T::NANDRA88: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA89_Data_Pos (0) /*!< NFI_T::NANDRA89: Data Position */
|
|
|
-#define NFI_NANDRA89_Data_Msk (0xfffffffful << NFI_NANDRA89_Data_Pos) /*!< NFI_T::NANDRA89: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA90_Data_Pos (0) /*!< NFI_T::NANDRA90: Data Position */
|
|
|
-#define NFI_NANDRA90_Data_Msk (0xfffffffful << NFI_NANDRA90_Data_Pos) /*!< NFI_T::NANDRA90: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA91_Data_Pos (0) /*!< NFI_T::NANDRA91: Data Position */
|
|
|
-#define NFI_NANDRA91_Data_Msk (0xfffffffful << NFI_NANDRA91_Data_Pos) /*!< NFI_T::NANDRA91: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA92_Data_Pos (0) /*!< NFI_T::NANDRA92: Data Position */
|
|
|
-#define NFI_NANDRA92_Data_Msk (0xfffffffful << NFI_NANDRA92_Data_Pos) /*!< NFI_T::NANDRA92: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA93_Data_Pos (0) /*!< NFI_T::NANDRA93: Data Position */
|
|
|
-#define NFI_NANDRA93_Data_Msk (0xfffffffful << NFI_NANDRA93_Data_Pos) /*!< NFI_T::NANDRA93: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA94_Data_Pos (0) /*!< NFI_T::NANDRA94: Data Position */
|
|
|
-#define NFI_NANDRA94_Data_Msk (0xfffffffful << NFI_NANDRA94_Data_Pos) /*!< NFI_T::NANDRA94: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA95_Data_Pos (0) /*!< NFI_T::NANDRA95: Data Position */
|
|
|
-#define NFI_NANDRA95_Data_Msk (0xfffffffful << NFI_NANDRA95_Data_Pos) /*!< NFI_T::NANDRA95: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA96_Data_Pos (0) /*!< NFI_T::NANDRA96: Data Position */
|
|
|
-#define NFI_NANDRA96_Data_Msk (0xfffffffful << NFI_NANDRA96_Data_Pos) /*!< NFI_T::NANDRA96: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA97_Data_Pos (0) /*!< NFI_T::NANDRA97: Data Position */
|
|
|
-#define NFI_NANDRA97_Data_Msk (0xfffffffful << NFI_NANDRA97_Data_Pos) /*!< NFI_T::NANDRA97: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA98_Data_Pos (0) /*!< NFI_T::NANDRA98: Data Position */
|
|
|
-#define NFI_NANDRA98_Data_Msk (0xfffffffful << NFI_NANDRA98_Data_Pos) /*!< NFI_T::NANDRA98: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA99_Data_Pos (0) /*!< NFI_T::NANDRA99: Data Position */
|
|
|
-#define NFI_NANDRA99_Data_Msk (0xfffffffful << NFI_NANDRA99_Data_Pos) /*!< NFI_T::NANDRA99: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA100_Data_Pos (0) /*!< NFI_T::NANDRA100: Data Position */
|
|
|
-#define NFI_NANDRA100_Data_Msk (0xfffffffful << NFI_NANDRA100_Data_Pos) /*!< NFI_T::NANDRA100: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA101_Data_Pos (0) /*!< NFI_T::NANDRA101: Data Position */
|
|
|
-#define NFI_NANDRA101_Data_Msk (0xfffffffful << NFI_NANDRA101_Data_Pos) /*!< NFI_T::NANDRA101: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA102_Data_Pos (0) /*!< NFI_T::NANDRA102: Data Position */
|
|
|
-#define NFI_NANDRA102_Data_Msk (0xfffffffful << NFI_NANDRA102_Data_Pos) /*!< NFI_T::NANDRA102: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA103_Data_Pos (0) /*!< NFI_T::NANDRA103: Data Position */
|
|
|
-#define NFI_NANDRA103_Data_Msk (0xfffffffful << NFI_NANDRA103_Data_Pos) /*!< NFI_T::NANDRA103: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA104_Data_Pos (0) /*!< NFI_T::NANDRA104: Data Position */
|
|
|
-#define NFI_NANDRA104_Data_Msk (0xfffffffful << NFI_NANDRA104_Data_Pos) /*!< NFI_T::NANDRA104: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA105_Data_Pos (0) /*!< NFI_T::NANDRA105: Data Position */
|
|
|
-#define NFI_NANDRA105_Data_Msk (0xfffffffful << NFI_NANDRA105_Data_Pos) /*!< NFI_T::NANDRA105: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA106_Data_Pos (0) /*!< NFI_T::NANDRA106: Data Position */
|
|
|
-#define NFI_NANDRA106_Data_Msk (0xfffffffful << NFI_NANDRA106_Data_Pos) /*!< NFI_T::NANDRA106: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA107_Data_Pos (0) /*!< NFI_T::NANDRA107: Data Position */
|
|
|
-#define NFI_NANDRA107_Data_Msk (0xfffffffful << NFI_NANDRA107_Data_Pos) /*!< NFI_T::NANDRA107: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA108_Data_Pos (0) /*!< NFI_T::NANDRA108: Data Position */
|
|
|
-#define NFI_NANDRA108_Data_Msk (0xfffffffful << NFI_NANDRA108_Data_Pos) /*!< NFI_T::NANDRA108: Data Mask */
|
|
|
-
|
|
|
-#define NFI_NANDRA109_Data_Pos (0) /*!< NFI_T::NANDRA109: Data Position */
|
|
|
-#define NFI_NANDRA109_Data_Msk (0xfffffffful << NFI_NANDRA109_Data_Pos) /*!< NFI_T::NANDRA109: Data Mask */
|
|
|
+#define NFI_NANDECCES_F1STAT_Pos (0) /*!< NFI_T::NANDECCES: F1STAT Position */
|
|
|
+#define NFI_NANDECCES_F1STAT_Msk (0x3ul << NFI_NANDECCES_F1STAT_Pos) /*!< NFI_T::NANDECCES: F1STAT Mask */
|
|
|
|
|
|
-#define NFI_NANDRA110_Data_Pos (0) /*!< NFI_T::NANDRA110: Data Position */
|
|
|
-#define NFI_NANDRA110_Data_Msk (0xfffffffful << NFI_NANDRA110_Data_Pos) /*!< NFI_T::NANDRA110: Data Mask */
|
|
|
+#define NFI_NANDECCES_F1ECNT_Pos (2) /*!< NFI_T::NANDECCES: F1ECNT Position */
|
|
|
+#define NFI_NANDECCES_F1ECNT_Msk (0x1ful << NFI_NANDECCES_F1ECNT_Pos) /*!< NFI_T::NANDECCES: F1ECNT Mask */
|
|
|
|
|
|
-#define NFI_NANDRA111_Data_Pos (0) /*!< NFI_T::NANDRA111: Data Position */
|
|
|
-#define NFI_NANDRA111_Data_Msk (0xfffffffful << NFI_NANDRA111_Data_Pos) /*!< NFI_T::NANDRA111: Data Mask */
|
|
|
+#define NFI_NANDECCES_F2STAT_Pos (8) /*!< NFI_T::NANDECCES: F2STAT Position */
|
|
|
+#define NFI_NANDECCES_F2STAT_Msk (0x3ul << NFI_NANDECCES_F2STAT_Pos) /*!< NFI_T::NANDECCES: F2STAT Mask */
|
|
|
|
|
|
-#define NFI_NANDRA112_Data_Pos (0) /*!< NFI_T::NANDRA112: Data Position */
|
|
|
-#define NFI_NANDRA112_Data_Msk (0xfffffffful << NFI_NANDRA112_Data_Pos) /*!< NFI_T::NANDRA112: Data Mask */
|
|
|
+#define NFI_NANDECCES_F2ECNT_Pos (10) /*!< NFI_T::NANDECCES: F2ECNT Position */
|
|
|
+#define NFI_NANDECCES_F2ECNT_Msk (0x1ful << NFI_NANDECCES_F2ECNT_Pos) /*!< NFI_T::NANDECCES: F2ECNT Mask */
|
|
|
|
|
|
-#define NFI_NANDRA113_Data_Pos (0) /*!< NFI_T::NANDRA113: Data Position */
|
|
|
-#define NFI_NANDRA113_Data_Msk (0xfffffffful << NFI_NANDRA113_Data_Pos) /*!< NFI_T::NANDRA113: Data Mask */
|
|
|
+#define NFI_NANDECCES_F3STAT_Pos (16) /*!< NFI_T::NANDECCES: F3STAT Position */
|
|
|
+#define NFI_NANDECCES_F3STAT_Msk (0x3ul << NFI_NANDECCES_F3STAT_Pos) /*!< NFI_T::NANDECCES: F3STAT Mask */
|
|
|
|
|
|
-#define NFI_NANDRA114_Data_Pos (0) /*!< NFI_T::NANDRA114: Data Position */
|
|
|
-#define NFI_NANDRA114_Data_Msk (0xfffffffful << NFI_NANDRA114_Data_Pos) /*!< NFI_T::NANDRA114: Data Mask */
|
|
|
+#define NFI_NANDECCES_F3ECNT_Pos (18) /*!< NFI_T::NANDECCES: F3ECNT Position */
|
|
|
+#define NFI_NANDECCES_F3ECNT_Msk (0x1ful << NFI_NANDECCES_F3ECNT_Pos) /*!< NFI_T::NANDECCES: F3ECNT Mask */
|
|
|
|
|
|
-#define NFI_NANDRA115_Data_Pos (0) /*!< NFI_T::NANDRA115: Data Position */
|
|
|
-#define NFI_NANDRA115_Data_Msk (0xfffffffful << NFI_NANDRA115_Data_Pos) /*!< NFI_T::NANDRA115: Data Mask */
|
|
|
+#define NFI_NANDECCES_F4STAT_Pos (24) /*!< NFI_T::NANDECCES: F4STAT Position */
|
|
|
+#define NFI_NANDECCES_F4STAT_Msk (0x3ul << NFI_NANDECCES_F4STAT_Pos) /*!< NFI_T::NANDECCES: F4STAT Mask */
|
|
|
|
|
|
-#define NFI_NANDRA116_Data_Pos (0) /*!< NFI_T::NANDRA116: Data Position */
|
|
|
-#define NFI_NANDRA116_Data_Msk (0xfffffffful << NFI_NANDRA116_Data_Pos) /*!< NFI_T::NANDRA116: Data Mask */
|
|
|
+#define NFI_NANDECCES_F4ECNT_Pos (26) /*!< NFI_T::NANDECCES: F4ECNT Position */
|
|
|
+#define NFI_NANDECCES_F4ECNT_Msk (0x1ful << NFI_NANDECCES_F4ECNT_Pos) /*!< NFI_T::NANDECCES: F4ECNT Mask */
|
|
|
|
|
|
-#define NFI_NANDRA117_Data_Pos (0) /*!< NFI_T::NANDRA117: Data Position */
|
|
|
-#define NFI_NANDRA117_Data_Msk (0xfffffffful << NFI_NANDRA117_Data_Pos) /*!< NFI_T::NANDRA117: Data Mask */
|
|
|
+#define NFI_NANDRA_Data_Pos (0) /*!< NFI_T::NANDRA: Data Position */
|
|
|
+#define NFI_NANDRA_Data_Msk (0xfffffffful << NFI_NANDRA_Data_Pos) /*!< NFI_T::NANDRA: Data Mask */
|
|
|
|
|
|
/**@}*/ /* NFI_CONST */
|
|
|
/**@}*/ /* end of NFI register group */
|