1
0

drv_gpio.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 balanceTWK first version
  9. * 2019-04-23 WillianChan Fix GPIO serial number disorder
  10. * 2020-06-16 thread-liu add STM32MP1
  11. * 2020-09-01 thread-liu add GPIOZ
  12. * 2020-09-18 geniusgogo optimization design pin-index algorithm
  13. */
  14. #include <board.h>
  15. #include "drv_gpio.h"
  16. #ifdef RT_USING_PIN
  17. #define PIN_NUM(port, no) (((((port) & 0xFu) << 4) | ((no) & 0xFu)))
  18. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  19. #define PIN_NO(pin) ((uint8_t)((pin) & 0xFu))
  20. #if defined(SOC_SERIES_STM32MP1)
  21. #if defined(GPIOZ)
  22. #define gpioz_port_base (175) /* PIN_STPORT_MAX * 16 - 16 */
  23. #define PIN_STPORT(pin) ((pin > gpioz_port_base) ? ((GPIO_TypeDef *)(GPIOZ_BASE )) : ((GPIO_TypeDef *)(GPIOA_BASE + (0x1000u * PIN_PORT(pin)))))
  24. #else
  25. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x1000u * PIN_PORT(pin))))
  26. #endif /* GPIOZ */
  27. #else
  28. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  29. #endif /* SOC_SERIES_STM32MP1 */
  30. #define PIN_STPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  31. #if defined(GPIOZ)
  32. #define __STM32_PORT_MAX 12u
  33. #elif defined(GPIOK)
  34. #define __STM32_PORT_MAX 11u
  35. #elif defined(GPIOJ)
  36. #define __STM32_PORT_MAX 10u
  37. #elif defined(GPIOI)
  38. #define __STM32_PORT_MAX 9u
  39. #elif defined(GPIOH)
  40. #define __STM32_PORT_MAX 8u
  41. #elif defined(GPIOG)
  42. #define __STM32_PORT_MAX 7u
  43. #elif defined(GPIOF)
  44. #define __STM32_PORT_MAX 6u
  45. #elif defined(GPIOE)
  46. #define __STM32_PORT_MAX 5u
  47. #elif defined(GPIOD)
  48. #define __STM32_PORT_MAX 4u
  49. #elif defined(GPIOC)
  50. #define __STM32_PORT_MAX 3u
  51. #elif defined(GPIOB)
  52. #define __STM32_PORT_MAX 2u
  53. #elif defined(GPIOA)
  54. #define __STM32_PORT_MAX 1u
  55. #else
  56. #define __STM32_PORT_MAX 0u
  57. #error Unsupported STM32 GPIO peripheral.
  58. #endif
  59. #define PIN_STPORT_MAX __STM32_PORT_MAX
  60. static const struct pin_irq_map pin_irq_map[] =
  61. {
  62. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0)
  63. {GPIO_PIN_0, EXTI0_1_IRQn},
  64. {GPIO_PIN_1, EXTI0_1_IRQn},
  65. {GPIO_PIN_2, EXTI2_3_IRQn},
  66. {GPIO_PIN_3, EXTI2_3_IRQn},
  67. {GPIO_PIN_4, EXTI4_15_IRQn},
  68. {GPIO_PIN_5, EXTI4_15_IRQn},
  69. {GPIO_PIN_6, EXTI4_15_IRQn},
  70. {GPIO_PIN_7, EXTI4_15_IRQn},
  71. {GPIO_PIN_8, EXTI4_15_IRQn},
  72. {GPIO_PIN_9, EXTI4_15_IRQn},
  73. {GPIO_PIN_10, EXTI4_15_IRQn},
  74. {GPIO_PIN_11, EXTI4_15_IRQn},
  75. {GPIO_PIN_12, EXTI4_15_IRQn},
  76. {GPIO_PIN_13, EXTI4_15_IRQn},
  77. {GPIO_PIN_14, EXTI4_15_IRQn},
  78. {GPIO_PIN_15, EXTI4_15_IRQn},
  79. #elif defined(SOC_SERIES_STM32MP1)
  80. {GPIO_PIN_0, EXTI0_IRQn},
  81. {GPIO_PIN_1, EXTI1_IRQn},
  82. {GPIO_PIN_2, EXTI2_IRQn},
  83. {GPIO_PIN_3, EXTI3_IRQn},
  84. {GPIO_PIN_4, EXTI4_IRQn},
  85. {GPIO_PIN_5, EXTI5_IRQn},
  86. {GPIO_PIN_6, EXTI6_IRQn},
  87. {GPIO_PIN_7, EXTI7_IRQn},
  88. {GPIO_PIN_8, EXTI8_IRQn},
  89. {GPIO_PIN_9, EXTI9_IRQn},
  90. {GPIO_PIN_10, EXTI10_IRQn},
  91. {GPIO_PIN_11, EXTI11_IRQn},
  92. {GPIO_PIN_12, EXTI12_IRQn},
  93. {GPIO_PIN_13, EXTI13_IRQn},
  94. {GPIO_PIN_14, EXTI14_IRQn},
  95. {GPIO_PIN_15, EXTI15_IRQn},
  96. #elif defined(SOC_SERIES_STM32F3)
  97. {GPIO_PIN_0, EXTI0_IRQn},
  98. {GPIO_PIN_1, EXTI1_IRQn},
  99. {GPIO_PIN_2, EXTI2_TSC_IRQn},
  100. {GPIO_PIN_3, EXTI3_IRQn},
  101. {GPIO_PIN_4, EXTI4_IRQn},
  102. {GPIO_PIN_5, EXTI9_5_IRQn},
  103. {GPIO_PIN_6, EXTI9_5_IRQn},
  104. {GPIO_PIN_7, EXTI9_5_IRQn},
  105. {GPIO_PIN_8, EXTI9_5_IRQn},
  106. {GPIO_PIN_9, EXTI9_5_IRQn},
  107. {GPIO_PIN_10, EXTI15_10_IRQn},
  108. {GPIO_PIN_11, EXTI15_10_IRQn},
  109. {GPIO_PIN_12, EXTI15_10_IRQn},
  110. {GPIO_PIN_13, EXTI15_10_IRQn},
  111. {GPIO_PIN_14, EXTI15_10_IRQn},
  112. {GPIO_PIN_15, EXTI15_10_IRQn},
  113. #else
  114. {GPIO_PIN_0, EXTI0_IRQn},
  115. {GPIO_PIN_1, EXTI1_IRQn},
  116. {GPIO_PIN_2, EXTI2_IRQn},
  117. {GPIO_PIN_3, EXTI3_IRQn},
  118. {GPIO_PIN_4, EXTI4_IRQn},
  119. {GPIO_PIN_5, EXTI9_5_IRQn},
  120. {GPIO_PIN_6, EXTI9_5_IRQn},
  121. {GPIO_PIN_7, EXTI9_5_IRQn},
  122. {GPIO_PIN_8, EXTI9_5_IRQn},
  123. {GPIO_PIN_9, EXTI9_5_IRQn},
  124. {GPIO_PIN_10, EXTI15_10_IRQn},
  125. {GPIO_PIN_11, EXTI15_10_IRQn},
  126. {GPIO_PIN_12, EXTI15_10_IRQn},
  127. {GPIO_PIN_13, EXTI15_10_IRQn},
  128. {GPIO_PIN_14, EXTI15_10_IRQn},
  129. {GPIO_PIN_15, EXTI15_10_IRQn},
  130. #endif
  131. };
  132. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  133. {
  134. {-1, 0, RT_NULL, RT_NULL},
  135. {-1, 0, RT_NULL, RT_NULL},
  136. {-1, 0, RT_NULL, RT_NULL},
  137. {-1, 0, RT_NULL, RT_NULL},
  138. {-1, 0, RT_NULL, RT_NULL},
  139. {-1, 0, RT_NULL, RT_NULL},
  140. {-1, 0, RT_NULL, RT_NULL},
  141. {-1, 0, RT_NULL, RT_NULL},
  142. {-1, 0, RT_NULL, RT_NULL},
  143. {-1, 0, RT_NULL, RT_NULL},
  144. {-1, 0, RT_NULL, RT_NULL},
  145. {-1, 0, RT_NULL, RT_NULL},
  146. {-1, 0, RT_NULL, RT_NULL},
  147. {-1, 0, RT_NULL, RT_NULL},
  148. {-1, 0, RT_NULL, RT_NULL},
  149. {-1, 0, RT_NULL, RT_NULL},
  150. };
  151. static uint32_t pin_irq_enable_mask = 0;
  152. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  153. static rt_base_t stm32_pin_get(const char *name)
  154. {
  155. rt_base_t pin = 0;
  156. int hw_port_num, hw_pin_num = 0;
  157. int i, name_len;
  158. name_len = rt_strlen(name);
  159. if ((name_len < 4) || (name_len >= 6))
  160. {
  161. return -RT_EINVAL;
  162. }
  163. if ((name[0] != 'P') || (name[2] != '.'))
  164. {
  165. return -RT_EINVAL;
  166. }
  167. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  168. {
  169. hw_port_num = (int)(name[1] - 'A');
  170. }
  171. else
  172. {
  173. return -RT_EINVAL;
  174. }
  175. for (i = 3; i < name_len; i++)
  176. {
  177. hw_pin_num *= 10;
  178. hw_pin_num += name[i] - '0';
  179. }
  180. pin = PIN_NUM(hw_port_num, hw_pin_num);
  181. return pin;
  182. }
  183. static void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  184. {
  185. GPIO_TypeDef *gpio_port;
  186. uint16_t gpio_pin;
  187. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  188. {
  189. gpio_port = PIN_STPORT(pin);
  190. gpio_pin = PIN_STPIN(pin);
  191. HAL_GPIO_WritePin(gpio_port, gpio_pin, (GPIO_PinState)value);
  192. }
  193. }
  194. static int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  195. {
  196. GPIO_TypeDef *gpio_port;
  197. uint16_t gpio_pin;
  198. int value = PIN_LOW;
  199. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  200. {
  201. gpio_port = PIN_STPORT(pin);
  202. gpio_pin = PIN_STPIN(pin);
  203. value = HAL_GPIO_ReadPin(gpio_port, gpio_pin);
  204. }
  205. return value;
  206. }
  207. static void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  208. {
  209. GPIO_InitTypeDef GPIO_InitStruct;
  210. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  211. {
  212. return;
  213. }
  214. /* Configure GPIO_InitStructure */
  215. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  216. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  217. GPIO_InitStruct.Pull = GPIO_NOPULL;
  218. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  219. if (mode == PIN_MODE_OUTPUT)
  220. {
  221. /* output setting */
  222. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  223. GPIO_InitStruct.Pull = GPIO_NOPULL;
  224. }
  225. else if (mode == PIN_MODE_INPUT)
  226. {
  227. /* input setting: not pull. */
  228. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  229. GPIO_InitStruct.Pull = GPIO_NOPULL;
  230. }
  231. else if (mode == PIN_MODE_INPUT_PULLUP)
  232. {
  233. /* input setting: pull up. */
  234. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  235. GPIO_InitStruct.Pull = GPIO_PULLUP;
  236. }
  237. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  238. {
  239. /* input setting: pull down. */
  240. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  241. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  242. }
  243. else if (mode == PIN_MODE_OUTPUT_OD)
  244. {
  245. /* output setting: od. */
  246. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  247. GPIO_InitStruct.Pull = GPIO_NOPULL;
  248. }
  249. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  250. }
  251. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  252. {
  253. int i;
  254. for (i = 0; i < 32; i++)
  255. {
  256. if ((0x01 << i) == bit)
  257. {
  258. return i;
  259. }
  260. }
  261. return -1;
  262. }
  263. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  264. {
  265. rt_int32_t mapindex = bit2bitno(pinbit);
  266. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  267. {
  268. return RT_NULL;
  269. }
  270. return &pin_irq_map[mapindex];
  271. };
  272. static rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  273. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  274. {
  275. rt_base_t level;
  276. rt_int32_t irqindex = -1;
  277. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  278. {
  279. return -RT_ENOSYS;
  280. }
  281. irqindex = bit2bitno(PIN_STPIN(pin));
  282. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  283. {
  284. return RT_ENOSYS;
  285. }
  286. level = rt_hw_interrupt_disable();
  287. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  288. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  289. pin_irq_hdr_tab[irqindex].mode == mode &&
  290. pin_irq_hdr_tab[irqindex].args == args)
  291. {
  292. rt_hw_interrupt_enable(level);
  293. return RT_EOK;
  294. }
  295. if (pin_irq_hdr_tab[irqindex].pin != -1)
  296. {
  297. rt_hw_interrupt_enable(level);
  298. return RT_EBUSY;
  299. }
  300. pin_irq_hdr_tab[irqindex].pin = pin;
  301. pin_irq_hdr_tab[irqindex].hdr = hdr;
  302. pin_irq_hdr_tab[irqindex].mode = mode;
  303. pin_irq_hdr_tab[irqindex].args = args;
  304. rt_hw_interrupt_enable(level);
  305. return RT_EOK;
  306. }
  307. static rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  308. {
  309. rt_base_t level;
  310. rt_int32_t irqindex = -1;
  311. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  312. {
  313. return -RT_ENOSYS;
  314. }
  315. irqindex = bit2bitno(PIN_STPIN(pin));
  316. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  317. {
  318. return RT_ENOSYS;
  319. }
  320. level = rt_hw_interrupt_disable();
  321. if (pin_irq_hdr_tab[irqindex].pin == -1)
  322. {
  323. rt_hw_interrupt_enable(level);
  324. return RT_EOK;
  325. }
  326. pin_irq_hdr_tab[irqindex].pin = -1;
  327. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  328. pin_irq_hdr_tab[irqindex].mode = 0;
  329. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  330. rt_hw_interrupt_enable(level);
  331. return RT_EOK;
  332. }
  333. static rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  334. rt_uint32_t enabled)
  335. {
  336. const struct pin_irq_map *irqmap;
  337. rt_base_t level;
  338. rt_int32_t irqindex = -1;
  339. GPIO_InitTypeDef GPIO_InitStruct;
  340. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  341. {
  342. return -RT_ENOSYS;
  343. }
  344. if (enabled == PIN_IRQ_ENABLE)
  345. {
  346. irqindex = bit2bitno(PIN_STPIN(pin));
  347. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  348. {
  349. return RT_ENOSYS;
  350. }
  351. level = rt_hw_interrupt_disable();
  352. if (pin_irq_hdr_tab[irqindex].pin == -1)
  353. {
  354. rt_hw_interrupt_enable(level);
  355. return RT_ENOSYS;
  356. }
  357. irqmap = &pin_irq_map[irqindex];
  358. /* Configure GPIO_InitStructure */
  359. GPIO_InitStruct.Pin = PIN_STPIN(pin);
  360. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  361. switch (pin_irq_hdr_tab[irqindex].mode)
  362. {
  363. case PIN_IRQ_MODE_RISING:
  364. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  365. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  366. break;
  367. case PIN_IRQ_MODE_FALLING:
  368. GPIO_InitStruct.Pull = GPIO_PULLUP;
  369. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  370. break;
  371. case PIN_IRQ_MODE_RISING_FALLING:
  372. GPIO_InitStruct.Pull = GPIO_NOPULL;
  373. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  374. break;
  375. }
  376. HAL_GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  377. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  378. HAL_NVIC_EnableIRQ(irqmap->irqno);
  379. pin_irq_enable_mask |= irqmap->pinbit;
  380. rt_hw_interrupt_enable(level);
  381. }
  382. else if (enabled == PIN_IRQ_DISABLE)
  383. {
  384. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  385. if (irqmap == RT_NULL)
  386. {
  387. return RT_ENOSYS;
  388. }
  389. level = rt_hw_interrupt_disable();
  390. HAL_GPIO_DeInit(PIN_STPORT(pin), PIN_STPIN(pin));
  391. pin_irq_enable_mask &= ~irqmap->pinbit;
  392. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0)
  393. if ((irqmap->pinbit >= GPIO_PIN_0) && (irqmap->pinbit <= GPIO_PIN_1))
  394. {
  395. if (!(pin_irq_enable_mask & (GPIO_PIN_0 | GPIO_PIN_1)))
  396. {
  397. HAL_NVIC_DisableIRQ(irqmap->irqno);
  398. }
  399. }
  400. else if ((irqmap->pinbit >= GPIO_PIN_2) && (irqmap->pinbit <= GPIO_PIN_3))
  401. {
  402. if (!(pin_irq_enable_mask & (GPIO_PIN_2 | GPIO_PIN_3)))
  403. {
  404. HAL_NVIC_DisableIRQ(irqmap->irqno);
  405. }
  406. }
  407. else if ((irqmap->pinbit >= GPIO_PIN_4) && (irqmap->pinbit <= GPIO_PIN_15))
  408. {
  409. if (!(pin_irq_enable_mask & (GPIO_PIN_4 | GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9 |
  410. GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  411. {
  412. HAL_NVIC_DisableIRQ(irqmap->irqno);
  413. }
  414. }
  415. else
  416. {
  417. HAL_NVIC_DisableIRQ(irqmap->irqno);
  418. }
  419. #else
  420. if ((irqmap->pinbit >= GPIO_PIN_5) && (irqmap->pinbit <= GPIO_PIN_9))
  421. {
  422. if (!(pin_irq_enable_mask & (GPIO_PIN_5 | GPIO_PIN_6 | GPIO_PIN_7 | GPIO_PIN_8 | GPIO_PIN_9)))
  423. {
  424. HAL_NVIC_DisableIRQ(irqmap->irqno);
  425. }
  426. }
  427. else if ((irqmap->pinbit >= GPIO_PIN_10) && (irqmap->pinbit <= GPIO_PIN_15))
  428. {
  429. if (!(pin_irq_enable_mask & (GPIO_PIN_10 | GPIO_PIN_11 | GPIO_PIN_12 | GPIO_PIN_13 | GPIO_PIN_14 | GPIO_PIN_15)))
  430. {
  431. HAL_NVIC_DisableIRQ(irqmap->irqno);
  432. }
  433. }
  434. else
  435. {
  436. HAL_NVIC_DisableIRQ(irqmap->irqno);
  437. }
  438. #endif
  439. rt_hw_interrupt_enable(level);
  440. }
  441. else
  442. {
  443. return -RT_ENOSYS;
  444. }
  445. return RT_EOK;
  446. }
  447. const static struct rt_pin_ops _stm32_pin_ops =
  448. {
  449. stm32_pin_mode,
  450. stm32_pin_write,
  451. stm32_pin_read,
  452. stm32_pin_attach_irq,
  453. stm32_pin_dettach_irq,
  454. stm32_pin_irq_enable,
  455. stm32_pin_get,
  456. };
  457. rt_inline void pin_irq_hdr(int irqno)
  458. {
  459. if (pin_irq_hdr_tab[irqno].hdr)
  460. {
  461. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  462. }
  463. }
  464. #if defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32MP1)
  465. void HAL_GPIO_EXTI_Rising_Callback(uint16_t GPIO_Pin)
  466. {
  467. pin_irq_hdr(bit2bitno(GPIO_Pin));
  468. }
  469. void HAL_GPIO_EXTI_Falling_Callback(uint16_t GPIO_Pin)
  470. {
  471. pin_irq_hdr(bit2bitno(GPIO_Pin));
  472. }
  473. #else
  474. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  475. {
  476. pin_irq_hdr(bit2bitno(GPIO_Pin));
  477. }
  478. #endif
  479. #if defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32L0)
  480. void EXTI0_1_IRQHandler(void)
  481. {
  482. rt_interrupt_enter();
  483. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  484. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  485. rt_interrupt_leave();
  486. }
  487. void EXTI2_3_IRQHandler(void)
  488. {
  489. rt_interrupt_enter();
  490. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  491. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  492. rt_interrupt_leave();
  493. }
  494. void EXTI4_15_IRQHandler(void)
  495. {
  496. rt_interrupt_enter();
  497. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  498. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  499. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  500. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  501. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  502. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  503. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  504. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  505. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  506. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  507. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  508. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  509. rt_interrupt_leave();
  510. }
  511. #elif defined(SOC_STM32MP157A)
  512. void EXTI0_IRQHandler(void)
  513. {
  514. rt_interrupt_enter();
  515. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  516. rt_interrupt_leave();
  517. }
  518. void EXTI1_IRQHandler(void)
  519. {
  520. rt_interrupt_enter();
  521. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  522. rt_interrupt_leave();
  523. }
  524. void EXTI2_IRQHandler(void)
  525. {
  526. rt_interrupt_enter();
  527. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  528. rt_interrupt_leave();
  529. }
  530. void EXTI3_IRQHandler(void)
  531. {
  532. rt_interrupt_enter();
  533. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  534. rt_interrupt_leave();
  535. }
  536. void EXTI4_IRQHandler(void)
  537. {
  538. rt_interrupt_enter();
  539. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  540. rt_interrupt_leave();
  541. }
  542. void EXTI5_IRQHandler(void)
  543. {
  544. rt_interrupt_enter();
  545. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  546. rt_interrupt_leave();
  547. }
  548. void EXTI6_IRQHandler(void)
  549. {
  550. rt_interrupt_enter();
  551. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  552. rt_interrupt_leave();
  553. }
  554. void EXTI7_IRQHandler(void)
  555. {
  556. rt_interrupt_enter();
  557. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  558. rt_interrupt_leave();
  559. }
  560. void EXTI8_IRQHandler(void)
  561. {
  562. rt_interrupt_enter();
  563. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  564. rt_interrupt_leave();
  565. }
  566. void EXTI9_IRQHandler(void)
  567. {
  568. rt_interrupt_enter();
  569. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  570. rt_interrupt_leave();
  571. }
  572. void EXTI10_IRQHandler(void)
  573. {
  574. rt_interrupt_enter();
  575. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  576. rt_interrupt_leave();
  577. }
  578. void EXTI11_IRQHandler(void)
  579. {
  580. rt_interrupt_enter();
  581. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  582. rt_interrupt_leave();
  583. }
  584. void EXTI12_IRQHandler(void)
  585. {
  586. rt_interrupt_enter();
  587. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  588. rt_interrupt_leave();
  589. }
  590. void EXTI13_IRQHandler(void)
  591. {
  592. rt_interrupt_enter();
  593. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  594. rt_interrupt_leave();
  595. }
  596. void EXTI14_IRQHandler(void)
  597. {
  598. rt_interrupt_enter();
  599. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  600. rt_interrupt_leave();
  601. }
  602. void EXTI15_IRQHandler(void)
  603. {
  604. rt_interrupt_enter();
  605. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  606. rt_interrupt_leave();
  607. }
  608. #else
  609. void EXTI0_IRQHandler(void)
  610. {
  611. rt_interrupt_enter();
  612. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  613. rt_interrupt_leave();
  614. }
  615. void EXTI1_IRQHandler(void)
  616. {
  617. rt_interrupt_enter();
  618. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  619. rt_interrupt_leave();
  620. }
  621. void EXTI2_IRQHandler(void)
  622. {
  623. rt_interrupt_enter();
  624. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  625. rt_interrupt_leave();
  626. }
  627. void EXTI3_IRQHandler(void)
  628. {
  629. rt_interrupt_enter();
  630. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  631. rt_interrupt_leave();
  632. }
  633. void EXTI4_IRQHandler(void)
  634. {
  635. rt_interrupt_enter();
  636. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  637. rt_interrupt_leave();
  638. }
  639. void EXTI9_5_IRQHandler(void)
  640. {
  641. rt_interrupt_enter();
  642. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  643. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  644. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  645. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  646. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  647. rt_interrupt_leave();
  648. }
  649. void EXTI15_10_IRQHandler(void)
  650. {
  651. rt_interrupt_enter();
  652. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  653. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  654. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  655. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  656. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  657. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  658. rt_interrupt_leave();
  659. }
  660. #endif
  661. int rt_hw_pin_init(void)
  662. {
  663. #if defined(__HAL_RCC_GPIOA_CLK_ENABLE)
  664. __HAL_RCC_GPIOA_CLK_ENABLE();
  665. #endif
  666. #if defined(__HAL_RCC_GPIOB_CLK_ENABLE)
  667. __HAL_RCC_GPIOB_CLK_ENABLE();
  668. #endif
  669. #if defined(__HAL_RCC_GPIOC_CLK_ENABLE)
  670. __HAL_RCC_GPIOC_CLK_ENABLE();
  671. #endif
  672. #if defined(__HAL_RCC_GPIOD_CLK_ENABLE)
  673. __HAL_RCC_GPIOD_CLK_ENABLE();
  674. #endif
  675. #if defined(__HAL_RCC_GPIOE_CLK_ENABLE)
  676. __HAL_RCC_GPIOE_CLK_ENABLE();
  677. #endif
  678. #if defined(__HAL_RCC_GPIOF_CLK_ENABLE)
  679. __HAL_RCC_GPIOF_CLK_ENABLE();
  680. #endif
  681. #if defined(__HAL_RCC_GPIOG_CLK_ENABLE)
  682. #ifdef SOC_SERIES_STM32L4
  683. HAL_PWREx_EnableVddIO2();
  684. #endif
  685. __HAL_RCC_GPIOG_CLK_ENABLE();
  686. #endif
  687. #if defined(__HAL_RCC_GPIOH_CLK_ENABLE)
  688. __HAL_RCC_GPIOH_CLK_ENABLE();
  689. #endif
  690. #if defined(__HAL_RCC_GPIOI_CLK_ENABLE)
  691. __HAL_RCC_GPIOI_CLK_ENABLE();
  692. #endif
  693. #if defined(__HAL_RCC_GPIOJ_CLK_ENABLE)
  694. __HAL_RCC_GPIOJ_CLK_ENABLE();
  695. #endif
  696. #if defined(__HAL_RCC_GPIOK_CLK_ENABLE)
  697. __HAL_RCC_GPIOK_CLK_ENABLE();
  698. #endif
  699. return rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  700. }
  701. #endif /* RT_USING_PIN */