|
|
%!s(int64=2) %!d(string=hai) anos | |
|---|---|---|
| .. | ||
| applications | %!s(int64=3) %!d(string=hai) anos | |
| board | %!s(int64=2) %!d(string=hai) anos | |
| figures | %!s(int64=6) %!d(string=hai) anos | |
| .config | %!s(int64=2) %!d(string=hai) anos | |
| .gitignore | %!s(int64=6) %!d(string=hai) anos | |
| Kconfig | %!s(int64=2) %!d(string=hai) anos | |
| README.md | %!s(int64=4) %!d(string=hai) anos | |
| README_zh.md | %!s(int64=4) %!d(string=hai) anos | |
| SConscript | %!s(int64=6) %!d(string=hai) anos | |
| SConstruct | %!s(int64=3) %!d(string=hai) anos | |
| project.ewp | %!s(int64=2) %!d(string=hai) anos | |
| project.eww | %!s(int64=6) %!d(string=hai) anos | |
| project.uvoptx | %!s(int64=6) %!d(string=hai) anos | |
| project.uvprojx | %!s(int64=2) %!d(string=hai) anos | |
| rtconfig.h | %!s(int64=2) %!d(string=hai) anos | |
| rtconfig.py | %!s(int64=3) %!d(string=hai) anos | |
| template.ewp | %!s(int64=6) %!d(string=hai) anos | |
| template.eww | %!s(int64=6) %!d(string=hai) anos | |
| template.uvoptx | %!s(int64=6) %!d(string=hai) anos | |
| template.uvprojx | %!s(int64=5) %!d(string=hai) anos | |
STM32H742xI/G and STM32H743xI/G devices are based on the high-performance Arm® Cortex®-M7 32-bit RISC core operating at up to 480 MHz. The Cortex® -M7 core features a floating point unit (FPU) which supports Arm® double-precision (IEEE 754 compliant) and single-precision data-processing instructions and data types. STM32H742xI/G and STM32H743xI/G devices support a full set of DSP instructions and a memory protection unit (MPU) to enhance application security.
STM32H742xI/G and STM32H743xI/G devices incorporate high-speed embedded memories with a dual-bank Flash memory of up to 2 Mbytes, up to 1 Mbyte of RAM (including 192 Kbytes of TCM RAM, up to 864 Kbytes of user SRAM and 4 Kbytes of backup SRAM), as well as an extensive range of enhanced I/Os and peripherals connected to APB buses, AHB buses, 2x32-bit multi-AHB bus matrix and a multi layer AXI interconnect supporting internal and external memory access.
Interconnect matrix
4 DMA controllers to unload the CPU
Up to 35 communication peripherals
11 analog peripherals
Graphics
Up to 22 timers and watchdogs
Debug mode
True random number generators (3 oscillators each)
96-bit unique ID
| Documents | Description |
|---|---|
| STM32_Nucleo-144_BSP_Introduction | How to run RT-Thread on STM32 Nucleo-144 boards (Must-Read) |
| STM32H743ZI ST Official Website | STM32H743ZI datasheet and other resources |
Meco Man @ RT-Thread Community
jiantingman@foxmail.com